## Thyristors and Triacs — Ten Golden Rules for Success in Your Application

N.J. Ham Senior Applications Engineer Standard Products Group Philips Power Semiconductors Hazel Grove, Stockport, Cheshire, UK

thyristor is a controlled rectifier where the uni-directional current flow from the anode to the cathode is initiated by a small signal current from the gate to the cathode. A thyristor is turned on by making its gate positive with respect to its cathode, thereby causing current flow into the gate. When the gate voltage reaches the threshold voltage,  $V_{GT}$ , and the resulting current reaches the threshold current,  $I_{GT}$ , within a very short

time known as the gate-controlled turn-on time,  $t_{gt}$ , the load current can flow from *a* to *k*. If the gate current consists of a very narrow pulse, say less than 1µs, its peak level will have to increase for progressively narrower pulse widths to guarantee triggering.

When the load current reaches the thyristor's latching current,  $I_L$ , the load current flow will be maintained even after removal of the gate current. As long as an

PowerPulse is a registered trademark of, and published by, Darnell.Com Inc. Materials may not be reproduced or republished without written permission from Darnell.Com Inc.



adequate load current continues to flow, the thyristor will continue to conduct without the gate current. It is said to be latched "on".

Note that the  $V_{GT}$ ,  $I_{GT}$  and  $I_L$  specifications given in the data are at 25 degrees C. These parameters will increase at lower temperatures, so the drive circuit must provide adequate voltage and current amplitude and duration for the lowest expected operating temperature.

**Rule 1.** To turn a thyristor (or triac) on, a gate current  $\ge I_{GT}$  must be applied until the load current is  $\ge I_{I}$ . This condition must be met at

the lowest expected operating temperature.

Sensitive gate thyristors can be prone to turn-on by anode-to-cathode leakage current at high temperatures. If the junction temperature,  $T_j$ , is increased above  $T_{jmax}$ , a point will be reached where the leakage current will be high enough to trigger the thyristor's sensitive gate. It will then have lost its ability to remain in the blocking state and conduction will commence without the application of an external gate current.

This method of spurious turn-on can be avoided by using one or more of the following solutions:



Figure 1. A thyristor. The thyristor's operating characteristic is shown in Figure 2.



Figure 2. A thyristor V/I characteristic.



- Ensure that the temperature does not exceed  $T_{imax}$ .
- Use a thyristor with a less-sensitive gate, or reduce the existing thyristor's sensitivity by including a gate-to-cathode resistor of  $1k\Omega$  or less.
- If it is not possible to use a lesssensitive thyristor due to circuit requirements, apply a small degree of reverse biasing to the gate during the "off" periods. This has the effect of increasing *I<sub>L</sub>*. During negative gate current flow, particular attention should be paid to minimizing the gate power dissipation.

In order to turn the thyristor off, the load current must be reduced below its holding current,  $I_{\mu}$ , for sufficient time to allow all the mobile charge carriers to vacate the junction. This is achieved by "forced commutation" in dc circuits or at the end of the conducting half-cycle in ac circuits. (Forced commutation is when the load circuit causes the load current to reduce to zero to allow the thyristor to turn off.) At this point, the thyristor will have returned to its fully blocking state.

If the load current is not maintained below  $I_{H}$  for long enough, the thyristor will not have returned to the fully blocking state by the time the anode-tocathode voltage rises again. It might then return to the conducting state without an externally-applied gate current. Note that  $I_{H}$  is also specified at room temperature and, like  $I_{L}$ , it reduces at higher temperatures. The circuit must therefore allow sufficient time for the load current to fall below  $I_{H}$  at the maximum expected operating temperature for successful commutation.

**Rule 2.** To turn off (commutate) a thyristor (or triac), the load current must be  $< I_{\mu}$  for a sufficient time to allow a return to the blocking state. This condition must be met at the highest expected operating temperature.

#### Triacs

A triac can be regarded as a "bidirectional thyristor" because it conducts in both directions. For standard triacs, current flow in either direction between the main terminals MT1 and MT2 is initiated by a small signal current applied between MT1 and the gate terminal.

Unlike thyristors, standard triacs can be triggered by positive or negative current flow between the gate and MT1. [The rules for  $V_{GT}$ ,  $I_{GT}$  and  $I_L$  are the same as for thyristors (see Rule 1).] This permits triggering in four "quadrants" as summarized in Figure 4.



Figure 3. A triac.

## DARNELL (OM PowerPulse



Figure 4. Triac-triggering quadrants.

Where the gate is to be triggered by dc or unipolar pulses at zero-crossing of the load current, the negative gate current is to be preferred for the following reasons. The internal construction of the triac means that the gate is more remote from the main current-carrying region when operating in the  $3^+$  quadrant. This results in:

- Higher  $I_{GT}$  > higher peak  $I_{G}$  required.
- Much lower  $dI_{\tau}/dt$  capability > progressive gate degradation can occur when controlling loads with high initial dI/dt (e.g., cold incandescent lamp filaments).
- Higher  $I_L$  (also true for 1<sup>-</sup> operation) — > longer  $I_G$  duration might be needed for very small loads when conducting from the beginning of a

mains half-cycle to allow the load current to reach the higher  $I_i$ .

In standard ac phase-control circuits such as lamp dimmers and domestic motor-speed controls, the gate and MT2 polarities are always the same. This means that operation is always in the  $1^+$  and  $3^$ quadrants where the triac's switching parameters are the same. This results in symmetrical triac switching where the gate is at its most sensitive.

Note that the  $1^+$ , 1, 3 and  $3^+$  notations for the four triggering quadrants is used for brevity instead of writing "MT2+" and/or "G+" for  $1^+$ , etc. It is derived from the graph of the triac's V/I characteristic. Positive MT2 corresponds with positive current flow into MT2, and vice versa (see Figure 5). Hence, operation is in quadrants 1 and 3 only. The <sup>+</sup> and superscripts refer to inward and outward gate current respectively.

## DARNELL OM PowerPulse



Figure 5. A triac V/I characteristic.

**Rule 3.** When designing a triac triggering circuit, avoid triggering in the  $3^+$  quadrant (MT2-, G+) where possible.

There are undesirable ways a triac can be turned on. Some are benign, while some are potentially destructive. In electrically noisy environments, spurious triggering can occur if the noise voltage on the gate exceeds  $V_{GT}$  and enough gate current flows to initiate regenerative action within the triac. The first line of defense is to minimize the occurrence of the noise in the first place. This is best achieved by keeping the gate connections as short as possible and ensuring that the common return from the gate drive circuit connects directly to the MT1 pin (or cathode in the case of a thyristor). In situations where the gate connections are hard-wired, twisted pair wires or even shielded cable might be necessary to minimize pickup.

Additional noise immunity can be provided by adding a resistor of  $1k\Omega$  or

less between the gate and MT1 to reduce the gate sensitivity. If a high frequency bypass capacitor is also used, it is advisable to include a series resistor between it and the gate to minimize peak capacitor currents through the gate and minimize the possibility of over-current damage to the triac's gate area. Alternatively, use a H Series triac. These are insensitive types with 10mA minimum  $I_{GT}$  specs, which are specifically designed to provide a high degree of noise immunity.

**Rule 4.** To minimize noise pickup, keep the gate connection length to a minimum. Take the return directly to the MT1 (or cathode). If hard-wired, use twisted pair wires or shielded cable. Fit a resistor of 1 k $\Omega$  or less between the gate and MT1. Fit a bypass capacitor in conjunction with a series resistor to the gate. Alternatively, use an insensitive H Series triac.

## JARNELL OM PowerPulse

### Exceeding the Maximum Rate of Change of Commutating Voltage $dV_{COM}/dt$

This is most likely to occur when driving a highly reactive load where there is substantial phase shift between the load voltage and current waveforms. When the triac commutates as the load current passes through zero, the voltage will not be zero because of the phase shift (see Figure 6). The triac is then suddenly required to block this voltage. The resulting rate of change of commutating voltage can force the triac back into conduction if it exceeds the permitted  $dV_{COM}$  /dt. This is because the mobile charge carriers have not been given time to clear the junction. The  $dV_{COM}$  /dt capability is affected by two conditions:

- The rate of fall of load current at commutation,  $dI_{COM}/dt$ . Higher  $dI_{COM}$ /dt lowers the  $dV_{COM}$  /dt capability.
- The junction temperature,  $T_i$ . Higher  $T_i$  lowers the  $dV_{COM}/dt$  capability.

If the triac's  $dV_{COM}/dt$  is likely to be exceeded, false triggering can be avoided by use of an RC snubber across MT1-

MT2 to limit the rate of change of voltage. Common values are 100Ω carbon composition resistor, chosen for its surgecurrent handling, and 100nF. Alternatively, use a Hi-Com triac.

Note that the resistor should never be omitted from the snubber because there would then be nothing to prevent the capacitor from dumping its charge into the triac and creating damaging  $dI_r/dt$  during unfavorable turn-on conditions.

#### Exceeding the Maximum Rate of Change of Commutating Current $DI_{COM}/dt$

Higher  $dI_{COM}$  /dt is caused by higher load mains higher frequency current, (assuming sinewave current) or nonsinewave load current. A well-known cause of non-sinewave load current and high  $dI_{con}/dt$  is rectifier-fed inductive loads. These can often result in commutation failure in standard triacs as the supply voltage falls below the back EMF of the load and the triac current collapses suddenly to zero. The effect of this is illustrated in Figure 7.



**Figure 6.** A triac  $dI_{COM}/dt$  and  $dV_{COM}/dt$ .



During this condition of zero-triac current, the load current will be "freewheeling" around the bridge rectifier circuit. Loads of this nature can generate such high  $dI_{COM}$  /dt that the triac cannot support even the gentle reapplied dV/dt of a 50Hz waveform rising from 0V. There will then be no benefit in adding a snubber across the triac because  $dV_{COM}$  /dt is not the problem. The  $dI_{COM}$  /dt will have to be limited by adding an inductor of a few mH in series with the load. Alternatively, use a Hi-Com triac.

# Exceeding the Maximum Rate of Change of Off-State Voltage $dV_{\rm D}/dt$

If a very high rate of change of voltage is applied across a non-conducting triac (or sensitive gate thyristor in particular) without exceeding its  $V_{DRM}$  (see Figure 8), the internal capacitive current can generate enough gate current to trigger the device into conduction. Susceptibility is increased at high temperature.

Where this is a problem, the  $dV_D/dt$  must be limited by an RC snubber across MT1 and MT2 (or anode and cathode). In the case of triacs, using Hi-Com types can yield benefits.

**Rule 5.** Where high  $dV_D / dt$  or  $dV_{COM} / dt$  are likely to cause a problem, fit an RC snubber across MT1 and MT2. Where high  $dI_{COM} / dt$  is likely to cause a problem, fit an inductor of a few mH in series with the load. Alternatively, use a Hi-Com triac.



Figure 7. The effects of a rectifier-fed inductive load on a phase-control circuit.





**Figure 8.** Triac turn-on by exceeding  $dV_D/dt$ .

#### Exceeding the Repetitive Peak Off-State Voltage $V_{DRM}$

If the MT2 voltage exceeds  $V_{DRM}$  such as might occur during severe and abnormal mains transient conditions, MT2-MT1 leakage will reach a point where the triac will spontaneously break over into conduction (see Figure 9).

If the load permits high-inrush currents to flow, extremely high, localized current density can occur in the small area of silicon that is conducting. This can lead to burnout and destruction of the die. Incandescent lamps, capacitive loads and crowbar-protection circuits are likely causes of high-inrush currents.

Turn-on by exceeding the triac's  $V_{DRM}$ or  $dV_D / dt$  is not necessarily the main threat to its survival. It is the  $dI_T / dt$  that follows, which is most likely to cause the damage. Due to the time required for conduction to spread out over the whole junction, the permitted  $dI_r/dt$  is lower than if the triac is correctly turned on by a gate signal. If the  $dI_r/dt$  can be limited during these conditions to this lower value, which is given in data, the triac is more likely to survive. This could be achieved by fitting a non-saturable (air-cored) inductor of a few  $\mu$ H in series with the load.

If the above solution is unacceptable or impractical, an alternative solution would be to provide additional filtering and clamping to prevent the spikes from reaching the triac. This would probably involve the use of a metal oxide varistor (MOV) as a "soft" voltage clamp across the supply, with series inductance followed by parallel capacitance upstream of the MOV.



**Figure 9.** Triac turn-on by exceeding  $V_{DRM}$ .



Doubts have been expressed by some manufacturers over the reliability of circuits that use MOVs across the mains, since they have been known to go into thermal runaway in high ambient temperatures and fail catastrophically. This is due to the fact that their operating voltage possesses a marked negative temperature coefficient. However, if the recommended voltage grade of 275V RMS is used for 230V mains, the risk of MOV failure should be negligible. Such failures are more likely if 250V RMS MOVs are used, which are underspecified for 230V RMS use at high ambient temperatures.

**Rule 6.** If the triac's  $V_{DRM}$  is likely to be exceeded during severe mains transients, employ one of the following measures:

- Limit high  $dI_r / dt$  with a non saturable inductor of a few  $\mu$ H in series with the load.
- Use a MOV across the mains in combination with filtering on the supply side.

#### Turn-On

When a triac or thyristor is triggered into conduction by the correct method via its gate, conduction begins in the die area immediately adjacent to the gate, then quickly spreads to cover the whole active area. This time delay imposes a limit on the permissible rate of rise of load current. A  $dI_{\tau}$  /dt that is too high can cause localized burnout. An MT1-MT2 short will be the result.

If triggering in the  $3^+$  quadrant, an additional mechanism further reduces the permitted  $dI_T$  /dt. It is possible to momentarily take the gate into reverse avalanche breakdown during the initial

rapid current rise. This might not lead to immediate failure. Instead, there would be progressive burnout of the gate-MT1 shorting resistance after repeated exposure. This would show itself by a progressive increase in  $I_{GT}$  until the triac will no longer trigger. Sensitive triacs are likely to be the most susceptible. Hi-Com triacs are not affected as they do not operate in the 3<sup>+</sup> quadrant.

The  $dI_T/dt$  capability is affected by how fast the gate current rises  $(dI_G/dt)$  and the peak value of  $I_G$ . Higher values of  $dI_G$ /dt and peak  $I_G$  (without exceeding the gate power ratings) give a higher  $dI_T/dt$ capability.

**Rule 7.** A healthy gate drive and avoiding  $3^+$  operation maximizes the triac's  $dI_T/dt$  capability.

As mentioned previously, a common load with a high initial surge current is the incandescent lamp, which has a low cold resistance. For resistive loads such as this, the  $dI_{T}/dt$  would be at its highest if conduction commenced at a peak of the mains voltage. If this is likely to exceed the triac's  $dI_{T}/dt$  rating, it should be limited by the inclusion of an inductor of a few  $\mu$ H or even a negative temperature coefficient thermistor in series with the load. Again, the inductor must not saturate during the maximum current peak. If it does, its inductance would collapse and it would no longer limit the  $dI_T/dt$ . An aircored inductor meets the requirement.

A more elegant solution that could avoid the requirement for a series currentlimiting device would be to use zero voltage turn-on. This would allow the current to build up more gradually from the beginning of the sinewave.

Note that it is important to remember that zero voltage turn-on is only applicable to resistive loads. Using the



same method for reactive loads where there is a phase shift between voltage and current can cause "half-waving" or unipolar conduction, leading to possible saturation of inductive loads, damagingly high peak currents and overheating. More advanced control employing zero-current switching and/or variable trigger angle is required in this case.

**Rule 8.** If the triac's  $dI_T/dt$  is likely to be exceeded, an air-cored inductor of a few  $\mu$ H or an NTC thermistor should be fitted in series with the load. Alternatively, employ zero voltage turn-on for resistive loads.

#### Turn-Off

Since triacs are used in ac circuits as they naturally commutate at the end of each half-cycle of load current unless a gate signal is applied to maintain conduction from the beginning of the next half-cycle. The rules for  $I_{H}$  are the same as for the thyristor. See Rule 2.

#### **Hi-Com Triac**

Hi-Com triacs have a different internal construction to conventional triacs. One of the differences is that the two "thyristor halves" are better separated to reduce the influence that they have on each other. This has yielded two benefits:

- Higher  $dV_{COM}$  /dt. This enables them to control reactive loads without the need for a snubber in most cases while still avoiding commutation failure. This reduces the component count, board size and cost, and eliminates snubber power dissipation.
- Higher  $dI_{COM}$  /dt. This drastically improves the chances of successfully commutating higher frequency or

non-sinewave currents without the need for a  $dI_{COM}$  /*dt*-limiting inductor in series with the load.

• Higher  $dV_{p}/dt$ . Triacs become more high operating sensitive at temperatures. The higher  $dV_{p}/dt$  of Hi-Com triacs reduces their tendency to spurious dV/dt turn-on when in the blocking state at a high temperature. This enables them to be used in hightemperature applications controlling resistive loads, such as cooking or heating applications, where conventional triacs could not be used.

The different internal construction also means that  $3^+$  triggering is not possible. This should not be a problem in the vast majority of cases because this is the least desirable and least used triggering quadrant, so direct substitution of a Hi-Com for an equivalent conventional triac will almost always be possible.

#### **Triac Mounting Methods**

For small loads or very short duration load current (i.e., less than 1 second), it might be possible to operate the triac in free air. In most cases, however, it would be fixed to a heatsink or heat-dissipating bracket.

The three main methods of clamping the triac to a heatsink are clip mounting, screw mounting and riveting. Mounting kits are available from many sources for the first two methods. Riveting is not a recommended method in most cases.

#### **Clip Mounting**

This is the preferred method for minimum thermal resistance. The clip exerts pressure on the plastic body of the device. It is equally suitable for the non-isolated packages and the isolated packages.



#### **Screw Mounting**

An M3 screw-mounting kit includes a rectangular washer that should be between the screw head and the tab. It should not exert any force on the plastic body of the device. During mounting, the screwdriver blade should never exert force on the plastic body of the device. The heatsink surface in contact with the tab should be deburred and flat to within 0.02mm in 10mm. The mounting torque (with washer) should be between 0.55Nm and 0.8Nm. Where an alternative exists, the use of self-tapping screws should be avoided due to the possible swelling of the heatsink material around the fixing hole. This could be detrimental to the thermal contact between device and heatsink (see above). The uncontrollable Item 3 mounting torque is also a disadvantage with this fixing method. The device should be mechanically fixed before the leads are soldered. This minimizes undue stress on the leads.

#### Riveting

Pop riveting is not recommended unless great care is taken because the potentially severe forces resulting from such an operation can deform the tab and crack the die, rendering the device useless. In order to minimize rejects, the following rules should be obeyed if pop riveting:

- The heatsink should present a flat, burr-free surface to the device.
- The heatsink mounting-hole diameter should be no greater than the tab mounting-hole diameter.
- The pop rivet should just be a clearance fit in the tab hole and heatsink mounting hole without free play.
- The pop rivet should be fitted with the head, not the mandrel, on the tab side.
- The pop rivet should be fitted at 90 degrees to the tab. (The rivet head

should be in contact with the tab around its complete circumference.)

- The head of the rivet should not be in contact with the plastic body of the device after riveting.
- Mechanical fixing of the device and heatsink assembly to the PCB should be completed before the leads are soldered to minimize stressing of the leads.

**Rule 9.** Avoid mechanical stress to the triac when fitting it to the heatsink. Fix, then solder. Never pop the rivet with the rivet mandrel on the tab side.

#### **Thermal Resistance**

Thermal resistance,  $R_{th}$ , is the resistance to the flow of heat away from the junction. It is analogous to electrical resistance; i.e., just as electrical resistance R = V/I, thermal resistance  $R_{th} = T/P$ , where T is the temperature rise in Kelvin and P is the power dissipation in watts. Therefore  $R_{th}$  is expressed in K/W.

For a device mounted vertically in free air, the thermal resistance is dictated by the junction-to-ambient thermal resistance  $R_{ih\,j-a}$ . For a non-isolated device mounted to a heatsink, the junction-to-ambient thermal resistance is the sum of the junction-to-mounting base, mounting base-to-heatsink and ambient-to-ambient thermal resistances.

$$R_{th j-a} = R_{th j-mb} + R_{th mb-h} + R_{th h-a}$$
(non-isolated package)

The use of heat-transfer compound or sheet between the device and ambient is always recommended. In the case of isolated packages, there is no reference made to the "mounting base," since the  $R_{th}$  $m_{b-h}$  is assumed to be constant and 

## PowerPulse

optimized with the heat-transfer compound. Therefore, the junction-toambient thermal resistance is the sum of the junction-to-heatsink and heatsink-toambient thermal resistances.

 $R_{th\,j\cdot a} = R_{th\,j\cdot h} + R_{th\,h\cdot a}$  (isolated package).

 $R_{thj \cdot mb}$  or  $R_{thj \cdot h}$  are fixed and can be found in the data for each device.  $R_{th mb \cdot h}$  is also given in the mounting instructions for several options of insulated and noninsulated mounting, with or without the heatsink compound.  $R_{th h \cdot a}$  is governed by the heatsink size and the degree of unrestricted air movement past it.

#### **Calculation of Heatsink Size**

To calculate the required heatsink thermal resistance for a given triac and load current, the power dissipation in the triac must first be calculated using the following equation:

$$P = V_o \ge I_{T(AVE)} + R_s \ge I_{T(RMS)}^{2}.$$

Knee voltage,  $V_o$ , and slope resistance,  $R_s$ , are obtained from the relevant  $V_T$  graph. If the values are not already provided, they can be obtained from the graph by drawing a tangent to the maximum  $V_T$  curve. The point on the  $V_T$  axis where the tangent crosses gives  $V_o$ , while the slope of the tangent  $(V_T / I_T)$ gives  $R_s$ . Using the thermal resistance equation given above:

$$R_{th\,j-a}=T/P.$$

The maximum allowable junction temperature rise will be when  $T_j$  reaches  $T_{jmax}$  in the highest ambient temperature. This gives us T.  $R_{th j \cdot a} = R_{th j \cdot mb} + R_{th mb \cdot h} + R_{th}$  $h_{-a}$ . Data gives us the values for  $R_{th j \cdot mb}$  and  $R_{th mb \cdot h}$  for our chosen mounting method, leaving  $R_{th h \cdot a}$  as the only unknown.

#### **Thermal Impedance**

The above calculations for thermal resistance are applicable to the steady state condition, that is, for a duration greater than 1 second. This time is long enough for heat to flow from the junction to the heatsink. For current pulses or transients lasting for shorter than 1 however, heatsinking second. has progressively less effect. The heat is simply dissipated in the bulk of the device with very little reaching the heatsink. For transient conditions such as these, the junction temperature rise is governed by the device's junction-to-mounting base thermal impedance  $Z_{th j-mb}$ .

 $Z_{th}$  j-mb decreases for decreasing current-pulse duration due to reduced chip heating. As the duration increases towards 1 second,  $Z_{th}$  j-mb increases to the steady state  $R_{th}$  j-mb value. The  $Z_{th}$  j-mb curve for bidirectional and uni-directional current down to 10 µs duration is shown for each device.

**Rule 10.** For long-term reliability, ensure that the  $R_{th j-a}$  is low enough to keep the junction temperature within  $T_{j max}$  for the highest expected ambient temperature. **K** 

Copyright © 2001 POWErPulSe is a registered trademark of, and published by, Darnell.Com Inc. Materials may not be reproduced or republished without written permission from Darnell.Com Inc. Darnell.Com Inc. shall not be responsible for any representations, statements of fact, or individual opinions made by advertisers or authors in POWErPulSE. The views expressed here are those of the author(s) and do not necessarily reflect the opinion or agreement of Darnell.Com Inc. Inquiries should be addressed to Darnell.Com Inc., 1159-B Pomona Road, Corona, California 92882.