

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any blay of blay on build ON Semiconductor and sender with sub unintended or unauthorized use, even if such claim alleges that ON Semico

### Follow PC-Board Design Guidelines for Lowest CMOS EMI Radiation

Fairchild Semiconductor Application Note 389 January 1985



The application of such high-speed CMOS-logic circuits as the 54HC/74HC family (as compared with CD4000 metal-gate logic) requires special attention to pc-board design to minimize conducted and radiated noise.

The need to reduce a logic system's noise emission is becoming ever more apparent with the increased use of high-speed electronics, and with the progressive tightening of regulations covering the amount of permissible radiated system noise. This article presents empirical and analytical techniques for effective EMI control of 54HC/74HC high-speed CMOS-logic circuitry.

Several sources conduct or radiate EMI from electronic apparatus. Among these are

- antenna loops formed by ICs and their decoupling capacitors
- pc-board traces carrying driving-and driven-chip currents
- common-impedance coupling and crosstalk.

To minimize EMI-related problems, you must reduce all extraneous system noise, reduce the effects of parasitic pc-board trace antennas, and employ effective system shielding. The following sections examine these EMI sources and present techniques of minimizing them for high-speed CMOS logic.

#### **BEWARE COMMON IMPEDANCES**

The most obvious precaution to take in any analog or digital design is to minimize the extent of common-impedance paths. *Figure 1* gives a generalized representation of a logic layout in which the earth ground and the signal ground are not common. Methods of reducing EMI focus on the minimization of common-impedance paths, shown here primarily as ground-line impedances  $Z_1$  through  $Z_4$ . Signal-line impedances, though not shown here, could also come into play.

These common impedances result in noise emission, arising from the ground-line voltage drops that occur during current switching; you can generally reduce the drops by enlarging the ground conductor in order to reduce its effective impedance. This action has a secondary advantage: The ground trace can form a shield that reduces emission by other circuit traces, particularly in multilayer circuit boards.

Stray coupling capacitances (shown in *Figure 1* as  $C_1$  and  $C_2$ ) that effectively "bridge" signals from one trace to another constitute a second source of noise. These paths can occur as the result of coupling from one pc-board trace to another or, alternatively, from an IC package to the pc board.

Impedances Z<sub>1</sub> through Z<sub>4</sub> are functions of the thickness of the copper pc-board foil, circuit switching speeds and the effective lengths of the traces. The common-impedance paths provide the coupling by which noise currents are injected, circulated and finally returned to any package on the pc board.

The amount of voltage generated by the noise/switching currents multiplied by the impedances is difficult to predict. However, the higher the impedances, the higher the radiated noise. An easy empirical method that can serve as a general rule is to render the pc board as optically opaque as possible by making ground and supply trace areas as large as possible (*Figure 3*). This measure lowers the trace impedances. As a side benefit, it helps to conserve the etchant bath in the manufacturing process.

#### MEASURE PC-BOARD NOISE FOR EMI CONTROL

A simple but effective technique for isolating noisy circuit areas is to use a wideband (>100 MHz) oscilloscope with a differential-amplifier front end, as shown in *Figure 2*. You use the scope to "snoop" along the various circuit paths, looking for noisy elements on the pc board.

Noise appears as a small signal voltage across common-impedance paths, as well as along supply traces. *Figure 2* shows the impedance coupling occurs at ground C-B toward ground B-A; ie, noise will likely propagate from package A toward package C.



FIGURE 1. Common-impedance paths contribute to EMI emissions. They give rise to ground-line voltage drops, as do stray coupling capacitances. The solution? Beef up ground traces; cover the board with them, if possible.

 $V_{\rm CC}\mbox{-supply coupling occurs from package A toward package C. In like manner, coupling occurs from <math display="inline">V_{\rm CC}\mbox{-supplies F to C},$  E to B and D to A. Check all paths to determine the overall noise level of the circuit layout under maximum clocking conditions and data-transfer rates.

This technique helps you look at the overall qualitative noise level of the pc board and helps isolate areas of potential noise upset. It's not, however, a substitute for the use of a

Published in EDN Magazine ©Copyright 1984 Cahners Publishing

www.fairchildsemi.com

AN-389

© 1998 Fairchild Semiconductor Corporation AN008417

qualified EMI facility. Only by rigid testing and measurement under FCC specified conditions can you be assured of EMI-limit certification for electronic equipment.

## Typical Switching Characteristics (Assume 5V at 25°C)

| Logic      | Edge   | Input       | CdV/dt |
|------------|--------|-------------|--------|
| Family     | Speed  | Capacitance | (mA)   |
|            | V/NSEC | (pF)        |        |
| 74C/CD4000 | 0.05   | 5           | 0.2    |
| 74LS       | 0.38   | 6           | 2.3    |
| 74HC       | 0.42   | 5           | 2.1    |
| 74S        | 1.0    | 4           | 4.0    |

#### TRANSITION TIMES AFFECT EMI

The edge rate of an IC's power-supply spike is primarily a function of its signal rise and fall times and its capacitive load, expressed by C(dV/dt). The edge rate is usually expressed in milliamperes per millisecond. For a fixed signal-line or power-supply-trace inductance, the faster the IC's signal rise and fall times, the greater the potential for radiated noise.

The table shows typical speed values for some popular logic families. C(dV/dt) is a measure of the inherent emission behavior—ie, the higher the switching current, the greater the likelihood of noise-energy emission. You can establish a benchmark of the relative emission by taking the edge rate

times the typical input capacitance. As the table shows, HC has a slightly higher edge rate but a slightly lower input capacitance than LS TTL, resulting in a C(dV/dt) figure similar to the latter's.

This conclusion, however, does not take into account other internal spike currents not associated with output loading. These actually increase HC noise slightly. However, HC still achieves approximately the same inherent-noise level as LS TTL, and about 10 times that of CD4000. Don't fall into the trap of believing that because CD4000 and 74C logic use CMOS technology and have low EMI characteristics, HC CMOS logic has low EMI as well.

As seen, the C(dV/dt) figure for the signal lines of 54HC/ 74HC is about the same as that of LS TTL. Its relative noise is thus about the same. Note that the inherent V<sub>CC</sub> noise generated by high-speed CMOS is somewhat higher than LS TTL's. This is due to the impedance mismatch of the power supply to the IC's supply lines, and to the slightly greater internal spiking in 54HC/74HC circuits. In spite of this higher noise potential, however, proper layout and supply decoupling yield CMOS EMI characteristics similar to those of LS TTL.

An effective method for reducing EMI is to decouple the power supply by adding bypass capacitors between V<sub>CC</sub> and ground. This technique is, of course, closely related to general power-supply decoupling, the goal of which is to maintain correct logic levels. The design of effective decoupling and bypass schemes centers on maximizing the charge stored in circuit bypass loops while minimizing the inductances in these loops.



FIGURE 2. This simple setup for evaluating board noise allows you to isolate problem areas qualitatively. The high-speed oscilloscope's differential-amplifier input detects voltage drops along ground and supply lines.

www.fairchildsemi.com

The high decoupling charge levels ensure adequate short-term supply current during supply spiking that's provoked by logic-element switching. Low shunt inductances guarantee minimum voltage drops arising from transients with fast edge rates.

What are the basic requirements for decoupling a power supply? First, you must match the power supply's impedance to that of the individual components. Any power supply presents a low source impedance to other circuitry, whether it be individual components on the same board, or other boards in a multiboard system. These components or boards can comprise logic, memory, microprocessors, analog functions or combinations thereof. You must match the supply's impedance to the components' in order to lessen the potential for voltage drops caused by IC edge rates, ground- or signal-level shifting, noise-induced currents or voltage reflections.

To minimize this mismatch, it's important to use a suitable high-frequency capacitor for bulk decoupling of major circuitry sections, or for entire pc boards in multiboard systems. This capacitor is typically placed at the supply's entry point to the board. It should be an aluminum- or tantalum-electrolytic type having both low equivalent series resistance (ESR) and low equivalent series inductance (ESL). ESR values should range from 1.2 to 4 $\Omega$ , ESL impedance from 2 to 3 $\Omega$  (at the system's operating frequency). This capacitor's value is typically 10 to 47  $\mu$ F. You might additionally need a 0.1  $\mu$ F high frequency ceramic capacitor if supply noise continues to be a problem.

There exists a second class of decoupling that requires careful examination—that of the ICs themselves. *Figure 4* gives a typical IC's decoupling-circuit model; it shows the parasitic inductances resulting from various lead and trace inductances. The total voltage caused by the switching currents at the IC's pins is the voltage stored in the capacitor,  $V_{CC}$ , minus the drops across the capacitor's ESR and series inductances:

$$V_{\text{IC}} = V_{\text{CC}} - (\text{I})(\text{ESR}) + \frac{\text{dI}}{\text{dt}}(\text{ESL}) + L_{\text{L}} + L_{\text{PC}} + L_{\text{IC}}. \label{eq:Vic}$$

Because a capacitor's ESR is typically much smaller than its high-frequency reactance, you can consider the (I)(ESR) term to be negligible. Rearranging the equation and grouping all inductances together yields

$$V_{IC} = V_{CC} - \frac{dI}{dt}$$
 (ESL) + L<sub>TOTAL</sub>.



FIGURE 3. Extra-wide supply and return traces help reduce EMI emissions. Make your boards as "optically opaque" as possible.

Using this second equation, you can calculate a circuit's maximum allowable decoupling inductance, given the IC's edge rate and the maximum allowable transient voltage drop. This calculation is applicable to general logic-level noise computations as well. For example, for a 500 mV max drop at V<sub>CC</sub> = 5V and dI/dt = mA/ms, the total inductance must not exceed 100 nH. You can then use this calculation to determine the maximum distance between the IC and the bypass capacitor if you know the trace inductance per centimeter.

The foregoing considerations apply to the reduction of noise for suppressing EMI. However, minimizing noise will also help retain maximum logic-level noise immunity. Most popular bipolar-logic families require 0.01- to 0.1  $\mu F$  RF-grade capacitor placement roughly every two to five packages, depending on the exact application. For high-speed CMOS logic, a good rule of thumb is to place these bypasses every three to five ICs, depending on supply-voltage, operating-speed and EMI requirements. In some cases, moreover, it might be helpful to add 1  $\mu F$  tantalums at major supply-trace branches, particularly on large pc boards.

In addition to reducing the effects of pc-board trace inductance by bypassing, you should observe careful layout procedures to minimize these inductances. You must therefore maintain the close proximity of ICs and decoupling capacitors. In a specific "how-not-to" example, *Figure 5*: (a) shows a poor power-rail layout that even the best decoupling capacitor can not clean up; (b) shows the circuit's equivalent series inductances.

In this horror-show scenario, the layout of power-supply and return traces is poor. They're too widely separated, resulting in a large parasitic-antenna loop area, and hence large inductances and much emitted energy. These inductances can result in a significant voltage drop (that the 54HC/74HC logic might tolerate), and they can result in excessive noise generation.



FIGURE 4. Decoupling is no simple matter, as

borne out by this equivalent circuit. The bypass

capacitor's ESR and ESL and the supply line's

series inductance all play a detrimental role.

Figure 6 shows methods for reducing the pc-board traces' inductive effects. The power-rail layout in (a) has a low series inductance, thanks to the smaller loop area and the close proximity of the ground and power-supply traces. These factors result in a lower characteristic impedance, which in turn reduces the line-voltage drop. Part (b) shows an alternate orthogonal placement; this geometry results in a similar loop-area reduction (hence EMI reduction), but it needs a greater amount of layout area.

#### CONTROLLING IMPEDANCES

Along with power-supply decoupling, you must consider effective line lengths and terminations in order to reduce noise emission caused by line reflections and mismatch-induced ringing. Because of the fast edge rates discussed earlier, signal-line lengths and transmission-line effects become important factors. When the signal's transit time is greater than the logic's switching time, source and load terminations become critical in long trace runs. A pc board with a dielectric constant of 2 to 3, for example, produces delays of approximately 0.05 ns/cm. To determine the line lengths at which these considerations become important, use the following equation:

$$L < 10 \frac{t_R}{N}$$

where L = interconnect-trace length in centimeters;  $t_R$  = logic rise time in nanoseconds: and N is the number of driven logic inputs. Thus, for a 54HC/74HC logic device driving six other devices, the allowable trace length is 10(6 ns)/6 = 10 cm. This figure represents the maximum allowed trace length to avoid waveform distortion. Implicit in the trace-length calculation is the minimization of pulse reflections, ringing and harmonic generation, which can add to EMI.



FIGURE 5. This "how-not-to" hookup (a) shows the wrong way to decouple an IC. The layout produces a large loop-antenna area for emitted noise. The equivalent circuit for this configuration is shown in (b).

L<sub>IN</sub> =

Total Input Inductance L<sub>L</sub> = Total Capacitor-Lead Inductance

LIC = Total IC-Lead Inductance

L<sub>PC</sub> = Total PC-Board-Trace Inductance



FIGURE 6. These recommended supply and return layouts help reduce EMI. The reason? They minimize loop area and characteristic impedance, thanks to the proximity of the supply and return lines. The orthogonal arrangement in (b) requires more area than (a)'s lateral layout, but it produces similarly effective results.

#### PLACEMENT IS IMPORTANT

Printed-circuit boards using 54HC/74HC could contain sections of high-speed circuitry combined with sections of low-speed circuitry. *Figure 7* shows the recommended placement of these sections for both single-board (a) and multi-board (b) systems. In the former situation, it's preferable to group all the high-speed circuitry close together. Grouping the system by speed reduces the overall trace lengths in the high-frequency section, which is critical to reducing the overall EMI.

This line-length reduction cuts line reflections, cross-talk, common-impedance coupling and ringing. Note that the higher speed sections are grouped near the power supply as well. The reason? Switching power supplies can be large sources of radiation; external shielding of both the supply and the high-speed circuitry is therefore advisable.

Relative circuit speeds play the important role here. Consequently, the example doesn't give typical values for low, medium or high frequencies. One possible criterion would be to examine the corner frequency or bandwidth of each IC. Also, you must give consideration to IC-interconnection paths. Grouping logic by speed tends to minimize interconnection lengths in general. Depending on the design, however, this point might not be entirely true in some cases.

*Figure 7 (b)* shows the grouping of ICs on a pc board used in a multiboard system. In this case, the high-speed circuitry is grouped near the bus connector. The reason for this is that the bus connector usually carries very-high-speed signals; grouping high-frequency circuitry near it minimizes circuit trace lengths. As shown, the lower speed sections are placed further from the edge connector.

#### SHIELD THE SYSTEM

Even though good layout and pc-board design techniques can greatly reduce EMI, in some cases they're not enough; you must shield the internal circuitry to reduce emissions further. The exact design requirements for effective shielding are beyond the scope of this article. However, the topic deserves brief mention. Typically, shielding is accomplished by enclosing the high-speed circuitry in a metal enclosure that has a good earth- and system-ground connection. Ideally, the enclosure completely seals the internal circuitry.

In practice, however, the system enclosure will have "holes" appearing at the places where the system interfaces to the real world. For example, a display, keyboard or disk drive might require enclosure cutouts to allow cables to enter the system's box. Moreover, vents and fans might be required for cooling.

It's important in critical situations to minimize these holes. In this respect, 54HC/74HC has an advantage over other logic families. Thanks to its lower power consumption, you can in many cases eliminate vents and fans, and thus seal the enclosure more effectively.



#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMI-CONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairchild Semiconductor  | Fairchild Semiconductor             | Fairchild Semiconductor     | National Semiconduct |
|--------------------------|-------------------------------------|-----------------------------|----------------------|
| Corporation              | Europe                              | Hong Kong Ltd.              | Japan Ltd.           |
| Americas                 | Fax: +49 (0) 1 80-530 85 86         | 13th Floor, Straight Block, | Tel: 81-3-5620-6175  |
| Customer Response Center | Email: europe.support@nsc.com       | Ocean Centre, 5 Canton Rd.  | Fax: 81-3-5620-6179  |
| Tel: 1-888-522-5372      | Deutsch Tel: +49 (0) 8 141-35-0     | Tsimshatsui, Kowloon        |                      |
|                          | English Tel: +44 (0) 1 793-85-68-56 | Hong Kong                   |                      |
|                          | Italy Tel: +39 (0) 2 57 5631        | Tel: +852 2737-7200         |                      |
| www.fairchildsemi.com    |                                     | Fax: +852 2314-0061         |                      |

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### REFERENCES

1. Ott, H. W., "Ground-A Path for Current Flow," *EMC Technology* , January-March, 1983, pgs. 44 to 48.

2. Matisoff, B. S., "Good shielding techniques control EMI and RFI," *EDN*, February 18, 1981, pgs. 123–128.

3. Rappaport, A., "Special Report: Capacitors," *EDN*, October 13, 1982, pgs. 105–122.

4. Williams, M. and Miller, S., "Series 54ALS/74ALS Schottky TTL Applications," Texas Instruments Corp.

5. "EMI Control in the Design of PCBs and Backplanes," Don White Consultants.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC