

Is Now Part of



## **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lange of the applicatio customer's to unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the



www.fairchildsemi.com

# **AN-6608** Glossary of JFET Measurement Parameters

### Summary

The Glossary provides details on how to measure, and refer to, various JFET parameters to assure that the JFET meets its specifications and will function correctly in an application. It also provides test circuits and a system of names, terms and rules to refer to, or define, each parameter.

| DC PARAMETERS                                 |                                                                                                                                                                                                        |  |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BVDGO (V)<br>or BVGDO                         | Drain-Gate Breakdown Voltage with Source Open-<br>Circuited<br>The breakdown voltage of the drain-gate junction,<br>measured at a specified current with the source<br>open-circuited.                 |  |
| BV <sub>SGO</sub> (V)<br>or BV <sub>GSO</sub> | Source-Gate Breakdown Voltage with Drain<br>Open-Circuited<br>The breakdown voltage of the source-gate junction,<br>measured at a specified current, with the drain<br>open-circuited.                 |  |
| BV <sub>GSS</sub> (V)<br>or BV, V(BR)GSS      | Source-Gate Breakdown Voltage with Drain-<br>Source Shorted<br>The breakdown voltage of the source-gate and<br>drain-gate junctions, measured at a specified<br>current with the drain-source shorted. |  |
| IDGO (pA)<br>or IGDO                          | Drain-Gate Leakage Current, Source Open-Circuited<br>The leakage current of the drain-gate junction,<br>measured at a specified voltage, with the source<br>open-circuited.                            |  |
| I <sub>D</sub> (μΑ)<br>or I <sub>D</sub> (ON) | Drain ON Current<br>The drain current, measured at a specified drain-<br>source voltage and gate-source voltage.                                                                                       |  |
| ID(OFF) (pA)                                  | Drain Cutoff Current<br>The drain cutoff current, measured at a specified<br>drain-source voltage and gate-source voltage.                                                                             |  |

| DC PARAMETERS                                                     |                                                                                                                                                                                            |                                             |
|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| I <sub>DSS</sub> (mA)                                             | Drain Saturation Current<br>The drain current, measured at a specified drain-<br>source voltage with the source shorted to the gate<br>(VGS = 0)                                           |                                             |
| IG (pA)<br>or IG(ON)                                              | Gate Leakage Current with Drain Current Flowing<br>The gate leakage current, measured at a specified<br>drain current and drain-gate voltage.                                              |                                             |
| IGSS (pA)                                                         | Gate-Source Reverse Leakage Current with Drain-<br>Source Shorted<br>The gate-source reverse leakage current measured<br>at a specified gate-source voltage.                               |                                             |
| ISGO (pA)<br>or IGSO                                              | Source-Gate Reverse Leakage Current with Drain<br>Open-Circuited<br>The leakage current of the source-gate junction,<br>measured at a specified voltage, with the drain<br>open-circuited. |                                             |
| rDS (Ω)<br>or r <sub>ds</sub> , RDS,<br>rDS(ON)                   | Drain-Source ON Resistance<br>The drain-source ON resistance, measured at a<br>specified gate-source voltage and drain current.                                                            |                                             |
| V <sub>DS(ON)</sub> (mV)                                          | Drain-Source ON Voltage<br>The drain-source ON voltage, measured at a speci-<br>fied gate-source voltage and drain current.                                                                | $r_{\rm DS} = \frac{V_{\rm DS}}{I_{\rm D}}$ |
| V <sub>GS</sub> (V)<br>or V <sub>G</sub> S(ON),<br>V <sub>G</sub> | <b>Operating Gate-Source Voltage</b><br>The gate-source voltage, measured at a specified<br>drain current and drain-source voltage.                                                        |                                             |
| VGS(F) (V)                                                        | Forward Gate-Source Voltage<br>The forward gate-source voltage, measured at<br>specified current.                                                                                          |                                             |
| VGS(OFF) (V)<br>or Vp                                             | Gate-Source Cutoff (Pinch-Off) Voltage<br>The gate-source cutoff voltage, measured at a<br>specified drain current and drain-source voltage.                                               |                                             |

| SMALL SIGNAL PA                                                                     | RAMETERS                                                                                                                                                                                                                    |                                                                                   |
|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| C <sub>iss</sub> (pF)<br>or C <sub>iss</sub> , C <sub>gss</sub>                     | <b>Common-Source Input Capacitance</b><br>The common-source input capacitance measured<br>between the gate and source with the drain A–C<br>shorted to the source at specified drain-source and<br>gate-source voltages.    | R <sub>fc</sub><br>VGS<br>+                                                       |
| C <sub>oss</sub> (pF)<br>or C <sub>os</sub> , C <sub>dss</sub>                      | <b>Common-Source Output Capacitance</b><br>The common-source output capacitance, measured<br>between the drain and source with the source<br>A—C shorted to the gate at specified drain-source<br>and gate-source voltages. | RFC<br>Coss<br>+<br>VDS                                                           |
| C <sub>rss</sub> (pF)<br>or C <sub>rs</sub> , C <sub>dg</sub>                       | Common-Source Reverse Transfer Capacitance<br>The common-source reverse transfer capacitance,<br>measured between the drain and gate at specified<br>drain-source and gate source voltages.                                 | Crrss G B RFC + VDS                                                               |
| e <sub>n</sub> (nV/√Hz)<br>or e <sub>n</sub> , V <sub>n</sub> , E <sub>n</sub>      | <b>Equivalent Input Noise Voltage</b><br>The equivalent input noise voltage per unit band-<br>width, measured with the input A–C shorted to<br>the source at a specified operating condition.                               |                                                                                   |
| g <sub>fg</sub> (mV)<br>or y <sub>fg</sub>                                          | <b>Common- Gate Forward Transconductance</b><br>The common-gate forward transconductance with<br>the output A–C shorted. This is a complex quanti-<br>ty ( $g_{fg} + j_{bfg}$ ).                                            | $V_{GS} \bigcirc S \\ \downarrow G \\ V_{fg} = \frac{I_D}{V_{GS}}  _{V_{DS}} = 0$ |
| g <sub>fs</sub> (mV)<br>or g <sub>m</sub> , Y <sub>fs</sub> ,<br>Re Y <sub>fs</sub> | Common-Source Forward Transconductance<br>The common source forward transconductance<br>with the output A–C shorted. This is a complex<br>quantity ( $g_{fs} + j_{bfs}$ ).                                                  | $Y_{f_{S}} = \frac{I_{D}}{V_{GS}}  _{V_{DS}} = 0$                                 |
| g <sub>iss</sub> (μV)<br>or Y <sub>is</sub>                                         | Common-Source Input Conductance<br>The common-source input conductance with the<br>output A-C shorted. This is a complex quantity<br>( $g_{is} + j_{bis}$ ).                                                                | $Y_{is} = \frac{I_G}{V_{GS}}  _{V_{DS}} = 0$                                      |
| g <sub>oss</sub> (μV)<br>or Y <sub>os</sub>                                         | Common-Source Output Conductance<br>The common source output conductance with the input A-C shorted. This is a complex quantity $(g_{os} + j_{bos})$ .                                                                      | $Y_{OS} = \frac{I_D}{V_{DS}}  _{V_{GS}} = 0$                                      |

| SMALL SIGNAL F                       | PARAMETERS                                                                                                                                                                                                                                |                                                                                               |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| G <sub>pg</sub> (dB)                 | Common-Gate Power Gain                                                                                                                                                                                                                    |                                                                                               |
|                                      | The common-gate power gain is the ratio of out-<br>put power to input power.                                                                                                                                                              | $C_{\rm r} = 10  \mathrm{km}  \mathrm{s}^{-1}$                                                |
| GPS (dB)                             | Common-Source Power Gain                                                                                                                                                                                                                  | $G_{p} = 10 \log_{10} \frac{P_{0}}{P_{1}}$                                                    |
|                                      | The common-source power gain is the ratio of out-<br>put power to input power.                                                                                                                                                            |                                                                                               |
| i <sub>n</sub> (pA/ <del>√Hz</del> ) | Equivalent Input Noise Current                                                                                                                                                                                                            |                                                                                               |
| -                                    | The equivalent input noise current measured with<br>the input open-circuited under specified operating<br>conditions.                                                                                                                     |                                                                                               |
| NF (dB)                              | Spot Noise Figure                                                                                                                                                                                                                         |                                                                                               |
|                                      | Noise figure = $10 \log_{10} F$ were F is noise factor<br>which is the ratio of the total output noise power<br>to the output noise power of the source. Measured<br>at specified operating conditions and source resis-<br>tance.        | F = Total Output Noise Power<br>Source Output Noise Power                                     |
| COMMON-SOUR                          | CE SWITCHING PARAMETERS                                                                                                                                                                                                                   |                                                                                               |
|                                      | In the following, drive circuit conditions and drain<br>circuit conditions must be specified. The transition<br>times of the input must be negligible compared to<br>the measured times.                                                  |                                                                                               |
| td(ON)                               | Turn-On Delay Time                                                                                                                                                                                                                        | BIN                                                                                           |
|                                      | The time interval during turn-on from the point<br>when the input pulse at the gate reaches 10% of its<br>full amplitude to the point when the drain pulse<br>changes from 0 to 10% of its maximum amplitude.                             |                                                                                               |
| t <sub>r</sub>                       | Rise Time                                                                                                                                                                                                                                 | $I_{D(ON)} = \frac{V_{DD} - V_{DS(ON)}}{B}$                                                   |
|                                      | The time interval during turn-on in which the drain current pulse changes from 10% to 90% of its maximum amplitude.                                                                                                                       |                                                                                               |
| td(OFF)                              | Turn-Off Delay Time                                                                                                                                                                                                                       | 100                                                                                           |
|                                      | The time interval during turn-off from the point<br>when the turn-off pulse at the gate changes from<br>100% to 90% of its full amplitude to the time<br>when the drain current has changed from 100% to<br>90% of its maximum amplitude. | 90<br>1 <sub>D(ON)</sub> (%)<br>10<br>t <sub>d</sub> (ON) + t <sub>f</sub> + t <sub>f</sub> + |
| tf                                   | Fall Time                                                                                                                                                                                                                                 | $\rightarrow$ ton $\rightarrow$ td(OFF)                                                       |
|                                      | The time interval during turn-off in which the drain current pulse decreases from 90% to 10% of its maximum amplitude.                                                                                                                    | V <sub>GS</sub> V <sub>P</sub>                                                                |

| DUAL FET PARAN                                      | 1ETERS                                                                                                                                                                                                                                        |                                 |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| BVG1, G2 (V)<br>or BVG1-2                           | Gate to Gate Breakdown Voltage<br>The breakdown voltage of the gate to gate junc-<br>tions, measured at a specified current.                                                                                                                  |                                 |
| CMRR (dB)<br>or CMR                                 | Common-Mode Rejection Ratio<br>The common-mode rejection ratio is the ratio of<br>the change in differential gate voltage with a<br>change in the drain to gate voltage.<br>CMRR = 20 log <sub>10</sub> $\frac{\Delta V_{DG}}{\Delta V_{OS}}$ |                                 |
| 9fs1—2 (%)<br>or 9fs1/9fs2                          | <b>Common-Source Forward Transconductance Ratio</b><br>(Match)<br>The transconductance ratio = g <sub>fs1</sub> /g <sub>fs2</sub> × 100 (%)<br>measured at specified drain-gate voltage and drain<br>current.                                 |                                 |
| <sup>g</sup> oss 1-2 (µ∨)<br>or g <sub>os</sub> 1−2 | <b>Common-Source Output Conductance (Match)</b><br>Output conductance match =  g <sub>OS1</sub> g <sub>OS2</sub>   measured<br>at specified drain-gate voltage and drain current.                                                             |                                 |
| IDSS1-2 (%)<br>or IDS1-2,<br>IDSS1/IDSS2            | Drain Saturation Current Ratio (Match)<br>The drain saturation current ratio = IDSS1/<br>IDSS2 × 100% measured at specified drain-source<br>voltages.                                                                                         |                                 |
| IG1–2 (pA)                                          | Differential Gate Leakage Current<br>Differential gate leakage current =  IG1-IG2 <br>measured at specified drain-gate voltage and drain<br>current.                                                                                          |                                 |
| IG1, G2 (pA)                                        | Gate to Gate Reverse Leakage Current<br>The gate to gate reverse leakage measured at a<br>specified voltage monolithic dual with diode isola-<br>tion shown.                                                                                  | UB O VG1,62<br>VG1,62<br>VG1,62 |

### DUAL FET PARAMETERS



#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC