## Standard Products UT69151 SµMMIT<sup>TM</sup> RTE

Product Handbook January 2013 www.aeroflex.com/avionics



#### FEATURES

- Comprehensive MIL-STD-1553 dual redundant Remote Terminal (RT) with integrated bus transceivers, Memory, and Memory Management Unit (MMU)
- □ MIL-STD-1553B, Notice II RT
  - Internal command illegalization
  - 16-bit read/write time-tag with user-defined resolution
  - Subaddress data buffering
- Programmable interrupt architecture with automatic interrupt logging available
- □ Autonomous operation
  - External initialization bus
  - Ideal for low cost remote terminals

- Internal Memory Management Unit (MMU) interfaces host subsystem to 64Kbit SRAM
  - Wait state and zero-wait state configurations
- Built-In Test capability
- □ Supports IEEE Standard 1149.1 (JTAG)
- Flexible power supply configurations
   +5-volt only operation
- □ Flexible packaging offering:
  - 139-pin pingrid array (PGA)
  - 140-lead flatpack
  - 132-lead flatpack
- □ Standard Microcircuit Drawing 5962-98587



Figure 1. UT69151 SµMMIT RTE Block Diagram

## 2.0 REMOTE TERMINAL ARCHITECTURE

The S $\mu$ MMIT Remote Terminal (RTE) is an interface device linking a MIL-STD-1553 serial data bus to a host microprocessor and/or subsystem. The S $\mu$ MMIT RTE's MIL-STD-1553 interface includes encoding/decoding logic, error detection, command recognition, DMA interface, control/ configuration registers, clock, and reset logic. The following sections review the architecture and use. Each section supplies information on the S $\mu$ MMIT RTE's configuration and operation.

#### 2.1 Register Descriptions

The following list provides the bit descriptions of the 32 internal registers that control  $S\mu MMIT$  RTE operation. All register bits are active high and reflect a logic zero condition (0000 hex) after Master Reset (except those reflecting input pins).

| Register<br>Number | Name                                | Register Address   |
|--------------------|-------------------------------------|--------------------|
| 0                  | Control Register                    | 0000 (hex)         |
| 1                  | Operational Status Register         | 0001 (hex)         |
| 2                  | Current Command Register            | 0002 (hex)         |
| 3                  | Interrupt Mask Register             | 0003 (hex)         |
| 4                  | Pending Interrupt Register          | 0004 (hex)         |
| 5                  | Interrupt Log List Pointer Register | 0005 (hex)         |
| 6                  | BIT Word Register                   | 0006 (hex)         |
| 7                  | Time-Tag Register                   | 0007 (hex)         |
| 8                  | RT Descriptor Pointer Register      | 0008 (hex)         |
| 9                  | 1553 Status Word Bits Register      | 0009 (hex)         |
| 10-15              | Not Applicable                      | 000A to 000F (hex) |
| 16-31              | Illegalization Registers            | 0010 to 001F (hex) |

Note: Reference section 7.1, Table 12 for SµMMIT RTE 8-bit register address numbers.

#### 2.1.1 Control Register (Read/Write) - Register 0

This 16-bit register controls  $S\mu MMIT$  RTE configuration. To make changes to the  $S\mu MMIT$  RTE and this register, the STEX bit (Bit 15 of the Control Register) must be logic zero. Note: The user has  $5\mu$ s after TERACT active to stop execution.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15            | STEX     | Start Execution. Assertion of this bit initiates SµMMIT RTE operation. A<br>Control Register write negating this bit inhibits SµMMIT RTE operation. A<br>remote terminal address parity error prevents SµMMIT RTE operation<br>regardless of the logical state of this bit. If a RT address parity error exists, bit<br>3 of Register 1 will be set low and bit 2 of Register 1 will be set high.                                                             |
| 14            | SBIT     | Start BIT. Assertion of this bit places the S $\mu$ MMIT RTE into the Built-In Test routine. The BIT test has a fault coverage of 93.4%. If the S $\mu$ MMIT RTE has been started, the host must halt the device in order to place the S $\mu$ MMIT RTE into the Built-In Test routine (STEX = 0) (see section 6.0 for additional information).<br>Note: If Start BIT (SBIT) and Start Execution (STEX) are both set on one register write, BIT has priority. |

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13            | SRST     | Software Reset. Assertion of this bit immediately places the S $\mu$ MMIT RTE into a software reset. The software reset (which takes 5 $\mu$ s to execute), like MRST, clears all internal logic.                                                                                                                                                                                                |
|               |          | Note: During auto-initialization this bit should not be loaded with a logic one. SRST will only function after $\overline{\text{READY}}$ is asserted.                                                                                                                                                                                                                                            |
| 12            | CHAEN    | Channel A Enable. Setting this bit enables Channel A operation. If negated, the $S\mu MMIT$ RTE does not recognize commands received over Channel A.                                                                                                                                                                                                                                             |
| 11            | CHBEN    | Channel B Enable. Setting this bit enables Channel B operation. If negated, the $S\mu MMIT$ RTE does not recognize commands received over Channel B.                                                                                                                                                                                                                                             |
| 10            | ETCE     | External Timer Clock Enable. Assertion of this bit to a logic one allows the external timer clock input to supply stimulus to the internal time-tag counter. Refer to section 2.1.8 for additional information.<br>Note: The user can only change the clock frequency before starting the device (i.e., setting bit 15 of Register 0 to a logic one).                                            |
| 9             | РРАСК    | Ping-pong acknowledge made. See section 3, Circular Buffer and Ping-Pong Operation for additional information.                                                                                                                                                                                                                                                                                   |
| 8             | CBSEL1   | Circular buffer mode select. See section 3, Circular Buffer and Ping-Pong Operation for additional information.                                                                                                                                                                                                                                                                                  |
| 7             | CBSEL2   | Circular buffer mode select. See section 3, Circular Buffer and Ping-Pong Operation for additional information.                                                                                                                                                                                                                                                                                  |
| 6             | N/A      | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                                                                             |
| 5             | N/A      | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                                                                             |
| 4             | BCEN     | Broadcast Enable. Assertion of this bit enables the $S\mu MMIT$ RTE broadcast option. Negation of this bit enables remote terminal address 31 as a unique remote terminal address.                                                                                                                                                                                                               |
| 3             | DYNBC    | Dynamic Bus Control Acceptance. This bit controls the S $\mu$ MMIT RTE's ability<br>to accept the dynamic bus control mode code. Assertion of this bit allows the<br>S $\mu$ MMIT RTE to respond to a dynamic bus control mode code with status word<br>bit 18 set to a logic one. Negation of this bit prevents the assertion of status word<br>bit 18 upon reception of the dynamic mode code. |
| 2             | PPEN     | Ping-Pong Enable. Assertion of this bit enables the ping-pong buffer feature of the $S\mu MMIT$ RTE and disables the message indexing feature. Negation of this bit disables the ping-pong feature and enables the message indexing feature. See section 3, Circular Buffer and Ping-Pong Operation for additional information.                                                                  |
| 1             | INTEN    | Interrupt Log Enable. Assertion of this bit enables the $S\mu MMIT$ interrupt logging feature. Negation of this bit prevents the logging of interrupts.                                                                                                                                                                                                                                          |
| 0             | XMTSW    | Transmit Status Word. Assertion of this bit allows the SµMMIT RTE to automatically execute the TRANSMIT STATUS WORD mode code when configured for MIL-STD-1553A mode operation. Refer to section 2.9 for additional information.                                                                                                                                                                 |

#### 2.1.2 Operational Status Register (Read/Write) - Register 1

This register reflects pertinent status information for the S $\mu$ MMIT RTE and is not reset to 0000 (hex) on MRST. Instead, the register reflects the actual stimulus applied to input pins RTA(4:0), RTPTY, A/B STD, and LOCK. Assertion of the LOCK input prevents the modification of the remote terminal address, mode selects, and A or B Standard. In this case, a write to this register's most significant nine bits is meaningless. If LOCK is negated, a read of this register reflects the information written into this register's most significant nine bits.

Note: To make changes to the SµMMIT RTE and this register, the STEX bit (Bit 15 in Register 0) must be logic zero.

| Bit<br>Number | Mnemonic    | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15            | RTA4        | Terminal Address Bit 4. This bit is the most significant bit of the remote terminal address. This bit is latched on the rising edge of $\overline{\text{MRST}}$ and is a read only bit if the $\overline{\text{LOCK}}$ pin is active.                                                                                                                                                                                                                                          |
| 14            | RTA3        | Terminal Address Bit 3. This bit is Bit 3 of the remote terminal address. This bit is latched on the rising edge of $\overline{\text{MRST}}$ and is a read only bit if the $\overline{\text{LOCK}}$ pin is active.                                                                                                                                                                                                                                                             |
| 13            | RTA2        | Terminal Address Bit 2. This bit is Bit 2 of the remote terminal address. This bit is latched on the rising edge of $\overline{\text{MRST}}$ and is a read only bit if the $\overline{\text{LOCK}}$ pin is active.                                                                                                                                                                                                                                                             |
| 12            | RTA1        | Terminal Address Bit 1. This bit is Bit 1 of the remote terminal address. This bit is latched on the rising edge of $\overline{\text{MRST}}$ and is a read only bit if the $\overline{\text{LOCK}}$ pin is active.                                                                                                                                                                                                                                                             |
| 11            | RTA0        | Terminal Address Bit 0. This bit is the least significant bit of the remote terminal address. This bit is latched on the rising edge of $\overline{\text{MRST}}$ and is a read only bit if the $\overline{\text{LOCK}}$ pin is active.                                                                                                                                                                                                                                         |
| 10            | RTPTY       | Terminal Address Parity Bit. This bit is appended to the remote terminal address bus (RTA(4:0)) to supply odd parity. The S $\mu$ MMIT RTE requires odd parity for proper operation. This bit is latched on the rising edge of MRST and is a read only bit if the LOCK pin is active.                                                                                                                                                                                          |
| 9             | N/A         | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8             | Logical one | Always set this bit to logical one.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7             | A∕₩ STD     | Military Standard 1553A or 1553B Standard. This bit determines whether the S $\mu$ MMIT RTE will be set to operate under MIL-STD-1553A or B. Assertion of this bit enables the XMTSW bit (Bit 0 of the Control Register). Negation of this bit automatically allows the S $\mu$ MMIT RTE to operate under the MIL-STD-1553B protocol. This bit is latched on the rising edge of MRST and is a read only bit if the LOCK pin is active. See section 2.9 for further definition. |
| 6             | LOCK        | $\overline{\text{LOCK}}$ Pin. This read-only bit reflects the inverted state of input pin $\overline{\text{LOCK}}$ and is latched on the rising edge of $\overline{\text{MRST}}$ .                                                                                                                                                                                                                                                                                             |
| 5             | AUTOEN      | $\overline{\text{AUTOEN}}$ Pin. This read-only bit reflects the inverted state of input pin $\overline{\text{AUTOEN}}$ .<br>Assertion of this input enables SµMMIT RTE auto-initialization.                                                                                                                                                                                                                                                                                    |
| 4             | SSYSF       | $\overline{\text{SSYSF}}$ Pin. This read-only bit reflects the inverted state of the input pin $\overline{\text{SSYSF}}$ .                                                                                                                                                                                                                                                                                                                                                     |
| 3             | EX          | S $\mu$ MMIT RTE Executing. This read-only bit indicates whether the S $\mu$ MMIT RTE is presently executing or whether it is idle. A logic one indicates that the S $\mu$ MMIT RTE is executing; logic zero indicates that the S $\mu$ MMIT RTE is idle.                                                                                                                                                                                                                      |
| 2             | TAPF        | Terminal Address Parity Fail. This bit indicates the observance of a terminal address parity error. The S $\mu$ MMIT RTE checks for odd parity. This read only bit reflects the parity of Operational Status Register bits 15-10, and is latched on the rising edge of MRST.                                                                                                                                                                                                   |

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                                             |
|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | READY    | $\overline{\text{READY}}$ Pin. This read-only bit reflects the inverted state of the output pin $\overline{\text{READY}}$ and is cleared on reset.                                                                                      |
| 0             | TERACT   | $\overline{\text{TERACT}}$ Pin. Assertion of this bit indicates that the SµMMIT RTE is presently processing a message. This read only bit reflects the inverted state of output pin $\overline{\text{TERACT}}$ and is cleared on reset. |

Note: Remote Terminal Address and Parity checked on start of execution.

This 16-bit register contains the last valid command processed by the S $\mu$ MMIT RTE.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 to 0       | CC15-CC0 | Current Command Bits. This register contains the last valid command received by the S $\mu$ MMIT RTE. This register is valid 13 $\mu$ s after TERACT is negated. (Bit 15 MSB - Bit 0 LSB). |

<sup>2.1.3</sup> Current Command Register (Read-only) - Register 2

## 2.1.4 Interrupt Mask Register (Read/Write) - Register 3

The  $S\mu$ MMIT RTE interrupt architecture allows for the masking of all interrupts. An interrupt is masked if the corresponding bit of this register is set to logic zero. This feature allows the host or subsystem to temporarily disable the service of interrupts. While masked, interrupt activity does not occur. The unmasking of an interrupt after the event occurs does not generate an interrupt for that event.

| Bit<br>Number | Mnemonic | Description                            |
|---------------|----------|----------------------------------------|
| 15            | MAB      | Memory Access Blocked Interrupt        |
| 14            | WRAPF    | Wrap Fail Interrupt                    |
| 13            | TAPF     | Terminal Address Parity Fail Interrupt |
| 12            | BITF     | BIT Fail Interrupt                     |
| 11            | MERR     | Message Error Interrupt                |
| 10            | SUBAD    | Subaddress Accessed Interrupt          |
| 9             | BDRCV    | Broadcast Command Received Interrupt   |
| 8             | IXEQ0    | Index Equal Zero Interrupt             |
| 7             | ILLCMD   | Illegal Command Interrupt              |
| 6-0           | N/A      | Not Applicable                         |

#### 2.1.5 Pending Interrupt Register (Read-only) - Register 4

The Pending Interrupt Register contains information that identifies events that generate interrupts. The assertion of any bit in this register asserts an output pin,  $\overline{\text{MSG}_{\text{INT}}}$  or  $\overline{\text{YF}_{\text{INT}}}$  (three clock cycles). Writing to the most significant 4 bits of this register generates a  $\overline{\text{YF}_{\text{INT}}}$ .

•

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15            | MAB      | Memory Access Blocked. Once the S $\mu$ MMIT RTE begins internal DMA activity, an internal timer starts. If all internal DMA activity is not completed by the time the counter decrements to zero, the interrupt is generated. In the S $\mu$ MMIT RTE mode, the YF_INT interrupt is generated (if not masked), current command processing ends, and the S $\mu$ MMIT RTE will remain on-line. Current cycle terminated, bus released.                                                                 |
| 14            | WRAPF    | Wrap Fail Interrupt. The RTE automatically compares the transmitted word (encoder word) to the reflected decoder word via the continuous loop-back feature. If the encoder word and reflected word do not match, the WRAPF bit is asserted in the BIT Word Register and a YF_INT interrupt is generated (if not masked). The loop-back path is via the MIL-STD-1553 bus transceiver.                                                                                                                   |
| 13            | TAPF     | Terminal Address Parity Fail Interrupt. This bit reflects the outcome of the remote terminal address parity check. A logic one indicates a parity failure. When a parity error occurs, the $S\mu$ MMIT RTE does not begin operation (STEX bit forced to logic zero), channel A and B do not enable, the TAPF bit is asserted here and in the BIT Word Register, and a $\overline{YF}$ INT interrupt is generated (if not masked).                                                                      |
| 12            | BITF     | BIT Fail Interrupt. Assertion of this bit indicates a BIT failure. Status word bit 19 is automatically set to a logic one when a BIT failure occurs. If a BIT fails, the BITF bit is asserted here and in the BIT Word Register, and a <u>YF_INT</u> interrupt is generated (if not masked). Operation continues.                                                                                                                                                                                      |
| 11            | MERR     | Message Error Interrupt. Assertion of this bit indicates that a message error condition exists. The S $\mu$ MMIT RTE can detect Manchester errors, sync-field, word count errors (too many or too few), MIL-STD-1553 word parity errors, bit count errors (too many or too few), and protocol errors. If not masked, this bit is always set when the S $\mu$ MMIT RTE asserts bit 9 of the status word (e.g., illegal commands, invalid data word, etc.). MSG_INT interrupt generated (if not masked). |
| 10            | SUBAD    | Subaddress Accessed Interrupt. Assertion of this bit indicates a pre-selected subaddress has transacted a message. To determine the exact subaddress, the host interrogates the interrupt log IAW. MSG_INT interrupt generated (if not masked).                                                                                                                                                                                                                                                        |
| 9             | BDRCV    | Broadcast Command Received Interrupt. This bit is set to a logic one to indicate the $S\mu MMIT$ RTE's receipt of a valid broadcast command. The $S\mu MMIT$ RTE suppresses status word transmission. MSG_INT interrupt generated (if not masked).                                                                                                                                                                                                                                                     |
| 8             | IXEQ0    | Index Equal Zero Interrupt. The S $\mu$ MMIT RTE asserts this bit to indicate the completion of a pre-defined number of commands by the S $\mu$ MMIT RTE. Upon assertion of this interrupt, the host or subsystem updates the subaddress descriptor to prevent the potential loss of data. MSG_INT interrupt generated (if not masked).                                                                                                                                                                |
| 7             | ILLCMD   | Illegal Command Interrupt. This bit is set to a logic one to indicate the reception of an illegal command by the S $\mu$ MMIT RTE. Upon receipt of this command, the S $\mu$ MMIT RTE responds with a status word only; Bit 9 of the status word is set to a logic one. MSG_INT interrupt generated (if not masked).                                                                                                                                                                                   |
| 6-0           | N/A      | Always set these bits to logical zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## 2.1.6 Interrupt Log List Pointer Register (Read/Write) - Register 5

The Interrupt Log List Pointer indicates the starting address of the Interrupt Log List. The Interrupt Log List is a 32 word ringbuffer that contains information pertinent to the service of interrupts. The S $\mu$ MMIT RTE architecture requires the location of the Interrupt Log List on a 32-word boundary. The most significant 4 bits of this register should be initialized to logical zero. The 7 bits ranging from bit 11 to bit 5 designate the location of the Interrupt Log List within a 4K memory space. The lower 5 bits of this register should be initialized to a logic zero. The S $\mu$ MMIT RTE controls the lower 5 bits to implement the ring-buffer architecture. The host or subsystem reads this register to determine the location and number of interrupts within the Interrupt Log List (least significant 5 bits).

Note: Bits 15-12 are not used. Bits 11-5 indicate the starting base address of the Interrupt Log List, and bits 4-0 indicate the ring location of the Interrupt Log List. See section 4.0 for a description of the Interrupt Architecture.

| Bit<br>Number | Mnemonic   | Description                                                             |
|---------------|------------|-------------------------------------------------------------------------|
| 15-12         | N/A        | Always set these bits to logical zero.                                  |
| 11-5          | INTA(11:5) | Interrupt Log List Pointer Base Address Bits. (Bit 11 MSB - Bit 5 LSB). |
| 4-0           | INTA(4:0)  | Always set these bits to logical zero.                                  |

## 2.1.7 BIT Word Register (Read/Write) - Register 6

This register contains information on the SµMMIT RTE's current health. The SµMMIT RTE transmits the contents of this register upon reception of a Transmit Bit Word Mode Code. The lower 8 bits of this register are user-defined.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15            | MAB      | Memory Access Blocked. This bit is set if all internal DMA activity is not completed<br>between the time internal DMA activity begins and when the timer decrements to zero.<br>In the event of a DMA failure, current message processing terminates; remote terminal<br>waits for next 1553 message.                                                                                                                                                                                     |
| 14            | WRAPF    | Wrap Fail. The S $\mu$ MMIT RTE automatically compares the transmitted word (encoder word) to the reflected decoder word via the continuous loop-back feature. If the encoder word and reflected word do not match, the WRAPF bit asserts and a $\overline{YF_INT}$ interrupt is generated (if not masked). The loop-back path is via the MIL-STD-1553 bus transceiver. A wrap failure does not result in the terminal flag bit being set to a logical one. Message processing continues. |
| 13            | TAPF     | Terminal Address Parity Fail. This bit reflects the outcome of the remote terminal address parity check. A logic one indicates a parity failure. When a parity error occurs the $S\mu$ MMIT RTE does not begin operation (STEX bit forced to a logic zero), channel A and B do not enable, and a YF_INT interrupt is generated (if not masked).                                                                                                                                           |
| 12            | BITF     | BIT Fail. Assertion of this bit indicates a BIT failure. Bits 11 through 8 should be interrogated to determine the specific failure. Status word bit 19 is automatically set to a logic one when a BIT failure occurs. If a BIT fails, the BITF bit is asserted, and a YF_INT interrupt is generated (if not masked). Operation continues.                                                                                                                                                |
| 11            | CHAF     | Channel A Fail. Assertion of this bit indicates a BIT test failure in Channel A.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 10            | CHBF     | Channel B Fail. Assertion of this bit indicates a BIT test failure in Channel B.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 9             | N/A      | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 8             | MTF      | Memory Test Fail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7-0           | UDB(7:0) | User-Defined Bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

## 2.1.8 Time-Tag Register (Read/Write) - Register 7

The Time-Tag Register reflects the state of a 16-bit free running counter. The resolution of this counter is user-defined via input TCLK (0 to 4MHz) or fixed at 64 $\mu$ s/bit. The Time-Tag counter is automatically reset when the S $\mu$ MMIT RTE receives a valid synchronize without data mode code. The S $\mu$ MMIT RTE automatically loads the Time-Tag counter with the data associated with reception of a valid synchronize with data mode code. The Time-Tag counter begins operation on the rising edge of MRST or within 64 $\mu$ s; after the receipt of a valid mode code, reset remote terminal, or sync with/without data. When the S $\mu$ MMIT RTE is halted (STEX = 0), the Time-Tag continues to run.Time-Tag value is captured upon command word-validation.

| Bit<br>Number | Mnemonic | Description                                     |
|---------------|----------|-------------------------------------------------|
| 15-0          | TT(15:0) | Time-Tag Counter Bits. (Bit 15 MSB - Bit 0 LSB) |

## 2.1.9 Remote Terminal Descriptor Pointer Register (Read/Write) - Register 8

The SµMMIT RTE accesses a block of external memory to gain information on how to process a valid command. Each subaddress and mode code has a block of memory reserved for this task. Located contiguously in memory, these reserved memory locations are called a descriptor space. The Remote Terminal Descriptor Pointer Register contains an address that points to the top of this memory space. The SµMMIT RTE uses the  $T/\overline{R}$  bit, subaddress/mode code field, and mode code to select one block within the descriptor table for message processing. The Remote Terminal Descriptor Pointer Register is static during message processing.

| Bit<br>Number | Mnemonic   | Description                                                       |
|---------------|------------|-------------------------------------------------------------------|
| 15-12         | N/A        | Always set these bits to logical zero.                            |
| 11-0          | RTDA(11:0) | Remote Terminal Descriptor Address Bits. (Bit 11 MSB - Bit 0 LSB) |

## 2.1.10 1553 Status Word Bits Register (Read/Write) - Register 9

The host or subsystem accesses this register to control the outgoing MIL-STD-1553 status word. The host or subsystem controls the Instrumentation, Busy, Terminal Flag, Service Request, and Subsystem Flag by writing to bits 9 through 0 of this register. The S $\mu$ MMIT RTE's status word response reflects assertion of these bit(s) until negated by the host or subsystem unless the Immediate Clear Function is enabled. The Immediate Clear Function automatically clears these bits after being transmitted in a status word.

The Immediate Clear Function does not affect the operation of the Transmit Status word and Transmit Last Command word Mode Codes. Transaction of a legal valid command with the INS bit set to a logic one and the Immediate Clear Function enabled, results in the transmission of a status word with Bit 10 asserted. If the ensuing command is a Transmit Status word or Last Command mode code, Bit 10 of the outgoing status word remains a logic one. For MIL-STD-1553B applications, the register is as follows:

| Bit Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15         | IMCLR    | Immediate Clear Function. Assertion of this bit enables the Immediate Clear Function (IMF) of the SµMMIT RTE. Enabling the IMF results in the clearing of the INS, BUSY, TF, SRQ, and/or SUBF bit immediately after a message is completed. This function is enabled by asserting this bit when asserting bit(s) INS, BUSY, TF, SRQ, and/or SSYSF. This bit should be used consistently since once set, it will remain set, and once cleared, it will remain cleared. |
| 14-10      | N/A      | Always set these bits to logical zero.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 9          | INS      | Instrumentation Bit. This bit asserts the Instrumentation bit of the MIL-STD-1553B status word. (Bit time 10 of the Status Word).                                                                                                                                                                                                                                                                                                                                     |
| 8          | SRQ      | Service Request Bit. This bit asserts the Service Request bit of the MIL-STD-1553B status word. (Bit time 11of the Status Word).                                                                                                                                                                                                                                                                                                                                      |
| 7-4        | N/A      | Always set these bits to logical zero.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3          | BUSY     | Busy Bit. Assertion of this bit is reflected in the outgoing MIL-STD-1553B status word. Assertion of this bit prevents memory accesses. (Bit time 16 of the Status Word).                                                                                                                                                                                                                                                                                             |
| 2          | SSYSF    | Subsystem Flag Bit. This bit asserts the Subsystem Flag bit of the MIL-STD-1553B status word and may also be set with the SSYSF input pin. (Bit time 17 of the Status Word).                                                                                                                                                                                                                                                                                          |
| 1          | N/A      | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0          | TF       | Terminal Flag. Assertion of this bit is reflected in the outgoing MIL-STD-1553B status word. The S $\mu$ MMIT RTE automatically asserts this bit if a BIT failure occurs. Inhibit Terminal Flag mode code prevents the assertion by the host or subsystem. Override Inhibit Terminal Flag Mode Code re-establishes the Terminal Flag option (Bit time 19 of the Status Word).                                                                                         |

| For MIL-STD-1553A | applications the  | register is | as follows. |
|-------------------|-------------------|-------------|-------------|
| TOI MIL-STD-1555A | applications, inc | legister is | as follows. |

| Bit Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15         | IMCLR    | Immediate Clear Function. Assertion of this bit enables the Immediate Clear Function (IMF) of the $S\mu$ MMIT RTE. Enabling the IMF results in the clearing of the bit times 10-19 immediately after a status word is transmitted. This function is enabled by asserting this bit when asserting bit times 10-19. This bit should be used consistently since once set, it will remain set, and once cleared, it will remain cleared. |
| 14-10      | N/A      | Always set these bits to logical zero.                                                                                                                                                                                                                                                                                                                                                                                               |
| 9          | SB10     | Status bit time 10.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8          | SB11     | Status bit time 11.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 7          | SB12     | Status bit time 12.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6          | SB13     | Status bit time 13.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5          | SB14     | Status bit time 14.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4          | SB15     | Status bit time 15.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3          | SB16     | Status bit time 16.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2          | SB17     | Status bit time 17.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1          | SB18     | Status bit time 18.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0          | SB19     | Status bit time 19.                                                                                                                                                                                                                                                                                                                                                                                                                  |

## 2.1.11 Illegalization Registers

The 16 registers are divided into 8 blocks, 2 registers per block (see table 1).

| Block Name                                     | Address (hex) |
|------------------------------------------------|---------------|
| Receive                                        | 0010 and 0011 |
| Transmit                                       | 0012 and 0013 |
| Broadcast Receive                              | 0014 and 0015 |
| Broadcast Transmit (Automatically Illegalized) | 0016 and 0017 |
| Mode Code Receive                              | 0018 and 0019 |
| Mode Code Transmit                             | 001A and 001B |
| Broadcast Mode Code Receive                    | 001C and 001D |
| Broadcast Mode Code Transmit                   | 001E and 001F |

#### **Table 1. Illegalization Register Blocks**

The blocks correspond to the following types of commands. Register address 0010 (hex) and 0011 (hex) illegalize receive commands to 32 subaddresses. The most significant bit of register 0010 (hex) controls the illegalization of subaddress 01111. The least significant bit controls subaddress 00000. Register 0011 (hex) controls illegalization of subaddresses 10000 through 11111. The least significant bit relates to subaddress 10000; the most significant bit relates to subaddress 11111. Transmit commands and broadcast commands (both receive and transmit) use the same encoding scheme as receive subaddress illegalization.

Registers 18 (hex) through 1F (hex) control the illegalization of mode codes. Register 18 governs the illegalization of receive mode codes ( $T/\overline{R}$  bit = 0) 00000 through 01111 and register 19 mode codes 10000 through 11111. Register blocks Transmit Mode Code ( $T/\overline{R}$  bit = 1), Broadcast Receive Mode Codes, and Broadcast Transmit Mode Codes use the same decode scheme as receive mode codes.

Table 2 shows the illegalization register map. For each block, the numbers shown in the column under each bit number identifies the specific subaddress or mode code (in hex) that the register bit illegalizes (Logical 0 =legal, Logical 1 =illegal).

| Name              | Register<br>Number |    |    |    |    |            |    |    |    |    |    |    |    |    |    |    |    |
|-------------------|--------------------|----|----|----|----|------------|----|----|----|----|----|----|----|----|----|----|----|
| Bit Number        |                    | 15 | 14 | 13 | 12 | 11         | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| Receive           | 16                 | 0F | 0E | 0D | 0C | 0B         | 0A | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|                   | 17                 | 1F | 1E | 1D | 1C | 1 <b>B</b> | 1A | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 |
| Transmit          | 18                 | 0F | 0E | 0D | 0C | 0B         | 0A | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|                   | 19                 | 1F | 1E | 1D | 1C | 1 <b>B</b> | 1A | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 |
| Brd Receive       | 20                 | 0F | 0E | 0D | 0C | 0B         | 0A | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|                   | 21                 | 1F | 1E | 1D | 1C | 1B         | 1A | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 |
| Brd Transmit      | 22                 | XX | XX | XX | XX | XX         | XX | XX | XX | XX | XX | XX | XX | XX | XX | XX | XX |
|                   | 23                 | XX | XX | XX | XX | XX         | XX | XX | XX | XX | XX | XX | XX | XX | XX | XX | XX |
| Mode Receive      | 24                 | 0F | 0E | 0D | 0C | 0B         | 0A | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|                   | 25                 | 1F | 1E | 1D | 1C | 1B         | 1A | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 |
| Mode Transmit     | 26                 | 0F | 0E | 0D | 0C | 0B         | 0A | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|                   | 27                 | 1F | 1E | 1D | 1C | 1B         | 1A | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 |
| Mode Brd Receive  | 28                 | 0F | 0E | 0D | 0C | 0B         | 0A | 09 | 08 | 07 | 06 | 05 | 04 | 03 | UU | 01 | WW |
|                   | 29                 | 1F | 1E | 1D | 1C | 1B         | 1A | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 |
| Mode Brd Transmit | 30                 | 0F | 0E | 0D | 0C | 0B         | 0A | 09 | 08 | 07 | 06 | 05 | 04 | 03 | ZZ | 01 | XX |
|                   | 31                 | YY | YY | YY | YY | YY         | YY | YY | YY | YY | YY | YY | YY | YY | YY | YY | YY |

Table 2. Illegalization Register Map

Notes:

1. Brd = Broadcast.

2. Mode = Mode code. 3. XX= Automatically illegalized by  $S\mu MMIT$  RTE.

4. YY= Automatically illegalized by  $S\mu MMIT$  RTE in 1553B only.

T = Automatically illegalized by SμMMIT RTE in 1553B and 1553A if XMTSW is enabled.
 WW = Automatically illegalized in 1553A.
 UU = Automatically illegalized in 1553A if XMTSW enabled.

#### 2.2 Descriptor Block

To process messages, the S $\mu$ MMIT RTE uses data supplied in the internal registers with data stored in internal memory. The S $\mu$ MMIT RTE accesses a four word descriptor block stored in internal memory. The descriptor block is accessed at the beginning and end of command processing. Multiple descriptor blocks are sequentially entered into memory to form a descriptor table. The following paragraphs discuss the descriptor block in detail.

The host or subsystem controlling the S $\mu$ MMIT RTE allocates 512 consecutive memory spaces for the subaddress and mode code descriptor table. The top of the descriptor table can reside at any address location except locations 0-31. Defined and entered into memory by the host, the S $\mu$ MMIT RTE is linked to the descriptor table via the Descriptor Address Register contents (see figures 2a and 2b). Each descriptor block contains a Control Word, Data Pointer A, Data Pointer B, and Broadcast Data Pointer. Each subaddress and mode code is assigned a descriptor for receive and transmit commands (T/ $\overline{R}$  bit equal zero or one).

Control word information allows the S $\mu$ MMIT RTE to generate interrupts, buffer messages, and control message processing. For a receive command, the Data Pointer is read to determine the top of the data buffer. The S $\mu$ MMIT RTE stores data sequentially from the top of data buffer plus two locations (e.g., 0100, 0101, 0102, 0103, etc.). When processing a transmit command, the Data Pointer is read to determine where data words are retrieved. The S $\mu$ MMIT RTE retrieves data words sequentially from the address the Data Pointer designates plus a two address location offset. The Broadcast Data Pointer allows for separate storage of nonbroadcast data from broadcast data per MIL-STD-1553B Notice II. The host or subsystem enables or disables this feature via the Control Word's least significant bit.

When disabled, the non-broadcast and broadcast data is stored via Data List Pointer A or B. For transmit commands, the Broadcast Data Pointer is not used. The  $S\mu MMIT$  RTE does not transmit any information on the receipt of a broadcast transmit command.

The S $\mu$ MMIT RTE reads the descriptor block during command processing (i.e., after assertion of TERACT). The S $\mu$ MMIT RTE reads the control word and three Data Pointers. The S $\mu$ MMIT RTE then begins the acquisition of data words for either transmission or storage.

After transmission or reception, the S $\mu$ MMIT RTE begins postprocessing. The S $\mu$ MMIT RTE performs a DMA burst during post-processing. An optional interrupt log entry is performed after a descriptor update. During the descriptor update, the S $\mu$ MMIT RTE modifies the Control Word index field and bits 4, 2, and 1, if required. The S $\mu$ MMIT RTE updates Data Pointer A if no message errors occurred during the message transaction. Reception of a broadcast command, with no message errors, results in the update of the Broadcast Data Pointer. Neither Data Pointer A, B or Broadcast is updated if the S $\mu$ MMIT RTE has the ping-pong mode of operation enabled.

See section 3, Circular Buffer and Ping-Pong Operation for additional information.

| T/R | Subaddress/Mode Code<br>Descriptors | Address Equation                                         |
|-----|-------------------------------------|----------------------------------------------------------|
| 0   | Subaddress                          | Descriptor Address Register Contents + [(SA# x 4) + 0]   |
| 1   | Subaddress                          | Descriptor Address Register Contents + [(SA# x 4) + 128] |
| 0   | Mode Codes                          | Descriptor Address Register Contents + [(MC# x 4) + 256] |
| 1   | Mode Codes                          | Descriptor Address Register Contents + [(MC# x 4) + 384] |

#### Figure 2a. Descriptor Table



Figure 2b. Descriptor Table

## 2.2.1 Receive Control Word

The following bits describe the receive subaddress Descriptor Control Word. Information contained in this word assists the S $\mu$ MMIT RTE in message processing. The Descriptor Control Word is initialized by the host or subsystem and updated by the S $\mu$ MMIT RTE during command post-processing.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8          | INDX     | Index Field. These bits define multiple message buffer length. The host or subsystem uses this field to instruct the S $\mu$ MMIT RTE to buffer "N" messages. "N" can range from 0 (00 hex) to 104 (68 hex). If buffer ping-ponging is enabled, the INDX field is "don't care" (i.e., does not contain applicable information). During ping-pong mode operation, initialize the index field to 00 (hex). TheS $\mu$ MMIT RTE does not perform multiple message buffering in the ping-pong mode of operation. The index decrements each time a complete message is transacted (no message errors). The index does not decrement if the subaddress is illegalized. The S $\mu$ MMIT RTE can generate an interrupt when the index field transitions from one to zero (see bit 7). |
| 7             | INTX     | Interrupt Index Equals Zero. Assertion of this bit enables the generation of an interrupt when the index field transitions from one to zero. The interrupt is <u>entered into</u> the Pending Interrupt Register if not masked in the Mask Register. Output pin <u>MSG_INT</u> asserts after message processing.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6             | IWA      | Interrupt When Accessed. Assertion of this bit enables the generation of an interrupt when the subaddress receives a valid command; his includes illegal and broadcast commands. The interrupt is entered into the Pending Interrupt Register if not masked in the Mask Register. Output pin MSG_INT asserts after message processing.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5             | IBRD     | Interrupt Broadcast Received. Assertion of this bit enables the generation of an interrupt when the subaddress receives a valid broadcast command. The interrupt is entered into the Pending Interrupt Register if not masked in the Mask Register. Output pin MSG_INT asserts after message processing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4             | BAC      | Block Accessed. The subsystem or host initializes this bit to zero; the SµMMIT RTE overwrites the zero with a logic one upon completion of message processing. After interrogating this bit, the host resets this bit to zero to observe further accesses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3             | N/A      | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2             | A/B      | Buffer $A/\overline{B}$ . Indicates the last buffer accessed when buffer ping-pong is enabled. During initialization, the host designates the first buffer used by asserting or negating this bit. A logic one indicates buffer A; a logic zero indicates buffer B. This bit is a "don't care" if buffer ping-ponging is not enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1             | BRD      | Broadcast Received. Assertion of this bit indicates the reception of a valid broadcast command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0             | NII      | Notice II. Assertion of this bit enables the use of the Broadcast Data Pointer as a buffer for broadcast command information. When negated, broadcast information is stored in the same buffer as non-broadcast information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## 2.2.2 Transmit Control Word

The following bits describe the transmit subaddress Descriptor Control Word. Information contained in this word assists the S $\mu$ MMIT RTE in message processing. The Descriptor Control Word is initialized by the host or subsystem and updated by the S $\mu$ MMIT RTE during command post-processing.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                             |
|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-7          | N/A      | Always set these bits to logical zero.                                                                                                                                                                                                                                                                                                  |
| 6             | IWA      | Interrupt When Accessed. Assertion of this bit enables the generation of an interrupt when the subaddress receives a valid command; his includes illegal and broadcast commands. The interrupt is entered into the Pending Interrupt Register if not masked in the Mask Register. Output pin MSG_INT asserts after message processing.  |
| 5             | N/A      | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                    |
| 4             | BAC      | Block Accessed. The subsystem or host initializes this bit to zero, the $S\mu MMIT RTE$ overwrites the zero with a logic one upon completion of message processing. After interrogation, the host should reset this bit to zero to observe further accesses.                                                                            |
| 3             | N/A      | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                    |
| 2             | A/B      | Buffer $A/\overline{B}$ . Indicates the data pointer to access when buffer ping-pong is enabled. During initialization, the host designates the first buffer used by asserting or negating this bit. A logic one indicates buffer A; a logic zero indicates buffer B. This bit is a "don't care" if buffer ping-ponging is not enabled. |
| 1             | BRD      | Broadcast Received. Assertion of this bit indicates the reception of a broadcast command.                                                                                                                                                                                                                                               |
| 0             | N/A      | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                    |

## 2.2.3 Mode Code Receive Control Word

The following bits describe the receive mode code Descriptor Control Word. Information contained in this word assists the  $S\mu MMIT$  RTE in message processing. The Descriptor Control Word is initialized by the host or subsystem and updated by the  $S\mu MMIT$  RTE during command post-processing.

Note: In MIL-STD-1553A, all mode codes are without data, and the  $T/\overline{R}$  bit is ignored. See section 2.9 for the MIL-STD-1553A operation.

| Bit<br>Number | Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-8          | INDX             | Index Field. These bits define message buffer length. The host or subsystem uses this field to instruct the SµMMIT RTE to buffer "N" messages. "N" can range from 0 (00 hex) to 104 (68 hex). If buffer ping-ponging is enabled, the INDX field is "don't care" (i.e., does not contain applicable information). The SµMMIT RTE does not perform message buffering in the ping-pong mode of operation. The index decrements each time a complete message is transacted (no message errors). The index does not decrement if the mode code is illegalized. The SµMMIT RTE can generate an interrupt when the index field transitions from one to zero (see bit 7). |
| 7             | INTX             | Interrupt Index Equals Zero. Assertion of this bit enables the generation of an interrupt when the index field transitions from one to zero. The interrupt is entered into the Pending Interrupt Register if not masked in the Mask Register. Output pin MSG_INT asserts after message processing.                                                                                                                                                                                                                                                                                                                                                                |
| 6             | IWA              | Interrupt When Accessed. Assertion of this bit enables the generation of an interrupt when mode code command is received; his includes illegal and broadcast commands. The interrupt is entered into the Pending Interrupt Register if not masked in the Mask Register. Output pin MSG_INT asserts after message processing.                                                                                                                                                                                                                                                                                                                                      |
| 5             | IBRD             | Interrupt Broadcast Received. Assertion of this bit enables the generation of an interrupt when a valid broadcast mode code command is received. The interrupt is entered into the Pending Interrupt Register if not masked in the Mask Register. Output pin MSG_INT asserts after message processing.                                                                                                                                                                                                                                                                                                                                                            |
| 4             | BAC              | Block Accessed. The subsystem or host initializes this bit to zero; the $S\mu MMIT$ RTE overwrites the zero with a logic one upon completion of message processing. After interrogating this bit, the host resets this bit to zero to observe further accesses.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3             | N/A              | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2             | $A/\overline{B}$ | Buffer $A/\overline{B}$ . Indicates the last buffer accessed when buffer ping-pong is enabled. During initialization, the host designates the first buffer used by asserting or negating this bit. A logic one indicates buffer A; logic zero indicates buffer B. This bit is a "don't care" if buffer ping-ponging is not enabled.                                                                                                                                                                                                                                                                                                                               |
| 1             | BRD              | Broadcast Received. Assertion of this bit indicates the reception of a valid broadcast command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0             | NII              | Notice II. Asserting this bit enables the use of the Broadcast Data Pointer as a buffer for broadcast command information. When negated, broadcast information is stored in the same buffer as non-broadcast information.                                                                                                                                                                                                                                                                                                                                                                                                                                         |

## 2.2.4 Mode Code Transmit Control Word

The following bits describe the transmit mode code Descriptor Control Word. Information contained in this word assists the  $S\mu MMIT$  RTE in message processing. The Descriptor Control Word is initialized by the host or subsystem and updated by the  $S\mu MMIT$  RTE during command post-processing.

Note: In MIL-STD-1553A, all mode codes are without data, and the  $T/\overline{R}$  bit is ignored. See section 2.9 for the MIL-STD-1553A operation.

| Bit<br>Number | Mnemonic         | Description                                                                                                                                                                                                                                                                                                                                             |
|---------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-7          | N/A              | Always set these bits to logical zero.                                                                                                                                                                                                                                                                                                                  |
| 6             | IWA              | Interrupt When Accessed. Assertion of this bit enables the generation of an interrupt when mode code command is received; his includes illegal and broadcast commands. The interrupt is entered into the Pending Interrupt Register if not masked in the Mask Register. Output pin MSG_INT asserts after message processing.                            |
| 5             | IBRD             | Interrupt Broadcast Received. Assertion of this bit enables the generation of an interrupt when a valid broadcast mode code is received. The interrupt is entered into the Pending Interrupt Register if not masked in the Mask Register. Output pin MSG_INT asserts after message processing.                                                          |
| 4             | BAC              | Block Accessed. The subsystem or host initializes this bit to zero; the SµMMIT RTE overwrites the zero with a logic one upon completion of message processing. After interrogating this bit, the host resets this bit to zero to observe further accesses.                                                                                              |
| 3             | N/A              | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                                    |
| 2             | $A/\overline{B}$ | Buffer $A/\overline{B}$ . This bit indicates the last buffer accessed when buffer ping-pong is enabled.<br>During initialization, the host designates the first buffer used by asserting or negating this<br>bit. A logic one indicates buffer A; a logic zero indicates buffer B. This bit is a "don't<br>care" if buffer ping-ponging is not enabled. |
| 1             | BRD              | Broadcast Received. Assertion of this bit indicates the reception of a broadcast command.                                                                                                                                                                                                                                                               |
| 0             | N/A              | Always set this bit to logical zero.                                                                                                                                                                                                                                                                                                                    |

#### 2.2.5 Data Pointer A and B

Data Pointer A and B contain address information for the retrieval and storage of message data words. In the index mode of operation, the S $\mu$ MMIT RTE reads Data Pointer A to determine the location of data for retrieval or storage. The S $\mu$ MMIT RTE uses the Data Pointer to initialize an internal counter; the counter increments after each data word. For a receive command, the S $\mu$ MMIT RTE stores the incoming data word sequentially into memory. As part of command post-processing, the S $\mu$ MMIT RTE writes a new data pointer into the descriptor block. The S $\mu$ MMIT RTE continues to update the data pointer until the Control Word index field decrements to zero. An example is shown in figure 3.

Note: The index feature is not applicable for transmit commands (i.e.,  $T/\overline{R}$  bit = 1).

For ping-pong buffer operation, the host uses either Data Pointer A or Data Pointer B. The  $S\mu$ MMIT RTE determines which pointer to access via the state of Control Word bit 2. The  $S\mu$ MMIT RTE retrieves or stores data words from the address contained in the data pointer, automatically incrementing the data pointer as data words are received. The data pointer is never updated as part of command post-processing in the ping-pong mode of operation. See figures 3 and 4.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0          | DP(15:0) | Data Pointer Bits. The second and third words of the descriptor block contain the data buffer location. The S $\mu$ MMIT RTE accesses either Data Pointer A or Data Pointer B depending on the state of Control Word Bit 2 during ping-pong operation. For index operation, the S $\mu$ MMIT RTE accesses only Data Pointer A. The S $\mu$ MMIT RTE updates Data Pointer A after message processing is complete and the index field is not equal to zero and ping-pong operation disabled. Bit 15 is the most significant bit; bit 0 is the least significant bit. |

#### 2.2.6 Broadcast Data Pointer

The following bits describe the receive subaddress/mode code descriptor Broadcast Data Pointer. This word contains the address for the Message Information word, Time-Tag word, and data words associated with a broadcast command. The SµMMIT RTE automatically increments this data pointer during command post-processing, if ping-pong operation disabled.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0          | BP(15:0) | Broadcast Data Pointer. The fourth word of the descriptor block contains the broadcast data buffer location. This pointer can reside anywhere inside of a 64K data space. The SµMMIT RTE accesses this pointer when Control Word bit 0 is a logic one and broadcast is enabled. Bit 15 is the most significant bit; bit 0 is the least significant bit. Note: If ping-pong is enabled, this pointer does not update. Note: When the broadcast command is followed by a Transmit Last Command or Transmit Status Word mode code, the SµMMIT RTE transmits a status word with bit time 15 of the status word set to a logic one. The broadcast bit is cleared by reception of the next valid non-broadcast command. |

#### 2.3 Data Structures

The following sections discuss the data structures that result from command processing. For each complete message processed, the S $\mu$ MMIT RTE generates a Message Information word and Time-Tag word. These words aid the host or subsystem in further message processing. The Message Information word contains word count, message type, and message error information. The Time-Tag word is a 16-bit word containing the command validity time. The Time-Tag word data comes from the  $S\mu MMIT$  RTE's internal Time-Tag counter.

See section 3, Circular Buffer and Ping-Pong Operation for additional data structure information

| Receive Subaddress #1       CONTROL WORD       Index field contents: 02XX (hex)         DatA POINTER A       Data Pointer A: 0100 (hex)         DATA POINTER B       Data Pointer B: XXXX (hex)         BROADCAST<br>DATA POINTER       Broadcast Data Pointer: XXXX (hex)         Command #1<br>Receive three words       Message Info Word       0100 (hex)       Index equals two         Data Word #1       0102 (hex)       Data Vord #2       0103 (hex)         Data Word #2       0104 (hex)       Index equals one       Index equals one         Command #2<br>Receive two words       Message Info Word       0105 (hex)       Index equals one         Command #2<br>Receive two words       Message Info Word       0106 (hex)       Index equals one         Command #3<br>Receive three words       Message Info Word       0107 (hex)       Index decrements to zero<br>(interrupt generated if enabled)         Command #3<br>Receive three words       Message Info Word       0108 (hex)       Index equals zero         Data Word #1       0109 (hex)       Index equals zero       Index equals zero |                       |                |                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|-------------------------|
| DATA POINTER A     Data Pointer A: 0100 (hex)       DATA POINTER B     Data Pointer B: XXXX (hex)       BROADCAST<br>DATA POINTER     Broadcast Data Pointer: XXXX (hex)       Command #1<br>Receive three words     Message Info Word     0100 (hex)     Index equals two       Time-Tag     0101 (hex)     0102 (hex)       Data Word #1     0102 (hex)     0103 (hex)       Data Word #2     0103 (hex)     0104 (hex)       Data Word #3     0106 (hex)     Index equals one       Command #2<br>Receive two words     Time-Tag     0105 (hex)     Index equals one       Time-Tag     0106 (hex)     Index equals core       Data Word #1     0107 (hex)     Index equals core       Command #3<br>Receive three words     Message Info Word     0108 (hex)     Index decrements to zero<br>(interrupt generated if enabled)       Command #3<br>Receive three words     Message Info Word     0109 (hex)     Index equals zero                                                                                                                                                                                      | CONTROL WORD          | Index field co | ntents: 02XX (hex)      |
| BROADCAST<br>DATA POINTER       Broadcast Data Pointer: XXXX (hex)         Command #1<br>Receive three words       Message Info Word       0100 (hex)       Index equals two         Time-Tag       0101 (hex)       Index equals two         Data Word #1       0102 (hex)         Data Word #2       0103 (hex)         Data Word #3       0104 (hex)       Index decrements to one         Command #2<br>Receive two words       Message Info Word       0105 (hex)       Index equals one         Time-Tag       0106 (hex)       Index decrements to zero<br>(interrupt generated if enabled)         Command #3<br>Receive three words       Message Info Word       0107 (hex)         Data Word #1       0107 (hex)       Index decrements to zero<br>(interrupt generated if enabled)         Command #3<br>Receive three words       Message Info Word       0109 (hex)       Index equals zero                                                                                                                                                                                                                 | DATA POINTER A        | Data Pointer   | A: 0100 (hex)           |
| DATA POINTER     Bioadcast Data Pointer: XXXX (fex)       Command #1<br>Receive three words     Message Info Word     0100 (hex)     Index equals two       Time-Tag     0101 (hex)     0102 (hex)       Data Word #1     0102 (hex)       Data Word #2     0103 (hex)       Data Word #3     0104 (hex)     Index decrements to one       Command #2<br>Receive two words     Message Info Word     0105 (hex)     Index equals one       Time-Tag     0106 (hex)     Index decrements to zero<br>(interrupt generated if enabled)       Command #3<br>Receive three words     Message Info Word     0109 (hex)     Index equals zero       Data Word #1     0109 (hex)     Index equals zero                                                                                                                                                                                                                                                                                                                                                                                                                            | DATA POINTER B        | Data Pointer   | B: XXXX (hex)           |
| Receive three words     Message Info Word     0100 (hex)     Index equals two       Time-Tag     0101 (hex)     0102 (hex)       Data Word #1     0102 (hex)       Data Word #2     0103 (hex)       Data Word #3     0104 (hex)     Index decrements to one       Command #2<br>Receive two words     Message Info Word     0105 (hex)     Index equals one       Time-Tag     0106 (hex)     Index decrements to zero<br>(interrupt generated if enabled)       Command #3<br>Receive three words     Message Info Word     0109 (hex)     Index decrements to zero<br>(interrupt generated if enabled)       Command #3<br>Receive three words     Message Info Word     0109 (hex)     Index equals zero       Time-Tag     010A (hex)     Index equals zero     1008 (hex)                                                                                                                                                                                                                                                                                                                                           |                       | Broadcast Da   | ata Pointer: XXXX (hex) |
| Receive three words     Message Info Word     0100 (hex)     Index equals two       Time-Tag     0101 (hex)       Data Word #1     0102 (hex)       Data Word #2     0103 (hex)       Data Word #3     0104 (hex)       Index decrements to one       Command #2       Receive two words     Message Info Word       O105 (hex)     Index equals one       Time-Tag     0106 (hex)       Data Word #1     0107 (hex)       Data Word #1     0107 (hex)       Data Word #2     0108 (hex)       Index decrements to zero<br>(interrupt generated if enabled)       Command #3     Message Info Word       Receive three words     Message Info Word       O109 (hex)     Index equals zero                                                                                                                                                                                                                                                                                                                                                                                                                                 |                       |                |                         |
| Data Word #1       0102 (hex)         Data Word #2       0103 (hex)         Data Word #3       0104 (hex)         Data Word #3       0104 (hex)         Data Word #3       0105 (hex)         Message Info Word       0105 (hex)         Time-Tag       0106 (hex)         Data Word #1       0107 (hex)         Data Word #2       0108 (hex)         Data Word #2       0108 (hex)         Index decrements to zero (interrupt generated if enabled)         Command #3       Message Info Word         Time-Tag       0109 (hex)         Index equals zero       Time-Tag         010A (hex)       Index equals zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <br>Message Info Word | 0100 (hex)     | Index equals two        |
| Data Word #20103 (hex)Data Word #30104 (hex)Index decrements to oneData Word #30105 (hex)Index equals oneMessage Info Word0105 (hex)Index equals oneTime-Tag0106 (hex)Data Word #10107 (hex)Data Word #20108 (hex)Index decrements to zero<br>(interrupt generated if enabled)Command #3<br>Receive three wordsMessage Info Word0109 (hex)Index equals zeroTime-Tag010A (hex)Index equals zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Time-Tag              | 0101 (hex)     |                         |
| Command #2<br>Receive two wordsData Word #30104 (hex)Index decrements to oneMessage Info Word0105 (hex)Index equals oneTime-Tag0106 (hex)Data Word #10107 (hex)Data Word #20108 (hex)Index decrements to zero<br>(interrupt generated if enabled)Message Info Word0109 (hex)Index equals zeroTime-Tag010A (hex)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Data Word #1          | 0102 (hex)     |                         |
| Command #2<br>Receive two wordsMessage Info Word0105 (hex)Index equals oneTime-Tag0106 (hex)Data Word #10107 (hex)Data Word #20108 (hex)Index decrements to zero<br>(interrupt generated if enabled)Command #3<br>Receive three wordsMessage Info Word0109 (hex)Index equals zeroTime-Tag010A (hex)Index equals zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Data Word #2          | 0103 (hex)     |                         |
| Receive two words       Message Info Word       0105 (hex)       Index equals one         Time-Tag       0106 (hex)       0106 (hex)         Data Word #1       0107 (hex)       0108 (hex)       Index decrements to zero (interrupt generated if enabled)         Command #3<br>Receive three words       Message Info Word       0109 (hex)       Index equals zero         Time-Tag       010A (hex)       Index equals zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Data Word #3          | 0104 (hex)     | Index decrements to one |
| Data Word #1       0107 (hex)         Data Word #2       0108 (hex)       Index decrements to zero (interrupt generated if enabled)         Command #3       Message Info Word       0109 (hex)       Index equals zero         Time-Tag       010A (hex)       Index equals zero         Data Word #1       010B (hex)       Index equals zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <br>Message Info Word | 0105 (hex)     | Index equals one        |
| Data Word #2       0108 (hex)       Index decrements to zero (interrupt generated if enabled)         Command #3<br>Receive three words       Message Info Word       0109 (hex)       Index equals zero         Time-Tag       010A (hex)       010B (hex)       Index equals zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Time-Tag              | 0106 (hex)     |                         |
| Data Word #2     0108 (hex)     (interrupt generated if enabled)       Command #3<br>Receive three words     Message Info Word     0109 (hex)     Index equals zero       Time-Tag     010A (hex)       Data Word #1     010B (hex)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Data Word #1          | 0107 (hex)     |                         |
| Receive three words     Message Info Word     0109 (hex)     Index equals zero       Time-Tag     010A (hex)       Data Word #1     010B (hex)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Data Word #2          | 0108 (hex)     |                         |
| Data Word #1 010B (hex)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <br>Message Info Word | 0109 (hex)     | Index equals zero       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Time-Tag              | 010A (hex)     |                         |
| Data Word #2 010C (hex)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Data Word #1          | 010B (hex)     |                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Data Word #2          | 010C (hex)     |                         |
| Data Word #3 010D (hex) Index remains zero<br>(Data Pointer A = 109)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Data Word #3          | 010D (hex)     |                         |

Note: x = "don't care"

## Figure 3. Non-Broadcast Receive Message Indexing









## 2.3.1 Subaddress Receive Data

For receive commands, the S $\mu$ MMIT RTE stores data words plus two additional words. The S $\mu$ MMIT RTE adds a Receive Information word and Time-Tag word to each receive command data packet. The S $\mu$ MMIT RTE places the Receive Information word and Time-Tag word ahead of the data words associated with a receive command (see figures 3, 4 and 5). When message errors occur, the S $\mu$ MMIT RTE enters the Receive Information word, and Time-Tag word. Once a message error condition is observed, all data words are considered invalid.

Data storage occurs at the memory location pointed to by the data pointer plus two locations.

#### 2.3.1.1 Receive Information (Info) Word

The following bits describe the Receive Information Word contents.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                         |
|---------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11         | WC(4:0)  | Word Count Bits. These five bits contain word count information extracted from the receive command word bit times 15 to 19.                                                                                         |
| 10            | N/A      | Not applicable.                                                                                                                                                                                                     |
| 9             | CHA/B    | Channel $A/\overline{B}$ . Assertion of this bit indicates that the message was received on channel A. Conversely, if this bit is set to logic zero, the message was received on channel B.                         |
| 8             | RTRT     | Remote Terminal to Remote Terminal transfer. The command processed was a RT-to-RT transfer.                                                                                                                         |
| 7             | ME       | Message Error. Assertion of this bit indicates a message error condition was observed during processing. See bits 0 to 4 for details.                                                                               |
| 6-5           | N/A      | Not applicable.                                                                                                                                                                                                     |
| 4             | ILL      | Illegal Command Received. Assertion of this bit indicates the command received was an illegal command.                                                                                                              |
| 3             | ТО       | Time-Out Error. Assertion of this bit indicates the SµMMIT RTE did not receive the proper number of data words, i.e., the number of data words received was less than the word count specified in the command word. |
| 2             | OVR      | Overrun Error. Assertion of this bit indicates the $S\mu MMIT$ RTE received a word when none was expected or the number of data words received was greater than expected.                                           |
| 1             | PRTY     | Parity Error. Assertion of this bit indicates the $S\mu MMIT$ RTE observed a parity error in the incoming data words.                                                                                               |
| 0             | MAN      | Manchester Error. Assertion of this bit indicates the $S\mu MMIT$ RTE observed a Manchester error in the incoming data words.                                                                                       |

#### 2.3.2 Subaddress Transmit Data

The host or subsystem is responsible for organization of the data packet (i.e., N data words) into memory and establishing the applicable data pointer. The host or subsystem allocates two memory locations at the top of the data packet for the storage of the Transmit Information word and Time-Tag word. An example transmit data structure for three words is shown below.

| Data Pointer A>   | 0100 (hex) | XXXX | ;reserved for Transmit Info word |
|-------------------|------------|------|----------------------------------|
| equals 0100 (hex) | 0101 (hex) | XXXX | ;reserved for Time-Tag word      |
|                   | 0102 (hex) | FFFF | ;data word                       |
|                   | 0103 (hex) | FFFF | ;data word                       |
|                   | 0104 (hex) | FFFF | ;data word                       |

Note: Data Pointer A points to the top of the data structure not to the top of the data words.

#### 2.3.2.1 Transmit Information (Info) Word

The following bits describe the Transmit Information word contents.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                  |
|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11         | WC(4:0)  | Word Count Bits. These five bits contain word count information extracted from the transmit command word bit times 15 to 19.                                                                 |
| 10            | N/A      | Not applicable.                                                                                                                                                                              |
| 9             | CHA/B    | Channel A/ $\overline{B}$ . Assertion of this bit indicates that the message was received on the A bus. Conversely, if this bit is set to logic zero, the message was received on the B bus. |
| 8             | N/A      | Not applicable.                                                                                                                                                                              |
| 7             | ME       | Message Error. Assertion of this bit indicates a message error condition was observed during processing. See bits 0 to 4 for more detail.                                                    |
| 6-5           | N/A      | Not applicable.                                                                                                                                                                              |
| 4             | ILL      | Illegal Command Received. Assertion of this bit indicates the command received was an illegal command.                                                                                       |
| 3             | N/A      | Not applicable.                                                                                                                                                                              |
| 2             | OVR      | Overrun Error. Assertion of this bit indicates the $S\mu MMIT$ RTE received a data word with a Transmit Command.                                                                             |
| 1-0           | N/A      | Not applicable.                                                                                                                                                                              |

#### 2.3.3 Mode Code Data

The transmit and receive data structures for mode codes are similar to those for subaddress. The receive data structure contains an Information word, Time-Tag word, and message data word. All receive mode codes with data have one associated data word. Data storage occurs at the memory location pointed to by the data pointer plus two locations. Reception of the synchronize with data mode code automatically loads the Time-Tag counter and stores the data word at the address defined by the data pointer plus two locations.

The transmit mode code data structure contains an Information word, Time-Tag word, and associated data word. The subsystem or host is responsible for linking the  $S\mu MMIT$  RTE Data Pointer to the data (e.g., Transmit Vector word). For mode codes with internally generated data words (e.g., Transmit BIT word, Transmit Last Command), the transmitted data word is added to the data structure.

For MIL-STD-1553A mode of operation, all mode codes are defined without data words. For mode codes without data, the data structure contains the Message Information word and Time-Tag word only.

Note: In MIL-STD-1553A, all mode codes are without data and the  $T/\overline{R}$  bit is ignored. See section 2.9 for the MIL-STD-1553A operation.

#### 2.3.3.1 Mode Code Receive Information (Info) Word

The following bits describe the Mode Code Receive Information word contents.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                                              |
|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11         | MC (4:0) | Mode Code. These five bits contain the mode code information extracted from the receive command word bits times15 to 19.                                                                                                 |
| 10            | N/A      | Not applicable.                                                                                                                                                                                                          |
| 9             | CHA/B    | Channel A/ $\overline{B}$ . Assertion of this bit indicates that the message was received on the A bus. Conversely, if this bit is set to logic zero, the message was received on the B bus.                             |
| 8             | RTRT     | Remote Terminal to Remote Terminal transfer. Assertion of this bit indicates the command processed was a RT-to-RT transfer.                                                                                              |
| 7             | ME       | Message Error. Assertion of this bit indicates a message error condition was observed during processing. See bits 0 to 4 for details.                                                                                    |
| 6-5           | N/A      | Not applicable.                                                                                                                                                                                                          |
| 4             | ILL      | Illegal Command Received. Assertion of this bit indicates the command received was an illegal command.                                                                                                                   |
| 3             | ТО       | Time-out Error. Assertion of this bit indicates the $S\mu MMIT$ RTE did not receive the proper number of data words, i.e., the number of data words received was less than the word count specified in the command word. |
| 2             | OVR      | Overrun Error. Assertion of this bit indicates the SµMMIT RTE received a word when none was expected, or the number of data words received was greater than expected.                                                    |
| 1             | PRTY     | Parity Error. Assertion of this bit indicates the $S\mu MMIT$ RTE observed a parity error in the incoming data words.                                                                                                    |
| 0             | MAN      | Manchester Error. Assertion of this bit indicates the $S\mu MMIT$ RTE observed a Manchester error in the incoming data words.                                                                                            |

## 2.3.3.2 Mode Code Transmit Information (Info) Word

The following bits describe the Mode Code Transmit Information word contents.

| Bit<br>Number | Mnemonic | Description                                                                                                                                                                                  |
|---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11         | MC (4:0) | Mode Code. These five bits contain the mode code information extracted from the command word bit times 15 to 19.                                                                             |
| 10            | N/A      | Not applicable.                                                                                                                                                                              |
| 9             | CHA/B    | Channel A/ $\overline{B}$ . Assertion of this bit indicates that the message was received on the A bus. Conversely, if this bit is set to logic zero, the message was received on the B bus. |
| 8             | N/A      | Not applicable.                                                                                                                                                                              |
| 7             | ME       | Message Error. Assertion of this bit indicates a message error condition was observed during processing. See bits 0 to 4 for details.                                                        |
| 6-5           | N/A      | Not applicable.                                                                                                                                                                              |
| 4             | ILL      | Illegal Command Received. Assertion of this bit indicates the command received was an illegal command.                                                                                       |
| 3             | N/A      | Not applicable.                                                                                                                                                                              |
| 2             | OVR      | Overrun Error. Assertion of this bit indicates the $S\mu MMIT$ RTE received a data word with a Transmit Command.                                                                             |
| 1-0           | N/A      | Not applicable.                                                                                                                                                                              |

## 2.4 Mode Code and Subaddress

The S $\mu$ MMIT RTE provides subaddress and mode code decoding that meets MIL-STD-1553B requirements. In addition, the device has automatic internal illegal command

decoding for reserved MIL-STD-1553B mode codes. Table 3 shows the S $\mu$ MMIT RTE's response to all possible mode code combinations.

| T/R | Mode Code   | Function                                  | Operation                                                                                                                                                                                  |
|-----|-------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 00000-01111 | Undefined (w/o data)                      | <ol> <li>Command word stored</li> <li>Status word transmitted</li> </ol>                                                                                                                   |
| 0   | 10000       | Undefined (with data)                     | <ol> <li>Command word stored</li> <li>Data word stored</li> <li>Status word transmitted</li> </ol>                                                                                         |
| 0   | 10001       | Synchronize (with data)                   | <ol> <li>Command word stored</li> <li>Data word stored</li> <li>Time-Tag counter loaded with data word value</li> <li>Status word transmitted</li> </ol>                                   |
| 0   | 10010       | Undefined                                 | <ol> <li>Command word stored</li> <li>Data word stored</li> <li>Status word transmitted</li> </ol>                                                                                         |
| 0   | 10011       | Undefined                                 | <ol> <li>Command word stored</li> <li>Data word stored</li> <li>Status word transmitted</li> </ol>                                                                                         |
| 0   | 10100       | Selected Transmitter<br>Shutdown          | <ol> <li>Command word stored</li> <li>Data word stored</li> <li>Status word transmitted</li> </ol>                                                                                         |
| 0   | 10101       | Override Selected<br>Transmitter Shutdown | <ol> <li>Command word stored</li> <li>Data word stored</li> <li>Status word transmitted</li> </ol>                                                                                         |
| 0   | 10110-11111 | Reserved                                  | <ol> <li>Command word stored</li> <li>Data word stored</li> <li>Status word transmitted</li> </ol>                                                                                         |
| 1   | 00000       | Dynamic Bus Control                       | <ol> <li>Command word stored</li> <li>Dynamic Bus Acceptance bit set in outgoing<br/>status word if enabled in the Control Register</li> <li>Status word transmitted</li> </ol>            |
| 1   | 00001       | Synchronize                               | <ol> <li>Command word stored</li> <li>Time-Tag counter reset to 0000 (hex)</li> <li>Status word transmitted</li> </ol>                                                                     |
| 1   | 00010       | Transmit Status Word                      | <ol> <li>Command word stored</li> <li>Last status word transmitted</li> <li>Status word cleared after master reset<br/>Note: SμMMIT RTE updates status word if<br/>illegalized.</li> </ol> |
| 1   | 00011       | Initiate Self-Test                        | <ol> <li>Command word stored</li> <li>Status word transmitted</li> <li>BIT initiated</li> <li>TF bit set if BITF bit asserted</li> </ol>                                                   |
| 1   | 00100       | Transmitter Shutdown                      | <ol> <li>Command word stored</li> <li>Status word transmitted</li> <li>Alternate bus disabled</li> </ol>                                                                                   |

## Table 3. Mode Code Descriptions

## Table 3. Mode Code Descriptions (Cont.)

| T/R | Mode Code   | Function                          | Operation                                                                                                                                                                                                                                                                                                                                                   |
|-----|-------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | 00101       | Override Transmitter<br>Shutdown  | <ol> <li>Command word stored</li> <li>Status word transmitted</li> <li>Alternate bus enabled</li> <li>Note: Reception of the override transmitter<br/>shutdown mode code does not enable a channel not<br/>previously enabled in the Control Register. Reset<br/>remote terminal mode code clears the transmitter<br/>shutdown function.</li> </ol>         |
| 1   | 00110       | Inhibit Terminal Flag Bit         | <ol> <li>Command word stored</li> <li>Terminal flag bit set to zero and assertion<br/>disabled</li> <li>Status word transmitted</li> </ol>                                                                                                                                                                                                                  |
| 1   | 00111       | Override Inhibit<br>Terminal Flag | <ol> <li>Command word stored</li> <li>Terminal Flag bit enabled for assertion</li> <li>Status word transmitted</li> </ol>                                                                                                                                                                                                                                   |
| 1   | 01000       | Reset Remote Terminal             | <ol> <li>Command word stored</li> <li>Status word transmitted</li> <li>SμMMIT RTE reset, see section 2.8 for more information on software reset</li> </ol>                                                                                                                                                                                                  |
| 1   | 01001-01111 | Reserved                          | <ol> <li>Command word stored</li> <li>Status word transmitted</li> </ol>                                                                                                                                                                                                                                                                                    |
| 1   | 10000       | Transmit Vector Word              | <ol> <li>Command word stored</li> <li>Service request bit set to a logic zero in out going<br/>status</li> <li>Status word transmitted</li> <li>Data word transmitted</li> <li>Clears the SRQ bit in the 1553 status word bits<br/>register (Register 9)</li> </ol>                                                                                         |
| 1   | 10001       | Reserved                          | <ol> <li>Command word stored</li> <li>Status word transmitted</li> <li>Data word transmitted</li> </ol>                                                                                                                                                                                                                                                     |
| 1   | 10010       | Transmit Last Command             | <ol> <li>Command word not stored</li> <li>Last status word transmitted</li> <li>Last command word transmitted</li> <li>Data word stored (Transmit Last Command)</li> <li>Transmitted data word is all zero after reset</li> <li>Note: The SµMMIT RTE stores the Transmit Last</li> <li>Command mode code if illegalized and updates status word.</li> </ol> |
| 1   | 10011       | Transmit BIT Word                 | <ol> <li>Command word stored</li> <li>Status word transmitted</li> <li>BIT word transmitted from BIT Word Register</li> <li>Data word stored (Transmit BIT Word)</li> </ol>                                                                                                                                                                                 |
| 1   | 10100-10101 | Undefined (with data)             | <ol> <li>Command word stored</li> <li>Status word transmitted</li> <li>Data word transmitted</li> </ol>                                                                                                                                                                                                                                                     |
| 1   | 10110-11111 | Reserved                          | <ol> <li>Command word stored</li> <li>Status word transmitted</li> <li>Data word transmitted</li> </ol>                                                                                                                                                                                                                                                     |

#### 2.5 Encoder and Decoder

The SµMMIT RTE interfaces directly to a transmitter/receiver via theSµMMIT RTE Manchester II encoder/decoder. The SµMMIT RTE receives the command word from the MIL-STD-1553 bus and processes it either by the primary or secondary decoder. Each decoder checks for the proper sync pulse and Manchester waveform, edge skew, correct number of bits, and parity. If the command is a receive command, the SµMMIT RTE processes each incoming data word for correct format, word count, and contiguous data. If a message error is detected, the SµMMIT RTE stops processing the remainder of the message (i.e., DMAs), suppresses status word transmission, and asserts bit 9 (ME bit) of the status word. The SµMMIT RTE will track the message until proper word count is finished.

The S $\mu$ MMIT RTE automatically compares the transmitted word (encoder word) to the reflected decoder word by way of the continuous loop-back feature. If the encoder word and reflected word do not match, the WRAPF bit is asserted in the BIT Word Register and the  $\overline{YF_INT}$  will be generated, if enabled. In addition to the loop-back compare test, a timer precludes a transmission greater than 800µs by the assertion of Fail-Safe Timer. This timer is reset upon receipt of another command. Remote Terminal Response Time:

> MIL-STD-1553A =  $7\mu s$ MIL-STD-1553B =  $10\mu s$ Data Contiguity Time-Out =  $1.0\mu s$

#### 2.6 RT-RT Transfer Compare

The RT-to-RT Terminal Address compare logic ensures that the incoming status word's Terminal Address matches the Terminal Address of the transmitting RT specified in the command word. An incorrect match results in setting the message-error bit and suppressing transmission of the status word. (RT-to-RT transfer time-out = 55 to 59 $\mu$ s). The receiving S $\mu$ MMIT RTE does not check ME or SSYSF of the transmitting remote terminal.

#### 2.7 Terminal Address

The SµMMIT RTE Terminal Address is programmed via six input pins: RTA(4:0) and RTPTY. Negating  $\overline{\text{MRST}}$  latches the SµMMIT RTE's Terminal Address from pins RTA(4:0) and parity bit RTPTY. The address and parity cannot change until the next assertion and negation of the  $\overline{\text{MRST}}$  input (for  $\overline{\text{LOCK}}$ = 0). The Terminal Address parity is odd; input pin RTPTY is set to a logic state to satisfy this requirement. Assertion of Operational Status Register bit 2 (TAPF) indicates incorrect Terminal Address parity. The Operational Status Register bit 2 is valid after the rising edge of  $\overline{\text{MRST}}$ .

#### For example:

RTA(4:0) = 05 (hex) = 00101 (binary) RTPTY = 1, Sum of 1s = 3 (odd), Operational Status Register Bit 2 = 0

RTA(4:0) = 04 (hex) = 00100 (binary) RTPTY = 0, Sum of 1s = 1 (odd), Operational Status Register Bit 2 = 0

RTA(4:0) = 04 (hex) = 00100 (binary)

RTPTY = 1, Sum of 1s = 2 (even), Operational Status Register Bit 2 = 1

Note:

- The SµMMIT RTE checks the Terminal Address and parity after the SµMMIT RTE has been started. With Broadcast disabled, RTA(4:0)=11111 operates as a normal RT address.
- The BIT Word Register parity fail bit is valid after the SµMMIT RTE has been started.
- The Terminal Address is also programmed via a write to the Operational Status Register ( $\overline{LOCK} = 1$ ). The SµMMIT RTE loads the Terminal Address on the completion of the Control Register write which starts the SµMMIT RTE.
- YF\_INT occurs if enabled.

#### 2.8 Reset

The S $\mu$ MMIT provides for several different reset mechanisms. The S $\mu$ MMIT software reset (Control Register Bit 13) is equal to a master reset and takes 5 $\mu$ s to complete. Assertion of this bit results in the immediate reset of the S $\mu$ MMIT RTE and termination of command processing. The host or subsystem is responsible for the re-initialization of the S $\mu$ MMIT RTE for operation. Configuration of the device for auto-initialization frees the host or subsystem from this task.

A Reset Remote Terminal mode code (Mode Code 01000,  $T/\overline{R}$  =1) is equal to a master reset only if  $\overline{AUTOEN}$  is enabled. If  $\overline{AUTOEN}$  is not enabled, the reset remote terminal mode code clears the encoder/decoders, resets the time-tag, enables the channels to the programmed host state, and re-enables the Terminal Flag for assertion. This reset is performed after the transmission of the 1553 Status word. All outputs have asynchronous reset except  $\overline{MSG_INT}$ . To reset this signal, apply two clock cycles before the rising edge of  $\overline{MRST}$ .

Caution: Per the MIL-STD-1553 specification (sections 4.3.3.5.1.7.9 and 30.4.3), a remote terminal must "complete the reset function within 5 $\mu$ s following transmission of the status word." If the AUTOEN function is enabled in the S $\mu$ MMIT, reset may require additional time depending on the application.

## 2.9 MIL-STD-1553A Operation

To maximize flexibility, the S $\mu$ MMIT has been designed to operate in many different systems which use various protocols. Specifically, two of the protocols that the S $\mu$ MMIT may be interfaced to are MIL-STD-1553A and MIL-STD-1553B. To meet these protocols, the S $\mu$ MMIT may be configured through an external pin or through control register bits (depending on the state of the  $\overline{LOCK}$  pin). Table 4 defines the three ways to program the S $\mu$ MMIT.

| A/B STD<br>(pin or bit) | XMTSW<br>(bit only) | <b>RESULT</b><br>(protocol selected)                                  |
|-------------------------|---------------------|-----------------------------------------------------------------------|
| 0                       | Х                   | 1553B response, 1553B<br>Standard                                     |
| 1                       | 0                   | 1553A response, 1553A<br>Standard                                     |
| 1                       | 1                   | 1553A response, Auto execute<br>the TRANSMIT STATUS<br>WORD mode code |

#### Table 4. MIL-STD-1553A Operation

When configured to meet MIL-STD-1553A, the S $\mu$ MMIT will operate as follows:

- Responds with a status word within 7µs;
- Ignores the  $T/\overline{R}$  bit for all mode codes;
- All mode codes are defined without data;
- All mode codes use mode code transmit control and information words;
- Mode code 00000 is defined as Dynamic Bus Control (DBC);
- Subaddress 00000 defines a mode code;
- ME and TF bits are defined in the 1553 status word; all other status word bits are programmable (i.e., NO BUSY mode, etc.);
- Broadcast of all mode codes, except Mode Code 00000 (DBC) and Mode Code 00010 (Transmit Status word if enabled), is allowed;
- To illegalize a Mode Code, the user needs to illegalize both the receive and transmit versions;
- Illegalization of row 1F (hex) is not automatic.

# 3.0 CIRCULAR BUFFERS and PING-PONG OPERATIONS

#### 3.1 Data Management

The S $\mu$ MMIT RTE circular buffer simplifies the software service of remote terminals implementing bulk or periodic data transfers. The Enhanced S $\mu$ MMIT architecture allows the user to select one of two circular buffer modes. The user selects the preferred mode, at start-up, by writing to Control Register bits 7 and 8. The Control Register bits allow for the decode of three unique modes. Table 5 reviews mode selections.

| Mode<br>Number | Bit 7 | Bit 8 |
|----------------|-------|-------|
| 0              | 0     | 0     |
| 1              | 0     | 1     |
| Х              | 1     | 0     |
| 2              | 1     | 1     |

Table 5. Enhanced Mode of Operation

#### 3.1.1 Mode Number 0

Remote Terminal Index or Ping-Pong Operation, non-Enhanced SµMMIT, the user programs bits 7 and 8 to logical zero. Operation is per sections 2.2 and 2.3 (default state).

#### 3.1.2 Mode Number 1

Remote Terminal Buffer 1, the user programs bit 7 to a logical 0 and bit 8 to a logical 1. The SµMMIT RTE merges transmit and receive data into a circular buffer along with message information. For each valid receive message, the SµMMIT RTE enters a message information word, time-tag word, and data word(s) into a unique receive circular buffer. For each valid transmit message, the SµMMIT RTE enters a message information word and time-tag word into reserved memory locations within the transmit circular buffer. The SµMMIT RTE automatically controls the wrap around of circular buffers.

Two pointers define circular buffer length: top of buffer and bottom of buffer. The lower case user specifies the top of buffer (i.e., top address  $(TA_{16})$ ) by writing a value into the second word of a unique mode code or subaddress descriptor block. The user defines the bottom of the buffer (i.e., bottom address  $(BA_{16})$ ) by writing to the fourth word of that unique descriptor block. Both the  $TA_{16}$  and  $BA_{16}$  remain static during message processing. The third word in the descriptor block identifies the current address (i.e., last accessed address plus one). The circular buffer wraps to the top address after completing a message that results in  $CA_{16}$  being greater than or equal to  $BA_{16}$ . If  $CA_{16}$  increments past  $BA_{16}$  during intramessage processing, the SµMMIT RTE will access memory (read or write) address locations past  $BA_{16}$ . Delimit all circular buffer boundaries with at least 34 address locations.

Each subaddress and mode code, both transmit and receive, has a unique circular buffer assignment. The S $\mu$ MMIT RTE decodes the command word T/R bit, subaddress/mode field, and word count/mode code field to select a unique descriptor block which contains TA<sub>16</sub>, CA<sub>16</sub>, and BA<sub>16</sub>.

For receive messages, the SµMMIT RTE stores the message information word into address location  $CA_{16}$ , the time-tag word into  $CA_{16}$ +  $1_{16}$ , and the data into the next "N<sub>16</sub>" locations starting at address  $CA_{16}$ + $2_{16}$ . For each transmit command, the SµMMIT RTE stores the message information word into address location  $CA_{16}$  and time-tag word into location  $CA_{16}$ +  $1_{16}$ . Retrieval of data for transmission starts at address location  $CA_{16}$  +  $2_{16}$ . When entering multiple transmit command data packets into the circular buffer, delimit each data packet with two reserved memory locations. The SµMMIT RTE enters the message information word and time-tag word into the delimiting memory locations.

#### 3.1.3 Mode Number 2

Circular Buffer 2, the user programs Control Register bit 7 to a logical 1 and bit 8 to a logical 1. The S $\mu$ MMIT RTE separates message data and message information into unique circular buffers. The separation of data from message information simplifies the software that loads and unloads data from the buffers. Each subaddress and mode code, both transmit and receive, has a unique pair of circular buffers. The S $\mu$ MMIT RTE decodes the command word T/R bit, subaddress/mode field, and word count/mode code field to select a unique descriptor block which contains TA<sub>16</sub>, CA<sub>16</sub>, and Message Information Buffer (MIB).

Control the wrap-around of both the data and message buffers by specifying the number of messages before wrap-around occurs in bits 15 to 8 of the Control Word. The second word entered into the descriptor block determines the top of the data buffer ( $TA_{16}$ ). The third word in the descriptor block identifies the current position ( $CA_{16}$ ) in the buffer (i.e., last accessed address plus one). The fourth word in the descriptor block identifies the MIB's starting location and current position. The MIB contains Time-Tag and Message Information words for each message transacted on the bus. The data buffer and Message Information Buffer wrap around after processing a predetermined number of messages. Each subaddress and mode code, both transmit and receive, have a unique data buffer and MIB assignment.

#### **3.2 Ping-Pong Handshake**

The S $\mu$ MMIT RTE provides a software handshake which indicates the enable and disable of buffer ping-pong operation. During remote terminal operation, the S $\mu$ MMIT RTE asynchronously ping-pongs between two subaddress or mode code data buffers. To perform buffer service, the application software must freeze the remote terminal's access to a single buffer. The S $\mu$ MMIT RTE's ping-pong enable/disable handshake allows the application software to asynchronously freeze (i.e., disable ping-pong operation) the remote terminal to a single buffer.

#### 3.2.1 Ping-Pong Enable/Disable Handshake

Prior to starting remote terminal operation, enable the buffer ping-pong feature by writing a logical 1 to bit 2 of the Control Register. During ping-pong operation, the remote terminal ping-pongs between the two data buffers, for each subaddress or mode code, on a message by message basis. Each unique MIL-STD-1553 subaddress and mode code is assigned two data buffer locations (A and B). The remote terminal retrieves data from a buffer or stores data into a buffer depending on the message type (i.e., transmit or receive command). During ping-pong operation, the remote terminal determines the active subaddress or mode code buffer at the beginning of message processing, the remote terminal complements bit 2 of the Descriptor Control Word to access the alternate buffer on the following message (i.e., ping-pong). See Figure 6 for pingpong buffer flow chart. To off-load or load the subaddress and mode code buffers without collisions (e.g., remote terminal writing and application software reading the same buffer), the application software must disable ping-pong operation (i.e., freeze the remote terminal access to a single buffer, either A or B). Disabling ping-pong operation allows the application software to offload or load the alternate buffer while the remote terminal continues to use the active buffer. To implement this architecture, ping-pong operation must enable and disable asynchronously via software with feedback to indicate that buffer ping-ponging is truly disabled. Second, unique subaddress and mode code flags indicate which buffer is active. Each unique subaddress and mode code is assigned a flag which indicates the active buffer.

To begin the process of off-loading or loading the remote terminal's subaddress and/or mode code buffers, when using the ping-pong feature, the application software performs the following sequence: disables ping-pong operation, determines the active buffer, services the alternate buffer, enables pingpong operation.



Figure 6. Ping-Pong Buffer Flow Chart

The application software disables ping-pong operation by writing a logical zero to Control Register bit 2. The disable of ping-pong operation is acknowledged by bit 9 of the Control Register. Bit 9 of the Control Register acknowledges the pingpong disable by transitioning from a logical one to a logical zero. The application software interrogates bit 2 of each Descriptor Control Word to determine the active buffer on a subaddress or mode code basis. If bit 2 is a logical zero, the remote terminal uses Buffer A and the application software off-loads or loads Buffer B. If bit 2 is a logical one, the remote terminal uses Buffer B and the application software off-load or loads Buffer A. Figure 7 displays Control Register bits for ping-pong enable/disable and acknowledge.

The application software enables ping-pong operation by writing a logical one to Control Register bit 2. The enable of pingpong operation is acknowledged by bit 9 of the Control Register. Bit 9 of the Control Register acknowledges the ping-pong enable by transitioning from a logical zero to a logical one.

#### **Control Register**

Enable/Disable Acknowledge Logical 0: Disable Acknowledge Logical 1: Enable Acknowledge



Figure 7. Ping-Pong Handshake

#### 3.2.1.1 Ping-Pong Enable/Disable Examples

The following examples will walk through some enabling and disabling behaviors of the SµMMIT RTE Ping-Pong mode of operation. Note that when enabling and disabling ping-ponging, the act of enabling or disabling must be observed via the

acknowledge bit. If no acknowledge is seen, the user must make another attempt at enabling or disabling.

| Step | Control Register Bits     | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|------|---------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1    | Start execution           | 1  | X  | X  | X  | X  | X  | 0  | X  | X  | X  | X  | Х  | X  | 1  | X  | х  |
| 2    | Read result of Start w/PP | 1  | X  | Х  | Х  | Х  | Х  | 1  | Х  | Х  | Х  | Х  | Х  | Х  | 1  | Х  | х  |
| 3    | Disable of PP             | 1  | X  | Х  | Х  | Х  | Х  | 1  | Х  | х  | х  | Х  | Х  | Х  | 0  | Х  | x  |
| 4    | Read result of disable    | 1  | X  | X  | X  | X  | X  | 0  | X  | X  | X  | Х  | X  | X  | 0  | X  | х  |
| 5    | Enable of PP              | 1  | X  | Х  | Х  | Х  | Х  | 0  | Х  | Х  | Х  | Х  | Х  | Х  | 1  | Х  | х  |
| 6    | Read result of enable     | 1  | X  | X  | X  | X  | X  | 1  | X  | X  | X  | X  | X  | X  | 1  | X  | X  |

Example 1: Typical Ping-Pong Enable and Disable

## Example 2: Failed Disable of Ping-Pong

| Step | Control Register Bits                                                    | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 |
|------|--------------------------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1    | Disable of PP (just after<br>internal µC has copied<br>control register) | 1  | X  | X  | X  | X  | X  | 1  | X  | X  | X  | X  | X  | X  | 0  | Х  |
| 2    | Read result of disable (no acknowledge, must retry)                      | 1  | Х  | Х  | х  | Х  | Х  | 1  | Х  | X  | X  | Х  | Х  | X  | 1  | x  |

Example 3: Failed Enable of Ping-Pong Control

| Step | Control Register Bits                                                   | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|------|-------------------------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1    | Enable of PP (just after<br>internal µC has copied<br>control register) | 1  | X  | X  | X  | X  | X  | 0  | X  | X  | X  | X  | X  | X  | 1  | X  | Х  |
| 2    | Read result of enable (no enable, must retry)                           | 1  | Х  | х  | х  | х  | х  | 0  | х  | х  | х  | х  | Х  | х  | 0  | Х  | х  |

The maximum time between an enable/disable attempt and an observed result is about  $32\mu$ S. When writing to enable/disable, the user reads the acknowledge bit reflecting the last machine state, e.g., if enabled, bit 9 = 1, if disabled, 9 = 0.

Note: Bit 9 of the control register is meant to be read only, but can be written to. Do not write to Bit 9.

| Step | Control Register Bits                       | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|------|---------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1    | Start execution                             | 1  | X  | X  | X  | X  | X  | 0  | X  | X  | X  | X  | X  | X  | 1  | X  | X  |
| 2    | Read result of Start w/PP                   | 1  | X  | X  | X  | X  | X  | 1  | X  | X  | X  | X  | X  | X  | 1  | X  | х  |
| 3    | Disable of PP<br>(Writing Bit 9)            | 1  | Х  | Х  | х  | х  | Х  | 0  | Х  | х  | х  | х  | х  | х  | 0  | Х  | х  |
| 4    | Read back                                   | 1  | X  | X  | X  | X  | X  | 0  | X  | X  | X  | X  | X  | X  | 0  | X  | x  |
| 5    | Read back 32µS later                        | 1  | х  | x  | х  | х  | х  | 0  | x  | x  | x  | х  | x  | х  | 0  | x  | x  |
| 6    | When did the SuMMIT acknowledge? Can't tell |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

Example 4: Misuse of Ping-Pong Control

Do you have to wait  $32\mu$ S? No, not always. The user should poll for acknowledge.

Example 5: Longest Acknowledge Delay

| Step | Control Register Bits                | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|------|--------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1    | Disable PP                           | 1  | Х  | Х  | Х  | Х  | Х  | 1  | Х  | Х  | Х  | Х  | Х  | Х  | 0  | Х  | х  |
| 2    | Read back (enabled)                  | 1  | Х  | Х  | Х  | Х  | Х  | 1  | Х  | х  | Х  | Х  | Х  | Х  | 0  | Х  | x  |
| 3    | Read back 32uS later<br>(worst case) | 1  | Х  | Х  | х  | х  | х  | 0  | х  | х  | х  | х  | х  | х  | 0  | х  | х  |

What if we don't see acknowledge? You'll be able to tell right away if an acknowledge is coming or not.

| Step | Control Register Bits                                                                                    | 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|------|----------------------------------------------------------------------------------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 1    | Disable PP                                                                                               | 1  | х  | Х  | Х  | Х  | Х  | 1  | Х  | Х  | Х  | Х  | Х  | Х  | 0  | Х  | х  |
| 2    | Read back                                                                                                | 1  | х  | X  | X  | X  | X  | 1  | X  | X  | X  | Х  | X  | X  | 1  | X  | x  |
| 3    | In this case, the users<br>write was overwritten; the<br>user must re-write and<br>look for acknowledge. |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |

Example 6: Missed Acknowledge

#### 3.3 Circular Buffer Mode #1

To implement Circular Buffer 1's architecture, the four word descriptor block and Control Register are different than in the mode #0. Bits 15 through 8 of the Control Word are don't care. The second word of the descriptor block defines the buffer's starting or top address (TA<sub>16</sub>). The TA pointer remains static during message processing. The fourth entry into the descriptor block identifies the buffer's bottom address (i.e., BA<sub>16</sub>) and also remains static during message processing. The third descriptor block word represents the current address (i.e., CA<sub>16</sub>) in the buffer and is dynamic. If the SµMMIT RTE observes no message error conditions, the CA<sub>16</sub> pointer updates at the end of message processing. The application software reads the dynamic CA<sub>16</sub> pointer to determine the current bottom of the buffer.

First, a review of receive message processing. The S $\mu$ MMIT RTE begins all message processing by reading a unique descriptor block after reception and validation of a subaddress or mode code command word. The S $\mu$ MMIT RTE internally increments the CA<sub>16</sub> pointer to store the receive data word(s). After message processing completes, the S $\mu$ MMIT RTE stores the message information word and time-tag word into the circular buffer preceding the message data. At the end of message processing, the S $\mu$ MMIT RTE updates CA<sub>16</sub> (if no errors are detected). For CA<sub>16</sub> larger than BA<sub>16</sub> storage of the next message begins at the address location pointed to by the TA<sub>16</sub> pointer, and CA<sub>16</sub> is made equal to TA<sub>16</sub>. If CA<sub>16</sub> is less than BA<sub>16</sub>, CA<sub>16</sub> points to the next available memory location in the buffer (i.e., CA<sub>16</sub> + 1).

For transmit commands, the S $\mu$ MMIT RTE begins transmission of data from memory location CA<sub>16</sub> + 2<sub>16</sub>. Reserve the first two locations for the message information word and timetag word. After message processing completes, the S $\mu$ MMIT RTE enters the message information word and time-tag word into the circular buffer. At the end of message processing, the S $\mu$ MMIT RTE updates CA<sub>16</sub> (if no errors are detected). For CA<sub>16</sub> larger than BA<sub>16</sub>, storage of the next message begins at the address location pointed to by the TA<sub>16</sub> pointer, and CA<sub>16</sub> is made to equal TA<sub>16</sub>. If CA<sub>16</sub> is less than BA<sub>16</sub>, CA<sub>16</sub> points to the next available memory location in the buffer (i.e. CA<sub>16</sub> + 1).

In this mode of operation, bits INDX, NII and A/B of the Descriptor Control Word and the PPEN bit of the Control Register are don't care. Message information word bit 5 reflects the reception of broadcast message via the BRD bit. The SµMMIT RTE generates a circular buffer empty/full interrupt when the buffer reaches the end (i.e., CA16 greater than  $BA_{16}$ ) and begins a new message at the top of the buffer. Bit 8 of the Mask Register and bit 7 of the Descriptor Control Word mask and enable the generation of the Full/Empty interrupt. Bit 8 of the Interrupt Mask Register is specified in section 2.1.4, and bit 7 of the Descriptor control word is described for receive control words in Section 2.2.1 and 2.2.3. When either interrupt occurs, the output will be asserted, and bit 8 in both the Pending Interrupt Register and the Interrupt Information Word will be asserted. Section 2.1.5 describes each bit in the Pending Interrupt Register, and Table 8 specifies each bit in the Interrupt Information Word. Figure 8 describes the relationship between TA<sub>16</sub>, BA<sub>16</sub>, and CA<sub>16</sub>.



Figure 8. Circular Buffer Mode #1

### 3.4 Circular Buffer Mode #2

To implement Circular Buffer 2's architecture, the descriptor block and Control Register are different than in mode #0. Bits 15 through 8 of the Control Word specify the Message Information Buffer (MIB) length; the maximum MIB length is 256. Table 6 shows how the Control Word's most significant bits select the depth of the MIB. The Control Words eight most significant bits remain static during message processing.

The second word of the descriptor block defines the top address (TA<sub>16</sub>) of the data circular buffer. The TA<sub>16</sub> pointer remains static during message processing. The third descriptor word identifies the current address (i.e., CA<sub>16</sub>) of the data circular buffer. The application software reads the dynamic CA<sub>16</sub> pointer to determine the current address of the data buffer. The SµMMIT RTE increments the CA<sub>16</sub> pointer, at the end of message processing, until the MIB buffer is full. When the MIB wraps around, the SµMMIT RTE loads the CA<sub>16</sub> pointer with the TA<sub>16</sub> pointer.

The fourth word in the descriptor block defines the top or base address of the Message Information Buffer (i.e., MIB) and the current MIB address (i.e., offset from base address). The  $\mu$ MMIT RTE enters the message information word and timetag word into the MIB, for each message, until the end of the MIB is reached. When the MIB reaches the end, the next message's message information word and time-tag word is entered at the top of the MIB. The MIB pointer is a semi-static pointer. The  $\mu$ MMIT RTE updates the current address field at the end of message processing. The base address field remains static.

Application software reads the current MIB address to determine the number of messages processed since last service. The variable length MIB requires the base address and current address field to also vary in length. Table 6 displays the relationship between Control Word bits 15 through 8, MIB length, MIB base and current address fields. The current address field of the MIB must begin on an even boundary.

First is a review of receive message processing. The S $\mu$ MMIT RTE begins all message processing by reading the descriptor block of the subaddress or mode code command received (i.e., Control Word, TA<sub>16</sub>, CA<sub>16</sub>, and MIB). The S $\mu$ MMIT RTE begins storage of data word(s) starting at the location contained in the CA<sub>16</sub> pointer. The S $\mu$ MMIT RTE automatically updates the CA<sub>16</sub> pointer internally as message processing progresses. After receiving the correct number of data words, the S $\mu$ MMIT RTE stores the message information word and time-tag word into the MIB. At the end of message processing,

the S $\mu$ MMIT RTE updates CA<sub>16</sub> and MIB Current Address Field (CAF). If CAF equals the specified MIB length, CA<sub>16</sub> is updated to TA<sub>16</sub> and the MIB CAF is reset to zero. If CAF is less than the specified MIB length, CA<sub>16</sub> and MIB CAF point to the next available memory location in each buffer. Control Word bits 15 to 8 specify the MIB length.

For transmit commands, the S $\mu$ MMIT RTE begins transmission of data from memory location CA<sub>16</sub>. After message processing completes, the S $\mu$ MMIT RTE enters the message information word and time-tag word into the MIB. At the end of message processing, the S $\mu$ MMIT RTE updates CA<sub>16</sub> and the MIB CAF. If CAF equals the specified MIB length, CA<sub>16</sub> is updated to TA<sub>16</sub> and the MIB CAF is reset to zero. If CAF is less than the specified MIB length, CA<sub>16</sub> and MIB CAF point to the next available memory location in each buffer.

In this mode of operation, bits INDX, NII and A/B of the descriptor control word and the PPEN bit of the Command Register are don't care. The BRD bit is added to the Message Information Word bit 5.

The SµMMIT RTE generates a circular buffer empty/full interrupt when the MIB reaches the end and begins a new message at the top of the buffer. Bit 8 of the Mask Register and bit 7 of the descriptor Control Word mask and enable the generation of the Full/Empty interrupt. Bit 8 of the Interrupt Mask Register is specified in section 2.1.4, and bit 7 of the Descriptor control word is described for receive control words in Section 2.2.1 and 2.2.3. When either interrupt occurs, the output will be asserted, and bit 8 in both the Pending Interrupt Register and the Interrupt Information Word will be asserted. Section 2.1.5 describes each bit in the Pending Interrupt Register, and Table 8 specifies each bit in the Interrupt Information Word. Figure 9 describes the relationship between TA<sub>16</sub>, CA<sub>16</sub>, and MIB.

### Table 6. Control Word and MIB Length

| Control<br>Word Bits<br>(15:8) | Length of<br>MIB | # of<br>Messages | MIB Pointer Base and CAF<br>[Base Address][CAF] = Memory Location<br>Bit Positions<br>15 - 14 - 13 - 12 - 11 - 10 - 9 - 8 - 7 - 6 - 5 - 4 - 3 - 2 - 1 - 0 |
|--------------------------------|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| FF                             | 256              | 128              | [Base Address][][                                                                                                                                         |
| 7F                             | 128              | 64               | [Base Address][CAF]                                                                                                                                       |
| 3F                             | 64               | 32               | [Base Address][CAF]                                                                                                                                       |
| 1F                             | 32               | 16               | [Base Address][CAF]                                                                                                                                       |
| 0F                             | 16               | 8                | [Base Address][CAF]                                                                                                                                       |
| 07                             | 8                | 4                | [Base AddressBase Address][CAF]                                                                                                                           |
| 03                             | 4                | 2                | [Base AddressCAF-]                                                                                                                                        |
| 01                             | 2                | 1                | [Base Address][CAF]                                                                                                                                       |

### Note:

User must use one of these eight choices.



Figure 9. Circular Buffer Mode #2

# 4.0 INTERRUPT ARCHITECTURE

The SuMMIT RTE's interrupt architecture involves three internal registers, an Interrupt Log List, two interrupt outputs, and two interrupt acknowledges. The three internal registers include a Pending Interrupt Register, Interrupt Mask Register, and Interrupt Log List Register. See figure 10 and register descriptions for additional information. The Pending Interrupt Register contains information that identifies the events generating the interrupts. The Interrupt Mask Register allows the user to mask or disable the generation of interrupts. The Interrupt Log List Register contains the base address of a 32word interrupt ring buffer. Two interrupt outputs signal the occurrence of an interrupt event. The interrupt architecture differentiates interrupts as either a hardware interrupt ( $\overline{YF_{INT}}$ ) or message interrupt (MSG\_INT). The user programs the interrupt outputs as either pulsed outputs or level outputs depending on system requirements.

Assertion of the  $\overline{YF_{INT}}$  interrupt signals a hardware failure condition. Failures include DMA time-out, wrap-around selftest, terminal address parity, or built-in test (BIT).  $\overline{YF_{INT}}$ failures are reflected in the four most significant bits of the Pending Interrupt Register. The  $\overline{YF_{INT}}$  output asserts on the occurrence of a failure.

Assertion of the  $\overline{MSG\_INT}$  interrupt signals a message related event has occurred.  $\overline{MSG\_INT}$  events are reflected in the 12 least significant bits of the Pending Interrupt Register. The  $\overline{MSG\_INT}$  asserts after message processing is complete.

The interrupt architecture allows for the entry of 16 interrupts into a 32-word ring buffer (see figure 10). The S $\mu$ MMIT RTE automatically handles the interrupt logging overhead. Each interrupt generates two words of information to help the host or subsystem perform interrupt processing. The Interrupt Identification Word (IIW) identifies the type(s) of interrupt that occurred. The Interrupt Address Word (IAW) identifies the interrupt source (e.g., subaddress or command block) via a 16bit address.

The S $\mu$ MMIT RTE's interrupt outputs are user programmable. The user can select either pulsed interrupt outputs or level sensitive outputs. In the level mode of operation, assertion of either input (i.e.,  $\overline{YF}_ACK$  or  $\overline{MSG}_ACK$ ) negates the respective interrupt output (i.e.,  $\overline{YF}_INT$  or  $\overline{MSG}_INT$ ). The state of MSEL(4) selects the mode of operation, Table 7 reviews operation.

| MSEL(4) | YF_INT<br>MSG_INT | YF_ACK       MSG_ACK |
|---------|-------------------|----------------------|
| 0       | Pulse Output      | Tied High            |
| 1       | Level Output      | Active Low           |

# Table 7. MSEL(4) Operation

### 4.1 Interrupt Identification Word (IIW)

The Interrupt Identification Word (IIW) is a 16-bit word identifying the interrupt type(s). The format is similar to the Pending Interrupt Register. The host or subsystem reads the IIW to determine which interrupt event occurred. The bit descriptor for the IIW is provided in Table 8.

### 4.2 Interrupt Address Word (IAW)

The Interrupt Address Word (IAW) is a 16-bit word that identifies the interrupt source.

### 4.3 Interrupt Log List Address

The interrupt log list resides in a 32-word ring buffer. The host or subsystem defines the location buffer, within a 4K x 16 memory space, via the Interrupt Log List Register (Register 5). Restrict the ring buffer address to a 32-word boundary.

During initialization the host or subsystem writes a value to the Interrupt Log List Pointer Register, initializing the least significant five bits to a logic zero. The next 7 bits (bit 5 through 11) determines the base address of the buffer. The S $\mu$ MMIT RTE increments the ring buffer pointer on the occurrence of the first interrupt, storing the IIW and IAW at locations 00000 and 00001 respectively. The S $\mu$ MMIT RTE logs ensuing interrupts sequentially into the ring buffer until interrupt number 16 occurs. The S $\mu$ MMIT RTE enters interrupt 16's IIW in buffer location 11110 and the IAW at location 11111. The ring wraps-around at a value of 11111.

The SµMMIT RTE increments the ring buffer pointer as interrupts occur. The least significant five bits of the Interrupt Log List Pointer Register reflect the ring buffer pointer value. Figure 10 and Table 3 shows the ring buffer interrupt architecture.

The host or subsystem reads the ring buffer pointer value to determine the number of interrupts that have occurred. By extracting the least significant five bits from the Interrupt Log List Register and logically shifting the data once to the right, the host or subsystem determines the number of interrupt events.



Figure 10. Pending Interrupt and Mask Register

| Table 8. Interrupt Identification W | ord |
|-------------------------------------|-----|
|-------------------------------------|-----|

| Bit<br>Number | Mnemonic | Description                           |
|---------------|----------|---------------------------------------|
| 15-12         | N/A      | Not Applicable.                       |
| 11            | MERR     | Message Error Interrupt (All modes).  |
| 10            | SUBAD    | Subaddress Accessed Interrupt.        |
| 9             | BDRCV    | Broadcast Command Received Interrupt. |
| 8             | IXEQ0    | Index Equal Zero Interrupt.           |
| 7             | ILCMD    | Illegal Command Interrupt.            |
| 6             | N/A      | Not Applicable.                       |
| 5             | N/A      | Not Applicable.                       |
| 4             | N/A      | Not Applicable.                       |
| 3             | N/A      | Not Applicable.                       |
| 2             | N/A      | Not Applicable.                       |
| 1             | N/A      | Not Applicable.                       |
| 0             | N/A      | Not Applicable.                       |

# 5.0 Auto-Initialization

The SµMMIT RTE auto-initialization feature allows autonomous operation. The SµMMIT RTE will automatically configure itself for operation from nonvolatile byte-wide memory (PROM, ROM, E<sup>2</sup>PROM, EPROM, etc.). The configuration sequence begins after the negation of input pin  $\overline{\text{MRST}}$ , if  $\overline{\text{AUTOEN}}$  is enabled.

During auto-initialization, the S $\mu$ MMIT RTE loads all internal registers and transfers the descriptor space into RAM. Initialize registers not used during S $\mu$ MMIT RTE operation to 0000 (hex). The S $\mu$ MMIT RTE must have 64 memory locations allocated for register data.

Following register initialization, the SµMMIT RTE reads the descriptor from ROM and enters the descriptor into RAM. The starting address for the descriptor is read from the Descriptor Pointer Register. The SµMMIT RTE internally generates all address information required for auto-initialization.

The S $\mu$ MMIT RTE requires 1088 consecutive ROM locations for initialization. The 1088 memory locations include: 64 for internal register information, 512 for subaddress descriptor information, and 512 for mode code descriptor information. Unused descriptor blocks should be initialized to four words of 0000 (hex).

The SRT accesses 1088 consecutive memory locations in 64word blocks. Once access is granted, the SRT reads words from ROM, then transfers the information into RAM. The S $\mu$ MMIT RTE does not respond to MIL-STD-1553 commands until initialization is complete, the start execution bit has been set, and the RT parity has been verified. After initialization, the S $\mu$ MMIT RTE can respond to MIL-STD-1553 commands.

### 5.1 Auto-Initialization Hardware

An external auto-initialization bus allows configuration of  $S\mu MMIT$  RTE without host intervention. Auto-initialization is ideal for low cost remote sensing applications where a host microprocessor or microcontroller is not required.

To enable the auto-initialization function, assert the  $\overline{\text{AUTOEN}}$  pin prior to the rising edge of  $\overline{\text{MRST}}$ . The deassertion of  $\overline{\text{MRST}}$  signals the beginning of the auto-initialization sequence. The SµMMIT RTE enables the boot memory by asserting the  $\overline{\text{ECS}}$  output. The SµMMIT RTE accesses up to 8K x 8 words via the auto-initialization bus.

To interface to slower non-volatile memory the autoinitialization read cycle period is programmable. The user selects between zero and seven wait states per read. A wait state is equal to 82ns. The user programs the read cycle duration via inputs EC(2:0). The S $\mu$ MMIT RTE latches inputs EC(2:0) on the rising edge of MRST. Table 9 reviews the possible combinations of wait-states. Figures 11a and 11b show a system configuration along with typical auto-initialization read cycles. Following completion of an auto-initialization sequence the S $\mu$ MMIT RTE asserts the READY output.

| Table 9 | . Programmable | Wait-State |
|---------|----------------|------------|
|         |                |            |

| EC(2:0) <sub>2</sub> | Number of Wait-States |
|----------------------|-----------------------|
| 000                  | 0                     |
| 001                  | 1                     |
| 010                  | 2                     |
| 011                  | 3                     |
| 100                  | 4                     |
| 101                  | 5                     |
| 110                  | 6                     |
| 111                  | 7                     |



Figure 11a. Auto-Initialization System Configuration





Note:

Two bytes are read on each ECS cycle using only an address transition (AT).

Two Wait-State Read Cycle



Figure 11b. Auto-Initialization Read Cycle

# 6.0 Testability

The following section reviews the built-in test capabilities of the  $S\mu MMIT$  RTE. Table 10 is a list of the various components that comprehend the  $S\mu MMIT$  RTE.

Table 10. SµMMIT RTE Internal Component List

| Product    | Protocol Die | Transceivers |
|------------|--------------|--------------|
| SµMMIT RTE | Yes          | Yes          |

Table 11 reviews the various BIT initiation sequences and the components that the sequence tests along with BIT execution times.

| Initiation Type     | Protocol Die | Transceivers <sup>1</sup> | Execution<br>Time <sup>2</sup> |
|---------------------|--------------|---------------------------|--------------------------------|
| CPU Initiated       | Yes          | No                        | 70mS                           |
| Mode Code Initiated | Yes          | No                        | 70mS                           |
| Op-Code Initiated   | Yes          | No                        | 70mS                           |

### **Table 11. BIT Initiation**

Notes:

1. The transceiver is tested with the data wrap-around feature of the SµMMIT RTE. See sections 2.1.5.

2. Control Register write of  $4000_{16}$ . Before initiating memory test, reset the SµMMIT RTE by asserting  $\overline{\text{MRST}}$ .

# 7.0 System Configuration

### 7.1 Register Transfers

The host's or subsystem's access to the S $\mu$ MMIT RTE internal registers is similar to its access to RAM. After gaining control of the memory bus, the host supplies address information to bidirectional address bus pins A(4:0). After supplying the address information, the host asserts S $\mu$ MMIT RTE inputs  $\overline{CS}$  and RD/WR to designate a register access and the type of access. The memory access terminates on the negation of  $\overline{CS}$ . For more information on register cycles refer to the timing diagrams and AC electrical specifications in section 20. For register utilization versus mode of operation see Table 12.

| Register<br>Number | Register<br>Number<br>8-Bit Mode | Register<br>Name       |  |
|--------------------|----------------------------------|------------------------|--|
| 0                  | 0,1                              | Control                |  |
| 1                  | 2,3                              | Operational Status     |  |
| 2                  | 4,5                              | Current Command        |  |
| 3                  | 6,7                              | Interrupt Mask         |  |
| 4                  | 8,9                              | Pending Interrupt      |  |
| 5                  | A,B                              | Interrupt Log List     |  |
| 6                  | C,D                              | BIT Word               |  |
| 7                  | E,F                              | Time Tag               |  |
| 8                  | 10,11                            | SRT Descriptor Pointer |  |
| 9                  | 12,13                            | 1553 Status Word Bits  |  |
| А                  | 14,15                            | N/A                    |  |
| В                  | 16,17                            | N/A                    |  |
| С                  | 18,19                            | N/A                    |  |
| D                  | 1A,1B                            | N/A                    |  |
| Е                  | 1C,1D                            | N/A                    |  |
| F                  | 1E,1F                            | N/A                    |  |
| 10 to 1F           | 20 to 3F                         | Illegalization (16)    |  |
|                    |                                  | Total 26               |  |

### Table 12. Internal Register Utilization

### $7.2 \ S\mu MMIT \ RTE$

The S $\mu$ MMIT RTE supplies hardware designers with a flexible interface to meet the needs of state-of-the-art MIL-STD-1553 interfaces. The S $\mu$ MMIT RTE contains internal SRAM and a memory management unit, interfaces to either 8-bit or 16-bit subsystems, supports multiplexed and non-multiplexed interfaces, and has user selectable control signals.

### 7.2.1 Internal Registers

The S $\mu$ MMIT RTE contains 32 internal registers that control and report on message activity and operation. The 32 registers are memory mapped into the subsystem memory. Table 13 reviews the registers and identifies the mode of operation applicable. The host reads or writes these registers using the timing diagrams shown in figures 12 a-d.

### 7.2.2 Memory Map

The S $\mu$ MMIT RTE contains 64Kbits of memory for message storage and system data storage. MSEL(5) determines the organization of the memory as either by 16 or by 8. When organized by 16 (i.e., MSEL(5) = 0) the S $\mu$ MMIT RTE' s internal memory looks like 4K x 16 of SRAM. For by 8

applications (MSEL(5) = 1) the S $\mu$ MMIT RTE's internal memory looks like 8K x 8 of SRAM. The host reads or writes SRAM using the timing diagrams shown in figures 12 a-d. Table 13 shows the memory organization for either 8-bit or 16-bit operation.

#### 7.2.3 Buffer Mode Operation

For the S $\mu$ MMIT RTE operation, disable buffer mode, i.e, control register bit 6 = Logic 0.

#### 7.2.4 Hardware Interface

The S $\mu$ MMIT RTE offers hardware designers a flexible interface to commonly found embedded computers. The hardware designer selects control signals, bus widths, and bus functionality (i.e., non-multiplexed versus multiplexed) to meet their interface requirements. Table 14 reviews how the user selects the S $\mu$ MMIT RTE's operation that best meets their interface requirements.

Figures 13 a-d show typical system interfaces and use of the mode select inputs to configure the  $S\mu MMIT$  RTE to interface to various embedded computers.

#### Table 13. Memory Organization

| Mode   | Memory Organization | Register Location        | Memory Range             |
|--------|---------------------|--------------------------|--------------------------|
| 8-bit  | 8K x 8              | 0000 (hex) to 003F (hex) | 0040 (hex) to 1FFF (hex) |
| 16-bit | 4K x 16             | 0000 (hex) to 001F (hex) | 0020 (hex) to 0FFF (hex) |

### **Table 14. User-Selectable Control Signals**

| Function                 | Input Pin | Logic 1                                                                                                                                                                        | Logic 0                                                                                                         |
|--------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Control Signal Select    | MSEL(2)   | $R/\overline{WR}, \overline{CS}, \overline{DS}, \overline{RDY}$                                                                                                                | $\overline{\text{RD}}, \overline{\text{WR}}, \overline{\text{CS}}, \overline{\text{RDY}}, \overline{\text{DS}}$ |
| Bus Functionality Select | MSEL(3)   | Non-Multiplexed Address<br>and Data                                                                                                                                            | Multiplexed Address and<br>Data, ALE                                                                            |
| Interrupt Select         | MSEL(4)   | $\frac{\text{Level}(\overline{\text{YF}}_{\text{INT}}, \overline{\text{MSG}}_{\text{INT}}, \overline{\text{YF}}_{\text{ACK}}, \text{and } \overline{\text{MSG}}_{\text{ACK}})$ | Pulse ( $\overline{YF\_INT}$ and $\overline{MSG\_INT}$ )                                                        |
| Bus Width Select         | MSEL(5)   | 8-bit                                                                                                                                                                          | 16-bit                                                                                                          |

### Non-Multiplexed Memory/Register Write Access (8-bit Mode)<sup>1, 2</sup>



Notes:

1. ALE must be tied high.

2. Latter assertions of  $\overline{CS}$ ,  $\overline{DS}$ ,  $\overline{WR}$  or  $\overline{R/WR}$  starts cycle. 3. Tie DA(15:8) to  $V_{SS}$  via a 10K  $\Omega$  resistor.

4.  $\overline{\text{DS}}$  asserts to signal that data is valid on the bus.





Notes:

1. ALE must be tied high.

2. Latter assertions of  $\overline{CS}$ ,  $\overline{DS}$ ,  $\overline{WR}$  starts cycle. 3. Tie DA(15:8) to  $V_{SS}$  via a 10K  $\Omega$  resistor.

4. When using  $R/\overline{WR}$  as an input signal, tie RD to a logical one. During the read cycle  $R/\overline{WR}$  remains logical one. 5.  $\overline{DS}$  asserts to signal the SµMMIT RTE to place data on the bus.

### Figure 12a. 8-bit Memory and Register Access





### Notes:

- ALE must be tied high.
   Latter assertions of CS, DS, WR or R/WR starts cycle.
   A15-A12 must be tied low.

4.  $\overline{\text{DS}}$  asserts to signal that data is valid on the bus.

### Non-Multiplexed Memory/Register Read Access (16-bit Mode)<sup>1,2</sup>



# Notes:

ALE must be tied high.
 Latter assertion of CS, DS, RD starts cycle.

4.  $\overline{\text{DS}}$  asserts to signal the SµMMIT RTE to place data on the bus.

5. When using  $R/\overline{WR}$  as an input signal, tie RD to a logical one. During the read cycle  $R/\overline{WR}$  remains logical one.

Figure 12b. 16-bit Memory and Register Access

<sup>3.</sup> A15-A12 must be tied low.



Notes:

1. Latter assertion of  $\overline{CS}$ ,  $\overline{DS}$ ,  $\overline{WR}$  or  $R/\overline{WR}$  starts cycle.

2. For multiplexed address and data interfaces ALE latches the address into the SµMMIT RTE. Data is applied to inputs DA(7:0), tie A(15:0) to either a logical one or zero.

3. Tie DA(15:8) to  $V_{SS}$  via a 10K  $\Omega$  resistor.

4.  $\overline{\text{DS}}$  asserts to signal that data is valid on the bus.





Notes:

1. Latter assertion of  $\overline{CS}$ ,  $\overline{DS}$ ,  $\overline{RD}$  starts cycle.

2. For multiplexed address and data interfaces ALE latches the address into the SµMMIT RTE.

Data is read from outputs DA(7:0), tie A(15:0) to either a logical one or zero.

When using R/WR as an input signal, tie RD to a logical one. During the read cycle R/WR remains logical one.
 DS asserts to signal the SµMMIT RTE to place data on the bus.

#### Figure 12c. Multiplexed 8-bit Memory and Register Access

<sup>3.</sup> Tie DA(15:8) to  $V_{SS}$  via a 10K  $\Omega$  resistor.



Notes:

1. Latter assertion of  $\overline{CS}$ ,  $\overline{DS}$ ,  $\overline{WR}$  or R/WR starts memory cycle.

For multiplexed address and data interfaces ALE latches the address into the SµMMIT RTE. Data is applied to inputs DA(15:0), tie A(15:0) to either a logical one or zero.

3.  $\overline{\text{DS}}$  asserts to signal that data is valid on the bus.



Multiplexed Memory/Register Read Access (16-bit Mode)<sup>1</sup>

Notes:

1. Latter assertion of  $\overline{CS}$ ,  $\overline{DS}$ ,  $\overline{RD}$  starts memory cycle. 2. For multiplexed address and data interfaces ALE latches the address into the SµMMIT RTE.

Data is read from outputs DA(15:0), tie A(15:0) to either a logical one or zero.

3.  $\overline{\text{DS}}$  asserts to signal the SµMMIT RTE to place data on the bus.

Figure 12d. Multiplexed 16-bit Memory and Register Access



Figure 13a. 16-bit Interface (Intel Type)



Figure 13b. 16-bit Interface (Motorola Type)



Figure 13c. 8-bit Interface (Intel Type)



Figure 13d. 8-bit Interface (Motorola Type)

# 8.0 SERIAL DATA BUS INTERFACE

The S $\mu$ MMIT RTE Manchester encoder/decoder interfaces directly to the MIL-STD-1553 bus via transformers, using CHA- $\overline{CHA}$  and CHB- $\overline{CHB}$ . The designer can connect the S $\mu$ MMIT RTE to the data bus via a short-stub (direct-coupling) connection or a long-stub (transformer-coupling) connection. Use a short-stub connection when the distance from the isolation transformer to the data bus does not exceed a one-foot maximum. Use a long-stub connection when the distance from the isolation transformer exceeds the one-foot maximum and is less than twenty feet. Figure 14 shows an example of a bus coupling configuration. The S $\mu$ MMIT RTE is designed to function with MIL-STD-1553A and 1553B compatible transformers.

### 8.1 Transmitter

The transmitter section accepts Manchester II biphase TTL data and converts this data into differential phase-modulated current drive. Transmitter current drivers are coupled to a MIL-STD-1553 data bus via a transformer driven from the CHA (CHB) and  $\overline{\text{CHA}}$  ( $\overline{\text{CHB}}$ ) terminals. The SµMMIT RTE internally generates a signal to the transceiver for the MIL-STD-1553 fail-safe timer requirement.

### 8.2 Receiver

The receiver section accepts biphase differential data from a MIL-STD-1553 data bus at its CHA (CHB) and  $\overline{CHA}$  ( $\overline{CHB}$ ) inputs. The receiver converts input data to biphase Manchester II TTL format at internal RXOUT and  $\overline{RXOUT}$  terminals. The internal outputs RXOUT and  $\overline{RXOUT}$  represent positive and negative excursions (respectively) of the inputs CHA (CHB) and  $\overline{CHA}$  ( $\overline{CHB}$ ).

### **8.3 Recommended Thermal Protection**

All packages should mount to or contact a heat removal rail located in the printed circuit board. To insure proper heat transfer between the package and the heat removal rail, use a thermally-conductive material between the package and the heat removal rail. Use a material such as Mereco XLN-589 or equivalent to insure heat transfer between the package and heat removal rail.



# Note: Z<sub>O</sub> defined per MIL-STD-1553B in section 4.5.1.5.2.1.



| COUPLING TECHNIQUE                                  | +5V <sub>DC</sub> |
|-----------------------------------------------------|-------------------|
| DIRECT-COUPLED:<br>Isolation                        | 1:2.5             |
| TRANSFORMER-COUPLED:<br>Isolation Transformer Ratio | 1:1.79            |
| Coupling Transformer Ratio                          | 1:1.4             |

**Table 15. Transformer Requirements Versus Power Supplies** 

# 9.0 S $\mu$ MMIT RTE PIN IDENTIFICATION AND DESCRIPTION



Figure 15.  $\ensuremath{S\mu MMIT}$  RTE Functional Pin Diagram

### 9.1 SµMMIT RTE Functional Pin Description

Legend for TYPE and ACTIVE fields:

TO = TTL output

- TTB = Three-state TTL bidirectional
- CI = CMOS input
- TUI = TTL input (internally pulled high)
- AH = Active high
- AL = Active low
- TI = TTL input
- TTO = Three-state TTL output
- PGA = Pingrid Array
- FP = Flatpack
- DIO = Differential input/output

### 9.1.1 Data Bus DA (15:0)

| Bit<br>Number | Туре | Active | Pin Number<br>132FP | Pin Number<br>140FP | Pin Number<br>PGA | Description                                 |
|---------------|------|--------|---------------------|---------------------|-------------------|---------------------------------------------|
| 15            | TTB  |        | 128                 | 17                  | N11               | Bit 15 (MSB) of the bidirectional Data bus. |
| 14            | TTB  |        | 1                   | 18                  | L10               | Bit 14 of the bidirectional Data bus.       |
| 13            | TTB  |        | 2                   | 19                  | M11               | Bit 13 of the bidirectional Data bus.       |
| 12            | TTB  |        | 3                   | 20                  | L11               | Bit 12 of the bidirectional Data bus.       |
| 11            | TTB  |        | 5                   | 21                  | N12               | Bit 11 of the bidirectional Data bus.       |
| 10            | TTB  |        | 11                  | 22                  | M12               | Bit 10 of the bidirectional Data bus.       |
| 9             | TTB  |        | 12                  | 23                  | L12               | Bit 9 of the bidirectional Data bus.        |
| 8             | TTB  |        | 16                  | 24                  | L13               | Bit 8 of the bidirectional Data bus.        |
| 7             | TTB  |        | 17                  | 25                  | M13               | Bit 7 of the bidirectional Data bus.        |
| 6             | TTB  |        | 24                  | 26                  | L14               | Bit 6 of the bidirectional Data bus.        |
| 5             | TTB  |        | 19                  | 28                  | K11               | Bit 5 of the bidirectional Data bus.        |
| 4             | TTB  |        | 26                  | 29                  | K13               | Bit 4 of the bidirectional Data bus.        |
| 3             | TTB  |        | 29                  | 30                  | K12               | Bit 3 of the bidirectional Data bus.        |
| 2             | TTB  |        | 31                  | 31                  | J11               | Bit 2 of the bidirectional Data bus.        |
| 1             | TTB  |        | 38                  | 32                  | J12               | Bit 1 of the bidirectional Data bus.        |
| 0             | TTB  |        | 37                  | 33                  | J13               | Bit 0 (LSB) of the bidirectional Data bus.  |

| Bit<br>Number | Туре | Active | Pin Number<br>132FP | Pin Number<br>140FP | Pin Number<br>PGA | Description                         |
|---------------|------|--------|---------------------|---------------------|-------------------|-------------------------------------|
| 15            | TI   |        | 105                 | 38                  | J14               | Always drive logic zero.            |
| 14            | TI   |        | 106                 | 39                  | H11               | Always drive logic zero.            |
| 13            | TI   |        | 107                 | 40                  | H12               | Always drive logic zero.            |
| 12            | TI   |        | 108                 | 41                  | H13               | Drive to logic zero if 16-bit mode. |
| 11            | TI   |        | 111                 | 42                  | G11               | Bit 11 of the Address bus.          |
| 10            | TI   |        | 112                 | 43                  | G12               | Bit 10 of the Address bus.          |
| 9             | TI   |        | 113                 | 45                  | G13               | Bit 9 of the Address bus.           |
| 8             | TI   |        | 114                 | 46                  | G14               | Bit 8 of the Address bus.           |
| 7             | TI   |        | 117                 | 47                  | F11               | Bit 7 of the Address bus.           |
| 6             | TI   |        | 118                 | 48                  | F12               | Bit 6 of the Address bus.           |
| 5             | TI   |        | 119                 | 49                  | F13               | Bit 5 of the Address bus.           |
| 4             | TI   |        | 120                 | 50                  | D13               | Bit 4 of the Address bus.           |
| 3             | TI   |        | 123                 | 51                  | E13               | Bit 3 of the Address bus.           |
| 2             | TI   |        | 124                 | 52                  | C13               | Bit 2 of the Address bus.           |
| 1             | TI   |        | 125                 | 54                  | E14               | Bit 1 of the Address bus.           |
| 0             | TI   |        | 126                 | 55                  | C14               | Bit 0 (LSB) of the Address bus.     |

9.1.3 Auto-initialization Address Bus EA(12:0)

| Bit<br>Number | Туре | Active | Pin Number<br>132FP | Pin Number<br>140FP | Pin Number<br>PGA | Description                                |
|---------------|------|--------|---------------------|---------------------|-------------------|--------------------------------------------|
| 12            | ТО   |        | 35                  | 85                  | F9                | Bit 12 (MSB) of the auto-init Address bus. |
| 11            | ТО   |        | 34                  | 84                  | F10               | Bit 11 of the auto-init Address bus.       |
| 10            | ТО   |        | 36                  | 83                  | G10               | Bit 10 of the auto-init Address bus.       |
| 9             | ТО   |        | 46                  | 82                  | C11               | Bit 9 of the auto-init Address bus.        |
| 8             | ТО   |        | 47                  | 81                  | G9                | Bit 8 of the auto-init Address bus.        |
| 7             | ТО   |        | 48                  | 80                  | E11               | Bit 7 of the auto-init Address bus.        |
| 6             | ТО   |        | 49                  | 79                  | E10               | Bit 6 of the auto-init Address bus.        |
| 5             | ТО   |        | 50                  | 78                  | E9                | Bit 5 of the auto-init Address bus.        |
| 4             | ТО   |        | 51                  | 77                  | G8                | Bit 4 of the auto-init Address bus.        |
| 3             | ТО   |        | 52                  | 76                  | H8                | Bit 3 of the auto-init Address bus.        |
| 2             | ТО   |        | 54                  | 75                  | J7                | Bit 2 of the auto-init Address bus.        |
| 1             | ТО   |        | 55                  | 74                  | J9                | Bit 1 of the auto-init Address bus.        |
| 0             | ТО   |        | 62                  | 73                  | J10               | Bit 0 (LSB) of the auto-init Address bus.  |

| Bit<br>Number | Туре | Active | Pin Number<br>132FP | Pin Number<br>140FP | Pin Number<br>PGA | Description                        |
|---------------|------|--------|---------------------|---------------------|-------------------|------------------------------------|
| 7             | TUI  |        | 20                  | 68                  | K10               | Bit 7 (MSB) of the auto-init data. |
| 6             | TUI  |        | 18                  | 67                  | M7                | Bit 6 of the auto-init data.       |
| 5             | TUI  |        | 22                  | 66                  | N3                | Bit 5 of the auto-init data.       |
| 4             | TUI  |        | 21                  | 65                  | N8                | Bit 4 of the auto-init data.       |
| 3             | TUI  |        | 25                  | 64                  | M8                | Bit 3 of the auto-init data.       |
| 2             | TUI  |        | 30                  | 63                  | L8                | Bit 2 of the auto-init data.       |
| 1             | TUI  |        | 27                  | 62                  | N9                | Bit 1 of the auto-init data.       |
| 0             | TUI  |        | 32                  | 61                  | M9                | Bit 0 (LSB) of the auto-init data. |

9.1.4 Auto-initialization Data Bus ED(7:0)

9.1.5 Remote Terminal Address Inputs

| Name  | Туре | Active | Pin Number<br>132FP | Pin Number<br>140FP | Pin Number<br>PGA | Description                                                                           |
|-------|------|--------|---------------------|---------------------|-------------------|---------------------------------------------------------------------------------------|
| RTA4  | TUI  |        | 75                  | 115                 | E2                | Remote Terminal Address 4. This is the most significant bit for the RT address.       |
| RTA3  | TUI  |        | 76                  | 116                 | G3                | Remote Terminal Address 3. This is bit 3 of the RT address.                           |
| RTA2  | TUI  |        | 78                  | 117                 | F3                | Remote Terminal Address 2. This is bit 2 of the RT address.                           |
| RTA1  | TUI  |        | 79                  | 118                 | G2                | Remote Terminal Address 1. This is bit 1 of the RT address.                           |
| RTA0  | TUI  |        | 73                  | 119                 | F2                | Remote Terminal Address 0. This input is the least significant bit of the RT address. |
| RTPTY | TUI  |        | 70                  | 120                 | G1                | Remote Terminal Parity. This is an odd parity input for the RT address.               |

### 9.1.6 JTAG Testability Pins

| Name | Туре | Active | Pin Number<br>132FP | Pin Number<br>140FP | Pin Number<br>PGA | Description                                                                                                                                                                                                                                    |
|------|------|--------|---------------------|---------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDO  | TTO  |        | 96                  | 134                 | K3                | TDO. This input performs the operation of<br>Test Data Output as defined in IEEE<br>Standard 1149.1.                                                                                                                                           |
| TDI  | TUI  |        | 90                  | 135                 | K2                | TDI. This input performs the operation of Test Data Input as defined in IEEE Standard 1149.1.                                                                                                                                                  |
| TMS  | TUI  |        | 97                  | 136                 | J2                | TMS. This input performs the operation of<br>Test Mode Select as defined in IEEE<br>Standard 1149.1.                                                                                                                                           |
| ТСК  | TUI  |        | 91                  | 137                 | L2                | TCK. This input performs the operation of<br>Test Clock as defined in IEEE Standard<br>1149.1.                                                                                                                                                 |
| TRST | TUI  | AL     | 89                  | 133                 | L3                | TRST. This input provides the RESET to<br>the TAP controller as defined in the IEEE<br>Standard 1149.1. This non-inverting input<br>buffer is optimized for driving TTL input<br>levels. When not exercising JTAG, tie<br>TRST to a logical 0. |

# 9.1.7 Biphase Inputs/Outputs

| Name | Туре | Active | Pin Number<br>132FP | Pin Number<br>140FP | Pin Number<br>PGA | Description                                                                                   |
|------|------|--------|---------------------|---------------------|-------------------|-----------------------------------------------------------------------------------------------|
| СНА  | DIO  |        | 40, 41              | 92                  | B7                | Channel A (True). This is the Manchester-<br>encoded true signal for Channel A.               |
| CHA  | DIO  |        | 42, 43              | 93                  | A7                | Channel A (Complement). This is the<br>Manchester-encoded complement signal<br>for Channel A. |
| СНВ  | DIO  |        | 57, 58              | 102                 | A3                | Channel B (True). This is the Manchester-<br>encoded true signal for Channel B.               |
| CHB  | DIO  |        | 59, 60              | 103                 | A2                | Channel B (Complement). This is the<br>Manchester-encoded complement signal<br>for Channel B. |

### 9.1.8 Control Signals

| Name          | Туре | Active | Pin Number<br>132FP | Pin Number<br>140FP | Pin Number<br>PGA | Description                                                                                                                                                                                                                                                                                                                                                   |
|---------------|------|--------|---------------------|---------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS            | TI   | AL     | 104                 | 14                  | A10               | Chip Select. This pin selects the SµMMIT RTE's internal memory and registers.                                                                                                                                                                                                                                                                                 |
| DS            | TI   | AL     | 85                  | 12                  | A12               | Data Strobe. During a write cycle, assert $\overline{\text{DS}}$ to indicate that data is valid on the data bus.<br>During a read cycle assert $\overline{\text{DS}}$ to signal the SµMMIT RTE to drive the data bus.                                                                                                                                         |
| RD            | TI   | AL     | 84                  | 10                  | K8                | Read Strobe. During a read cycle, assert $\overline{RD}$ to signal the SµMMIT RTE to drive the data bus.                                                                                                                                                                                                                                                      |
| R/WR<br>or WR | TI   |        | 103                 | 11                  | К7                | Read/Write or Write Strobe. During a write<br>cycle assert $\overline{WR}$ to signal the SµMMIT RTE<br>that data is valid on the data bus. R/WR<br>indicates the direction of data flow with<br>respect to the SµMMIT RTE. R/WR high<br>indicates the SµMMIT RTE will drive the<br>data bus. R/WR low indicates an outside<br>source will drive the data bus. |
| MSEL(5)       | TUI  |        | 63                  | 124                 | D12               | Mode Select 5. A logical zero enables the $S\mu MMIT RTE$ 's 16-bit interface. A logical one enables the 8-bit interface. Latched on the rising edge of MRST.                                                                                                                                                                                                 |
| MSEL(4)       | TUI  |        | 66                  | 125                 | B13               | Mode Select 4. A logical zero enables a pulsed interrupt output. A logical one enables a level interrupt output. Latched on the rising edge of MRST.                                                                                                                                                                                                          |
| MSEL(3)       | TUI  |        | 71                  | 126                 | C12               | Mode Select 3. A logical zero enables the S $\mu$ MMIT RTE's multiplexed address and data bus interface. A logical one enables the non-multiplexed interface. Latched on the rising edge of MRST.                                                                                                                                                             |
| MSEL(2)       | TUI  |        | 67                  | 127                 | A11               | Mode Select 2. A logical zero selects<br>control signals $\overline{RD}$ , $\overline{WR}$ , $\overline{CS}$ , $\overline{DS}$ , and $\overline{RDY}$ .<br>A logical one selects control signals $\overline{R/WR}$ ,<br>$\overline{CS}$ , $\overline{DS}$ , and $\overline{RDY}$ . Latched on the rising<br>edge of $\overline{MRST}$ .                       |
| EC(2)         | TUI  |        | 8                   | 97                  | B10               | Latched on the rising edge of $\overline{\text{MRST}}$ this input sizes the auto-initialization cycle.                                                                                                                                                                                                                                                        |
| EC(1)         | TUI  |        | 9                   | 98                  | D11               | Latched on the rising edge of $\overline{\text{MRST}}$ this input sizes the auto-initialization cycle.                                                                                                                                                                                                                                                        |
| EC(0)         | TUI  |        | 10                  | 99                  | B12               | Latched on the rising edge of $\overline{\text{MRST}}$ this input sizes the auto-initialization cycle.                                                                                                                                                                                                                                                        |

| 24 MHz  | CI  |    | 115 | 7   | N7  | 24 MHz Clock. The 24MHz input clock requires a 50% $\pm$ 5% duty cycle with an accuracy of $\pm$ 0.01%.                                                                                                                                                                              |
|---------|-----|----|-----|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MRST    | TUI | AL | 88  | 130 | J8  | Master Reset. This input pin resets the internal encoder, decoder, all registers, and associated logic.                                                                                                                                                                              |
| ALE     | TI  | АН | 95  | 13  | E12 | Address Latch Enable. The falling edge of this strobe latches address information into the $S\mu MMIT$ RTE when operating with a multiplexed address and data bus.                                                                                                                   |
| TCLK    | TI  |    | 127 | 138 | L7  | Timer Clock. The internal timer is a 16-bit counter with a $64\mu$ s resolution when using the 24MHz input clock. For applications requiring a different resolution, the user may input a clock from 0 to 6MHz to establish the timer resolution. (Duty cycle equals 50% $\pm$ 10%). |
| A/B STD | TUI |    | 81  | 122 | H2  | $A/\overline{B}$ . Military Standard A or B. This pin<br>defines whether the SµMMIT RTE operates<br>per MIL-STD-1553A or MIL-STD-1553B.<br>Input is latched on the rising edge of MRST.                                                                                              |
| LOCK    | TUI | AL | 80  | 121 | Н3  | Lock. A logical zero applied to this pin<br>prevents software from changing the RT<br>address, A/B STD, or mode of operation.<br>Input is latched on the rising edge of MRST.                                                                                                        |
| AUTOEN  | TUI | AL | 102 | 131 | M2  | Auto Enable. When active this pin enables the $S\mu MMIT$ RTE's auto-initialization function. Input is latched on the rising edge of MRST.                                                                                                                                           |
| YF_ACK  | TUI | AL | 129 | 3   | Н9  | You Failed Interrupt Acknowledge.<br>Assertion of this input resets interrupt<br>output YF_INT when operating in the level<br>mode.                                                                                                                                                  |
| MSG_ACK | TUI | AL | 130 | 5   | К9  | Message Interrupt Acknowledge. Assertion<br>of this input resets interrupt output<br>MSG_INT when operating in the level<br>mode.                                                                                                                                                    |
| SSYSF   | TUI | AL | 68  | 113 | D1  | Subsystem Fail. Upon assertion, this signal propagates directly to the RT's 1553 Status Word.                                                                                                                                                                                        |

### 9.1.9 Status Signals

| Name    | Туре             | Active | Pin Number<br>132FP | Pin Number<br>140FP | Pin Number<br>PGA | Description                                                                                                                                          |
|---------|------------------|--------|---------------------|---------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| YF_INT  | TTO <sup>1</sup> | AL     | 99                  | 4                   | M3                | You Failed Interrupt. This pin asserts upon<br>the occurrence of interrupt events which are<br>not masked. Either a level output or pulse<br>output. |
| MSG_INT | TTO <sup>1</sup> | AL     | 98                  | 6                   | Ll                | Message Interrupt. This pin asserts upon the occurrence of interrupt events which are not masked. Either a level output or pulse output.             |
| READY   | ТО               | AL     | 65                  | 110                 | D9                | READY. Assertion of this output indicates<br>the SµMMIT RTE has completed<br>initialization or BIT, and regular operation<br>may begin.              |
| ECS     | ТО               | AL     | 15                  | 96                  | B11               | Chip Select. Auto-initialization device select.                                                                                                      |
| RDY     | TTO              | AL     | 92                  | 15                  | H10               | Access Ready. Assertion of this output indicates that the host can complete the $S\mu MMIT$ RTE access.                                              |
| TERACT  | ТО               | AL     | 64                  | 111                 | F7                | TERACT. This output indicates that the terminal is actively processing a 1553 command.                                                               |
| BIST    | TTO <sup>1</sup> | AL     | 4                   | 114                 | D10               | Built-In Test. Assertion of this output indicates the $S\mu MMIT$ RTE is performing an internal memory test.                                         |

Note: 1. This output may tri-state and should be connected to  $V_{DD}$  through ane xternal bias resistor.

### 9.1.10 No Connects

| Name | Pin Number<br>132FP | Pin Number<br>140FP                 | Pin Number<br>PGA   | Description |
|------|---------------------|-------------------------------------|---------------------|-------------|
| NC   |                     | 8, 56, 59, 86, 91, 100,<br>104, 109 | C2, D2, D7, D8, N10 | No Connect  |

9.1.11 Power/Ground The following shows package location of all power and ground pins associated with the SµMMIT RTE.

| Pin Number      | Pin Number<br>132FP                                  | Pin Number<br>140FP                                        | Pin Number<br>PGA                                                | Description                                                                                                               |
|-----------------|------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> | 6, 13, 83, 86, 93, 100,<br>109, 121, 131             | 2 ,9, 16 ,34, 37, 44,<br>60, 69, 72, 129, 139              | A8, B3, B14, F1,<br>F14, G7, K1, J1, K14,<br>N2, N13             | +5 Volt Logic Power (±10%)                                                                                                |
| V <sub>CC</sub> | CHA: 23, 28, 39, 44<br>CHB: 56, 61, 72, 77           | CHA: 87, 94<br>CHB: 101, 107                               | CHA: C9, C10, E8<br>CHB: C1, D3, F8                              | <ul> <li>+5 Volt Transceiver Power</li> <li>(±10%)</li> <li>Recommended de-coupling capacitors: 4.7μF and .1μF</li> </ul> |
| V <sub>SS</sub> | 7, 14, 53, 82, 87, 94,<br>101, 110, 116, 122,<br>132 | 1, 27, 35, 36, 53 57,<br>58, 70, 71, 123, 128,<br>132, 140 | A9, A13, B2, B8,<br>D14, H1, H7, J3,<br>H14, L9, M1, M10,<br>M14 | Digital Ground                                                                                                            |
| GND             | CHA: 33, 45<br>CHB: 69, 74                           | CHA: 88, 89, 90, 95<br>CHB: 105, 106, 108,<br>112          | CHA: B9, C7, C8, E7<br>CHB: B1, C3, E1, E3                       | Transceiver Ground                                                                                                        |



Figure 16. MIL-STD-1553B Word Formats

# 10.0 SµMMIT RTE Absolute Maximum Ratings <sup>1</sup>

(Referenced to V<sub>SS</sub>)

| SYMBOL           | PARAMETER                                            | LIMIT                    | UNIT                |
|------------------|------------------------------------------------------|--------------------------|---------------------|
| V <sub>DD</sub>  | Logic supply voltage                                 | -0.3 to 7.0              | V                   |
| P <sub>D</sub>   | Maximum power dissipation                            | 5                        | W                   |
| V <sub>CC</sub>  | Transceiver supply voltage                           | -0.3 to 7.0              | V                   |
| V <sub>DR</sub>  | Input voltage range (receiver)                       | 10                       | V <sub>P, L-L</sub> |
| V <sub>I/O</sub> | Logic voltage on any pin                             | 3 to V <sub>DD</sub> +.3 | V                   |
| II               | Logic input current                                  | ±10                      | mA                  |
| I <sub>O</sub>   | Peak output current (transmitter)                    | 1000                     | mA                  |
| T <sub>STG</sub> | Storage temperature                                  | -65 to +150              | °C                  |
| T <sub>J</sub>   | Maximum junction temperature                         | +150                     | °C                  |
| T <sub>S</sub>   | Lead temperature<br>(soldering, 5 seconds)           | +300                     | °C                  |
| T <sub>C</sub>   | Operating temperature case                           | -55 to + 125             | °C                  |
| ΘJC              | Thermal resistance,<br>junction-to-case <sup>2</sup> | 7                        | °C/W                |

Note:

Stress outside the listed absolute maximum rating may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
 Mounting per MIL-STD-883, Method 1012.

| SYMBOL          | PARAMETER                                | LIMIT                | UNIT             |
|-----------------|------------------------------------------|----------------------|------------------|
| V <sub>CC</sub> | Transceiver supply voltage range         | 4.5 to 5.5           | V                |
| V <sub>DD</sub> | Logic supply voltage                     | 4.5 to 5.5           | V                |
| V <sub>DR</sub> | Receiver differential voltage            | 8.0                  | V <sub>P-P</sub> |
| V <sub>IN</sub> | Logic DC input voltage                   | 0 to V <sub>DD</sub> | V                |
| V <sub>IC</sub> | Receiver common mode input voltage range | ±5.0                 | V                |
| I <sub>O</sub>  | Driver peak output current               | 700                  | mA               |
| S <sub>D</sub>  | Serial data rate                         | 0 to 1               | MHz              |
| D <sub>C</sub>  | Clock Duty cycle                         | 50 ± 5               | %                |
| T <sub>C</sub>  | Case operating temperature range         | -55 to + 125         | °C               |
| F <sub>IN</sub> | Operating frequency                      | 24 ± .01%            | MHz              |

# 11.0 SµMMIT RTE Recommended Operating Conditions

# 12.0 SµMMIT RTE DC ELECTRICAL CHARACTERISTICS

### 12.1 SµMMIT RTE DC Electrical Characteristics

| VDD | = | 5.0V±10%          | V <sub>SS</sub> | = | $0V^1$ |
|-----|---|-------------------|-----------------|---|--------|
| VCC | = | 5.0V + 10% (RTE5) | 55              |   |        |
|     |   |                   | GND             | = | $0V^1$ |

 $-55^\circ C < TC < +125^\circ C$ 

| SYMBOL           | PARAMETER                                                                                                    | CONDITION                                                                | MINIMUM                      | MAXIMUM           | UNIT |
|------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------|-------------------|------|
| $V_{IL}^{1}$     | Low-level input voltage                                                                                      |                                                                          |                              | .8                | V    |
| $V_{IL}^2$       | Low-level input voltage<br>TCK input only                                                                    |                                                                          |                              | .7                | V    |
| V <sub>IH</sub>  | High-level input voltage                                                                                     |                                                                          | 2.2                          |                   | V    |
| V <sub>ILC</sub> | Low-level input voltage <sup>2</sup>                                                                         |                                                                          |                              | .3V <sub>DD</sub> | v    |
| V <sub>IHC</sub> | High-level input voltage <sup>2</sup>                                                                        |                                                                          | .7V <sub>DD</sub>            |                   | V    |
| I <sub>IN</sub>  | Input leakage current<br>TTL driven inputs<br>Inputs with pull-up resistors<br>Inputs with pull-up resistors | $V_{IN} = V_{DD} \text{ or } V_{SS}$ $V_{IN} = V_{DD}$ $V_{IN} = V_{SS}$ | -10<br>-10<br>-167           | +10<br>+10<br>-27 | μΑ   |
| V <sub>OL</sub>  | Low-level output voltage<br>TTL output loads<br>Single-drive buffer<br>CMOS output loads <sup>7</sup>        | $I_{OL} = 4.0 \text{mA}$ $I_{OL} = 1.0 \mu \text{A}$                     |                              | .4<br>0.05        | v    |
| V <sub>OH</sub>  | High-level output voltage<br>TTL output loads<br>Single-drive buffer<br>CMOS output loads <sup>7</sup>       | $I_{OH} = 4.0 \text{mA}$ $I_{OH} = 1.0 \mu \text{A}$                     | 2.4<br>V <sub>DD</sub> -0.05 |                   | v    |
| I <sub>OZ</sub>  | Three-state output leakage current<br>TTL outputs loads<br>Single-drive buffer                               | $V_{O} = V_{DD}$ or $V_{SS}$                                             | -10                          | +10               | μΑ   |
| I <sub>OS</sub>  | Short-circuit output current <sup>3,4</sup><br>TTL output loads<br>Single-drive buffer                       | $V_{DD} = 5.5V, V_{O} = 0V$<br>$V_{DD} = 5.5V, V_{O} = V_{DD}$           | -100                         | +100              | mA   |
| C <sub>IN</sub>  | Input capacitance <sup>5</sup>                                                                               | f = 1MHz @ 0V                                                            |                              | 45                | pF   |
| C <sub>OUT</sub> | Output capacitance <sup>5</sup><br>Single-drive buffer                                                       | f = 1MHz @ 0V                                                            |                              | 45                | pF   |
| C <sub>IO</sub>  | Bidirectional capacitance <sup>5,6</sup>                                                                     | f = 1MHz @ 0V                                                            |                              | 45                | pF   |

Notes:

1. Maximum allowable relative shift = 50mV.

CMOS input only.
 Supplied as a design limit but not guaranteed or tested.

4. Not more than one output may be shorted at a time for maximum duration of one second.

Capacitance measured for initial qualification or design changes which may affect the value.
 For all pins except CHA, CHA, CHB, and CHB.

7. Guaranteed by design, not tested.

# **12.2** SµMMIT RTE Operating Current <sup>1,2</sup>

| Vdd | = | 5.0V±10%          | $GND = 0V^1$                        |
|-----|---|-------------------|-------------------------------------|
| VCC | = | 5.0V <u>+</u> 10% | $-55^{\circ}C < TC < +125^{\circ}C$ |

 $V_{SS} \quad = \quad 0 V^1$ 

| SYMBOL           | PARAMETER                      | CONDITION                                                                                                                                                                                               | MINIMUM | MAXIMUM                        | UNIT                 |
|------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------|----------------------|
| I <sub>CC</sub>  | V <sub>CC</sub> supply current | 0% duty cycle (non-transmitting)<br>25% duty cycle $(f = 1 \text{MHz})^3$<br>50% duty cycle $(f = 1 \text{MHz})^3$<br>87.5% duty cycle $(f = 1 \text{MHz})^3$<br>100% duty cycle $(f = 1 \text{MHz})^3$ |         | 55<br>250<br>410<br>650<br>855 | mA<br>mA<br>mA<br>mA |
| Q <sub>IDD</sub> | Quiescent current <sup>2</sup> | f = 0MHz                                                                                                                                                                                                |         | 1                              | mA                   |
| S <sub>IDD</sub> | Standby operating current      | f = 24 MHz                                                                                                                                                                                              |         | 40                             | mA                   |

Notes: 1 Maximum allowable relative shift = 50mV. 2. All inputs tied to V<sub>DD</sub>.

3. Guaranteed by characterization, not tested.

# 13.0 SµMMIT RTE AC ELECTRICAL CHARACTERISTICS

 $(f= 24 \text{MHz} \pm 0.01\%, \text{Duty Cycle } 50\% \pm 5\%)$ 



| SYMBOL                         | PARAMETER                                      | MINIMUM             | MAXIMUM           | UNITS |
|--------------------------------|------------------------------------------------|---------------------|-------------------|-------|
| t <sub>AS</sub>                | Address setup time <sup>5</sup>                | 5                   |                   | ns    |
| t <sub>DS</sub>                | Date setup time <sup>5</sup>                   |                     | 20                | ns    |
| t <sub>WP</sub>                | Write pulse width (non-contended) <sup>5</sup> | 230 <sup>4</sup>    |                   | ns    |
| t <sub>WP</sub>                | Write pulse width (contended) <sup>5</sup>     | 1700 <sup>3,4</sup> |                   | ns    |
| t <sub>AH</sub>                | Address hold time <sup>5</sup>                 | 0                   |                   | ns    |
| t <sub>DH</sub>                | Data hold time <sup>5</sup>                    | 0                   |                   | ns    |
| t <sub>RDYL</sub> <sup>1</sup> | RDY low time (non-contended)                   |                     | 245               | ns    |
| t <sub>RDYL</sub> <sup>2</sup> | RDY low time (contended)                       |                     | 1700 <sup>3</sup> | ns    |
| t <sub>RDYH</sub>              | $\overline{\text{RDY}}$ high time <sup>5</sup> | 0                   | 25                | ns    |
| t <sub>RDYX</sub>              | $\overline{\text{RDY}} \text{ low } Z^5$       | 3                   |                   | ns    |
| t <sub>RDYZ</sub>              | $\overline{\text{RDY}}$ high Z <sup>5</sup>    |                     | 33                | ns    |
| t <sub>CYC</sub>               | Minimum cycle time <sup>5</sup>                | 20                  |                   | ns    |

Notes:

A cycle begins on the latter falling edge of CS, DS and WR or R/WR
 A cycle ends on the rising edge of either CS, DS and WR or R/WR.
 Non-buffered mode of operation.

4. For applications not using  $\overline{\text{RDY}}$  signal.

5. Guaranteed be design; not tested.

### Figure 17. Non-Multiplexed Memory/Register Write (8-Bit)



| SYMBOL            | PARAMETER                                                     | MINIMUM | MAXIMUM           | UNITS |
|-------------------|---------------------------------------------------------------|---------|-------------------|-------|
| t <sub>AS</sub>   | Address setup time <sup>4</sup>                               | 5       |                   | ns    |
| t <sub>QX</sub>   | Data low Z <sup>4</sup>                                       | 0       | 30                | ns    |
| t <sub>AH</sub>   | Address hold time <sup>4</sup>                                | 0       |                   | ns    |
| t <sub>QV</sub>   | Data valid <sup>4</sup>                                       | 12      |                   | ns    |
| t <sub>QZ</sub>   | Data high Z <sup>4</sup>                                      | 0       | 32                | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (non-contended) <sup>4</sup> |         | 245               | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (contended) <sup>4</sup>     |         | 1700 <sup>3</sup> | ns    |
| t <sub>RDYH</sub> | RDY high time <sup>4</sup>                                    | 0       | 25                | ns    |
| t <sub>RDYX</sub> | $\overline{\text{RDY}} \text{ low } Z^4$                      | 3       |                   | ns    |
| t <sub>RDYZ</sub> | RDY high Z <sup>4</sup>                                       |         | 33                | ns    |

#### Note:

A cycle begins on the latter falling edge of CS, DS and RD.
 A cycle ends on the rising edge of either CS, DS and RD.
 Non-buffered mode of operation.

4. Guaranteed by design; not tested.



| SYMBOL            | PARAMETER                                                 | MINIMUM             | MAXIMUM           | UNITS |
|-------------------|-----------------------------------------------------------|---------------------|-------------------|-------|
| t <sub>AS</sub>   | Address setup time <sup>5</sup>                           | 5                   |                   | ns    |
| t <sub>DS</sub>   | Data setup time <sup>5</sup>                              |                     | 20                | ns    |
| t <sub>WP</sub>   | Write pulse width (non-contended) <sup>6</sup>            | 230 4               |                   | ns    |
| t <sub>WP</sub>   | Write pulse width (contended) <sup>6</sup>                | 1700 <sup>3,4</sup> |                   | ns    |
| t <sub>AH</sub>   | Address hold time <sup>5</sup>                            | 0                   |                   | ns    |
| t <sub>DH</sub>   | Data hold time <sup>5</sup>                               | 0                   |                   | ns    |
| t <sub>RDYL</sub> | RDY low time (non-contended)                              |                     | 245               | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (contended) <sup>6</sup> |                     | 1700 <sup>3</sup> | ns    |
| t <sub>RDYH</sub> | RDY high tim <sup>5</sup>                                 | 0                   | 25                | ns    |
| t <sub>RDYX</sub> | $\overline{\text{RDY}} \text{ low } Z^5$                  | 3                   |                   | ns    |
| t <sub>RDYZ</sub> | RDY high Z                                                |                     | 33                | ns    |
| t <sub>CYC</sub>  | Minimum cycle time <sup>6</sup>                           | 20                  |                   | ns    |

Notes:

A cycle begins on the latter falling edge of CS, DS and WR or R/WR.
 A cycle ends on the rising edge of either CS, DS and WR or R/WR.
 Non-buffered mode of operation.
 For applications not using RDY signal.
 Guaranteed by characterization; not tested.
 Guaranteed by characterization;

6. Guaranteed by design; not tested.

### Figure 19. Non-Multiplexed Memory/Register Write (16-Bit)



| SYMBOL            | PARAMETER                                                 | MINIMUM | MAXIMUM           | UNITS |
|-------------------|-----------------------------------------------------------|---------|-------------------|-------|
| t <sub>AS</sub>   | Address setup time <sup>4</sup>                           | 5       |                   | ns    |
| t <sub>QX</sub>   | Data low Z <sup>4</sup>                                   | 0       | 30                | ns    |
| t <sub>AH</sub>   | Address hold time <sup>4</sup>                            | 0       |                   | ns    |
| t <sub>QV</sub>   | Data valid <sup>4</sup>                                   | 20      |                   | ns    |
| t <sub>QZ</sub>   | Data high Z <sup>4</sup>                                  | 0       | 32                | ns    |
| t <sub>RDYL</sub> | RDY low time (non-contended)                              |         | 245               | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (contended) <sup>5</sup> |         | 1700 <sup>3</sup> | ns    |
| t <sub>RDYH</sub> | $\overline{\text{RDY}}$ high time <sup>4</sup>            | 0       | 25                | ns    |
| t <sub>RDYX</sub> | $\overline{\text{RDY}} \log Z^4$                          | 3       |                   | ns    |
| t <sub>RDYZ</sub> | RDY high Z                                                |         | 33                | ns    |

Non-buffered mode of operation.
 Guaranteed by characterization; not tested.
 Guaranteed by design; not tested.

### Figure 20. Non-Multiplexed Memory/Register Read (16-Bit)

<sup>Notes:
1. A cycle begins on the latter falling edge of CS, DS and RD.
2. A cycle ends on the rising edge of either CS, DS and RD.</sup> 



| SYMBOL            | PARAMETER                                                     | MINIMUM             | MAXIMUM           | UNITS |
|-------------------|---------------------------------------------------------------|---------------------|-------------------|-------|
| t <sub>AS</sub>   | Address setup time <sup>5</sup>                               | 0                   |                   | ns    |
| t <sub>AHAL</sub> | ALE pulse width <sup>5</sup>                                  | 20                  |                   | ns    |
| t <sub>DS</sub>   | Data setup time <sup>6</sup>                                  |                     | 20                | ns    |
| t <sub>WP</sub>   | Write pulse width (non-contended) <sup>5</sup>                | 230 4               |                   | ns    |
| t <sub>WP</sub>   | Write pulse width (contended) <sup>5</sup>                    | 1700 <sup>3,4</sup> |                   | ns    |
| t <sub>AH</sub>   | Address hold time <sup>6</sup>                                | 5                   |                   | ns    |
| t <sub>DH</sub>   | Data hold time <sup>6</sup>                                   | 0                   |                   | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (non-contended) <sup>6</sup> |                     | 245               | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (contended) <sup>5</sup>     |                     | 1700 <sup>3</sup> | ns    |
| t <sub>RDYH</sub> | $\overline{\text{RDY}}$ high time <sup>5</sup>                | 0                   | 25                | ns    |
| t <sub>RDYX</sub> | $\overline{\text{RDY}} \log Z^5$                              | 3                   |                   | ns    |
| t <sub>RDYZ</sub> | $\overline{\text{RDY}}$ high Z <sup>5</sup>                   |                     | 33                | ns    |
| t <sub>ALS</sub>  | Address latch setup time <sup>6</sup>                         | 5                   |                   | ns    |
| t <sub>CYC</sub>  | Minimum cycle time <sup>5</sup>                               | 20                  |                   | ns    |

Notes:

1. A cycle begins on the latter falling edge of  $\overline{CS}$ ,  $\overline{DS}$  and  $\overline{WR}$  or  $R/\overline{WR}$ . 2. A cycle ends on the rising edge of either  $\overline{CS}$ ,  $\overline{DS}$  and  $\overline{WR}$  or  $R/\overline{WR}$ .

A cycle chas on the rising edge of chile
 Non-buffered mode of operation.
 For applications not using RDY signal.
 Guaranteed by design; not tested.

6. Guaranteed by characterization; not tested.

### Figure 21. Multiplexed Memory/Register Write (8-Bit)



| SYMBOL            | PARAMETER                                                     | MINIMUM | MAXIMUM           | UNITS |
|-------------------|---------------------------------------------------------------|---------|-------------------|-------|
| t <sub>AS</sub>   | Address setup time <sup>4</sup>                               | 0       |                   | ns    |
| t <sub>AHAL</sub> | ALE pulse width <sup>4</sup>                                  | 20      |                   | ns    |
| t <sub>QX</sub>   | Data low Z <sup>4</sup>                                       | 0       | 30                | ns    |
| t <sub>AH</sub>   | Address hold time <sup>4</sup>                                | 5       |                   | ns    |
| t <sub>QV</sub>   | Data valid <sup>4</sup>                                       | 12      |                   | ns    |
| t <sub>QZ</sub>   | Data high Z <sup>4</sup>                                      | 3       | 32                | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (non-contended) <sup>4</sup> |         | 245               | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (contended) <sup>4</sup>     |         | 1700 <sup>3</sup> | ns    |
| t <sub>RDYH</sub> | RDY high time <sup>4</sup>                                    | 0       | 25                | ns    |
| t <sub>RDYX</sub> | $\overline{\text{RDY}} \log Z^4$                              | 3       |                   | ns    |
| t <sub>RDYZ</sub> | $\overline{\text{RDY}}$ high Z <sup>4</sup>                   |         | 33                | ns    |
| t <sub>ALS</sub>  | Address latch setup time <sup>4</sup>                         | 5       |                   | ns    |

Notes:
1. A cycle begins on the latter falling edge of CS, DS and RD.
2. A cycle ends on the rising edge of either CS, DS and RD.
3. Non-buffered mode of operation.
4. Guaranteed by design; not tested.

Figure 22. Multiplexed Memory/Register Read (8-Bit)



| SYMBOL            | PARAMETER                                                     | MINIMUM             | MAXIMUM           | UNITS |
|-------------------|---------------------------------------------------------------|---------------------|-------------------|-------|
| t <sub>AS</sub>   | Address setup time <sup>5</sup>                               | 0                   |                   | ns    |
| t <sub>AHAL</sub> | ALE pulse width <sup>5</sup>                                  | 20                  |                   | ns    |
| t <sub>DS</sub>   | Data setup time <sup>5</sup>                                  |                     | 20                | ns    |
| t <sub>WP</sub>   | Write pulse width (non-contended) <sup>5</sup>                | 230 4               |                   | ns    |
| t <sub>WP</sub>   | Write pulse width (contended) <sup>5</sup>                    | 1700 <sup>3,4</sup> |                   | ns    |
| t <sub>AH</sub>   | Address hold time <sup>5</sup>                                | 5                   |                   | ns    |
| t <sub>DH</sub>   | Data hold time <sup>5</sup>                                   | 0                   |                   | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (non-contended) <sup>5</sup> |                     | 245               | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (contended) <sup>5</sup>     |                     | 1700 <sup>3</sup> | ns    |
| t <sub>RDYH</sub> | $\overline{\text{RDY}}$ high time <sup>5</sup>                | 0                   | 25                | ns    |
| t <sub>RDYX</sub> | $\overline{\text{RDY}} \log Z^5$                              | 3                   |                   | ns    |
| t <sub>RDYZ</sub> | $t_{RDYZ}$ $\overline{RDY}$ high $Z^5$                        |                     | 33                | ns    |
| t <sub>ALS</sub>  | Address latch setup time <sup>5</sup>                         | 5                   |                   | ns    |
| t <sub>CYC</sub>  | Minimum cycle time <sup>5</sup>                               | 20                  |                   | ns    |

#### Notes:

Notes:
 A cycle begins on the latter falling edge of CS, DS and WR or R/WR
 A cycle ends on the rising edge of either CS, DS and WR or R/WR.
 Non-buffered mode of operation.
 For applications not using RDY signal.
 Guaranteed by design; not tested.

### Figure 23. Multiplexed Memory/Register Write (16-Bit)



| SYMBOL            | PARAMETER                                                     | MINIMUM | MAXIMUM           | UNITS |
|-------------------|---------------------------------------------------------------|---------|-------------------|-------|
| t <sub>AS</sub>   | Address setup time <sup>4</sup>                               | 0       |                   | ns    |
| t <sub>AHAL</sub> | ALE pulse width <sup>4</sup>                                  | 20      |                   | ns    |
| t <sub>QX</sub>   | Data low Z <sup>4</sup>                                       | 0       | 30                | ns    |
| t <sub>AH</sub>   | Address hold time <sup>4</sup>                                | 5       |                   | ns    |
| t <sub>QV</sub>   | Data valid <sup>4</sup>                                       | 20      |                   | ns    |
| t <sub>QZ</sub>   | Data high Z <sup>4</sup>                                      | 3       | 32                | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (non-contended) <sup>4</sup> |         | 245               | ns    |
| t <sub>RDYL</sub> | $\overline{\text{RDY}}$ low time (contended) <sup>4</sup>     |         | 1700 <sup>3</sup> | ns    |
| t <sub>RDYH</sub> | RDY high time <sup>4</sup>                                    | 0       | 25                | ns    |
| t <sub>RDYX</sub> | $\overline{\text{RDY}} \log Z^4$                              | 3       |                   | ns    |
| t <sub>RDYZ</sub> | $\overline{\text{RDY}}$ high Z <sup>4</sup>                   |         | 33                | ns    |
| t <sub>ALS</sub>  | Address latch setup time <sup>4</sup>                         | 5       |                   | ns    |

Notes:
1. A cycle begins on the latter falling edge of CS, DS and RD.
2. A cycle ends on the rising edge of either CS, DS and RD.
3. Non-buffered mode of operation.
4. Guaranteed by design; not tested.

### Figure 24. Multiplexed Memory/Register Read (16-Bit)



| SYMBOL          | PARAMETER                       | MINIMUM | MAXIMUM | UNITS |
|-----------------|---------------------------------|---------|---------|-------|
| t <sub>AS</sub> | Address setup time <sup>1</sup> | 35      |         | ns    |
| t <sub>AH</sub> | Address hold time <sup>1</sup>  | 35      |         | ns    |
| t <sub>DS</sub> | Data setup time <sup>2</sup>    | 41      |         | ns    |
| t <sub>DH</sub> | Data hold time <sup>2</sup>     | 5       |         | ns    |
| t <sub>RP</sub> | Read pulse width <sup>2</sup>   | 160     |         | ns    |
| t <sub>S</sub>  | Setup time <sup>2</sup>         | 45      |         | ns    |

Figure 25. Auto-Initialization Read Cycle

Notes: 1. Guaranteed by characterization; not tested. 2. Guaranteed by design; not tested.



| SYMBOL    | PARAMETER                    | MINIMUM | MAXIMUM | UNITS |
|-----------|------------------------------|---------|---------|-------|
| $t_a^{1}$ | Maximum Register/Memory Time |         | 7       | μs    |

Figure 26. Maximum Cycle Time

Notes:

1. Guaranted by design; not tested.



| SYMBOL         | PARAMETER                        | MINIMUM | MAXIMUM | UNITS |
|----------------|----------------------------------|---------|---------|-------|
| t <sub>a</sub> | MRST pulse width                 | 500     |         | ns    |
| t <sub>b</sub> | MRST negation to ROMEN assertion |         | 5       | μs    |
| t <sub>c</sub> | MRST negation to READY assertion |         | 10      | μs    |
| t <sub>d</sub> | DMACK negation to ROMEN negation |         | 500     | ns    |

Note:

1. SµMMIT must receive at least 3 24MHz clock cycles before deassertion of  $\overline{\text{MRST}}$ .

2. Power-up Master Reset Timing with Auto-initialization enabled.

3. Power-up Master Reset Timing with Auto-initialization disabled.

### Figure 27. Power-up Master Reset Timing

# 14.0 SµMMIT RTE RECEiver Electrical Characteristics

 $VDD = 5.0V \pm 10\%$ 

 $VCC = 5.0V \pm 10\%$ 

 $V_{SS} = 0V$ 

GND = 0V $-55^\circ C < T C < +125^\circ C$ 

| SYMBOL                       | PARAMETER                                          | CONDITION                                                                                                                   | MINIMUM             | MAXIMUM | UNIT                 |
|------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------|---------|----------------------|
| V <sub>IC</sub> <sup>1</sup> | Common mode input<br>voltage                       | Direct-coupled stub; input $1.2V_{PP}$ ,<br>200ns rise/fall time ±25ns,<br>f = 1MHz                                         | se/fall time ±25ns, |         | V                    |
| V <sub>TH</sub>              | Input threshold voltage (no response) <sup>1</sup> | Transformer-coupled stub; input at $f$<br>= 1MHz, rise/fall time 200ns at<br>(Receiver output $0 \rightarrow 1$ transition) |                     | 0.20    | V <sub>PP,L</sub> -L |
|                              | Input threshold voltage (no response)              | Direct-coupled stub; input at $f = 1$ MHz, rise/fall time 200ns at (Receiver output $0 \rightarrow 1$ transition)           |                     | 0.28    | V <sub>PP,L-L</sub>  |
|                              | Input threshold voltage (response) <sup>1</sup>    | Transformer-coupled stub; input at $f$ = 1MHz, rise/fall time 200ns at(Receiver output $0 \rightarrow 1$ transition)        |                     | 14.0    | V <sub>PP,L-L</sub>  |
|                              | Input threshold voltage (response) <sup>1</sup>    | Direct-coupled stub; input at $f = 1$ MHz, rise/fall time 200ns at (Receiver output $0 \rightarrow 1$ transition)           | 1.20                | 20.0    | V <sub>PP,L-L</sub>  |
| CMRR <sup>1,2</sup>          | Common mode rejection ratio                        |                                                                                                                             | Pass/Fail           |         | N/A                  |

Notes:

1. Guaranteed by design; not tested.

Pass/fail criteria per the test method described in MIL-HDBK-1553 Appendix A, RT Validation Test Plan, Section 5.1.2.2, Common Mode Rejection.

# 15.0 S $\mu$ MMIT RTE TRANSMITTER ELECTRICAL CHARACTERISTICS

 $VDD = 5.0V \pm 10\%$ 

 $VCC = 5.0V \pm 10\%$ 

 $V_{SS} = 0V$ 

 $GND \ = \ 0V$  $-55^\circ C < T C < +125^\circ C$ 

| SYMBOL                        | PARAMETER                                                                 | MINIMUM | MAXIMUM | UNIT                   | CONDITION                                                                                                                                                             |
|-------------------------------|---------------------------------------------------------------------------|---------|---------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>O</sub>                | Output voltage swing<br>per MIL-STD-1553B <sup>1</sup><br>(see figure 52) | 18      | 27      | V <sub>PP,L-L</sub>    | Transformer-coupled stub, figure 27,<br>Point A; input $f = 1$ MHz,<br>$R_L = 70$ ohms                                                                                |
|                               | per MIL-STD-1553B<br>(see figure 52)                                      | 6.0     | 9       | V <sub>PP,L-L</sub>    | Direct-coupled stub, figure 27, Point A; input $f = 1$ MHz, $R_L = 35$ ohms                                                                                           |
|                               | per MIL-STD-1553A <sup>1</sup><br>(see figure 52)                         | 6.0     | 20      | V <sub>PP,L-L</sub>    |                                                                                                                                                                       |
| V <sub>NS</sub> <sup>1</sup>  | Output noise voltage<br>differential (see figure<br>52)                   |         | 14      | mV-RMS <sub>L-L</sub>  | Transformer-coupled stub, figure 27,<br>Point A; input $f = DC$ to 10MHz, RL<br>= 70 ohms                                                                             |
|                               |                                                                           |         | 5       | mV-RMS <sub>L-L</sub>  | Direct-coupled stub, figure 27, Point<br>A; input $f = DC$ to 10MHz,<br>$R_L = 35$ ohms                                                                               |
| V <sub>OS</sub> <sup>1</sup>  | Output symmetry (see figure 52)                                           | -250    | +250    | mV <sub>PP,L-L</sub>   | Transformer-coupled stub, figure 27,<br>Point A; $R_L = 70$ ohms, measurement<br>taken 2.5µs after end of transmission                                                |
|                               |                                                                           | -90     | +90     | mV <sub>PP,L-L</sub>   | Direct-coupled stub, figure 27, Point A; $R_L = 35$ ohms, measurement taken 2.5µs after end of transmission                                                           |
| V <sub>DIS</sub> <sup>1</sup> | Output voltage<br>distortion (overshoot or<br>ring) (see figure 52)       | -900    | +900    | mV <sub>peak,L-L</sub> | Transformer-coupled stub, figure 27,<br>Point A; $R_L = 70$ ohms                                                                                                      |
|                               | (see figure 32)                                                           | -300    | +300    | mV <sub>peak,L-L</sub> | Direct-coupled stub, figure 27, Point A; $R_L = 35$ ohms                                                                                                              |
| T <sub>IZ</sub> <sup>2</sup>  | Terminal input<br>impedance                                               | 1       |         | Kohm                   | Transformer-coupled stub, figure 27,<br>Point A; input $f = 75$ KHz to 1MHZ<br>(power on or power off; non-<br>transmitting, R <sub>L</sub> removed from<br>circuit). |
|                               |                                                                           | 2       |         | Kohm                   | Direct-coupled stub, figure 27, Point A; input $f = 75$ KHz to 1MHZ (power on or power off; non-transmitting, R <sub>L</sub> removed from circuit).                   |

Note:

Guaranteed by design; not tested.
 Guaranteed by characterization; not tested.

# 16.0 SµMMIT RTE AC ELECTRICAL CHARACTERISTICS

 $VDD = 5.0V \pm 10\%$ 

 $VCC = 5.0V \pm 10\%$ 

 $V_{SS} = 0V$ 

GND = 0V-55°C < TC < +125°C

| SYMBOL                          | PARAMETER                                             | MINIMUM | MAXIMUM | UNIT | CONDITION                                                                                                                                                                      |
|---------------------------------|-------------------------------------------------------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>R</sub> , t <sub>F</sub> | Transmitter output rise/<br>fall time (see figure 53) | 100     | 300     | ns   | Input $f = 1$ MHz 50% duty cycle:<br>direct-coupled RL = 35 ohms output<br><u>at 10%</u> through 90% points TXOUT,<br>TXOUT. Figure 29.                                        |
| t <sub>RZCD</sub>               | Zero crossing distortion<br>(see figure 54)           | -150    | 150     | ns   | Direct-coupled stub; input $f = 1$ MHz,<br>3 V <sub>PP</sub> (skew INPUT±150ns), rise/fall<br>time 200ns.                                                                      |
| t <sub>TZCS</sub>               | Zero crossing stability<br>(see figure 54)            | -25     | 25      | ns   | Input TXIN and TXIN should create<br>Transmitter output zero crossings at<br>500ns, 1000ns, 1500ns, and 2000ns.<br>These zero crossings should not<br>deviate more than ±25ns. |



Notes:

1. Transformer Coupled Stub:

Terminal is defined as transceiver plus isolation transformer.

2. Direct Coupled Stub:

Terminal is defined as transceiver plus isolation transformer and fault resistors.

### Figure 28. Transceiver Test Circuit MIL-STD-1553B



Figure 29. Transmitter Output Characteristics  $(V_{DIS}, V_{OS}, V_{NS}, V_O)$ 



Figure 30. Transmitter Output Zero Crossing Stability, Rise Time, Fall Time  $(t_{TZCS}, t_R, t_F)$ 



Figure 31. Receiver Input Zero Crossing Distortion  $(t_{RZCD})$ 

# **17.0 PACKAGING**



Figure 31. SµMMIT RTE 139-Pingrid Array



4. Letter designations are to cross-reference to MIL-STD-1835.

5. Lead true position tolerances and coplanarity are not measured.



## **18.0 Ordering Information**

SµMMIT RTE MIL-STD-1553 Dual Redundant Remote Terminal w/Integrated Bus Transceivers & Memory



#### Notes:

- 1. Lead finish (A,C, or X) must be specified.
- 2. If an "X" is specified when ordering then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Military Temperature Range flow per UTMC's Manufacturing Flows documents. Devices have 48 hours of burn-in and are tested at -55°C, room
- temperature, and +125°C.
- $\label{eq:constraint} 4. \ Prototypes are produced to UTMC's prototype flow, and are tested at 25^{\circ}C \ only. \ Lead finish is gold only.$
- 5. 132 FP and 140 FP only available with gold lead finish.

### SµMMIT RTE MIL-STD-1553 Dual Redundant Remote Terminal w/Integrated Bus Transceivers & Memory: SMD



### Notes:

1. Lead finish (A,C, or X) must be specified.

2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).

3. 132 FP and 140FP only available with gold lead finish.