

USER'S MANUAL

# PROGRAMMABLE SINGLE-CHIP HIGH-SPEED PULSE GENERATOR PCL-240AK

NIPPON PULSE MOTOR CO., LTD.

#### CONTENTS

| 1. GENERAL DESCRIPTION                                  | 1      |
|---------------------------------------------------------|--------|
| 2. SPECIFICATIONS                                       | 2      |
| 2-1 MAJOR SPECIFICATIONS                                | 2      |
| 2-2 B1ock Diagram                                       | 3      |
| 2-3 PIN ASSIGNMENT & DIMENSIONS                         | 4      |
| 2-4 ELECTRICAL CHARACTERISTICS                          | 5      |
| 2-4-1 Absolute Maximum Ratings                          | 5      |
| 2-4-2 Recommended Operating Conditions                  | 5      |
| 2-4-3 DC Characteristics (under recommended conditions) | 5      |
| 2-4-4 AC Characteristics                                | 6      |
| 3. INPUT/OUTPUT SIGNALS                                 | 8      |
| 3-1 SIGNAL FUNCTIONS                                    | 8      |
| 3-2 Pins vs. Signals                                    | 11     |
| 4 CNTENTS OF READ & WRITE DATA                          | 12     |
|                                                         | 10     |
| 5. COMMANDS                                             | 13     |
| 5-1 Outline of Commands                                 | 13     |
| 5-2 START-STOP COMMAND                                  | 14     |
| 5-3 OPERATION MODE SELECT COMMAND                       | 15     |
| 5-4 REGISTER SELECT COMMAND                             | 16     |
| 5-5 OUTPUT MODE SELECT COMMAND                          | 18     |
| 6. REGISTERS                                            | 20     |
| 6-1 R0: 24-bit Down Counter                             | 20     |
| 6-2 R1: 13-bit Fl Register                              | 21     |
| 6-3 R2: 13-віт Fh1 Register                             | 21     |
| 6-4 R3: 13-bit Fh2 Register                             | 21     |
| 6-5 R4: 14-BIT ACCELERATION RATE REGISTER               | 22     |
| 6-6 R5: 14-bit Deceleration Rate Register               | 22     |
| 6-7 R6: 20-BIT RAMPING-DOWN POINT REGISTER              | 22     |
| 6-8 R7: 16-BIT MULTIPLICATION REGISTER                  | 23     |
| 6-9 R10: 24-BIT CURRENT POSITION COUNTER                | 24     |
| 6-10 R11: 13-BIT CURRENT FREQUENCY MONITOR              | 24     |
| 6-11 R12: 24-BIT EXTENSION MODE REGISTER L              | 24     |
| 0-12 KI3: 10-BIT EXTENSION MODE REGISTER Z              | 3U     |
| 0-13 KIO: 24-BIT COMMAND BUFFER MONITOR                 | 32<br> |
| 0-14 RIT. 6-BIT EXTENSION STATUS DUFFER                 | 32     |
| 7. STATUS READ                                          | 33     |
| 8. TIMING CHARTS                                        | 34     |

#### **1. General Description**

The PCL-240AK is the CMOS LSI which can generate pulses at a maximum speed of 240 kpps. Its design features include an automatic ramping down point setting function, current position counter, phase distribution circuit and an interface to a servomotor, thereby making it suitable to controlling of stepping motors and ,servomotors.

The basic operation modes include the standard mode which lets the PCL-240AK perform to the specifications of the PCL-240K, and the extension mode which lets it outperform the PCL-240K. A desired mode is selectable through a software technique. Under the default condition initiated by resetting, the PCL-240AK is placed in the standard mode and can replace the PCL-240K.

#### **Major Features**

- Single 5V power supply
- low current consumption
- Automatic ramping-down point setting function
- Current position counter
- Phase distribution circuit for 4-phase/5-phase stepping motors
- 24-bit latch buffer for the interface to CPU
- Replace ability for PCL-240K
- 40-pin, plastic dip (600 mils)

## 2. Specifications

## 2-1 Major Specifications

| <b>Output Pulse Signals-Nor</b> | mal Mode: Directory Mode                                                |
|---------------------------------|-------------------------------------------------------------------------|
|                                 | $\overline{\text{PDIR}}$ : Direction signal H=CW, L=CCW                 |
|                                 | POUT : Common pulse output (negative logic)Pulse Mode                   |
|                                 | $\overline{\text{PDIR}}$ : Negative 10gic pulse output in CCW direction |
|                                 | $\overline{\text{POUT}}$ : Negative 10gic pulse output in CW direction  |
| 1ogic Inversed Mode: ···        | Directory Mode                                                          |
|                                 | $\overline{\text{PDIR}}$ : Direction signal L=CW, H = CCW               |
|                                 | POUT : Common pulse output (positive logic)                             |
|                                 | Pulse Mode                                                              |
|                                 | PDIR : Positive 10gic pulse output in CCW direction                     |
|                                 | $\overline{\text{POUT}}$ : Positive 10gic pulse output in CW direction  |

#### 2-2 Block Diagram



#### 2-3 Pin Assignment & Dimensions

2.54 MIN 5.72 MAX



40-pin, Plastic Dip (600 mils)



Unit: mm

#### **2-4 Electrical Characteristics**

#### 2-4-1 Absolute Maximum Ratings

| Item                | Symbol | Rating           | Unit |
|---------------------|--------|------------------|------|
| Supply Voltage      | VDD    | -0.3 to $+7.0$   | V    |
| Input Voltage       | VIN    | -0.3 to VDD +0.3 | V    |
| Input Current       | In     | ±10              | mA   |
| Storage Temperature | Tstg   | -40 to $+125$    | C°   |

#### 2-4-2 Recommended Operating Conditions

| Item                      | Symbol | Rating       | Unit |
|---------------------------|--------|--------------|------|
| Supply Voltage            | VDD    | 4.75 to 5.25 | V    |
| Environmental Temperature | Tj     | 0 to $+70$   | °C   |
| Low Level Input Voltage   | VIL    | 0 to 0.8     | V    |
| High Level Input Voltage  | VIH    | 2.2 to VDD   | V    |

#### 2-4-3 DC Characteristics (under recommended conditions)

| Item                           | Symbol | Condition                         | Min.  | Тур. | Max. | Unit |
|--------------------------------|--------|-----------------------------------|-------|------|------|------|
| Current Consumption ①          | Idd    |                                   |       |      | 10   | mA   |
| Output Leakage Current         | Ioz    | $V_0 = V_{DD} \text{ or } V_{SS}$ | -10   |      | 10   | μΑ   |
| Input Capacitance              | Cin    |                                   |       | 2.5  |      | pF   |
| low Level Input Current ②      | IIL    | $V_{IN} = V_{SS}$                 | -10   |      | 10   | μA   |
| low Level Input Current ③      |        |                                   | -200  |      | -10  |      |
| High Level Input Current ④     | IIH    | $V_{IN} = V_{DD}$                 | -10   |      | 10   | μA   |
| High Level Input Current (5)   |        |                                   | 10    |      | 200  |      |
| 10w Level Output Current (6)   | Iol    | VOL = 0.4V                        | 8     |      |      | mA   |
| 10w Leve1 Output Current ⑦     |        |                                   | 25    |      |      |      |
| High Level Output Current ⑥    | Іон    | VOH = 2.4V                        |       |      | -8   | mA   |
| High Level Output Current ⑦    |        |                                   |       |      | -25  |      |
| 1ow Leve1 Output Voltage       | Vol    | IOL = 0mA                         |       |      | 0.1  | V    |
| High Level Output Voltage      | Voh    | IOH = 0mA                         | Vdd - |      |      | V    |
|                                |        |                                   | 0.1   |      |      |      |
| Internal Pull-up/down Resistor | Rud    |                                   |       | 110  |      | kΩ   |
| Output Rise Time (6)           | Tor    | CL = 40 pF                        |       | 2.7  |      | ns   |
| Output Rise Time ⑦             |        |                                   |       | 2.3  |      |      |
| Output Fall Time 6             | TOF    | CL = 40 pF                        |       | 3.6  |      | ns   |
| Output Fall Time ⑦             |        |                                   |       | 3.4  |      |      |

Notes:

- ① With reference clock 4.9151MHz, output pulse rate 245,730 pps and no load applied
- (2) DB0 to DB7, A0, Al, RD, WR, CS, RESET, CLOCK and SUBCLK
- $3 \overline{\text{EXTP}}, \overline{\text{ORG}}, +\overline{\text{EL}}, -\overline{\text{EL}}, +\overline{\text{SD}}, -\overline{\text{SD}}, \overline{\text{SYNI}}$  and INS
- (4) DB0 to DB7, A0, A1, RD, WR, CS, RESET, crock,  $\overline{\text{EXTP}}$ ,  $\overline{\text{ORG}}$ , +  $\overline{\text{EL}}$ ,  $-\overline{\text{EL}}$ , + $\overline{\text{SD}}$ ,  $-\overline{\text{SD}}$ ,  $\overline{\text{SYNI}}$  and INS

5 SUBCLK

- 6 DB0 to DB7, INT, OTS, HOLD, SYNO, POUT and PDIR
- O FDOWN/ $\phi$ 1, PKEEP/ $\phi$ 2, FUP/ $\phi$ 3, LT/ $\phi$ 4 and ZERO/ $\phi$ 5

### 2-4-4 AC Characteristics

#### **Reference Clock**

| Item                  | Symbol           | Condition | Min. | Max | Unit |
|-----------------------|------------------|-----------|------|-----|------|
| Clock Frequency       | f <sub>CLK</sub> |           |      | 8.3 | MHz  |
| Clock Cycle           | t <sub>CLK</sub> |           | 120  |     | ns   |
| Clock low Level Time  | t <sub>PWL</sub> |           | 60   |     | ns   |
| Clock High Level Time | t <sub>PWH</sub> |           | 60   |     | ns   |

## Read Cycle

| Item                     | Symbol          | Condition | Min. | Max . | Unit |
|--------------------------|-----------------|-----------|------|-------|------|
| Address Stabilizing Time | t <sub>AR</sub> |           | 0    |       | ns   |
| Address Holding Time     | t <sub>RA</sub> |           | 0    |       | ns   |
| Read Pulse width         | t <sub>RR</sub> |           | 39   |       | ns   |
| Data Delay Time          | t <sub>RD</sub> | CL=40pF   |      | 39    | ns   |
| Data F10 at Delay Time   | t <sub>DF</sub> | CL=40pF   | 4    | 19    | ns   |

## Write Cycle

| Item                     | Symbol          | Condition | Min. | Max . | Unit |
|--------------------------|-----------------|-----------|------|-------|------|
| Address Stabilizing Time | t <sub>AW</sub> |           | 7    |       | ns   |
| Address Holding Time     | t <sub>WA</sub> |           | 9    |       | ns   |
| Write Pulse width        | t <sub>ww</sub> |           | 42   |       | ns   |
| Data Setting Time        | t <sub>DW</sub> |           | 42   |       | ns   |
| Data Holding Time        | t <sub>WD</sub> |           | 0    |       | ns   |

#### **Reset Cycle**

| Item             | Symbol            | Condition | Min.                     | Max.                | Unit |
|------------------|-------------------|-----------|--------------------------|---------------------|------|
| Reset Pulsewidth | t <sub>RST</sub>  |           | $3 \cdot t_{\text{CLK}}$ |                     | ns   |
| Reset Time       | t <sub>RSTM</sub> |           |                          | 3· t <sub>CLK</sub> | ns   |

## **Operation Tuning**

| Item                                                  | Symbol            | Condition | Min.                | Max .    | Unit |
|-------------------------------------------------------|-------------------|-----------|---------------------|----------|------|
| EL Pulsewidth                                         | t <sub>EL</sub>   |           | 46                  |          | ns   |
| EL/INT Delay Time                                     | $t_{EL1}$         |           |                     | 55       | ns   |
| PRG/INT Delay Time                                    | t <sub>Pl</sub>   |           |                     | (Note l) | ns   |
| $\overrightarrow{POUT}$ Delay Time H $\rightarrow$ L  | t <sub>PLD</sub>  |           |                     | 33       | ns   |
| $\overline{\text{POUT}}$ Delay Time L $\rightarrow$ H | t <sub>HD</sub>   |           |                     | 42       | ns   |
| CLR Delay Time                                        | t <sub>CLR</sub>  |           |                     | (Note 2) | ns   |
| ECA/B H Level Time ①                                  | t <sub>ECHI</sub> |           | $3 \cdot t_{CLK}$   |          |      |
| ECA/B H Level Time 2                                  | t <sub>ECH2</sub> |           | $1.5 \cdot t_{CLK}$ |          |      |
| ECA/B L Level Time ①                                  | t <sub>ECLl</sub> |           | $3 \cdot t_{CLK}$   |          |      |
| ECA/B L Level Time (2)                                | t <sub>ECL2</sub> |           | $1.5 \cdot t_{CLK}$ |          |      |

Notes: 1. Synchronized with the fall of reference clock signal after completion of operation; delay time = 48ns max.

- 2. Synchronized with the rise of reference clock signal; delay time = 27ns max.
- ① With the current position counter external input set for the A/B phase mode.
- ② With the current position counter external input set for the CW/CCW mode.

## **3-1 Signal Functions**

| $\mathbf{I} + \mathbf{\overline{SD}}, - \mathbf{\overline{SD}}$ | •These signals ramps down an output pulse rate in CW and CCW directions respectively.                                                                                                                               |
|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                 | •When the $\overline{SD}$ signal in the same direction as the moving direction becomes                                                                                                                              |
|                                                                 | low level during high-speed operation, the pulse rate ramps down. When the                                                                                                                                          |
|                                                                 | signal recovers a high level, the pulse rate ramps up.                                                                                                                                                              |
|                                                                 | SD signals are invalid if they are set to "DISABLE" in the operation mode                                                                                                                                           |
|                                                                 | select command.                                                                                                                                                                                                     |
| 2) $+\overline{EL}$ , $-\overline{EL}$                          | • These are end-limit signals.                                                                                                                                                                                      |
|                                                                 | •When the $\overline{EL}$ signal in the same direction as the moving direction becomes<br>low level, pulse output stops immediately. Even when the signal recovers a<br>high level, the stop condition is retained. |
|                                                                 | •A stop condition is retained when the $\overline{EL}$ signal in the moving direction is already low level at the start. But take care that the INT signal is not output in such the case.                          |
|                                                                 | $\cdot \overline{EL}$ signals are invalid if pulse output is set to OFF in the extension mode.                                                                                                                      |
| 3) $\overline{\text{ORG}}$                                      | • This is the origin signal.                                                                                                                                                                                        |
|                                                                 | •If the ORG signal is set to ENABLE in the operation mode select command,                                                                                                                                           |
|                                                                 | the low-level ORG signal stops pulse output immediately. If the signal recovers a high level, the stop condition is retained.                                                                                       |
| 4) HOLD                                                         | •This is the HOLD signal output to the monitor. It becomes high level when the PCL-240AK is under the stop condition.                                                                                               |
| 5) FUP/φ1,                                                      | • These are signals output to the monitor.                                                                                                                                                                          |
| FKEEP/ $\phi$ 2,                                                | FUP : Becomes high level during ramping-up.                                                                                                                                                                         |
| FDOWN/ $\phi$ 3,                                                | FKEEP : Becomes high level under a stop or constant-speed condition                                                                                                                                                 |
| $LT/\phi 4$ ,                                                   | FDOWN : Becomes high level during ramping-down.                                                                                                                                                                     |
| $ZERO/\phi 5$                                                   | LT : Becomes high level when a down counter (R0) value is smaller                                                                                                                                                   |
|                                                                 | than a ramping-down point register (R6) value.                                                                                                                                                                      |
|                                                                 | ZERO : Becomes high level when a down counter (R0) value is 0.                                                                                                                                                      |
|                                                                 | •In the extension mode, these signals can be replaced with phase signals output                                                                                                                                     |
|                                                                 | to stepping motors. Use $\phi 1$ through $\phi 4$ for 4-phase motors and $\phi 1$                                                                                                                                   |
|                                                                 | through $\phi$ 5 for 5-phase motors.                                                                                                                                                                                |
| 6) $\overline{INT}$                                             | • This is an interrupt request signal to the CPU.                                                                                                                                                                   |
|                                                                 | •The signal is low level when a programmed operation is complete, an origin return is complete, or pulse output stops due to an end limit, deceleration                                                             |
|                                                                 | <ul> <li>stop command or immediate stop command.</li> <li>The signal recovers the high level through software control. It can be also masked if required.</li> </ul>                                                |
|                                                                 | •In the extension mode, the INTsignal can be output at a start of ramping down in a programmed operation.                                                                                                           |

| 7)SYNI/INP,<br>SYNO/CLR | <ul> <li>These signals are used for synchronous operation of two or more units of PCL-240AK.Pin 11 of master PCL-240AK outputs the SYNO signal and Pin 39 of slave PCL-240AK inputs SYNI signal.</li> <li>If synchronous operation is not required, place these teminal pins in the open condition, or pull up Pin 39 and open pin 11.</li> <li>In the extension mode, these terminals can be changed to servo interface control teminals.</li> <li>INP : This is the in-position signal input from the servo driver. If pulse output is complete in a programmed operation, the INP signal is not output until it is sent from the servo driver to pin 39.</li> <li>CLR : This is the deviation counter clear signal output to the servo driver. The pulse signal is of eight cycles of reference clock and output when an origin return is complete or pulse output stops due to an end limit.</li> </ul> |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8) EXTP/EC-A            | <ul> <li>This is the negative logic pulse which lets down counter R0 count through an external pulse input.</li> <li>The signal is valid only if the R0 counter mode is set to EXT PULSE in the output mode select command. This negative logic pulse lets the R0 counter in the EXT PULSE mode count down even when the PCL-240AK is under a stop condition.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                         | terminal to input the encoder A-phase signal or CW count signal to current position counter R10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 9) INS/EC-B             | <ul> <li>This is a universal input signal and does not give any effect to the operation of the PCL-240AK. It may be a status signal from the CPU.</li> <li>In the extension mode, pin 37 for the INS signal can be changed to the terminal to input the encoder B-phase signal or CCW count signal to current position counter R10.</li> <li>This is a universal output signal, which can be controlled through the CPU by so setting the register select command. The OTS signal can be made high level by setting bit 3 of the register select command to 1, and low level by setting it to 0.</li> </ul>                                                                                                                                                                                                                                                                                                 |
| 10) OTS                 | •This is a universal output signal, which can be controlled through the CPU by so setting the registers select command. The OTS signal can be made high level by setting bit 3 of the register select command to 1, and low level by setting it to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11) <b>POUT/PDIR</b>    | <ul> <li>These are pulse output signals. The output mode select command permits selection of the directory mode (direction signal and common signal output) or the pulse mode (CW and CCW pulses output).</li> <li>In the directory mode, the PDIR terminal outputs a direction signal and the POUT terminal outputs pulses. The direction signal is low level for the CW direction and high level for the CCW direction Pulses are output in negative logic.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    |

|              | •In the pulse mode, the POUT terminal outputs CW pulses and the PDIR terminal, CCW pulses. These pulses are output in a negative logic.                                  |                                                                           |  |  |  |  |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|--|--|
|              | •In the extension mode, logics for PDIF<br>pulse output ON/OFF control is possil                                                                                         | $\overline{R}$ and $\overline{POUT}$ can be changed and ble.              |  |  |  |  |  |  |
| 12) CLOCK    | •This is the reference clock signal for the PCL-240AK. Usually, it is a 4.9152MHz signal.                                                                                |                                                                           |  |  |  |  |  |  |
|              | • Take care that the accuracy of the referent output pulse.                                                                                                              | nce clock influences the accuracy of                                      |  |  |  |  |  |  |
| 13) RESET    | •This is a reset signal for the PCL-240AK.                                                                                                                               |                                                                           |  |  |  |  |  |  |
|              | •When the signal becomes low level during operation, pulse output sto<br>immediately. Take care, however, that the width of the last output pulse m<br>not be sufficient |                                                                           |  |  |  |  |  |  |
|              | •After reset, the PCL-240AK is placed in t                                                                                                                               | he following conditions.                                                  |  |  |  |  |  |  |
|              | Start-Stop Command                                                                                                                                                       | 00H                                                                       |  |  |  |  |  |  |
|              | Operation Mode Select Command                                                                                                                                            | 40H                                                                       |  |  |  |  |  |  |
|              | Register Select Command                                                                                                                                                  | 80H                                                                       |  |  |  |  |  |  |
|              | Output Mode Select Command                                                                                                                                               | COH<br>Standard mada                                                      |  |  |  |  |  |  |
|              | R0 to R7. RI0 to R13                                                                                                                                                     | 0                                                                         |  |  |  |  |  |  |
| 14) CS       | <ul> <li>This is the chip select signal.</li> <li>The low level CS signal input to pin 6 thereby allowing the PCL-240AK to read</li> </ul>                               | makes RD and WR signals valid,<br>/write from/to the CPU.                 |  |  |  |  |  |  |
| 15) RD       | <ul> <li>This is the read signal.</li> <li>low level RD signal input to pin 8 and status buffer or register contents be out data bus.</li> </ul>                         | low level CS signal to pin 6 let the put to input/output terminals of the |  |  |  |  |  |  |
| 16) WR       | <ul> <li>This is the write signal.</li> <li>When the WR signal changes from low to level, data on the data bus is written in th</li> </ul>                               | high level with the CS signal at low<br>e PCL-240AK via D0 through D7.    |  |  |  |  |  |  |
| 17) D0 to D7 | • These are data input/output to/from the 3-                                                                                                                             | state data bus.                                                           |  |  |  |  |  |  |
| 18) A0. Al   | <ul><li>These are address signals.</li><li>Usually, these input signals are low-place</li></ul>                                                                          | 2 bits of the CPU address bus.                                            |  |  |  |  |  |  |
| 19) SUBCLK   | <ul> <li>This is a sub-clock input signal in special a</li> <li>Usually, pin 25 for this SUBCLK sign terminal.</li> </ul>                                                | applications of the extension mode.<br>al will be connected to the GND    |  |  |  |  |  |  |
| 20) VDD, GND | • These are power input signals of 5V $\pm 10$                                                                                                                           | )% and GND.                                                               |  |  |  |  |  |  |

#### 3-2 Pins vs. Signals

| Pin No.      | Symbol                    | I/O | Description                                                          |
|--------------|---------------------------|-----|----------------------------------------------------------------------|
| 1            | OTS                       | 0   | Universal output signal                                              |
| 2            | CLOCK                     | Ι   | Reference clock                                                      |
| 3, 7, 20, 26 | GND                       | Ι   | 0V (All these 4 pins should be connected to the ground.)             |
| 4            | RESET                     | Ι   | Reset signal                                                         |
| 5,9          | Al, A0                    | L   | Address signals                                                      |
| 6            | $\overline{\mathrm{CS}}$  | Ι   | Chip select signal                                                   |
| 8            | RD                        | Ι   | Read signal                                                          |
| 10           | WR                        | Ι   | Write signal                                                         |
| 11           | SYNO/CLR                  | 0   | Synchro. signal output/Servo clear signal                            |
| 12 to 19     | D0 to D7                  | I/O | Data bus                                                             |
| 21           | $-\overline{\text{SD}}$   | ΙÎ  | CCW ramping-down signal                                              |
| 22           | $+\overline{\text{SD}}$   | I 1 | CW ramping-down signal                                               |
| 23           | $-\overline{\mathrm{EL}}$ | I 1 | CCW end-limit signal                                                 |
| 24           | +EL                       | ΙÎ  | CW end-limit signal                                                  |
| 25           | SUBCLK                    | 1↓  | Sub- clock (usually to be connected to the ground)                   |
| 27           | POUT                      | 0   | Pulse output or CW pulse output                                      |
| 28           | PDIR                      | 0   | Direction signalor CCW pulse output                                  |
| 29           | HOLD                      | 0   | Signal output during stop                                            |
| 30           | FDOWN/Ml                  | 0   | Signal output during ramping-down/Motor I-phase signal               |
| 31           | FKEEP/M2                  | Ο   | Signal output during constant-speed operation / Motor 2-phase signal |
| 32           | FUP/M3                    | Ο   | Signal output during ramping-up / Motor 3-phase signal               |
| 33           | LT/M4                     | Ο   | (R0) < (R6) / Motor 4-phase signal                                   |
| 34           | ZERO/M5                   | 0   | (R0) = 0 / Motor 5-phase signal                                      |
| 35           | INT                       | 0*  | Interrupt signal                                                     |
| 36           | EXTP/EC-A                 | ΙÎ  | External pulse signal / Encoder A-phase signal                       |
| 37           | INS/EC-B                  | Ι↑  | Universal input signal / Encoder B-phase signal                      |
| 38           | ORG                       | ΙŢ  | Origin switching signal                                              |
| 39           | SYNI/INP                  | Ι↑  | Synchro. signal input / In-position signal                           |
| 40           | VDD                       | Ι   | +5v                                                                  |

Remarks: I 1 : Pull-up resistor built in

 $I \downarrow$  : Pull-down resistor built in

O\* : Open drain with built-in pull-up resistor (wired OR possible)

## 4.Cntents of Read & Write Data

Contents of read and write data differ with addresses. Relations among read/write data and addresses as follows.

| CS | RD | WR | Al | A0 | Description                                     |
|----|----|----|----|----|-------------------------------------------------|
| L  | L  | Н  | L  | L  | Data bus ← Status buffer                        |
| L  | L  | Н  | L  | Н  | Data bus $\leftarrow$ Register (bits 7 to 0)    |
| L  | L  | Н  | Н  | L  | Data bus $\leftarrow$ (bits 15 to 8)            |
| L  | L  | Н  | Н  | Н  | Data bus ← Register (bits 23 to 16)             |
| L  | Н  | L  | L  | L  | Data bus $\rightarrow$ Command Buffer           |
| L  | Н  | L  | L  | Н  | Data bus $\rightarrow$ Register (bits 7 to 0)   |
| L  | Н  | L  | Н  | L  | Data bus $\rightarrow$ Register (bits 15 to 8)  |
| L  | Н  | L  | Н  | Н  | Data bus $\rightarrow$ Register (bits 23 to 16) |
| L  | L  | L  | ×  | ×  | Prohibit                                        |
| Н  | ×  | ×  | ×  | ×  | Data bus = High impedance                       |

#### 5. Commands

#### 5-1 Outline of Commands

Operation of the PCL-240AK requires data writing in the command buffer and registers via the 8-bit data bus.

| D7 | D6 | _D5   | D4                            | D3 | D2 | D1 | D0 |  |  |  |  |  |
|----|----|-------|-------------------------------|----|----|----|----|--|--|--|--|--|
| C1 | C0 |       |                               |    |    |    |    |  |  |  |  |  |
|    |    |       |                               |    |    |    |    |  |  |  |  |  |
| C1 | C0 |       | Types of Commands             |    |    |    |    |  |  |  |  |  |
| 0  | 0  | Start | Start-Stop Command            |    |    |    |    |  |  |  |  |  |
| 0  | 1  | Oper  | Operation Mode Select Command |    |    |    |    |  |  |  |  |  |
| 1  | 0  | Regis | Register Select Command       |    |    |    |    |  |  |  |  |  |
| 1  | 1  | Outp  | Output Mode Select Command    |    |    |    |    |  |  |  |  |  |

As shown above, commands may be classified into four types according to data in high-place two bits. Contents of each command are retained until different particulars are written in the command of the same type. Each command is not a code but each bit of a command has the function. So, settings other than described below are available. Command writing order and register selecting order are flexible. However, since writing a start-stop command starts the PCL-240AK, write the command at the last.

#### 5-2 Start-Stop Command



Example of Start · Stop Command

| -  |    |    |    |    |    |    |    |                                                                                                                                    |
|----|----|----|----|----|----|----|----|------------------------------------------------------------------------------------------------------------------------------------|
| D7 | D6 | D5 | D4 | D3 | D2 | Dl | D0 | Description                                                                                                                        |
| 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | FL -based constant-speed operation (with no INT signal output)                                                                     |
|    |    |    |    |    |    |    |    | The PCI-240AK operates at a speed set in FL register RI.                                                                           |
| 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | FL -based constant-speed operation (with the INT signal output)                                                                    |
| 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  | FH1-based constant-speed operation (with no INT signal output)                                                                     |
|    |    |    |    |    |    |    |    | The PCL-240AK operates at a speed set in FH1 register R2.                                                                          |
| 0  | 0  | 0  | 1  | 0  | 0  | 1  | 1  | FH2-based constant-speed operation (with no INT signal output)                                                                     |
|    |    |    |    |    |    |    |    | The PCL-240AK operates at a speed set in FH2 register R3.                                                                          |
| 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  | FHI-based high-speed operation (with no INT signal output)                                                                         |
|    |    |    |    |    |    |    |    | The PCL-240AK starts at a speed set in the FL register, then ramps up to a speed set in the FH1 register.                          |
| 0  | 0  | 0  | 1  | 0  | 1  | 1  | 1  | FH2-based high-speed operation (with no INT signal output)                                                                         |
|    |    |    |    |    |    |    |    | The PCL-240AK starts at a speed set in the FL register, then ramps up to a speed set in the FH2 register.                          |
| 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | Ramping down on the way                                                                                                            |
|    |    |    |    |    |    |    |    | The PCL-240AK ramps down from a speed set in the FH1 or FH2 register to a speed set in the FL register.                            |
| 0  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | Deceleration stop                                                                                                                  |
|    |    |    |    |    |    |    |    | The PCL-240AK ramps down from a speed set in the FHI or PH2                                                                        |
|    |    |    |    |    |    |    |    | register and stops when the speed reaches what is set in the FL registers is<br>reached. (A reset command is required after stop.) |
| 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | Immediate stop (with the INT signal output)                                                                                        |
| 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | Immediate stop (reset command) (with no INT signal output)                                                                         |

A speed can be changed during operation by revising the start-stop command. However, to change a speed after ramping up or down from constant-speed operation, the operator need to effect the high-speed mode with the present speed, then write a new high-speed start-stop command.

Example: To ramp up from the FL-based constant-speed operation, then change the speed to what is set in the FH1 register.

- (1) Write 14H (FL -based high-speed operation).
- (2) Write 15H (FH1 -based high-speed operation).

#### 5-3 Operation Mode Select Command



| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description                                                           |
|----|----|----|----|----|----|----|----|-----------------------------------------------------------------------|
| 0  | 1  | ×  | ×  | ×  | ×  | ×  | 0  | The ORG terminal at 1 ow level does not stop pulse output.            |
| 0  | 1  | ×  | ×  | ×  | ×  | ×  | 1  | The 1ow-leve10RG signal to pin 38 stops pulse output.                 |
| 0  | 1  | ×  | ×  | ×  | ×  | 0  | ×  | The 1ow-level SD signal to pin 21 or 22 does not effect ramping-down. |
| 0  | 1  | ×  | ×  | ×  | ×  | 1  | ×  | The low-level SD signal to pin 21 or 22 effects ramping-down.         |
| 0  | 1  | ×  | ×  | ×  | 0  | ×  | ×  | Pulse output does not stop with R0=0.                                 |
| 0  | 1  | ×  | ×  | ×  | 1  | ×  | ×  | Pulse output stops with R0=0.                                         |
| 0  | 1  | ×  | ×  | 0  | ×  | ×  | ×  | Moving in CW direction.                                               |
| 0  | 1  | ×  | ×  | 1  | ×  | ×  | ×  | Moving in CCW direction.                                              |
| 0  | 1  | ×  | 0  | ×  | ×  | ×  | ×  | A ramping-down point is to be written in R6.                          |
| 0  | 1  | ×  | 1  | ×  | ×  | ×  | ×  | A ramping-down point is to be set automatically.                      |
| 0  | 1  | 0  | ×  | ×  | ×  | ×  | ×  | The current position counter is not operated.                         |
| 0  | 1  | 1  | ×  | ×  | ×  | ×  | ×  | The current position counter is operated.                             |
| 0  | 1  | ×  | ×  | ×  | 0  | 0  | 0  | Manual mode                                                           |
| 0  | 1  | ×  | ×  | ×  | 0  | ×  | 1  | Origin rectum mode                                                    |
| 0  | 1  | ×  | ×  | ×  | 1  | 0  | 0  | Programmed operation mode                                             |

#### Example of Operation Mode Select Command

Note: Mark  $\times$  in the above table may be either 0 or 1.

#### **5-4 Register Select Command**

- To write data in, or read data from registers R0 through R7 and R10 through R17, the operator needs to select the subject register in advance by the register select command.
- Since the current setting of a register select command cannot be read out, take care when revising the register select command through an interrupt request.



**Register Group Selection** 

• Selection of the extension register group is available only in the extension mode and not available in the standard mode.

Input / Output Mode Selection

- With the input/output of every 8 bits, read/write timing slips at every 8 bits. So, caution should be taken when it is made during operation.
- With the collective input/output, the bit data of the register is input/output in the whole bit length with an identical timing thanks to the 24-bit latch buffer which is individually provided for input and output. When reading, register contents are copied in the latch buffer with the timing the register select command is written, and the latch buffer contents are read in the CPU. When writing, the data from the CPU is written in the latch buffer, then the whole contents in the latch buffer are copied in the register. So, be sure to write data in the order of high-place to 10w-place bits.

#### List of Registers

| S4 | S2 | <b>S</b> 1 | S0 | R No. | Description Bit Len         |                               | R/W    |  |  |  |
|----|----|------------|----|-------|-----------------------------|-------------------------------|--------|--|--|--|
| 0  | 0  | 0          | 0  | R0    | Down counter                | 24                            | R/W    |  |  |  |
| 0  | 0  | 0          | 1  | R1    | FL register                 | 13                            | R/W *  |  |  |  |
| 0  | 0  | 1          | 0  | R2    | RHI register                | 13                            | R/W*   |  |  |  |
| 0  | 0  | 1          | 1  | R3    | RH2 register                | 13                            | R/W'   |  |  |  |
| 0  | 1  | 0          | 0  | R4    | Acceleration rate register  | Acceleration rate register 14 |        |  |  |  |
| 0  | 1  | 0          | 1  | R5    | Deceleration rate register  | R/W*                          |        |  |  |  |
| 0  | 1  | 1          | 0  | R6    | Ramping-down point register | R/W*                          |        |  |  |  |
| 0  | 1  | 1          | 1  | R7    | Multiplication register 16  |                               | R/W *  |  |  |  |
| 1  | 0  | 0          | 0  | R10   | Current position counter    | 24                            | R/W**  |  |  |  |
| 1  | 0  | 0          | 1  | R11   | Current speed monitor       | 13                            | R* * * |  |  |  |
| 1  | 0  | 1          | 0  | R12   | Extension mode register l   | 24                            | R/W**  |  |  |  |
| 1  | 0  | 1          | 1  | R13   | Extension mode register 2   | 16                            | R/W* * |  |  |  |
| 1  | 1  | 1          | 0  | R16   | Command buffer monitor 24 H |                               | R* * * |  |  |  |
| 1  | 1  | 1          | 1  | R17   | Extension status buffer     | 8                             | R***   |  |  |  |

R/W Read/write available in both standard and extension modes.

R/W\* Read only available in the standard mode, and read/write available in the extension mode.

R/W\*\* Unusable in the standard mode, but read/write available in the extension mode.

R\*\*\* Unusable in the standard mode, but read available in the extension mode.

D7 D6 D5 D4 D3 D2 D1 D0 Description 1 0 0 0 0 0 × × Selects register R0. 1 0 0 Х 0 0 L Selects register R1. × 0 1 0 × × 0 1 0 Selects register R2. 1 0 0 0 1 L Selects register R3. × × 1 0 0 1 0 0 × × Selects register R4. 0 0 1 0 L 1 × × Selects register R5. 1 0 0 1 1 0 Selects register R6.  $\times$ × 1 0 0 1 1 L Selects register R7. ×  $\times$ 1 0 × 1 × 0 0 0 Selects register R10. 1 0 × 1 × 0 0 L Selects register Rl1. 1 1 0 1 0 0 × Selects register R12. × 0 1 0 1 1 × × 1 Selects register R13. 1 0 1 1 1 0 Selects register R16. × × 1 0 × 1 × 1 1 L Selects register R17. 0 1  $\times$ × 0  $\times$  $\times$  $\times$ Makes the OTS terminal pin low level. 1 0 × Х 1 × Х × Makes the OTS terminal pin high level. 1 0 0 × Selects every 8-bit input/output mode.  $\times$ × ×  $\times$ 1 0 Selects the collective input/output mode. 1  $\times$ ×  $\times$ × ×

**Example of Register Select Command** 

Mark  $\times$  in the above table may be either 0 or 1.

#### 5-5 Output Mode Select Command

• The output mode select command selects and specifies the output pulse mode, down counter input signal, etc.



#### Synchronous Operation Control

For synchronous operation, set this bit of the slave PCL-240AK to "1' Down Counter Input Signal
Select the down counter (R0) input signal. If the bit is set to "0' one pulse output of the PCL-240AK lets the R0 count down by one. If the bit is set to "1' one pulse output of the PCL-240AK does not let the R0 count down but one pulse input from the EXTP terminal lets it count down by one.

#### Basic Operation Mode

• Select the basic operation mode for the PCL-240AK. The standard mode initiated by setting this bit to "0" allows controlling of the PCL-240AK like the PCL-240K. The extension mode initiated by setting this bit to "1" makes it possible to use all functions added to the PCL-240AK.

#### Ramping-Up/Down Control

• If an output mode command In which this bit is set to "1' is written during ramping-up or down, ramping-up or down stops and a pulse output speed is fixed. In the extension mode, the speed can be known by reading register R11.

## Sensitivity Selection for ORG & EL Signals Input

 $\cdot$  ORG,  $+\overline{EL}$  and  $\overline{EL}$  signals can be stopped with a pulse signal. if this bit is set to "0" for high sensitivity, even a pulse of an approximately 50ns can stop these signals. If a low sensitivity is selected by setting this bit to "1' pulse signals, which are narrower than 4 cycles of reference clock (approximately 800ns with 4.9152MHz), are eliminated as noise.

| D7 | D6 | D5 | D4 | D3 | D2 | Dl | D0 | Description                                                                            |
|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------------------|
| 1  | 1  | х  | ×  | ×  | ×  | ×  | 0  | Does not effect synchronous operation.                                                 |
| 1  | 1  | ×  | ×  | ×  | ×  | ×  | 1  | Makes synchronous operation available.                                                 |
| 1  | 1  | ×  | ×  | ×  | ×  | 0  | ×  | Selects the directory output mode.                                                     |
| 1  | 1  | ×  | ×  | ×  | ×  | 1  | ×  | Selects the pulse output mode.                                                         |
| 1  | 1  | ×  | ×  | ×  | 0  | ×  | ×  | Selects an output pulse for the down counter input.                                    |
| 1  | 1  | ×  | ×  | ×  | 1  | ×  | ×  | Selects an EXTP input for the down counter input.                                      |
| 1  | 1  | ×  | ×  | 0  | ×  | ×  | ×  | Selects the standard mode.                                                             |
| 1  | 1  | ×  | ×  | 1  | ×  | ×  | ×  | Selects the extension mode.                                                            |
| 1  | 1  | ×  | 0  | ×  | ×  | ×  | ×  | Continues ramping-up/down.                                                             |
| 1  | 1  | ×  | 0  | ×  | ×  | ×  | ×  | Stops ramping-up/down.                                                                 |
| 1  | 1  | 0  | ×  | ×  | ×  | ×  | ×  | Selects high sensitivity for $\overrightarrow{ORG}$ and $\overrightarrow{EL}$ signals. |
| 1  | 1  | 1  | ×  | ×  | ×  | ×  | ×  | Selects low sensitivity for $\overline{ORG}$ and $\overline{EL}$ signals.              |

#### Example of Output Mode Select Command Setting

Mark  $\times$  in the above table may be either 0 or 1.

#### 6-1 R0: 24-bit Down Counter

In any of the manual 0 rigin return and programmed modes, every one-pulse output lets the R0 count down by one. However, if the  $\overline{\text{EXTP}}$  input signal is selected for the down counter input with the output mode select command, every one pulse input to the  $\overline{\text{EXTP}}$  terminal lets the R0 count down by one.

When the R0 counts down with the counter value put at 0, it returns to a maximum value, FFFFFF in the hexadecimal progression or 16777215 in the decimal progression.

A counter value (number of remained pulses) can be read during operation in progress or cessation. However, during operation in progress, read it once and re-read immediately after then to make sure that the second reading is the same as the first one, or use the collective reading function in the extension mode.

In the programmed mode, set a desired number of output pulses in this register. After starting, the counter value will decrease as pulses are output. When the set number of pulses will be output, the counter value will be 0 and pulse output will stop.

A setting range is 000000 to FFFFFF in the hexadecimal progression, which corresponds to I to 16777215 in the decimal progression. Take care that if this counter is set at 0, writing a start-stop command does not start pulse output and while the operation status flag and HOLD output signal indicate the stop status, the INT signal is not output.

Interruption by a deceleration or immediate stop command during programmed operation does not clear the counter value. So, only inputting a second start-stop command allows outputting of remained pulses. Also, since a completion of pulse output in a set quantity makes the R0 counter value 0, the operator needs to set the R0 down counter every time even if the value is the same as the previous one.



#### 6-2 R1: 13-bit FL Register

The R1 registers a low pulse rate. In high-speed operation, pulse output starts at a pulse rate set in the FL register, then is made at a pulse rate set in the FH1 or FH2 register. If a deceleration stop command is input during high-speed operation, pulse output ramps down and stops when the speed reaches what is set in the FL register.

If the FL register is set at 0, the **POUT** terminal may be 1ocked to a low level when stopping, thereby making a stop status unavailable. So, be sure to set the FL register at 1 or higher value.



A setting range is 0001 to 1FFF in the hexadecimal progression, which corresponds to 1 to 8191 in the decimal progression.

Relations between a set value and output pulse rate depend on a value set in the R7 multiplication register.

#### 6-3 R2: 13-bit FH1 Register

The FH1 registers high pulse rate 1.

A setting range is 0001 to IFFF in the hexadecimal progression, which corresponds to 1 to 8191 in the decimal progression.

Relations between a set value and output pulse rate depend on a set value in the R7 multiplication register.

#### 6-4 R3: 13-bit FH2 Register

The PH2 registers high pulse rate 2.

A setting range is 0001 to 1FFF in the hexadecimal progression, which corresponds to 1 to 8191 in the decimal progression.

Relations between a set value and output pulse rate depend on a set value in the R7 multiplication register.

#### 6-5 R4: 14-bit Acceleration Rate Register

The R4 registers an acceleration rate (ramping-up time factor).

In high-speed operation, pulse output starts at a low pulse rate set in the Rl, then accelerates to a high pulse rate set in the R2 or R3.

A ramping up time, Tsu, is obtained by the following equation.

 $Tsu = ([R2] - [R1]) \times [R5] \times [TCLK]$  sec

Where, [R1] = Set value in R1

[R2] = Set value in R2 [R4] = Set value in R4 [TCLK] sec = Reference clock cycle



A setting range is 0002 to 3FFF in the hexadecimal progression, which corresponds to 2 to 16383 in the decimal progression.

#### 6-6 R5: 14-bit Deceleration Rate Register

The R5 registers a deceleration rate (ramping-down time factor).

In a high-speed operation, an SD signal0r speed change command input lets pulse output ramp down. The time. Ted, required for ramping down is obtained by the following equation.

 $Tsd = ([R2] - [RI]) \times [R5] \times [TCLK]$  sec

A setting range is 0002 to 3FFF in the hexadecimal progression, which corresponds to 2 to 1 6383 in the decimal progression.

If the automatic ramping-down point setting function is used, a set value in the R5 is discarded and that in the R4 is applied to the deceleration rate.

#### 6-7 R6: 20-bit Ramping-down Point Register

If the automatic ramping-down point setting function is used, the operator can omit setting of this R6 register. With the automatic setting mode selected, the R6 register operates as a counter, which counts pulses required for ramping-up, and the counted value becomes data for ramping down Resetting the R6 counter is made by inputting a start-stop command of which the start control bit is set to "0" (or a reset command, etc.).

Accordingly, by setting the R6 after inputting a reset command, the operator can let pulse output ramp down earlier by the set value.

To operate with the automatic ramping-down point setting function set to OFF calculate the number of pulses for ramping-down and set the R6 register at that value.

The number of pulses, PSD1, for ramping-down from a pulse rate set in the FH1 register to that set in the FL register is:

$$P_{SD1} = \frac{([R2] - [R1]) \times ([R2] + [R1] - 1) \times [R5]}{16384 \times [R7]}$$

The number of pulses, PSD2, for ramping-down from a pulse rate set in the PH2 register to that set in the FL register is:

$$P_{SD2} = \frac{([R3]-[R1]) \times ([R3] + [R1]-1) \times [R5]}{16384 \times [R7]}$$

#### 6-8 R7: 16-bit Multiplication Register

While a value, which can be registered in pulse rate registers R1, R2 and R3 is limited to a range of 1 to 8191, this R7 multiplication register allows the operator to select a multiplication factor, that is, decide the relations between a set value in each register and an output pulse rate. Output pulse rate  $P_{POUT}$  (pps) is obtained by the following equation.

$$P_{POUT} = \frac{(F_{CLOCK} \times RF)}{8192 \times [R7]}$$

Where, F<sub>CLOCK</sub> = Reference clock frequency (Hz) RF = Set value in frequency register [R7] = Set value in multiplication register

Supposing the reference clock frequency is 4.9152MHz; 0.5x mode when the R7 is set at 1200 (= 4B0HEX) 1x mode when the R7 is set at 600 (= 258HEx) 2x mode when the R7 is set at 300 (= 12CHEX) 5x mode when the R7 is set at 120 (= 078HEx) 10x mode when the R7 is set at 60 (= 03CHEX) 30x mode when the R7 is set at 20 (= 014HEX)

A setting range is 0002 to FFFF in the hexadecimal progression, which corresponds to 2 to 65535 in the decimal progression.

#### 6-9 R10: 24-bit Current Position Counter

This counter is usable only for the extension mode.

Extension mode register I allows the operator to select an output pulse or external input pulse for the input of this counter. With any input mode selected, a counting unit can be selected, thereby allowing the R10 to count one, for example, by every 5 pulses output. With the external pulse mode selected, the operator can further select A or B phase input and CW or CCW pulse input.

When letting it count down from 000000HEX, the counter value becomes FFFFFHEX, and when letting it count up from FFFFFHEX, the counter value becomes 000000HEX. Since no reset function is provided for this counter, write 000000HEX to reset the counter to 0.

#### 6-10 R11: 13-bit Current Frequency Monitor

This monitor is usable only for the extension mode. It allows the operator to read the current frequency as the number of steps in a range of I to 8191.

#### 6-11 R12: 24-bit Extension Mode Register l

This register is usable only for the extension mode.

It registers particulars of the current position counter, phase distribution function for stepping motors, etc.



1: External input

#### Example of Extension Mode Command 1 (Bits 7 to 1)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D <b>0</b> | Description                                                                 |
|----|----|----|----|----|----|----|------------|-----------------------------------------------------------------------------|
| ×  | ×  | ×  | ×  | 0  | 0  | 0  | 0          | Counting unit for current position counter = 1 pulse/count                  |
| ×  | ×  | ×  | ×  | 0  | 0  | 0  | 1          | Counting unit for current position counter = 2 pulses/count                 |
| ×  | ×  | ×  | ×  | 1  | 0  | 1  | 0          | Counting unit for current position counter = 3 Pulses/count                 |
| ×  | ×  | ×  | ×  | 0  | 0  | 1  | 1          | Counting unit for current position counter = 4 Pulses/count                 |
| ×  | ×  | ×  | ×  | 0  | 1  | 0  | 0          | Counting unit for current position counter = 5 Pulses/count                 |
| ×  | ×  | ×  | ×  | 0  | 1  | 0  | 1          | Counting unit for current position counter = 6 Pulses/count                 |
| ×  | ×  | ×  | ×  | 0  | 1  | 1  | 0          | Counting unit for current position counter = 7 Pulses/count                 |
| ×  | ×  | ×  | ×  | 0  | 1  | 1  | 1          | Counting unit for current position counter = 8 Pulses/count                 |
| ×  | ×  | ×  | ×  | 1  | 0  | 0  | 0          | Counting unit for current position counter = 9 Pulses/count                 |
| ×  | ×  | ×  | ×  | 1  | 0  | 0  | 1          | Counting unit for current position counter = 10 pulses/count                |
| ×  | ×  | ×  | ×  | 1  | 0  | 1  | 0          | Counting unit for current position counter = 11 pulses/count                |
| ×  | ×  | ×  | ×  | 1  | 0  | 1  | 1          | Counting unit for current position counter = 12 pulses/count                |
| ×  | ×  | ×  | ×  | 1  | 1  | 0  | 0          | Counting unit for current position counter = 13 pulses/count                |
| ×  | ×  | ×  | ×  | 1  | 1  | 0  | 1          | Counting unit for current position counter = 14 Pulses/count                |
| ×  | ×  | ×  | ×  | 1  | 1  | 1  | 0          | Counting unit for current position counter = 15 Pulses/count                |
| ×  | ×  | ×  | ×  | 1  | 1  | 1  | 1          | Counting unit for current position counter = 16 Pulses/count                |
| 0  | ×  | ×  | ×  | ×  | ×  | ×  | ×          | Input signal to current position counter = Output pulse                     |
| 1  | 0  | ×  | ×  | ×  | ×  | ×  | ×          | Input signal to current position counter = CW and CCW pulses                |
| 1  | 1  | 0  | ×  | ×  | ×  | ×  | ×          | Input signal to current position counter = A/B phase with multiplication    |
| 1  | 1  | 1  | 0  | ×  | ×  | ×  | ×          | Input signal to current position counter = $A/B$ phase, $2x$ multiplication |
| 1  | 1  | 1  | 1  | ×  | ×  | ×  | ×          | Input signal to current position counter = $A/B$ phase $4x$ multiplicat10n  |

Mark  $\times$  in the above table may be either 0 or 1.



#### INP (In-Position) Signal Input Control

- Theoretically, the pulse input servomotor always operates with a delay. Due to this, the servomotor is not immediately placed in a stop condition upon completion of pulse output from the PCL-240AK. When it is desired to output the INT signal from the PCL-240AK at the time the motor stops, make the INP signal input valid by setting the bit to "1" and input the INP (in-position) signal, which is output from the motor driver, to the SYNI/INP terminal of the PCL-240AK. Such the condition lets the INT signal be output at the time the INP signal is input after completion of pulse output. The INP signal can be read by so setting extension mode register-2.
- •Note that, however, the HOLD signal and the status buffer operation flag change at the time of completion of pulse output.

#### Pulse Output Control.

- The pulse output control bit allows the operator to stop pulse output from the PCL-240AK and make the  $\overline{\text{EL}}$  signal invalid.
- This does not give any effect to other operation, and can be used as a timer with the PCL-240AK placed in the programmed mode. For such application, however, it is necessary to stop the current position counter through the operation mode select command.

#### Ramping-Down Point INT Output Control

- In the programmed high-speed operation, this allows the INT signal to be output even at the start of ramping-down.
- In such the case, an interrupt signal at a stop and that at the start of ramping-Down are ORed to be output from the INT terminal. Judge which interrupt signal is output from the INT terminal, through bits l and 0 of the extension status buffer.

#### Forced Ramping-up Control

- This allows forced ramping-up from the current speed to a maximum speed (step 8191) with the set acceleration rate. By setting this control bit to OPF during ramping-up, the operator can keep the speed at that time and read it through the R11 register.
- To effect the forced ramping-up, write an output mode select command which stops ramping-up / down. Also, do not set forced ramping-up and forced ramping-down bits to ON at the same time. Forced Ramping-down Control
- This allows forced ramping-down from the current speed to a minimum speed (step 0) with the set deceleration rate. By setting this control bit to OFF during ramping-down, the operator can keep the speed at that time and read it through the R11 register.
- To effect the forced ramping-down, write an output mode command which stops ramping-up / down. Also, do not set forced ramping-up and forced ramping-down bits to ON at the same time.

| D15 | D14 | D13 | Dl2 | D11 | D10 | D9 | D8 | Description                                                                                      |
|-----|-----|-----|-----|-----|-----|----|----|--------------------------------------------------------------------------------------------------|
| ×   | ×   | ×   | ×   | ×   | ×   | ×  | 0  | Makes the INP signal input logic negative.                                                       |
| ×   | ×   | ×   | ×   | ×   | ×   | ×  | 1  | Makes the INP signal input logic positive.                                                       |
| ×   | ×   | ×   | ×   | ×   | ×   | 0  | ×  | Makes the INP signal discarded (regarding it always ON)                                          |
| ×   | ×   | ×   | ×   | ×   | ×   | 1  | ×  | Makes the INP signal valid.                                                                      |
| ×   | ×   | ×   | ×   | ×   | 0   | ×  | ×  | Lets the $\overline{\text{POUT}}$ ( $\overline{\text{PDIR}}$ ) terminal output pulses.           |
| ×   | ×   | ×   | ×   | ×   | 1   | ×  | ×  | Stops the $\overline{\text{POUT}}$ ( $\overline{\text{PDIR}}$ ) terminal from outputting pulses. |
| ×   | ×   | ×   | ×   | 0   | ×   | ×  | ×  | Makes the $\overline{\text{POUT}}$ ( $\overline{\text{PDIR}}$ ) output 10gic negative.           |
| ×   | ×   | ×   | ×   | 1   | ×   | ×  | ×  | Makes the POUT (PDIR) output 10gic positive.                                                     |
| ×   | ×   | ×   | 0   | ×   | ×   | ×  | ×  | Makes the current position counter external input 10gic                                          |
|     |     |     |     |     |     |    |    | negative.                                                                                        |
| ×   | ×   | ×   | 1   | ×   | ×   | ×  | ×  | Makes the current position counter external input 10gic positive.                                |
| ×   | ×   | 0   | ×   | ×   | ×   | ×  | ×  | Makes the INT signal not output at the start of ramping-down.                                    |
| ×   | ×   | 1   | ×   | ×   | ×   | ×  | ×  | Makes the INT signal output even at the start of ramping-<br>down.                               |
| ×   | 0   | ×   | ×   | ×   | ×   | ×  | ×  | Does not effect forced ramping-up.                                                               |
| 0   | 1   | ×   | ×   | ×   | ×   | ×  | ×  | Effects forced ramping-up.                                                                       |
| 0   | ×   | ×   | ×   | ×   | ×   | ×  | ×  | Does not effect forced ramping-down.                                                             |
| 1   | 0   | ×   | ×   | ×   | ×   | ×  | ×  | Effects forced ramping-down.                                                                     |

Example of Extension Mode Command 1 (Bits 1 5 to 8)

Mark  $\times$  in the above table may be either 0 or 1.

| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 |                                                                      |
|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------------------------------|
|     |     |     |     |     |     |     |     | (Phase Distribution Control for Stepping Motor)                      |
|     |     |     |     |     |     |     |     |                                                                      |
|     |     |     |     |     |     |     |     | — Phase Output Bit Pattern                                           |
|     |     |     |     |     |     |     |     | Step Control                                                         |
|     |     |     |     |     |     |     |     | 0: Full Step                                                         |
|     |     |     |     |     |     |     |     | 1: Half Step                                                         |
|     |     |     |     |     |     |     |     | Number of Phases                                                     |
|     |     |     |     |     |     |     |     | 0: 4 Phases                                                          |
|     |     |     |     |     |     |     |     | 1: 5 Phases                                                          |
|     |     |     |     |     |     |     |     | Output Terminal Signals                                              |
|     |     |     |     |     |     |     |     | 0: No Phase Output                                                   |
|     |     |     |     |     |     |     |     | (FUP, FKEEP, FDOWN, LT and ZERO valid)                               |
|     |     |     |     |     |     |     |     | 1: Phase Output Available                                            |
|     |     |     |     |     |     |     |     | $(\phi 1, \phi 2, \phi 3, \phi 4 \text{ and } \phi 5 \text{ valid})$ |

#### Phase Output Bit Pattern

- •Bits D16 to D20, which correspond to terminals  $\phi$  1 through  $\phi$  5, are for setting initial values of the output pattern at these terminals. Terminals of which the bits are set to I, output high-level signals.
- For 4-phase motors, bit D20 may be set to either 0 or 1.
- The pattern information which is read, is not the pattern of the initial values but the current pattern which changes from the initial 0ne due to operation.

#### Step Control

- •When the full step is selected, the number of the terminals which output high-level signals, is made constant as in the case of 2-2-phase excitation.
- When the half step is selected, the number of the terminals which output high-level signals, changes as in the case of I -2-phase excitation.

#### Number of Phases

- The number of phases can be selected through this bit.
- The pattern is output at terminals  $\phi 1$  through  $\phi 4$  with 4 phases selected, and at terminals  $\phi 1$  through  $\phi 5$  with 5 phases selected.

#### **Output Terminal Signals**

- Signals output at terminals 30 through 34 are selected through this bit.
- Since the phase distribution circuit operates constantly, the phase output bit pattern which changes a long with operation, can be read if the phase output is not made valid.

Examples of Phase Output Change

## 4-phase Half Step in CW Direction

| <b>φ</b> 4 | <b>ø</b> 3 | <b>φ</b> 2 | φl |          |
|------------|------------|------------|----|----------|
| L          | L          | Н          | Н  |          |
| L          | L          | Н          | L  | +        |
| L          | Н          | Н          | L  | +        |
| L          | Н          | L          | L  | *        |
| Н          | H          | L          | L  | <b>↓</b> |
| Н          | L          | L          | L  | +        |
| Н          | L          | L          | Н  | *        |
| L          | L          | L          | Н  | +        |
| L          | L          | Н          | Н  | +        |

## 4-phase Half Step in CCW Direction

| <b>φ</b> 4 | <b>φ</b> 3 | φ2 | <b>ø</b> 1 |    |
|------------|------------|----|------------|----|
| L          | L          | H  | Н          |    |
| L          | L          | L  | Н          | +  |
| Н          | L          | L  | Н          | +  |
| Н          | L          | L  | L          | ]* |
| Н          | Н          | L  | L          | +  |
| L          | H          | L  | L          | ]+ |
| L          | H          | H  | L          | +  |
| L          | L          | Н  | L          | +  |
| L          | L          | Н  | Н          | ]+ |

## 4-phase Full Step in CW Direction

| <b>φ</b> 4 | <b>ø</b> 3 | <b>ø</b> 2 | <b>ø</b> 1 |   |
|------------|------------|------------|------------|---|
| L          | L          | Н          | Н          |   |
| L          | Н          | Н          | L          | • |
| Н          | Н          | L          | L          | • |
| Н          | L          | L          | Н          |   |
| L          | L          | Н          | H          | 1 |

## 4-phase Full Step in CCW Direction

| φ4 | <b>ø</b> 3 | <b>ø</b> 2 | <b>φ</b> 1 |   |
|----|------------|------------|------------|---|
| L  | L          | Н          | Н          | , |
| Н  | L          | L          | Н          | + |
| Н  | Н          | L          | L          | + |
| L  | Н          | Н          | L          | + |
| L  | L          | Н          | Н          | + |

#### 6-12 R13: 16-bit Extension Mode Register 2

The R13 register is provided for setting CLR signal particulars and for special control modes. The register is usable only for the extension mode.



#### **CLR Signal**

- Theoretically, the pulse input servomotor operates with a delay from an input pulse. Accordingly, if the origin switch is turned on in the origin return mode to stop the PCL-240AK from outputting pulses, the servomotor does not stop at the same time but rotates by delay, thereby making the accuracy of origin inferior. To prevent this, the servomotor is provided with a deviation clear signal input for immediate stop. The CLR signal is a pulse signal to produce the deviation clear signal.
- The CLR signal is output when the ORG signal is on in the origin return mode or when the EL signal is on, or through manual control. With the manual control, an output time of the CLR signal can be changed through the CPU program, but an output time of the ORG or EL signal initiated CLR signal is constant-8 cycles of the reference clock frequency of the PCL-240AK (approximately I .6us with 4.9152MHz). So, the operator may need to expand the pulse width through an external circuit depending on the specifications of the servomotor.

| D7 | D6 | D5 | D4 | D3 | D2 | Dl | D0 | Description                                                |
|----|----|----|----|----|----|----|----|------------------------------------------------------------|
| 0  | 0  | 0  | 0  | ×  | ×  | ×  | ×  | Makes the CLR signal unused.                               |
| 0  | 0  | 0  | 1  | ×  | ×  | ×  | 0  | Makes the manual CLR signa1OFF.                            |
| 0  | 0  | 0  | 1  | ×  | ×  | ×  | 1  | Makes the manual CLR signalON.                             |
| 0  | 0  | 0  | 1  | ×  | ×  | 1  | 0  | Outputs the CLR signal with the $\overline{EL}$ signal ON. |
| 0  | 0  | 0  | 1  | ×  | 1  | ×  | 0  | Outputs the CLR signal with origin return complete.        |
| 0  | 0  | 0  | 1  | 0  | ×  | ×  | ×  | Makes the CLR signal logic negative.                       |
| 0  | 0  | 0  | 1  | 1  | ×  | ×  | ×  | Makes the CLR signal logic positive.                       |

Example of Extension Mode Command 2 (Bite 7 to O)

Mark  $\times$  in the above table may be either 0 or 1.



#### Acceleration/Deceleration Time Control Mode

- The PCL-240AK provides linear ramping-up/down, because the frequency-constant reference clock is used as a ramping-up / down control clock. Curvilinear ramping-up / down is made available by inputting an external clock signal of which the frequency changes while disusing the reference clock as a ramping-up / down control clock. The external clock signal input is the SUBCLK terminal.
- An external clock signal, which is input to the SUBCLK terminal after the pulse output rate reaches what is registered in FL or FH register, is discarded.

#### Ramping-up Control Mode

- With the PCL-240AK, ramping-up is controlled by a parameter set in the R4 acceleration rate register. Also, the operator can externally control ramping-up by inputting one clock signal to the SUBCLK terminal. Every one-clock signal accelerates pulse output by one step.
- A clock signal, which is input after a maximum speed (step 8191), is discarded.

| D15 | Dl 4 | D1 3 | Dl 2 | D11 | D10 | D9 | D8 | Description                                                           |
|-----|------|------|------|-----|-----|----|----|-----------------------------------------------------------------------|
| 0   | ×    | ×    | 0    | 0   | 0   | 0  | 0  | Effects the internal control of all ramping-up / down.                |
| 0   | ×    | ×    | 0    | 0   | 0   | 0  | 1  | Effects the external control of acceleration /declaration.            |
| 0   | ×    | ×    | 0    | 0   | 0   | 1  | 0  | Effects the external control of ramping-up.                           |
| 0   | ×    | ×    | 0    | 0   | 1   | 0  | 0  | Effect the external control of ramping-down.                          |
| 0   | ×    | 0    | 0    | 0   | ×   | ×  | ×  | Makes the SUBCLK input logic negative.                                |
| 0   | ×    | 1    | 0    | 0   | ×   | ×  | ×  | Makes the SUBCLK input logic positive.                                |
| 0   | 0    | ×    | 0    | 0   | ×   | ×  | ×  | Makes status bit 5 the INS signal monitor.                            |
| 0   | 1    | ×    | 0    | 0   | ×   | ×  | ×  | Makes status bit 5 the $\overline{\text{SYNI}}$ / INP signal monitor. |

#### Example of Extension Mode Command 2 (Bits 1 5 to 8)

M ark  $\times$  in the above table may be either 0 or 1.

#### 6-13 R16: 24-bit Command Buffer Monitor

The R16 command buffer monitor is usable only for the extension mode. The monitor allows the operator to read particulars written in the command buffer, excluding particulars written in the register select command.

| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|-----|-----|-----|-----|-----|-----|-----|-----|
| 0   | 0   |     |     |     |     |     |     |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
| 0   | 1   |     |     |     |     |     |     |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 |
| 1   | 1   |     |     |     |     |     |     |

Particulars in Start-Stop Command

Particulars in Operation Mode Select Command

Particulars in Output Mode Select Command

#### 6-14 R17: 8-bit Extension Status Buffer

The R17 buffer is usable only for the extension mode. It allows the operator to monitor signal status as follows.



- To control the status of the PCL-240AK, the operator can read the status of external and internal signals from the CPU.
- In the extension mode, the operator can read the contents in extension status register R17 in addition to the following.



\*The INS or INP terminal can be selected by so setting bit 14 of extension mode register 2. In the standard mode, it is the INS terminal.





## **Reset Cycle Timing**



In the programmed mode, the INT signal is synchronized with a change of clock signal from L to H level after the final pulse output is complete.

## **POUT** Timing



EC-A/B Timing (in A/B Phase Input Mode)



## EC-A/B Timing (in CW/CCW Input Mode)



Pulse output starts at the rise of the 4th clock signal after the start command is written.



MNAL No. PCL-240AK-xxx-4906-2(4012)O-2000:6:13IZM