

## **Phase Locked Loop**

#### RIBPL01

#### **Key Features**

- Low Phase Noise, phase Locked Loop
- On-Chip VCO tunes from 2000 MHz to 2800 MHz
- Prescaler 4/5
- Programmable Divider (16-127 division)
- Low dynamic power consumption in locked state
- Duty cycle (45% to 55%).
- Temperature stability (-40 to +125 °C)

#### Applications

- ASIC clock generator
- Clocking of A/D and D/A converters
- Cellular Systems
- WLAN Systems

#### **General Description**

The **RIBPL01** is a low power and fast locking phase lock loop utilizing 0.18um CMOS process technology to obtain high frequency operation both in the phase comparator and VCO sections. The device can be used as clock generator to provide the high speed clock signals in ASIC and various systems like WLAN, cellular.

The PLL provides a multi-output clock distribution function with subpicosecond jitter performance, along with an on-chip VCO. The on-chip VCO tunes from 2000 MHz to 2800 MHz.



#### **Preliminary Datasheet**

## **Phase Locked Loop**

#### RIBPL01

The Block Diagram shows the scheme that generates VCO clock frequency from 2000M to 2.8 GHz. In this PLL we have used Phase Frequency Detector, Charge Pump, Low Pass Filter, Ring Oscillator as a VCO, programmable divider gives division ratio of 16 to 127.



#### FIGURE 1: Functional Block Diagram

#### AC Electrical Characteristics

Typical (typ) is given for Vcc =  $1.8 \text{ V} \pm 5\%$ ; TA =  $25^{\circ}$ C. Minimum (min) and Maximum (max) values are given over full Vcc and TA ( $-40^{\circ}$ C to  $+125^{\circ}$ C) variation.

|                                      | Descriptions    | Min. | Тур. | Max. | Units |
|--------------------------------------|-----------------|------|------|------|-------|
| VCO                                  | Frequency Range | 2000 |      | 2800 | MHz   |
|                                      | VCO Gain (Kvco) |      | 667  |      | MHz/V |
|                                      | Tuning Voltage  | 0.6  |      | 1.8  | V     |
| Phase<br>Frequency<br>Detector (PFD) | PFD frequency   |      |      | MHz  |       |
| Charge Pump                          | Icp Source/sink | 50   |      | 200  | uA    |
| Dual Mode<br>Divider                 | Division Range  | 16   |      | 127  |       |



## **Phase Locked Loop**

#### **RIBPL01**

## TIMING CHARACTERISTICS

| Descriptions          | Min. | Тур | Max. | Units |
|-----------------------|------|-----|------|-------|
| Output Rise Time (Tr) |      | 150 | 300  | ps    |
| Output Fall Time (Tf) |      | 150 | 300  | ps    |

### PLL IC Pin Diagram & Description





**Preliminary Datasheet** 

# **Phase Locked Loop**

#### RIBPL01

| Pin<br>No | Pin Name         | Description                                                     | Status | Min.  | Max.      | Signal behavior |
|-----------|------------------|-----------------------------------------------------------------|--------|-------|-----------|-----------------|
| 1         | VDD1V8_PAD       | External Supply input<br>Pin for 1.8V                           | Input  | 1.7 V | 1.9 V     | DC              |
| 2         | PLLB1            | Control Pin2 for dual<br>mode divider for<br>frequency division | Input  | 0     | 1.98<br>V | DC              |
| 3         | PLLB0            | Control Pin1 for dual<br>mode divider for<br>frequency division | Input  | 0     | 1.98<br>V | DC              |
| 4         | PLLAO            | Control Pin0 for dual<br>mode divider for<br>frequency division | Input  | 0     | 1.98<br>V | DC              |
| 5         | PLLA1            | Control Pin1 for dual<br>mode divider for<br>frequency division | Input  | 0     | 1.98<br>V | DC              |
| 6         | PLLA2            | Control Pin2 for dual<br>mode divider for<br>frequency division | Input  | 0     | 1.98<br>V | DC              |
| 7         | VSS_PAD          | External Ground input<br>Pin                                    | Input  | 0 V   | 50<br>mV  | DC              |
| 8         | PLLA3            | Control Pin3 for dual<br>mode divider for<br>frequency division | Input  | 0     | 1.98      | DC              |
| 9         | PLLA4            | Control Pin4 for dual<br>mode divider for<br>frequency division | Input  | 0     | 1.98      | DC              |
| 10        | VDD1V8_PAD       | External Supply input<br>Pin for 1.8V                           | Input  | 1.7 V | 1.9 V     | DC              |
| 11        | REFCLKI          | Reference Crystal<br>Clock Input at 20MHz<br>for PLL            | Input  | 0     | 1.98<br>V | 20 MHz          |
| 12        | DIG_VSS          | Dedicated Digital<br>Ground Pin for PLL                         | Input  | 0     | 50<br>mV  | DC              |
| 13        | VDD              | Dedicated Digital<br>Voltage supply of 1.8V<br>for PLL          | Input  | 1.7   | 1.98<br>V | DC              |
| 14        | VSS_PAD          | External Ground input<br>Pin                                    | Input  | 0 V   | 50<br>mV  | DC              |
| 15        | PLL_CLOCK_<br>PA | PLL -CLOCK                                                      | output |       |           | 2.4 GHz         |
| 16        | GNDPLL           | Dedicated Analog<br>Ground Pin for PLL                          | Input  | 0 V   | 50<br>mV  | DC              |
| 17        | VDD1V8           | Dedicated Analog<br>Voltage supply of 1.8V<br>for PLL           | Input  | 1.7 V | 1.9 V     | DC              |

www.rficsolutions.com

Page 4



**Preliminary Datasheet** 

## **Phase Locked Loop**

#### RIBPL01

| 18 | VDD1V8_PAD | External Supply input<br>Pin for 1.8V | Input | 1.7 V | 1.9 V | DC |
|----|------------|---------------------------------------|-------|-------|-------|----|

#### PLL Simulation Results







FIGURE 3: VCO Simulations Result at 2.8 GHz



**Preliminary Datasheet** 

# **Phase Locked Loop**

**RIBPL01** 



FIGURE 4: Dual Modulus Divider Result

(Divide by 32)



FIGURE 5: PLL results in locked condition for division ratio of 70



**Preliminary Datasheet** 

# **Phase Locked Loop**

#### RIBPL01

#### Configuration of PLL

The Design allows flexible configuration of the PLL, accommodating various reference frequencies, PFD comparison frequencies, VCO frequencies, internal VCO. This is accomplished by the various settings that include the 5 bit divider, the 2 bit divider, the PFD polarity, the charge pump current and the loop bandwidth. These are managed through programmable Divider settings. Successful PLL operation and satisfactory PLL loop performance are highly dependant upon proper configuration of the PLL settings. The design of the loop filter is crucial to the proper operation of the PLL. A thorough knowledge of PLL theory and design is helpful.

#### Phase Frequency Detector (PFD)

The PFD takes inputs from the Dual Mode counter and produces an output proportional to the phase and frequency difference between them. The PFD includes a programmable delay element that controls the width of the antibacklash pulse. This pulse ensures that there is no dead zone in the PFD transfer functions and minimizes phase noise and reference spurs. An important limit to keep in mind is the maximum frequency allowed into the PFD.

#### Charge Pump (CP)

The charge pump is controlled by the PFD. The PFD monitors the phase and frequency relationship between its two inputs, and tells the CP to pump up or pump down to charge or discharge the integrating node (part of the loop filter). The integrated and filtered CP current is transformed into a voltage that drives the tuning node of the internal VCO through the LF pin to move the VCO frequency up or down.

#### vco

The PLL includes an on-chip VCO covering the frequency range (500 MHz to 1000 MHz). Achieving low VCO phase noise was a priority in the design of the VCO.

To tune over the wide range of frequencies covered by this VCO, ranges are used.



**Preliminary Datasheet** 

## **Phase Locked Loop**

#### **RIBPL01**

#### **Reference Divider R**

The reference inputs are routed to the reference divider, R. R (a 3-bit counter) can be set to any value from 0 to 8 The output of the R divider goes to one of the PFD inputs to be compared to the VCO frequency divided by the N divider. The frequency applied to the PFD must not exceed the maximum allowable frequency, which depends on the antibacklash pulse setting.

#### **Feedback Divider N:**



The N divider is a combination of a prescaler (P) and two counters, A and B. The total divider value is

$$N = (P \times A) + B$$

Where, the value of P can be 4 and 5 Prescaler

The prescaler of the PLL allows dual modulus (DM) mode operation where the prescaler divides by P and (P + 1) {4 and 5}.

When operating the PLL in dual modulus mode (P//P + 1), the equation used to relate input reference frequency to VCO output frequency is

$$fVCO = (fREF/R) \times (P \times A + B) = fREF \times N/R$$



**Preliminary Datasheet** 

## **Phase Locked Loop**

#### **RIBPL01**

#### A and B Counters

#### The 5-bit Divider:

A COUNTER is a 5-bit count down counter that can be programmed / loaded with a 5-bit programming word.

A0 and A4 are the 5 outputs of the TSPC- based D flip-flops (DFF), and these 5 outputs form the counter. A0 (LSB) always toggles at each positive clock edge, therefore, the counter counts down at every positive clock edge. 5 inputs to this circuit are the programmable inputs, and they go to the 5 MUXes that are controlled by the LOAD signals. When LOAD is high, the 5 inputs are programmed into the inputs of D flip flops. However, when LOAD is low, the MUXes transmit a feedback signal to the input of D flip flops. This feedback signal is generated by the XNOR gates and DFFs connected in series. XNOR gates are arranged such that when all the lower order flip flops are at logic low, the next higher flip flop toggles from its present state, otherwise the flip flop holds its present state. When the count signal is zero, the Zero- Detect Circuit generates a positive going edge that remains high until a programming word is loaded into the counter. LOAD signal controls the MUX operations and due to large fan-outs, the signal is buffered by a LOAD buffer circuit.

#### The 2-bit Divider:

The circuit operates the same way as the 5-bit programmable counter except the fact that it has a 2-bit counter and a 2- bit programming word only. The output of the Zero-Detect Circuit in the 2-bit programmable counter is the MODCONTROL signal used to control the divide modulus of the prescaler circuit.

The Programming Table for Dual Modulus Programmable Frequency Divider

Note:- A constraint in the two programmed input values is that A COUNTER (A4,A3,A2,A1,A0) value must always be greater than B COUNTER (B1,B2) value.

| Word (A) Programming (B) P/P+1 Ratio<br>Word (B) N=A.P +B | 5 Bit Programming<br>Word | Decimal<br>(A) | 2 Bit<br>Programming<br>Word | Decimal<br>(B) | Prescaler<br>P/P+1 | Overall Division<br>Ratio<br>N=A.P +B |
|-----------------------------------------------------------|---------------------------|----------------|------------------------------|----------------|--------------------|---------------------------------------|
|-----------------------------------------------------------|---------------------------|----------------|------------------------------|----------------|--------------------|---------------------------------------|



# **Phase Locked Loop**

#### RIBPL01

| A<br>4 | A3 | A2    | A1 | A0  |      | B1 | B0  |          | P = 4 |          |    |    |
|--------|----|-------|----|-----|------|----|-----|----------|-------|----------|----|----|
|        |    |       |    |     |      | 0  | 0   | 0        |       | 32       |    |    |
| 0      | 1  | 0     | 0  | 0   | 0    | 0  | 1   | 1        | 4     | 33       |    |    |
| 0      | L  | 0     | 0  | 0   | 0    | 1  | 0   | 2        | 4     | 34       |    |    |
|        |    |       |    |     |      | 1  | 1   | 3        |       | 35       |    |    |
|        |    |       |    |     |      | 0  | 0   | 0        |       | 36       |    |    |
| _      | 4  | 0     | 0  | 4   | 0    | 0  | 1   | 1        |       | 37       |    |    |
| 0      | T  | 0     | 0  | L   | 9    | 1  | 0   | 2        | 4     | 38       |    |    |
|        |    |       |    |     |      | 1  | 1   | 3        |       | 39       |    |    |
|        |    |       |    |     |      | 0  | 0   | 0        |       | 40       |    |    |
|        |    | •     |    | •   | 10   | 0  | 1   | 1        |       | 41       |    |    |
| 0      | 1  | 0     | 1  | 0   | 10   | 1  | 0   | 2        | 4     | 42       |    |    |
|        |    |       |    |     |      | 1  | 1   | 3        |       | 43       |    |    |
|        |    |       |    |     |      | 0  | 0   | 0        |       | 44       |    |    |
|        |    |       |    |     |      | 0  | 1   | 1        |       | 45       |    |    |
| 0      | 1  | 0     | 1  | 1   | 11   | 1  | 0   | 2        | 4     | 46       |    |    |
|        |    |       |    |     |      | 1  | 1   | 3        |       | 47       |    |    |
|        |    |       |    |     |      | 0  | 0   | 0        |       | 48       |    |    |
|        |    |       |    |     |      | 0  | 1   | 1        |       | 49       |    |    |
| 0      | 1  | 1     | 0  | 0   | 0    | 12 | 1   | 0        | 2     | 4        | 50 |    |
|        |    |       |    |     |      | 1  | 1   | 3        |       | 51       |    |    |
|        |    |       |    | 0 1 |      |    |     | 0        | 0     | 0        |    | 52 |
|        |    | 1 1 0 |    |     | 1 13 | 0  | 1   | 1        |       | 52       |    |    |
| 0      | 1  |       | 0  |     |      | 1  | 0   | 2        | 4     | 53       |    |    |
|        |    |       |    |     |      | 1  | 1   | 3        |       | 55       |    |    |
|        |    |       |    |     |      | 0  | 0   | 0        |       | 55       |    |    |
|        |    |       |    |     |      | 0  | 1   | 1        |       | 57       |    |    |
| 0      | 1  | 1     | 1  | 0   | 14   | 1  | 0   | 2        | 4     | 58       |    |    |
|        |    |       |    |     |      | 1  | 1   | 2        |       | 50       |    |    |
|        |    |       |    |     |      |    | 0   | 5        |       | 60       |    |    |
|        |    |       |    |     |      | 0  | 1   | 1        |       | 61       |    |    |
| 0      | 1  | 1     | 1  | 1   | 15   |    | 4   | 62       |       |          |    |    |
|        |    |       |    |     |      | 1  | 1   | 2        |       | 62       |    |    |
|        |    |       |    |     |      |    | 1   | 0        |       | 64       |    |    |
|        |    |       |    |     |      | 0  | 1   | 1        |       | 65       |    |    |
| 1      | 0  | 0     | 0  | 0   | 16   | 1  | 1   | 2        | 4     | 66       |    |    |
|        |    |       |    |     |      | 1  | 1   | 2        |       | 67       |    |    |
|        |    |       |    |     |      | 1  | 1   | 3        |       | 67       |    |    |
|        |    |       |    |     |      | 0  | 0   | 0        |       | 68       |    |    |
| 1      | 0  | 0     | 0  | 1   | 17   | 0  |     |          | 4     | 20<br>70 |    |    |
|        |    |       |    |     |      | 1  | 0   | 2        |       | 70       |    |    |
|        |    |       |    |     |      |    |     | <u> </u> |       | /1       |    |    |
|        |    |       |    |     |      | 0  | U 1 | U        |       | /2       |    |    |
| 1      | 0  | 0     | 1  | 0   | 18   | 0  |     |          | 4     | /3       |    |    |
|        |    |       |    |     |      | 1  | 0   | 2        |       | /4       |    |    |
|        |    |       |    |     |      | 1  | 1   | 3        |       | 75       |    |    |

www.rficsolutions.com

Page 10

# RFIC Solutions Inc. Proprietary Information Data subject to change without Notice



# **Phase Locked Loop**

#### RIBPL01

|   |       |   |   |      |    | 0  | 0  | 0    |    | 76       |    |     |   |    |    |
|---|-------|---|---|------|----|----|----|------|----|----------|----|-----|---|----|----|
|   |       |   |   |      |    | 0  | 1  | 1    |    | 70       |    |     |   |    |    |
| 1 | 0     | 0 | 1 | 1    | 19 | 1  | 0  | 2    | 4  | 78       |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 1  | 2    |    | 70       |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 0  | 5    |    | 80       |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 1  | 1    |    | <u> </u> |    |     |   |    |    |
| 1 | 0     | 1 | 0 | ) 0  | 0  | 0  | 0  | 0    | 0  | 20       | 1  | 0   | 2 | 4  | 01 |
|   |       |   |   | 0    |    | ĺ  |    |      |    | 1        | 1  | 2   |   | 02 |    |
|   |       |   |   |      |    |    | 0  | 5    |    | 01       |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 1  | 1    |    | 04       |    |     |   |    |    |
| 1 | 0     | 1 | 0 | 1    | 21 | 1  | 0  | 2    | 4  | 05       |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 1  | 2    |    | 00       |    |     |   |    |    |
|   |       |   |   |      |    |    | 1  | <br> |    | 07       |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 1  | 1    |    | 00       |    |     |   |    |    |
| 1 | 0     | 1 | 1 | 0    | 22 | 0  | 1  | 2    | 4  | 09       |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 1  | 2    |    | 90       |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 1  | 3    |    | 91       |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 0  | 0    |    | 92       |    |     |   |    |    |
| 1 | 0     | 1 | 1 | 1    | 1  | 23 | 0  | 1    | 1  | 4        | 93 |     |   |    |    |
|   |       |   |   |      |    | 1  | 0  | 2    |    | 94       |    |     |   |    |    |
|   |       |   |   |      |    |    |    | 3    |    | 95       |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 0  | 0    |    | 96       |    |     |   |    |    |
| 1 | L 1 0 | 0 | 0 | 0 24 | 0  | 1  | 1  | 4    | 97 |          |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 0  | 2    |    | 98       |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 1  | 3    |    | 99       |    |     |   |    |    |
|   |       |   |   | 1    |    | 0  | 0  | 0    |    | 100      |    |     |   |    |    |
| 1 | 1     | 0 | 0 |      | 1  | 1  | 25 | 0    | 1  | 1        | 4  | 101 |   |    |    |
|   |       |   |   |      |    | 1  | 0  | 2    |    | 102      |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 1  | 3    |    | 103      |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 0  | 0    | 4  | 104      |    |     |   |    |    |
| 1 | 1     | 0 | 1 | 0    | 26 | 0  | 1  | 1    |    | 105      |    |     |   |    |    |
|   |       | _ |   | -    |    | 1  | 0  | 2    |    | 106      |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 1  | 3    |    | 107      |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 0  | 0    |    | 108      |    |     |   |    |    |
| 1 | 1     | 0 | 1 | 1    | 27 | 0  | 1  | 1    | 4  | 109      |    |     |   |    |    |
|   | _     |   |   | _    |    | 1  | 0  | 2    |    | 110      |    |     |   |    |    |
|   |       | - |   |      |    | 1  | 1  | 3    |    | 111      |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 0  | 0    |    | 112      |    |     |   |    |    |
| 1 | 1     | 1 | 0 | 0    | 28 | 0  | 1  | 1    | 4  | 113      |    |     |   |    |    |
| - | -     | - | Ŭ | Ũ    | 20 | 1  | 0  | 2    |    | 114      |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 1  | 3    |    | 115      |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 0  | 0    |    | 116      |    |     |   |    |    |
| 1 | 1     | 1 | 0 | 1    | 29 | 0  | 1  | 1    | 4  | 117      |    |     |   |    |    |
| 1 | -     | 1 |   | -    |    | 1  | 0  | 2    | т  | 118      |    |     |   |    |    |
|   |       |   |   |      |    | 1  | 1  | 3    |    | 119      |    |     |   |    |    |
| 1 | 1     | 1 | 1 | 0    | 30 | 0  | 0  | 0    | 4  | 120      |    |     |   |    |    |
|   |       |   |   |      |    | 0  | 1  | 1    |    | 120      |    |     |   |    |    |

www.rficsolutions.com

Page 11

# RFIC Solutions Inc. Proprietary Information Data subject to change without Notice



**Preliminary Datasheet** 

## **Phase Locked Loop**

#### RIBPL01

|     |   |              |     |    |    | 1 | 0 | 2 |     | 122 |
|-----|---|--------------|-----|----|----|---|---|---|-----|-----|
|     |   |              |     |    |    | 1 | 1 | 3 |     | 123 |
|     |   |              |     |    |    | 0 | 0 | 0 |     | 124 |
| 1 1 | 1 | 1            | 1 1 | 21 | 0  | 1 | 1 | 1 | 125 |     |
| T   |   | <sup>⊥</sup> | 1   | T  | 51 | 1 | 0 | 2 | 4   | 126 |
|     |   |              |     |    |    | 1 | 1 | 3 |     | 127 |

## PLL Layout

