## Going beyond gallium nitride transistor state-of-the-art performance

imec presents enhancement-mode p-GaN high-electron-mobility devices on silicon at IEDM.

he imec research center in Belgium claims beyond state-ofthe-art performance for a p-type gallium nitride (p-GaN) highelectron-mobility transistor (HEMT) on silicon operating in enhancementmode (normallyoff). The threshold voltage was +2V. Low on-resistance of 7 $\Omega$ -mm enabled high drive current of 0.4A/mm at 10V drain bias, imec presented its results at the IEEE International **Electron Devices** Meeting in Washington DC, USA (8 December 2015)



Figure 1. Schematic cross section (upper figures) and transmission electron micrographs (TEMs) of gate region (lower figures) of (a) recessed-gate MISHEMT and (b) p-GaN HEMT.

in sessions 16.2 and 35.4. imec claims that the p-GaN HEMT outperforms metal-insulator-semiconductor (MISHEMT) counterparts.

imec has been working on the p-GaN HEMT structure (Figure 1) for some time [www.semiconductor-today.com/ news\_items/2015/sep/imec\_020915.shtml]. Normally-off/ enhancement-mode operation is preferred for power efficiency and fail safety. Conventional GaN HEMTs, produced without special measures such as fluoride plasma treatment of the gate region, tend to be depletion-mode/normally-on. Producing GaN devices on silicon should lead to production cost savings, but device performance can be impacted by crystal defects arising from the larger lattice mismatch, compared with silicon carbide (SiC) or free-standing/bulk GaN substrates.

One team of imec researchers focused on improving the interface between the 200mm-diameter substrate and the overlying GaN buffer with the aim of reducing dispersion/current collapse. Dispersion occurs in pulse-mode/switching operation. One cause of this is trap states in the buffer layer that adversely affect performance compared with DC characterization. Three types of high-voltage buffer/silicon interface were compared: step-graded, low-temperature AIN interlayer, and superlattice (Figure 2). Using a 'design of experiments' methodology, the researchers conclude that "a superlattice buffer can achieve simul-

## Technology focus: GaN HEMTs 95



Figure 2. Schematic overview of AlGaN/GaN buffer and constituent parts. Schemes of three different deep buffer topologies are shown and illustrated with TEM cross sections of epi buffers.

taneously low dispersion and leakage under negative bulk bias".

In their optimization efforts, the teams targeted low dispersion/current collapse, leakage and breakdown voltage over a wide temperature range and bias conditions. Another team of researchers also optimized the epitaxy process for the p-GaN layer, which contains the two-dimensional electron gas (2DEG) channel near the

top aluminium gallium nitride (AlGaN) barrier layer. imec says that it is working towards industrialization and is offering a complete 200mm CMOS-compatible 200V GaN process line that features excellent specs on enhancement-mode devices. ■

www.imec.be www.his.com/~iedm Author: Mike Cooke

## REGISTER for Semiconductor Today free at www.semiconductor-today.com