

64K-bit/32K-bit 2-Wire Serial CMOS EEPROM

### TTE24C32/TTE24C64

### Description

The TTE24C32/TTE24C64 is an electrically erasable PROM device that uses the standard 2-wire interface for communications. The TTE24C32/TTE24C64 contains a memory array of 32K-bits (4Kx8) and 64K-bits (8Kx8) repectively, and each is further subdivided into 32 byte pages for Page-Write mode. This EEPROM is offered in wide operating voltages of 2.5V to 5.5V to be compatible with most application voltages. TT Semiconductor designed the TE24C32/TTE24C64 to be a practical, low-power 2-wire EEPROM solution. The devices are packaged in 8-pin Ceramic DIP, Flatpack, 20 Pin LCC and 8 pin Plastic DIp or SOIC.

The TTE24C32/TTE24C64 maintains compatibility with the popular 2-wire bus protocol, so it is easy to design into applications implementing this bus type. The simple bus consists of the Serial Clock wire (SCL) and the Serial Data wire (SDA). Using the bus, a Master device such as a microcontroller is usually connected to one or more Slave devices such as the TTE24C32/TTE24C64. The bit stream over the SDA line includes a series of bytes, which identifies a particular Slave device, an instruction, an address within that Slave device, and a series of data, if appropriate. The TTE24C32/TTE24C64 has a Write Protect pin (WP) to allow blocking of any write instruction transmitted over the bus.

#### **FEATURES**

Two-Wire Serial Interface, I²C™ compatible Bi-directional data transfer protocol

400 KHz (2.5V) and 1 MHz (5.0V) compatibility

Low Power CMOS Technology -Active Current less than 3 mA (5.0V) -Stanby Current less than 6  $\mu$ A (5.0V) -Standby Current less than 2  $\mu$ A (2.5V)

Wide Voltage Operation -Vcc = 2.5V to 5.5V

Hardware Data Protection -Write Protect Pin

Sequential Read Feature

Filtered Inputs for Noise Suppression

#### FEATURES

Self time write cycle with auto clear -5 ms @ 5.0V

Organization: -24C32: 4Kx8 (128 pages of 32 bytes) -24C64: 8Kx8 (256 pages of 32 bytes)

32 Byte Page Write Buffer

High Reliability -Endurance: 100,000 Cycles -Data Retention: 40 Years

Military and Extended temperature ranges



| Pin<br>Name | DIP, SOIC,<br>Flat Pack 8<br>Pin Package | LCC20<br>Pkg |
|-------------|------------------------------------------|--------------|
| AO          | 1                                        | 5            |
| A1          | 2                                        | 6            |
| A2          | 3                                        | 7            |
| GND         | 4                                        | 10           |
| SDA         | 5                                        | 15           |
| SCL         | 6                                        | 16           |
| WP          | 7                                        | 17           |
| VCC         | 8                                        | 20           |

Function Block Diagram

Table 1. Pin Configurations

## TTE24C32/TTE24C64

#### **PIN DESCRIPTIONS**

| A0-A2 | Address Inputs          |
|-------|-------------------------|
| SDA   | Serial Address/Data I/O |
| SCL   | Serial Clock Input      |
| WP    | Write Protect Input     |
| Vcc   | Power Supply            |
| GND   | Ground                  |

#### SCL

This input clock pin is used to synchronize the data transfer to and from the device.

#### SDA

The SDA is a Bi-directional pin used to transfer addresses and data into and out of the device. The SDA pin is an open drain output and can be wire-Ored with other open drain or open collector outputs. The SDA bus requires a pullup resistor to Vcc.

#### A0, A1, A2

The A0, A1 and A2 are the device address inputs that are hardwired or left not connected for hardware compatibility with the 24C16. When pins are hardwired, as many as eight 32K/64K devices may be addressed on a single bus system. When the pins are not hardwired, the default values of A0, A1, and A2 are zero.

#### WP

WP is the Write Protect pin. The input level determines if all, or none of the array is protected from modifications.

### DEVICE OPERATION

The TTE24C32/TTE24C64 features a serial communication and supports a bi-directional 2-wire bus transmission protocol called  $l^2C^{TM}$ .

#### 2-WIRE BUS

The two-wire bus is defined as a Serial Data line (SDA), and a Serial Clock line (SCL). The protocol defines any device that sends data onto the SDA bus as a transmitter, and the receiving devices as receivers. The bus is controlled by Master device which generates the SCL, controls the bus access and generates the Stop and Start conditions. The TTE24C32/TTE24C64 is the Slave device on the bus.

#### The Bus Protocol:

 Data transfer may be initiated only when the bus is not busy

- During a data transfer, the SDA line must remain stable whenever the SCL line is high. Any changes in the data line while the SCL line is high will be interpreted as a Start or Stop condition.

The state of the SDA line represents valid data after a Start condition. The SDA line must be stable for the duration of the High period of the clock signal. The data on the SDA line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a Start condition and terminated with a Stop condition.

#### Start Condition

The Start condition precedes all commands to the device and is defined as a High to Low transition of SDA when SCL is High. The TTE24C32/TTE24C64 monitors the SDA and SCL lines and will not respond until the Start condition is met.

#### Stop Condition

The Stop condition is defined as a Low to High transition of SDA when SCL is High. All operations must end with a Stop condition.

### Acknowledge (ACK)

After a successful data transfer, each receiving device is required to generate an ACK. The Acknowledging device pulls down the SDA line.

#### Reset

The TTE24C32/TTE24C64 contains a reset function in case the 2- wire bus transmission is accidentally interrupted (eg. a power loss), or needs to be terminated mid-stream. The reset is caused when the Master device creates a Start condition. To do this, it may be necessary for the Master device to monitor the SDA line while cycling the SCL up to nine times. (For each clock signal transition to High, the Master checks for a High level on SDA.)

#### Standby Mode

Power consumption is reduced in standby mode. The TTE24C32/TTE24C64 will enter standby mode: a) At Power-up, and remain in it until SCL or SDA toggles; b) Following the Stop signal if no write operation is initiated; or c) Following any internal write operation

### **DEVICE ADDRESSING**

The Master begins a transmission by sending a Start condition. The Master then sends the address of the particular Slave devices it is requesting. The Slave device (Fig. 5) address is 8 bits. The four most significant bits of the Slave device address are fixed as 1010 for the TTE24C32/TTE24C64.

This device has three address bits (A2, A1, and A0), which allows up to eight TTE24C32/TTE24C64 devices to share the 2-wire bus. Upon receiving the Slave address, the device compares the three address bits with the hardwired A2, A1, and A0 input pins to determine if it is the appropriate Slave.

The last bit of the Slave address specifies whether a Read or Write operation is to be performed. When this bit is set to 1, a Read operation is selected, and when set to 0, a Write operation is selected.

After the Master transmits the Start condition and Slave address byte (Fig. 5), the appropriate 2-wire Slave (eg. TTE24C32/TTE24C64) will respond with ACK on the SDA line. The Slave will pull down the SDA on the ninth clock cycle, signaling that it received the eight bits of data. The selected TTE24C32/TTE24C64 then prepares for a Read or Write operation by monitoring the bus.

### WRITE OPERATION

#### Byte Write

In the Byte Write mode, the Master device sends the Start condition and the Slave address information (with the R/W set to Zero) to the Slave device. After the Slave generates an ACK, the Master sends the two byte address that are to be written into the address pointer of the TTE24C32/TTE24C64. After receiving another ACK from the Slave, the Master device transmits the data byte to be written into the address location. The TTE24C32/TTE24C64 memory acknowledges once more and the Master generates the Stop condition, at which time the device begins its internal programming cycle. While this internal cycle is in progress, the device will not respond to any request from the Master device.

#### Page Write

The TTE24C32/TTE24C64 is capable of 32-byte Page-Write operation. A Page-Write is initiated in the same manner as a Byte Write, but instead of terminating the internal Write cycle after the first data word is transferred, the Master device can transmit up to 31 more bytes. After the receipt of each data word, the TTE24C32/TTE24C64 responds immediately with an ACK on SDA line, and the five lower order data word address bits are internally incremented by one, while the higher order bits of the data word address remain constant. If a byte address is incremented from the last byte of a page, it returns to the first byte of that page. If the Master device should transmit more than 32 words prior to issuing the Stop condition, the address counter will "roll over," and the previously written data will be overwritten. Once all 32 bytes are received and the Stop condition has been sent by the Master, the internal programming cycle begins. At this point, all received data is written to the TTE24C32/TTE24C64 in a single Write cycle. All inputs are disabled until completion of the internal Write cycle.

## TTE24C32/TTE24C64

#### Acknowledge (ACK) Polling

The disabling of the inputs can be used to take advantage of the typical Write cycle time. Once the Stop condition is issued to indicate the end of the host's Write operation, the TTE24C32/TTE24C64 initiates the internal Write cycle. ACK polling can be initiated immediately. This involves issuing the Start condition followed by the Slave address for a Write operation. If the TTE24C32/TTE24C64 is still busy with the Write operation, no ACK will be returned. If the TTE24C32/TTE24C64 has completed the Write operation, an ACK will be returned and the host can then proceed with the next Read or Write operation.

#### READ OPERATION

Read operations are initiated in the same manner as Write operations, except that the (R/W) bit of the Slave address is set to "1". There are three Read operation options: current address read, random address read, and sequential read.

### Current Address Read

The TTE24C32/TTE24C64 contains an internal address counter which maintains the address of the last byte accessed, incremented by one. For example, if the previous operation is either a Read or Write operation addressed to the address location n, the internal address counter would increment to address location n+1. When the TTE24C32/TTE24C64 receives the Slave Device Addressing Byte with a Read operation (R/W bit set to "1"), it will respond an ACK and transmit the 8-bit data word stored at address location n+1. The Master should not acknowledge the transfer but should generate a Stop condition so the TTE24C32/TTE24C64 discontinues transmission. If 'n' is the last byte of the memory, the data from location '0' will be transmitted. (Refer to Figure 8. Current Address Read Diagram.)

#### Random Address Read

Selective Read operations allow the Master device to select at random any memory location for a Read operation. The Master device first performs a 'dummy' Write operation by sending the Start condition, Slave address and word address of the location it wishes to read. After the TTE24C32/TTE24C64 acknowledges the word address, the Master device resends the Start condition and the Slave address, this time with the R/W bit set to one. The TTE24C32/TTE24C64 then responds with its ACK and sends the data requested. The Master device does not send an ACK but will generate a Stop condition. (Refer to Figure 9. Random Address Read Diagram.)

### Sequential Read

Sequential Reads can be initiated as either a Current Address Read or Random Address Read. After the TTE24C32/TTE24C64 sends the initial byte sequence, the Master device now responds with an ACK indicating it requires additional data from the TTE24C32/TTE24C64. The TTE24C32/TTE24C64 continues to output data for each ACK received. The Master device terminates the sequential Read operation by pulling SDA High (no ACK) indicating the last data word to be read, followed by a Stop condition.

The data output is sequential, with the data from address n followed by the data from address n+1, ... etc. The address counter increments by one automatically, allowing the entire memory contents to be serially read during sequential Read operation. When the memory address boundary of 8191 for TTE24C64 or 4095 for TTE24C32 is reached, the address counter "rolls over" to address 0, and the TTE24C32/TTE24C64 continues to output data for each ACK received. (Refer to Figure 10. Sequential Read Operation Starting with a Random Address Read Diagram.)

Preliminary

## TT Semiconductor

| A                                           | Ratings <sup>1</sup> ( $T_A = 25^{\circ}C$ ) |                                         |               |
|---------------------------------------------|----------------------------------------------|-----------------------------------------|---------------|
| Supply Voltage (V <sub>S</sub> )            | +0.5 to +6.5 V                               | Storage Temperature (T <sub>STG</sub> ) | -65 to +200°C |
| Voltage on Any Pin (V <sub>P</sub> )        | -0.5 to V <sub>CC</sub> +0.5 V               | Output Current (I <sub>OUT</sub> )      | 5 mA          |
| Temperature Under Bias (T <sub>BIAS</sub> ) | -55 to +175 °C                               |                                         |               |

1. Stresses violating the conditions listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only. Functional operation of the device outside these conditions or those indicated in the operational sections of this specification is not implied. Exposure to these conditions for extended periods may affect reliability.

| Recommended Operating Conditions |                 |                   |     |     |     |       |  |
|----------------------------------|-----------------|-------------------|-----|-----|-----|-------|--|
| Parameter                        | Symbol          | Conditions        | Min | Тур | Max | Units |  |
| Military                         | V <sub>CC</sub> | -55 °C to +125 °C | 2.5 |     | 5.5 | V     |  |
| Extended Temp                    | V <sub>CC</sub> | -55 °C to +175 °C | 4.5 |     | 5.5 | V     |  |

|                    |                  | Capacitance <sup>1,2</sup> |     |       |
|--------------------|------------------|----------------------------|-----|-------|
| Parameter          | Symbol           | Conditions                 | Мах | Units |
| Input Capacitance  | C <sub>IN</sub>  | V <sub>IN</sub> = 0V       | 6   | pF    |
| Output Capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> = 0V      | 8   | pF    |

1. Tested initially and after any design or process changes that may affect these parameters.

2. Test conditions:  $T_{A}$  = 25°C, f = 1 MHz, Vcc = 5.0V.

Preliminary

# TTE24C32/TT24C64

| AC Electric                                                           | al Characteristics | (T <sub>A</sub> =   | = -55°C to +17     | 5°C)                |                          |       |
|-----------------------------------------------------------------------|--------------------|---------------------|--------------------|---------------------|--------------------------|-------|
| Parameter Syr                                                         | nbol               | <b>2.5V-</b><br>Min | <b>5.5V</b><br>Max | <b>4.5V-</b><br>Min | 5.5V <sup>1</sup><br>Max | Units |
| SCL Clock Frequency f <sub>s</sub>                                    | CL                 | 0                   | 400                | 0                   | 1000                     | KHz   |
| Noise Suppression Time <sup>1</sup>                                   | Т                  | _                   | 50                 | _                   | 50                       | ns    |
| Clock Low Period t <sub>L</sub>                                       | OW                 | 1.2                 | _                  | 0.6                 | _                        | s     |
| Clock High Period t <sub>H</sub>                                      | IGH                | 0.6                 | _                  | 0.4                 | _                        | s     |
| Bus Free Time Before New Transmission $^1$ $t_{\sf B}$                | UF                 | 1.2                 | _                  | 0.5                 | _                        | s     |
| Start Condition Setup Time t <sub>SU</sub>                            | :STA               | 0.6                 | _                  | 0.25                | _                        | s     |
| Stop Condition Setup Time t <sub>SU</sub>                             | :STO               | 0.6                 | _                  | 0.25                | _                        | s     |
| Start Condition Hold Time t <sub>HD</sub>                             | :STA               | 0.6                 | _                  | 0.25                | _                        | s     |
| Stop Condition Hold Time t <sub>HD</sub>                              | :STO               | 0.6                 | _                  | 0.25                | _                        | S     |
| Data In Setup Time t <sub>SU</sub>                                    | :DAT               | 100                 | _                  | 100                 | _                        | ns    |
| Data In Hold Time t <sub>HD</sub>                                     | :DAT               | 0                   | _                  | 0                   | _                        | ns    |
| WP pin Setup Time t <sub>SU</sub>                                     | I:WP               | 0.6                 | _                  | 0.6                 | _                        | S     |
| WP pin Hold Time t <sub>HD</sub>                                      | ):WP               | 1.2                 | _                  | 1.2                 | _                        | s     |
| Data Out Hold Time t <sub>[</sub><br>(SLC Low to SDA Data Out Change) | Н                  | 50                  | _                  | 50                  | _                        | ns    |
| Clock to Output t,<br>(SCL Low to SDA Data Out Valid)                 | AA                 | 50                  | 900                | 50                  | 550                      | ns    |
| SCL and SDA Rise Time <sup>1</sup> t                                  | R                  | _                   | 300                | _                   | 300                      | ns    |
| SCL and SDA Fall Time <sup>1</sup>                                    | F                  | _                   | 300                | _                   | 100                      | ns    |
| Write Cycle Time t <sub>V</sub>                                       | VR                 | _                   | 10                 | —                   | 5                        | ms    |

1. This parameter is characterized but not 100% tested.

Preliminary

| DC Electrical Characteristics ( $T_A = -55$ C to $+175$ C) |                 |                                              |                                               |  |  |  |
|------------------------------------------------------------|-----------------|----------------------------------------------|-----------------------------------------------|--|--|--|
| Parameter                                                  | Symbol          | Conditions                                   | Min Typ Max Units                             |  |  |  |
| Output Low Voltage                                         | V <sub>OL</sub> | V <sub>CC</sub> = 2.5V,I <sub>OL</sub> =3 mA | — — 0.4 V                                     |  |  |  |
| Input High Voltage                                         | V <sub>IH</sub> |                                              | V <sub>CC</sub> x 0.7 V <sub>CC</sub> + .05 V |  |  |  |
| Input Low Voltage                                          | V <sub>IL</sub> |                                              | -1.0 — V <sub>CC</sub> x 0.3 V                |  |  |  |
| Input Leakage Current                                      | ILI             | $V_{IN}$ =0V to $V_{CC}$                     | 20 A                                          |  |  |  |
| Output Leakage Current                                     | I <sub>LO</sub> |                                              | -20 — 20 A                                    |  |  |  |

| Power Supply Characteristics ( $T_A = -55 \text{ C to } + 125^{\circ}\text{C}$ ) |                   |                                         |     |     |     |       |
|----------------------------------------------------------------------------------|-------------------|-----------------------------------------|-----|-----|-----|-------|
| Parameter                                                                        | Symbol            | Conditions                              | Min | Тур | Max | Units |
| VCC Operating Current                                                            | I <sub>cc</sub> 1 | Read at 400 KHz (V <sub>CC</sub> = 5V)  | _   | _   | 2.0 | mA    |
| VCC Operating Current                                                            | I <sub>CC</sub> 2 | Write at 400 KHz (V <sub>CC</sub> = 5V) | _   | _   | 3.0 | mA    |
| Standby Current                                                                  | I <sub>SB</sub> 1 | V <sub>CC</sub> = 2.5V                  | _   | _   | 2   | А     |
| Standby Current                                                                  | I <sub>SB</sub> 2 | V <sub>CC</sub> = 5.0                   | _   | _   | 6   | А     |

| Power Supply Characteristics   | $(T_{-} = -55)$ | $C = 175^{\circ}C$ |
|--------------------------------|-----------------|--------------------|
| remered bapping endiablemented |                 |                    |

| Parameter             | Symbol            | Conditions                              | Min | Тур | Max | Units |
|-----------------------|-------------------|-----------------------------------------|-----|-----|-----|-------|
| VCC Operating Current | I <sub>cc</sub> 1 | Read at 400 KHz (V <sub>CC</sub> = 5V)  |     | _   | 2.0 | mA    |
| VCC Operating Current | I <sub>CC</sub> 2 | Write at 400 KHz (V <sub>CC</sub> = 5V) |     |     | 3.0 | mA    |
| Standby Current       | I <sub>SB</sub> 1 | V <sub>CC</sub> = 2.5V                  | _   | _   | 60  | А     |
| Standby Current       | I <sub>SB</sub> 2 | V <sub>CC</sub> = 5V                    |     |     | 120 | A     |

## **TT Semiconductor**



Figure 1. Typical System Bus Configuration



#### Figure 2. Output Acknowledge



Figure 3. Start and Stop Conditions

# TTE24C32/TTE24C64



Figure 4. Data Validity Protocol



Figure 5. Slave Address



Figure 6. Byte Write



Figure 7. Page Write

Preliminary

## TT Semiconductor



Figure 8. Current Address Read



Figure 9. Random Address Read



#### Figure 10. Sequential Read

Preliminary

# TTE24C32/TTE24C64



Figure 11. Bus Timing



#### Figure 12. Write Cycle Timing



Figure 13. 8-pin PDIP and CDIP package outline



Figure 14. 8-pin Flatpack package outline



Figure 15. 8-pin SOIC package outline



Figure 16. 20-pin LCC package outline

Preliminary



Figure 16. Order Information

Information furnished by TT Semiconductor is believed to be accurate and reliable. However no responsibility is assumed by TT Semiconductor for its use nor for any infringements of patents or other rights of third parties which may result from its use.

#### LIFE SUPPORT POLICY

IT Semiconductor products are not designed for use in life support equipment where malfunction of such products can reasonably be expected to result in personal injury or death. The buyer uses or sells such products for life support application at the buyer's own risk and agrees to hold harmless IT Semiconductor from all damages, claims, suits or expense resulting from such use.

#### CAUTION: THIS IS AN ESD (ELECTROSTATIC DISCHARGE) SENSITIVE DEVICE.

It can be damaged by the currents generated by electrostatic discharge. Static charge and therefore dangerous voltages can accumulate and discharge without detection causing a loss of function or performance to occur.

The transistors in this device are unprotected in order to maximize performance and flexibility. They are more sensitive to ESD damage than many other ICs which include protection devices at their inputs. Note that all of the pins (not just the "inputs") are susceptible.

Use ESD preventative measures when storing and handling this device. Unused devices should be stored in conductive packaging. Packaging should be discharged to the destination socket before the devices are removed. ESD damage can occur to these devices even after they are installed in a board-level assembly. Circuits should include specific and appropriate ESD protection.