

### FEATURES

Wide Dynamic Range: >120 dB Wide Gain Range: >130 dB Exponential (dB) Gain Control

Low Distortion: ~0.0025% (typical 2181A) ~0.005% (typical 2181C)

Wide Gain-Bandwidth: 20 MHz

Dual Gain-Control Ports (pos/neg)

Pin-Compatible with 2150-Series

### APPLICATIONS

Faders Panners Compressors Expanders Equalizers Filters Oscillators Automation System

### Description

TT Semiconductor TT2181 Series integrated-circuit voltage controlled amplifiers (VCAs) are very high-performance current-in/current-out devices with two opposing-polarity, voltage-sensitive control ports. They offer wide-range exponential control of gain and attenuation with low signal distortion. The parts are selected after packaging based primarily on after-trim THD and control-voltage feedthrough performance. The VCA design takes advantage of a fully complementary dielectric isolation process which offers closely matched NPN/PNP pairs. This delivers performance unobtainable through any conventional process, integrated or discrete. The parts are available in three grades, allowing the user to optimize cost vs. performance. The TT2181 Series is available in a variety of 8 pin packages.



Figure 1. TT2181 Series Equivalent Circuit Diagram

Figure 3. LCC Pinout Assignments

TT Semiconductor; 325 North Shepard Street; Anaheim, California 92806; USA Tel: 1 714 257 2257; Fax: 1 714 257 2252; Web: www.ttsemiconductor.com

## TT Semiconductor

### SPECIFICATIONS<sup>1</sup>

| Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ )       |       |                                                     |               |  |  |  |  |  |  |
|--------------------------------------------------------|-------|-----------------------------------------------------|---------------|--|--|--|--|--|--|
| Positive Supply Voltage (V <sub>CC</sub> )             | +20 V | Power Dissipation ( $P_D$ ) ( $T_A = 75^{\circ}C$ ) | 330 mW        |  |  |  |  |  |  |
| Negative Supply Voltage (V <sub>EE</sub> )             | -20 V | Operating Temperature Range $(T_{OP})$              | -55 to +175°C |  |  |  |  |  |  |
| Supply Current (I <sub>cc</sub> )                      | 10 mA | Storage Temperature Range $(T_{ST})$                | -55 to +200°C |  |  |  |  |  |  |
| Max E <sub>C</sub> E <sub>C+</sub> -(E <sub>C-</sub> ) | 1V    |                                                     |               |  |  |  |  |  |  |

|                         | <b>.</b>                          |                            | 2181A       | 2181B       | 2181C       |       |
|-------------------------|-----------------------------------|----------------------------|-------------|-------------|-------------|-------|
| Parameter               | Symbol                            | Conditions                 | Min Typ Max | Min Typ Max | Min Typ Max | Units |
| Positive Supply Voltage | V <sub>CC</sub>                   |                            | +4 +15 +18  | +4 +15 +18  | +4 +15 -18  | V     |
| Negative Supply Voltage | V <sub>EE</sub>                   |                            | -4 -15 -18  | -4 -15 -18  | -4 -15 -18  | V     |
| Bias Current            | I <sub>SET</sub>                  | $V_{CC}$ - $V_{EE}$ = 30 V | 1 2.4 3.5   | 1 2.4 3.5   | 1 2.4 3.5   | mA    |
| Signal Current          | I <sub>IN</sub> +I <sub>OUT</sub> | I <sub>SET</sub> = 2.4 mA  | — 0.35 2.5  | — 0.35 2.5  | — 0.35 2.5  | mA    |

|                          |                                    | Electrical Cho                                   | Irac  | ter   | istic | <b>S</b> <sup>2</sup> |       |      |      |       |      |       |
|--------------------------|------------------------------------|--------------------------------------------------|-------|-------|-------|-----------------------|-------|------|------|-------|------|-------|
|                          |                                    |                                                  | 2181A |       | 2     | 2181B 2181C           |       |      |      |       |      |       |
| Parameter                | Symbol                             | Conditions                                       | Min   | Тур   | Max   | Min                   | Тур   | Max  | Min  | Тур   | Max  | Units |
| Supply Current           | Icc                                | No Signal                                        | _     | 2.4   | 4     | _                     | 2.4   | 4    |      | 2.4   | 4    | mA    |
| Equiv. Input Bias Currer | it I <sub>B</sub>                  | No Signal                                        | _     | 2     | 10    | _                     | 2     | 12   | _    | 2     | 15   | nA    |
| Input Offset Voltage     | V <sub>OFF(IN)</sub>               | No Signal                                        | _     | 5     | _     | _                     | 5     | _    | _    | 5     | _    | mV    |
| Output Offset Voltage    | $V_{OFF(OUT)}$                     | R <sub>out</sub> = 20k                           |       |       |       |                       |       |      |      |       |      |       |
|                          |                                    | 0 dB gain                                        | _     | 0.5   | 1     | _                     | 1     | 2    |      | 1.5   | 3    | mV    |
|                          |                                    | +15 dB gain                                      |       | 1     | 3     | _                     | 1.5   | 4    | _    | 3     | 10   | mV    |
|                          |                                    | +30 dB gain                                      | _     | 3     | 12    | _                     | 5     | 15   | _    | 9     | 30   | mV    |
| Gain Cell Idling Current | I <sub>IDLE</sub>                  |                                                  |       | 20    | _     | _                     | 20    | _    | _    | 20    | _    | А     |
| Gain Control Constant    |                                    | $T_A = 25^{\circ}C(T_{CHIP}  35^{\circ}C)$       |       |       |       |                       |       |      |      |       |      |       |
|                          |                                    | -60 dB < gain < +40dB                            |       |       |       |                       |       |      |      |       |      |       |
|                          | E <sub>C+</sub> /Gain (dB)         | Pin 2 (Fig. 17)                                  | 6.0   | 6.1   | 6.2   | 6.0                   | 6.1   | 6.2  | 6.0  | 6.1   | 6.2  | mV/dB |
|                          | E <sub>C-</sub> /Gain (dB)         | Pin 3                                            | -6.2  | -6.1  | -6.0  | -6.2                  | -6.1  | -6.0 | -6.2 | -6.1  | -6.0 | mV/dB |
| Gain-Control TempCo      | E <sub>C</sub> / T <sub>CHIP</sub> | Ref T <sub>CHIP</sub> = 27°C                     | _     | +0.33 | 3 —   |                       | +0.33 | 3 —  | _    | +0.33 | 3 —  | %/°C  |
| Gain-Control Linearity   |                                    | -60 to +40 dB gain                               | _     | 0.5   | 2     | _                     | 0.5   | 2    | _    | 0.5   | 2    | %     |
| 1 kHz Off Isolation      |                                    | E <sub>C+</sub> =-360mV, E <sub>C-</sub> =+360mV | 110   | 115   | _     | 110                   | 115   | _    | 110  | 115   | _    | dB    |
| Output Noise             | e <sub>n(OUT)</sub>                | 20 Hz ~20 kHz                                    |       |       |       |                       |       |      |      |       |      |       |
|                          |                                    | R <sub>out</sub> = 20k                           |       |       |       |                       |       |      |      |       |      |       |
|                          |                                    | 0 dB gain                                        |       | -98   | -97   | _                     | -98   | -96  | _    | -98   | -95  | dBV   |
|                          |                                    | +15 dB gain                                      | _     | -88   | -86   | _                     | -88   | -85  | _    | -88   | -84  | dBV   |
| Voltage at V-            | V <sub>V-</sub>                    | No Signal                                        | -3.1  | 2.85  | -2.6  | -3.1                  | -2.85 | -2.6 | -3.2 | -2.85 | -2.6 | V     |

1. All specifications subject to change without notice. 2. Unless otherwise noted,  $T_A = 25^{\circ}C$ ,  $V_{CC} = +15V$ ,  $V_{EE} = -15V$ . Test circuit is a shown in Figure 4. SYM ADJ is adjusted for minimum THD at 1 V, 1 kHz, EC- = -EC + =0 V

### TT2181 Series

| Electrical Characteristics <sup>2</sup> |                  |                                              |                |           |        |           |        |          |          |
|-----------------------------------------|------------------|----------------------------------------------|----------------|-----------|--------|-----------|--------|----------|----------|
|                                         |                  |                                              | TT2181A TT2181 |           | T2181B | т         | T2181C |          |          |
| Parameter                               | Symbol           | Conditions                                   | Min            | Тур Мах   | Min    | Тур Мах   | Min    | Тур М    | ax Units |
| Total Harmonic Distortion               | THD              | 1 kHz                                        |                |           |        |           |        |          |          |
|                                         |                  | V <sub>IN</sub> = 0 dBV,0 dB gain            | _              | .0025.005 | _      | .004 .008 | _      | .005 .0  | )2 %     |
|                                         |                  | $V_{\text{IN}}\text{=}$ +10 dBV, -15 dB gain | _              | .018 .025 | —      | .025 .035 | _      | .035 .0  | )7 %     |
|                                         |                  | V <sub>IN</sub> = -5 dBV, +15 dB gain        |                | .018 .025 | _      | .025 .035 | _      | .035 .0  | )7 %     |
|                                         |                  | V <sub>IN</sub> = +10 dBV, 0 dB gain         | _              | .004 .008 | _      | .006 .010 | _      | .0015 -  | - %      |
| Slew Rate                               |                  | R <sub>in</sub> = R <sub>OUT</sub> = 20 k    | _              | 12 —      | _      | 12 —      | _      | 12 –     | — V/s    |
| Symmetry Control Voltage                | $V_{\text{SYM}}$ | Av = 0 dB, Minimum THD                       | -0.5           | - +0.5    | -1.5   | — +1.5    | -2.5   | <u> </u> | 2.5 mV   |
| Gain at 0 V Control Voltage             | e                | $E_{C}=0 \text{ mV}$                         | -0.1           | 0.0 +0.1  | -0.15  | 0.0 +0.15 | -0.2   | 0.0 +0   | ).2 dB   |







Figure 5. TT2181 Series Frequency Response Vs. gain

Figure 6. TT2181 Series Noise (20kHz NBW) Vs. Gain

TT Semiconductor; 325 North Shepard Street; Anaheim, California 92806; USA Tel: 1 714 257 2257; Fax: 1 714 257 2252; Web: www.ttsemiconductor.com

### TT Semiconductor

### Theory of Operation

The TT2181 Series VCAs are designed for high performance in applications requiring exponential gain control, low distortion, wide dynamic range and low control-voltage feedthrough. These parts control gain by converting an input current signal to a bipolar logged voltage, adding a dc control voltage, and re-converting the summed voltage back to a current through a bipolar antilog circuit.

Figure 7 presents a considerably simplified internal circuit diagram of the IC. The ac input signal current flows in pin1, the input pin. An internal operational transconductance amplifier (OTA) works to maintain pin 1 at a virtual ground potential by driving the emitters of Q1 and (through the Voltage Bias Generator) Q3. Q3/D3 and Q1/D1 act to log the input current, producing a voltage, V3, which represents the bipolar logarithm of the input current. (The voltage at the junction of D1 and D2 is the same as V3, but shifted by four forward Vbe drops.)

#### Gain Control

Since pin 8, the output, is usually connected to a virtual ground, Q2/D2 and Q4/D4 take the bipolar antilog of V3, creating an output current which is a precise replica of the input current. If pin 2 (Ec+) and pin 3 (Ec-) are held at ground, (with pin 4 - SYM - connected to a high impedance current source), the output current will equal the input current. For pin 2 positive or pin 3 negative, the output current will be scaled larger than the input current. For pin 2 positive, the output current is scaled smaller than the input.



Figure 7. Simplified Internal Circuit Diagram



Figure 8. Gain vs. Control Voltage (E<sub>C+</sub>, Pin 2) at 25 C



Figure 9. Gain vs. Control Voltage (Ec-, Pin 3) at 25 C



Figure 10. Gain vs. Control Voltage (Ec-) with Temp (C)

The scale factor between the output and input currents is the gain of the VCA. Either pin 2 (Ec+) or pin 3 (Ec-), or both, may be used to control gain. Gain is exponentially proportional to the voltage at pin 2, and exponentially proportional to the negative of the voltage at pin 3. Therefore, pin 2 (Ec+) is the positive control port, while pin 3 (Ec-) is the negative control port. Because of the exponential characteristic, the control voltage sets gain linearly in decibels. Figure 8 shows the decibel current gain of a TT2181 versus the voltage at Ec+, while Figure 9 shows gain versus the Ec-.

#### **Temperature Effects**

The logging and antilogging in the VCA depends on the logarithmic relationship between voltage and current in a semiconductor junction (in particular, between a transistor's Vbe and Ic). As is well known, this relationship is temperature dependent. Therefore, the gain of any log-antilog VCA depends on its temperature.

Figure 10 shows the effect of temperature on the negative control port. (The positive control port behaves in the same manner.) Note that the gain at Ec=0 V is 0 dB, regardless of temperature. Changing temperature changes the scale factor of the gain by 0.33% C, which pivots the curve about the 0 dB point.



Figure 11. Representative DC Offset Vs. Gain



Figure 12. 1 kHz THD+Noise Vs. Input Level, 0 dB Gain

Mathematically, the TT2181's gain characteristic is where T is the difference between room temperature

$$\label{eq:Gain} {\rm Gain} = \frac{{\rm E}_{\rm C^+} - {\rm E}_{\rm C^-}}{(0.0061)(1+0.0033 {\rm \Delta T})}, \qquad \qquad {\rm Eq.} \ 1$$

(2 C) and the actual temperature, and Gain is the gain in decibels. At room temperature, this reduces to



Figure 13. 1 kHz THD+Noise Vs. Input Level,+15 dB Gain



Figure 14. 1 kHz THD+Noise Vs. Input Level,-15 dB Gain





TT Semiconductor; 325 North Shepard Street; Anaheim, California 92806; USA Tel: 1 714 257 2257; Fax: 1 714 257 2252; Web: www.ttsemiconductor.com

$$Gain = \frac{E_{C+} - E_{C-}}{0.0061},$$
 Eq. 2

If only the positive control port is used, this becomes

Gain = 
$$\frac{E_{C+}}{0.0061}$$
, Eq. 3

If only the negative control port is used, this becomes

Gain = 
$$\frac{-E_{C_{-}}}{0.0061}$$
, Eq. 4

#### DC Bias Currents

The TT2181 current consumption is determined by the resistor between pin 5 (V-) and the negative supply voltage (VEE). Typically, with 15V supplies, the resistor is 5.1 k, which provides approximately 2.4 mA. This current is split into two paths: 570 A is used for biasing the IC, and the remainder becomes Icell as shown in Figure 7. Icell is further split in two parts: about 20 A biases the core transistors (Q1 through Q4), the rest is available for input and output signal current.

#### Trimming

The TT2181-Series VCAs are intended to be adjusted for minimum distortion by applying a small variable offset voltage to pin 4, the SYM pin. Note that there is a 25 resistor internal to the TT2181 between pin 4 and pin 2. As shown in Figure 4, Page 3, the usual method of applying this offset is to use the internal 25 resistor along with a larger value resistor to form a voltage divider connected to the wiper of a trim pot across the supply rails.

This trim should be adjusted for minimum harmonic distortion. This is usually done by applying a middle-level, middle-frequency signal (e.g. 1 kHz at 1 V) to the input, setting the VCA to 0 dB gain, and adjusting the SYM trim while observing THD at the output. In the TT2181, this adjustment coincides closely with the setting which produces minimum control-voltage feedthrough, though the two settings are not always identical.

#### DC Feedthrough

Normally, a small dc error term flows in pin 8 (the output). When the gain is changed, the dc term changes. This control-voltage feedthrough is more pronounced with gain; the -A version of the part produces the least feedthrough, the -C version the most. See Figure 11 for typical curves for dc offset vs. gain.

#### Performance

The TT2181-Series VCA design, fabrication and testing ensure extremely good performance when used as recommended. In particular, the TT2180 maintains low distortion over a wide range of gain, cut and signal levels. Figures 12 through 14 show typical distortion performance for representative samples of each grade of the part. At or near unity gain, the TT2181 behaves much like a good opamp, with low distortion over the entire audio band. Figure 15 shows typical THD for a TT2181A over frequency at 0 dB gain, with a 1 V input signal, while Figure 16 details the harmonic content of the distortion in a typical A-grade part.



Figure 16. FFT of THD, 0dB gain, 1kHz, 1V, Typical 2181A

### Applications

### Input

As mentioned above, input and output signals are currents, not voltages. While this often causes some conceptual difficulty for designers first exposed to this convention, the current input/output mode provides great flexibility in application.

The Input pin (pin 1) is a virtual ground with negative feedback provided internally (see Figure 7, Page 4). The input resistor (shown as 20 k in Figure 4, Page 3) should be scaled to convert the available ac input voltage to a current within the linear range of the device. Generally, peak input currents should be kept under 1 mA for best distortion performance.

Refer to Figures 12 through 14 to see how distortion varies with signal level for the three parts in the TT2181 Series for 0 dB, +15 dB and -15 dB gain. The circuit of Figure 4, Page 3 was used to generate these curves.

For a specific application, the acceptable distortion will usually determine the maximum signal current level which may be used. Note that, with 20 k current-to-voltage converting resistors, distortion remains low even at 10 V rms input at 0 dB or -15 dB gain, and at 1.7 V rms input at +15 dB gain ( $\sim$ 10 V rms output). This is especially true in the –A and –B grades of the part.

### Distortion vs. Noise

A designer may trade off noise for distortion by decreasing the 20 k current-to-voltage converting resistors used at the input and output in Figure 4, Page 3. For every dB these resistor values are decreased, the voltage noise at the output of the OP275 is reduced by one dB. For example, with 10 k resistors, the output noise floor drops to -104 dBV (typical) at 0 dB gain —a 6 dB reduction in noise because 10 k is  $\frac{1}{2}$  of (6 dB lower than) 20 k.

Conversely, if THD is more important than noise performance, increasing these resistors to 40 k will increase the noise level by 6 dB, while reducing distortion at maximum voltage levels. Furthermore, if maximum signal levels are higher (or lower) than the traditional 10 V rms, these resistors should be scaled to accommodate the actual voltages prevalent in the circuit. Since the TT2181 handles signals as currents, these ICs can even operate with signal levels far exceeding the TT2181's supply rails, provided appropriately large resistors are used.

### High-Frequency Distortion

The choice of input resistor has an additional, subtle effect on distortion. Since the feedback impedances

around the internal opamp (essentially Q1/D1 and Q3/D3) are fixed, low values for the input resistor will require more closed-loop gain from the opamp. Since the open-loop gain naturally falls off at high frequencies, asking for too much gain will lead to increased high-frequency distortion. For best results, this resistor should be kept to 10 k or above.

### Stability

An additional consideration is stability: the internal op amp is intended for operation with source impedances of less than 60 k at high frequencies. For most applications, this will present no problem

### DC Coupling

The quiescent dc voltage level at the input (the input offset voltage) is approximately 0 V, but, as in many general-purpose opamps, this is not well controlled. Any dc input currents will cause dc in the output which will be modulated by gain; this may cause audible thumps. If the input is dc coupled, dc input currents may be generated due to the input offset voltage of the TI2181 itself, or due to offsets in stages preceding the TT2181. Therefore, capacitive coupling is almost mandatory for quality audio applications. Choose a capacitor which will give acceptable low frequency performance for the application.

### Summing Multiple Input Signals

Multiple signals may be summed via multiple resistors, just as with an inverting opamp configuration. In such a case, a single coupling capacitor may be located next to pin 1 rather than multiple capacitors at the driven ends of the summing resistors. However, take care that the capacitor does not pick up stray signals.

### Output

The Output pin (pin 8) is intended to be connected to a virtual ground node, so that current flowing in it may be converted to a voltage (see Figures 4 & 17). The feedback resistor should be chosen based on the desired current-to-voltage conversion constant. Since the input resistor determines the voltage-to-current conversion at the input, the familiar ratio of Rf /Ri for an inverting opamp will determine the overall voltage gain when the TT2181 is set for 0 dB current gain. Since the VCA performs best at settings near unity gain, use the input and feedback resistors to provide design-center gain or loss, if necessary.

A small feedback capacitor around the output opamp is needed to cancel the output capacitance of

the VCA. Without it, this capacitance will destabilize most opamps. The capacitance at pin 8 is typically 15 pf.

### **Power Supplies**

#### Positive

The positive supply is connected directly to V+ (pin 7). No special bypassing is necessary, but it is good practice to include a small ( $\sim$ 1 f) electrolytic or ( $\sim$ 0.1 f) ceramic capacitor close to the VCA IC on the PCB. Performance is not particularly dependent on supply voltage. The lowest permissible supply voltage is determined by the sum of the input and output currents plus ISET, which must be supplied through the output of the internal transconductance amplifier and down through the core and voltage bias generator. Reducing signal currents may help accommodate low supply voltages. The highest permissible supply voltage is fixed by the process characteristics and internal power consumption. +18 V is the nominal limit.

#### Negative

The negative supply terminal is V- (pin 5). Unlike normal negative supply pins, this point is intended to be connected to a current source lset (usually simply a resistor to VEE), which determines the current available for the device. As mentioned before, this source must supply the sum of the input and output signal currents, plus the bias to run the rest) of the IC. The minimum value for this current is 570 A over the sum of the required signal currents. Usually, lset should equal 2.4 mA for most applications with 15 V supplies. Higher bias levels are of limited value, largely because the core transistors become ineffective at logging and antilogging at currents over 1 mA.

Mathematically, this can be expressed as

Icell Peak (lin) + Peak (lout) + 220 A; and

Icell = Iset - 350 A. Therefore,

lset Peak (lin) + Peak (lout) + 570 A.

The voltage at V- (pin 5) is four diode drops below ground, which, for the TT2181, is approximately -2.85 V. Since this pin connects to a (high impedance) current supply, not a voltage supply, bypassing at pin 5 is not normally necessary.

#### Ground

The GND pin (pin 6) is used as a ground reference for the VCA. The non-inverting input of the internal opamp is connected here, as are various portions of the internal bias network. It may not be used as an additional input pin.

### Voltage Control

#### Negative Sense

Ec- (pin 3) is the negative voltage control port. This point controls gain inversely with applied voltage: positive voltage causes loss, negative voltage causes gain. As described on Page 5, the current gain of the VCA is unity when pin 3 is at 0 V with respect to pin 2, and varies with voltage at approximately -6.1 mV/dB, at room temperature.

#### Positive Sense

As mentioned earlier, Ec+ (pin 2) is the positive- sense voltage control port. A typical circuit using this approach is shown in Figure 17. Ec- (Pin 3) should be grounded, and Ec+ (pin 2) driven from a low-impedance voltage source. Using the opposite sense of control can sometimes save an inverter in the control path.

#### Positive and Negative

It is also possible (and sometimes advantageous) to drive both control ports, either with differential drive (in which case, the control sensitivities of each port are summed), or through two different control signals. There is no reason why both control ports cannot be used simultaneously.

#### Symmetry

The SYM pin (pin 4) is actually a sort of additional positive-sense control port. It is provided to allow Vbe mismatches in the core transistors to be adjusted after packaging and installation in the circuit board. It should only be used for this purpose. Connect pin 4 only to a high-impedance source as shown in Figures 4 and 17.

### Control Port Drive Impedance

The control ports (pins 2 through 4) are connected directly to the bases of the logging and/or antilogging transistors. The accuracy of the logging and antilogging is dependent on the Ec+ and Ec- voltages being exactly as desired to control gain. The base current in the core transistors will follow the collector currents, of course. Since the collector currents are signal-related, the base currents are therefore also signal-related. Should the source impedance of the control voltage(s) be large, the signal-related base currents will cause signal-related voltages to appear at the control ports, which will interfere with precise logging and antilogging, in turn causing distortion.

The TT2181 Series VCAs are designed to be operated with zero source impedance at pins 2 and 3, and an high (50k) source impedance at pin 4. To realize all the performance designed into a TT2181, keep the source impedance of the control voltage driver well under 50 .



Figure 17. Positive Control Port Using Pin 4

This often suggests driving the control port directly with an opamp. However, the closed-loop output impedance of an opamp typically rises at high frequencies because open loop gain falls off as frequency increases. A typical opamp's output impedance is therefore inductive at high frequencies. Excessive inductance in the control port source impedance can cause the VCA to oscillate internally. In such cases, a 100 resistor in series with a 1.5 nf capacitor from the control port to ground will usually suffice to prevent the instability.

#### Noise Considerations

It is second nature among good designers to consider the effects of noisy devices on the signal path. As is well known, this includes not only active devices such as opamps and transistors, but extends to the choice of impedance levels as well. High value resistors have higher inherent thermal noise, and the noise performance of an otherwise quiet circuit can be easily spoiled by the wrong choice of impedance levels.

Less well known, however, is the effect of noisy circuitry and high impedance levels in the control path of voltage-control circuitry. The TT281 Series VCAs act like multipliers: when no signal is present at the signal input, noise at the control input is rejected. So, when measuring noise (in the absence of signal – as most everyone does), even very noisy control circuitry often goes unnoticed. However, noise at the control port of these parts will cause noise modulation of the signal. This can become significant if care is not taken to drive the control ports with quiet signals. The TT2181 Series VCAs have a small amount of inherent noise modulation because of its class AB biasing scheme, where the shot noise in the core transistors reaches a minimum with no signal, and increases with the square root of the instantaneous signal current. However, in an optimum circuit, the noise floor rises only to -94 dBV with a 50 A rms signal at unity gain —4 dB of noise modulation. By contrast, if a unity-gain connected, non-inverting 5534 opamp is used to directly drive the control port, the noise floor will rise to 92 dBV —6 dB of noise modulation.

To avoid excessive noise, one must take care to use quiet electronics throughout the control-voltage circuitry. One useful technique is to process control voltages at a multiple of the eventual control constant (e.g., 61 mV/dB — ten times higher than the VCA requires), and then attenuate the control signal just before the final drive amplifier. With careful attention to impedance levels, relatively noisy opamps may be used for all but the final stage.

#### Stray Signal Pickup

It is also common practice among designers to design circuit boards to minimize the pickup of stray signals within the signal path. As with noise in the control path, signal pickup in the control path can adversely effect the performance of an otherwise good VCA. Because it is a multiplier, the TT2181 produces second harmonic distortion if the signal itself is present at the control port. Only a small voltage at the control port is

required: as little as 10 V of signal can increase distortion to over 0.01%. This can frequently be seen at high frequencies, where capacitive coupling between the signal and control paths can cause stray signal pickup.

Because the signal levels involved are very small, this problem can be difficult to diagnose. One clue to the presence of this problem is that the symmetry null for minimum THD varies with frequency. It is often possible to counteract a small amount of pure fundamental picked up in the control path by "misadjusting" the symmetry setting. Since the amount of pickup usually varies with frequency, the optimum trim setting will vary with frequency and level. A useful technique to confirm this problem is to temporarily bypass the control port to ground via a modest-sized capacitor (e.g., 10 F). If the distortion diminishes, signal pickup in the control path is the likely cause.

#### Temperature Sensitivity

As shown by the equation 1 (Page 5), the gain of a TT2181 VCA is sensitive to temperature in proportion to the amount of gain or loss commanded. The constant of proportionality is 0.33% of the decibel gain commanded, per degree Celsius, referenced to  $27^{\circ}$ >C (300°K). This means that at 0 dB gain, there is no change in gain with temperature. However, at -122 mV, the gain will be +20 dB at room temperature, but will be 20.66 dB at a temperature 1 C lower.

### TT Semiconductor

For most applications, this change with temperature is of little consequence. However, if necessary, it may be compensated by a resistor embedded in the control voltage path whose value varies with temperature at the same rate of 0.33%/ C. Such parts are available from RCD Components, Inc, 3301 Bedford St., Manchester, NH, USA [(603) 669-0054], and KOA/Speer Electronics, PO Box 547, Bradford, PA, 16701 USA [(814)362-5536].

# Ordering Information



Figure 18. Ceramic Flat pack package outline



Figure 19. Ceramic dual in-line package outline



Figure 20. Plastic Extended Temperature dual in-line package outline



Figure 21. Ceramic LCC package outline

## TT2181 Series



Figure 22. Plastic Extended Temperature SOIC package outline



Figure 23. Ceramic single in-line package outline

TT Semiconductor



Figure 24. Ordering Information