## **74AVC2T45**

# Dual-bit, dual-supply voltage level translator/transceiver; 3-state

Rev. 01 — 3 July 2007

**Product data sheet** 

### 1. General description

The 74AVC2T45 is a dual bit, dual supply transceiver that enables bidirectional level translation. It features two data input-output ports (nA and nB), a direction control input (DIR) and dual supply pins ( $V_{CC(A)}$  and  $V_{CC(B)}$ ). Both  $V_{CC(A)}$  and  $V_{CC(B)}$  can be supplied at any voltage between 0.8 V and 3.6 V making the device suitable for translating between any of the low voltage nodes (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V). Pins nA and DIR are referenced to  $V_{CC(A)}$  and pins nB are referenced to  $V_{CC(B)}$ . A HIGH on DIR allows transmission from nA to nB and a LOW on DIR allows transmission from nB to nA.

The device is fully specified for partial power-down applications using  $I_{OFF}$ . The  $I_{OFF}$  circuitry disables the output, preventing any damaging backflow current through the device when it is powered down. In suspend mode when either  $V_{CC(A)}$  or  $V_{CC(B)}$  are at GND level, both A and B are in the high-impedance OFF-state.

#### 2. Features

- Wide supply voltage range:
  - ◆ V<sub>CC(A)</sub>: 0.8 V to 3.6 V
  - ◆ V<sub>CC(B)</sub>: 0.8 V to 3.6 V
- High noise immunity
- Complies with JEDEC standards:
  - ◆ JESD8-12 (0.8 V to 1.3 V)
  - ◆ JESD8-11 (0.9 V to 1.65 V)
  - ◆ JESD8-7 (1.2 V to 1.95 V)
  - ◆ JESD8-5 (1.8 V to 2.7 V)
  - ◆ JESD8-B (2.7 V to 3.6 V)
- ESD protection:
  - ◆ HBM JESD22-A114E Class 3B exceeds 8000 V
  - ◆ MM JESD22-A115-A exceeds 200 V
  - CDM JESD22-C101C exceeds 1000 V
- Maximum data rates:
  - ◆ 500 Mbps (1.8 V to 3.3 V translation)
  - ◆ 320 Mbps (< 1.8 V to 3.3 V translation)
  - ◆ 320 Mbps (translate to 2.5 V or 1.8 V)
  - ◆ 280 Mbps (translate to 1.5 V)
  - ◆ 240 Mbps (translate to 1.2 V)
- Suspend mode
- Latch-up performance exceeds 100 mA per JESD 78 Class II



#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

- Inputs accept voltages up to 3.6 V
- Low noise overshoot and undershoot < 10 % of V<sub>CC</sub>
- I<sub>OFF</sub> circuitry provides partial Power-down mode operation
- SOT765-1 and SOT833-1 package options
- Specified from -40 °C to +85 °C and -40 °C to +125 °C

### 3. Ordering information

Table 1. Ordering information

| Type number | Package           |        |                                                                                                           |          |  |  |  |  |
|-------------|-------------------|--------|-----------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|             | Temperature range | Name   | Description                                                                                               | Version  |  |  |  |  |
| 74AVC2T45DC | –40 °C to +125 °C | VSSOP8 | plastic very thin shrink small outline package; 8 leads; body width 2.3 mm                                | SOT765-1 |  |  |  |  |
| 74AVC2T45GT | –40 °C to +125 °C | XSON8  | plastic extremely thin small outline package; no leads; 8 terminals; body 1 $\times$ 1.95 $\times$ 0.5 mm | SOT833-1 |  |  |  |  |

### 4. Marking

#### Table 2. Marking

| Type number | Marking code |
|-------------|--------------|
| 74AVC2T45DC | B45          |
| 74AVC2T45GT | B45          |

### 5. Functional diagram



74AVC2T45\_1 © NXP B.V. 2007. All rights reserved.

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

### 6. Pinning information

#### 6.1 Pinning



#### 6.2 Pin description

Table 3. Pin description

| Symbol      | Pin | Description                   |
|-------------|-----|-------------------------------|
| $V_{CC(A)}$ | 1   | supply voltage port A and DIR |
| 1A          | 2   | data input or output          |
| 2A          | 3   | data input or output          |
| GND         | 4   | ground (0 V)                  |
| DIR         | 5   | direction control             |
| 2B          | 6   | data input or output          |
| 1B          | 7   | data input or output          |
| $V_{CC(B)}$ | 8   | supply voltage port B         |

### 7. Functional description

Table 4. Function table [1]

| Supply voltage                          | Input  | Input/output <sup>[2]</sup> |         |  |  |  |
|-----------------------------------------|--------|-----------------------------|---------|--|--|--|
| V <sub>CC(A)</sub> , V <sub>CC(B)</sub> | DIR[3] | nA                          | nB      |  |  |  |
| 0.8 V to 3.6 V                          | L      | nA = nB                     | input   |  |  |  |
| 0.8 V to 3.6 V                          | Н      | input                       | nB = nA |  |  |  |
| GND[4]                                  | X      | Z                           | Z       |  |  |  |

- [1] H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state.
- [2] The input circuit of the data I/O is always active.
- [3] The DIR input circuit is referenced to V<sub>CC(A)</sub>.
- [4] If at least one of  $V_{CC(A)}$  or  $V_{CC(B)}$  is at GND level, the device goes into suspend mode.

74AVC2T45\_1 © NXP B.V. 2007. All rights reserved.

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

### 8. Limiting values

Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

|                    |                         |                                                                      | -               |                 |      |
|--------------------|-------------------------|----------------------------------------------------------------------|-----------------|-----------------|------|
| Symbol             | Parameter               | Conditions                                                           | Min             | Max             | Unit |
| $V_{CC(A)}$        | supply voltage port A   |                                                                      | -0.5            | +4.6            | V    |
| V <sub>CC(B)</sub> | supply voltage port B   |                                                                      | -0.5            | +4.6            | V    |
| I <sub>IK</sub>    | input clamping current  | V <sub>I</sub> < 0 V                                                 | <b>–50</b>      | -               | mA   |
| VI                 | input voltage           |                                                                      | <u>[1]</u> –0.5 | +4.6            | V    |
| lok                | output clamping current | V <sub>O</sub> < 0 V                                                 | -50             | -               | mA   |
| Vo                 | output voltage          | Active mode                                                          | [1][2][3] -0.5  | $V_{CCO} + 0.5$ | V    |
|                    |                         | Suspend or 3-state mode                                              | <u>[1]</u> –0.5 | +4.6            | V    |
| Io                 | output current          | $V_O = 0 V \text{ to } V_{CC}$                                       | -               | ±50             | mA   |
| I <sub>CC</sub>    | supply current          | $I_{CC(A)}$ or $I_{CC(B)}$                                           | -               | 100             | mA   |
| I <sub>GND</sub>   | ground current          |                                                                      | -100            | -               | mA   |
| T <sub>stg</sub>   | storage temperature     |                                                                      | -65             | +150            | °C   |
| P <sub>tot</sub>   | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ | <u>[4]</u> _    | 250             | mW   |
|                    |                         |                                                                      |                 |                 |      |

<sup>[1]</sup> The minimum input voltage rating and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 9. Recommended operating conditions

Table 6. Recommended operating conditions

| Symbol              | Parameter                           | Conditions                                  | Min          | Max       | Unit |
|---------------------|-------------------------------------|---------------------------------------------|--------------|-----------|------|
| $V_{CC(A)}$         | supply voltage port A               |                                             | 0.8          | 3.6       | V    |
| $V_{CC(B)}$         | supply voltage port B               |                                             | 0.8          | 3.6       | V    |
| $V_{I}$             | input voltage                       |                                             | 0            | 3.6       | V    |
| $V_{O}$             | output voltage                      | Active mode                                 | <u>[1]</u> 0 | $V_{CCO}$ | V    |
|                     |                                     | Suspend or 3-state mode                     | 0            | 3.6       | V    |
| $T_{amb}$           | ambient temperature                 |                                             | -40          | +125      | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{CCI} = 0.8 \text{ V to } 3.6 \text{ V}$ | -            | 5         | ns/V |

<sup>[1]</sup>  $V_{CCO}$  is the supply voltage associated with the output port.

<sup>[2]</sup>  $V_{CCO}$  is the supply voltage associated with the output port.

<sup>[3]</sup>  $V_{CCO} + 0.5 \text{ V}$  should not exceed 4.6 V.

<sup>[4]</sup> For VSSOP8 package: above 110 °C the value of P<sub>tot</sub> derates linearly with 8 mW/K. For XSON8 package: above 45 °C the value of P<sub>tot</sub> derates linearly with 2.4 mW/K.

**74AVC2T45 NXP Semiconductors** 

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

### 10. Static characteristics

**Static characteristics** Table 7.

At recommended operating conditions; voltages are referenced to GND (ground = 0 V). All unused data inputs of the device must be held at  $V_{CCI}$  or GND to ensure proper device operation.

| T <sub>amb</sub> = 2 |                             |                                                                                                      |            |                                |        |                                |             |
|----------------------|-----------------------------|------------------------------------------------------------------------------------------------------|------------|--------------------------------|--------|--------------------------------|-------------|
|                      |                             |                                                                                                      |            |                                |        |                                |             |
| $V_{OH}$             | HIGH-level output           | $V_I = V_{IH}$                                                                                       |            |                                |        |                                |             |
|                      | voltage                     | $I_{O} = -1.5 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$                                     |            | -                              | 0.69   | -                              | V           |
| V <sub>OL</sub>      | LOW-level output            | $V_I = V_{IL}$                                                                                       |            |                                |        |                                |             |
|                      | voltage                     | $I_{O} = 1.5 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$                                      |            | -                              | 0.07   | -                              | V           |
| l <sub>l</sub>       | input leakage<br>current    | DIR input; $V_I = GND$ to $V_{CC(A)}$ ; $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$ to 3.6 V             |            | -                              | ±0.025 | ±0.25                          | μΑ          |
| l <sub>OZ</sub>      | OFF-state output current    | A or B port; $V_O = GND$ or $V_{CCO}$ ;<br>$V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$ | [1]        | -                              | ±0.5   | ±2.5                           | μΑ          |
| I <sub>OFF</sub>     | power-off leakage current   | A port; $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC(A)} = 0$ V; $V_{CC(B)} = 0.8$ V to 3.6 V            |            | -                              | ±0.1   | ±1.0                           | μΑ          |
|                      |                             | B port; $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC(B)} = 0$ V; $V_{CC(A)} = 0.8$ V to 3.6 V            |            | -                              | ±0.1   | ±1.0                           | μΑ          |
| Cı                   | input capacitance           | DIR input; $V_I$ = GND or 3.3 V; $V_{CC(A)} = V_{CC(B)} = 3.3 \text{ V}$                             |            | -                              | 1.0    | -                              | pF          |
| C <sub>I/O</sub>     | input/output<br>capacitance | A and B port; suspend mode;<br>$V_O = V_{CCO}$ or GND;<br>$V_{CC(A)} = V_{CC(B)} = 3.3 \text{ V}$    | <u>[1]</u> | -                              | 4.0    | -                              | pF          |
| T <sub>amb</sub> = - | 40 °C to +85 °C             |                                                                                                      |            |                                |        |                                |             |
| V <sub>IH</sub>      | HIGH-level input            | data input                                                                                           | [2]        |                                |        |                                |             |
|                      | voltage                     | $V_{CCI} = 0.8 \text{ V}$                                                                            |            | $0.70 \times V_{\text{CCI}}$   | -      | -                              | V           |
|                      |                             | V <sub>CCI</sub> = 1.1 V to 1.95 V                                                                   |            | $0.65 \times V_{\text{CCI}}$   | -      | -                              | V           |
|                      |                             | $V_{CCI} = 2.3 \text{ V to } 2.7 \text{ V}$                                                          |            | 1.6                            | -      | -                              | V           |
|                      |                             | $V_{CCI} = 3.0 \text{ V to } 3.6 \text{ V}$                                                          |            | 2.0                            | -      | -                              | V           |
|                      |                             | DIR input                                                                                            | [2]        |                                |        |                                |             |
|                      |                             | $V_{CCI} = 0.8 \text{ V}$                                                                            |            | $0.70 \times V_{CC(A)}$        | -      | -                              | V           |
|                      |                             | V <sub>CCI</sub> = 1.1 V to 1.95 V                                                                   |            | $0.65 \times V_{\text{CC(A)}}$ | -      | -                              | V           |
|                      |                             | $V_{CCI} = 2.3 \text{ V to } 2.7 \text{ V}$                                                          |            | 1.6                            | -      | -                              | V           |
|                      |                             | $V_{CCI} = 3.0 \text{ V to } 3.6 \text{ V}$                                                          |            | 2.0                            | -      | -                              | V           |
| $V_{IL}$             | LOW-level input             | data input                                                                                           | [2]        |                                |        |                                |             |
|                      | voltage                     | $V_{CCI} = 0.8 V$                                                                                    |            | -                              | -      | $0.30 \times V_{\text{CCI}}$   | V           |
|                      |                             | V <sub>CCI</sub> = 1.1 V to 1.95 V                                                                   |            | -                              | -      | $0.35 \times V_{\text{CCI}}$   | V           |
|                      |                             | $V_{CCI} = 2.3 \text{ V to } 2.7 \text{ V}$                                                          |            | -                              | -      | 0.7                            | V           |
|                      |                             | $V_{CCI} = 3.0 \text{ V to } 3.6 \text{ V}$                                                          |            | -                              | -      | 0.9                            | V           |
|                      |                             | DIR input                                                                                            | [2]        |                                |        |                                |             |
|                      |                             | V <sub>CCI</sub> = 0.8 V                                                                             |            | -                              | -      | $0.30 \times V_{\text{CC(A)}}$ | V           |
|                      |                             | V <sub>CCI</sub> = 1.1 V to 1.95 V                                                                   |            | -                              | -      | $0.35 \times V_{\text{CC(A)}}$ | V           |
|                      |                             | $V_{CCI}$ = 2.3 V to 2.7 V                                                                           |            | -                              | -      | 0.7                            | V           |
|                      |                             | $V_{CCI} = 3.0 \text{ V to } 3.6 \text{ V}$                                                          |            | -                              | -      | 0.9                            | V           |
| '4AVC2T45_1          |                             |                                                                                                      |            |                                |        | © NXP B.V. 2007. All righ      | its reserve |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

 Table 7.
 Static characteristics ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V). All unused data inputs of the device must be held at  $V_{CCI}$  or GND to ensure proper device operation.

| Symbol           | Parameter                 | Conditions                                                                                                                  | Min                        | Тур | Max  | Unit |
|------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|------|------|
| $V_{OH}$         | HIGH-level output         | $V_I = V_{IH}$                                                                                                              |                            |     |      |      |
|                  | voltage                   | $I_{O} = -100 \ \mu A;$ $V_{CC(A)} = V_{CC(B)} = 0.8 \ V \ to \ 3.6 \ V$                                                    | [1] V <sub>CCO</sub> – 0.1 | -   | -    | V    |
|                  |                           | $I_{O} = -3 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.1 \text{ V}$                                                              | 0.85                       | -   | -    | V    |
|                  |                           | $I_O = -6 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.4 \text{ V}$                                                                | 1.05                       | -   | -    | V    |
|                  |                           | $I_{O} = -8 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.65 \text{ V}$                                                             | 1.2                        | -   | -    | V    |
|                  |                           | $I_{O} = -9 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 2.3 \text{ V}$                                                              | 1.75                       | -   | -    | V    |
|                  |                           | $I_{O} = -12 \text{ mA}; \ V_{CC(A)} = V_{CC(B)} = 3.0 \text{ V}$                                                           | 2.3                        | -   | -    | V    |
| V <sub>OL</sub>  | LOW-level output voltage  | $V_I = V_{IL}$                                                                                                              |                            |     |      |      |
|                  |                           | $I_{O} = 100 \ \mu A;$ $V_{CC(A)} = V_{CC(B)} = 0.8 \ V$ to 3.6 V                                                           | -                          | -   | 0.1  | V    |
|                  |                           | $I_{O} = 3 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.1 \text{ V}$                                                               | -                          | -   | 0.25 | V    |
|                  |                           | $I_{O} = 6 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.4 \text{ V}$                                                               | -                          | -   | 0.35 | V    |
|                  |                           | $I_{O} = 8 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.65 \text{ V}$                                                              | -                          | -   | 0.45 | V    |
|                  |                           | $I_{O} = 9 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 2.3 \text{ V}$                                                               | -                          | -   | 0.55 | V    |
|                  |                           | $I_{O} = 12 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 3.0 \text{ V}$                                                              | -                          | -   | 0.7  | V    |
| l <sub>l</sub>   | input leakage<br>current  | DIR input; $V_I = GND$ to $V_{CC(A)}$ ; $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$ to 3.6 V                                    | -                          | -   | ±1.0 | μΑ   |
| l <sub>OZ</sub>  | OFF-state output current  | A or B port; $V_O = GND$ or $V_{CCO}$ ; $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$ to 3.6 V                                    | <u>[1]</u> -               | -   | ±5.0 | μΑ   |
| I <sub>OFF</sub> | power-off leakage current | A port; $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC(A)} = 0$ V; $V_{CC(B)} = 0.8$ V to 3.6 V                                   | -                          | -   | ±5.0 | μΑ   |
|                  |                           | B port; $V_1$ or $V_0 = 0$ V to 3.6 V; $V_{CC(B)} = 0$ V; $V_{CC(A)} = 0.8$ V to 3.6 V                                      | -                          | -   | ±5.0 | μΑ   |
| I <sub>CC</sub>  | supply current            | A port; $V_I = GND$ or $V_{CCI}$ ; $I_O = 0$ A                                                                              | <u>[2]</u>                 |     |      |      |
|                  |                           | $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$                                                                   | -                          | -   | 8.0  | μΑ   |
|                  |                           | $V_{CC(A)} = 3.6 \text{ V}; V_{CC(B)} = 0 \text{ V}$                                                                        | -                          | -   | 8.0  | μΑ   |
|                  |                           | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 3.6 \text{ V}$                                                                        | -2                         | 0   | -    | μΑ   |
|                  |                           | B port; $V_I = GND$ or $V_{CCI}$ ; $I_O = 0$ A                                                                              | [2]                        |     |      |      |
|                  |                           | $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$                                                                   | -                          | -   | 8.0  | μΑ   |
|                  |                           | $V_{CC(A)} = 3.6 \text{ V}; V_{CC(B)} = 0 \text{ V}$                                                                        | -2                         | 0   | -    | μΑ   |
|                  |                           | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 3.6 \text{ V}$                                                                        | -                          | -   | 8.0  | μΑ   |
|                  |                           | A plus B port ( $I_{CC(A)} + I_{CC(B)}$ ); $I_O = 0$ A; $V_I = GND$ or $V_{CCI}$ ; $V_{CC(A)} = V_{CC(B)} = 0.8$ V to 3.6 V | [2] -                      | -   | 16   | μΑ   |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

 Table 7.
 Static characteristics ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V). All unused data inputs of the device must be held at V<sub>CCI</sub> or GND to ensure proper device operation.

| Symbol               | Parameter                | Conditions                                                                               |            | Min                          | Тур | Max                     | Uni |
|----------------------|--------------------------|------------------------------------------------------------------------------------------|------------|------------------------------|-----|-------------------------|-----|
| T <sub>amb</sub> = - | 40 °C to +125 °C         |                                                                                          |            |                              |     |                         |     |
| V <sub>IH</sub>      | HIGH-level input         | data input                                                                               | [2]        |                              |     |                         |     |
|                      | voltage                  | $V_{CCI} = 0.8 V$                                                                        |            | $0.70 \times V_{\text{CCI}}$ | -   | -                       | V   |
|                      |                          | $V_{CCI} = 1.1 \text{ V to } 1.95 \text{ V}$                                             |            | $0.65 \times V_{\text{CCI}}$ | -   | -                       | V   |
|                      |                          | $V_{CCI}$ = 2.3 V to 2.7 V                                                               |            | 1.6                          | -   | -                       | V   |
|                      |                          | $V_{CCI} = 3.0 \text{ V to } 3.6 \text{ V}$                                              |            | 2.0                          | -   | -                       | V   |
|                      |                          | DIR input                                                                                | [2]        |                              |     |                         |     |
|                      |                          | $V_{CCI} = 0.8 \text{ V}$                                                                |            | $0.70 \times V_{CC(A)}$      | -   | -                       | V   |
|                      |                          | V <sub>CCI</sub> = 1.1 V to 1.95 V                                                       |            | $0.65 \times V_{CC(A)}$      | -   | -                       | V   |
|                      |                          | $V_{CCI} = 2.3 \text{ V to } 2.7 \text{ V}$                                              |            | 1.6                          | -   | -                       | V   |
|                      |                          | $V_{CCI} = 3.0 \text{ V to } 3.6 \text{ V}$                                              |            | 2.0                          | -   | -                       | V   |
| / <sub>IL</sub>      | LOW-level input          | data input                                                                               | [2]        |                              |     |                         |     |
|                      | voltage                  | $V_{CCI} = 0.8 \text{ V}$                                                                |            | -                            | -   | $0.30 \times V_{CCI}$   | V   |
|                      |                          | V <sub>CCI</sub> = 1.1 V to 1.95 V                                                       |            | -                            | -   | $0.35 \times V_{CCI}$   | V   |
|                      |                          | $V_{CCI} = 2.3 \text{ V to } 2.7 \text{ V}$                                              |            | -                            | -   | 0.7                     | ٧   |
|                      |                          | $V_{CCI} = 3.0 \text{ V to } 3.6 \text{ V}$                                              |            | -                            | -   | 0.9                     | V   |
|                      |                          | DIR input                                                                                | [2]        |                              |     |                         |     |
|                      |                          | V <sub>CCI</sub> = 0.8 V                                                                 |            | -                            | -   | $0.30 \times V_{CC(A)}$ | ٧   |
|                      |                          | V <sub>CCI</sub> = 1.1 V to 1.95 V                                                       |            | -                            | -   | $0.35 \times V_{CC(A)}$ | V   |
|                      |                          | $V_{CCI} = 2.3 \text{ V to } 2.7 \text{ V}$                                              |            | -                            | -   | 0.7                     | V   |
|                      |                          | $V_{CCI} = 3.0 \text{ V to } 3.6 \text{ V}$                                              |            | -                            | -   | 0.9                     | ٧   |
| / <sub>OH</sub>      | HIGH-level output        | $V_{I} = V_{IH}$                                                                         |            |                              |     |                         |     |
|                      | voltage                  | $I_{O} = -100 \ \mu A;$<br>$V_{CC(A)} = V_{CC(B)} = 0.8 \ V \text{ to } 3.6 \ V$         | <u>[1]</u> | V <sub>CCO</sub> – 0.1       | -   | -                       | V   |
|                      |                          | $I_O = -3 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.1 \text{ V}$                             |            | 0.85                         | -   | -                       | ٧   |
|                      |                          | $I_O = -6 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.4 \text{ V}$                             |            | 1.05                         | -   | -                       | V   |
|                      |                          | $I_O = -8 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.65 \text{ V}$                            |            | 1.2                          | -   | -                       | V   |
|                      |                          | $I_O = -9 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 2.3 \text{ V}$                             |            | 1.75                         | -   | -                       | ٧   |
|                      |                          | $I_O = -12 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 3.0 \text{ V}$                            |            | 2.3                          | -   | -                       | ٧   |
| / <sub>OL</sub>      | LOW-level output         | $V_{I} = V_{IL}$                                                                         |            |                              |     |                         |     |
|                      | voltage                  | $I_O = 100 \mu A;$<br>$V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$          |            | -                            | -   | 0.1                     | ٧   |
|                      |                          | $I_{O} = 3 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.1 \text{ V}$                            |            | -                            | -   | 0.25                    | ٧   |
|                      |                          | $I_O = 6 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.4 \text{ V}$                              |            | -                            | -   | 0.35                    | ٧   |
|                      |                          | $I_O = 8 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 1.65 \text{ V}$                             |            | -                            | -   | 0.45                    | ٧   |
|                      |                          | $I_O = 9 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 2.3 \text{ V}$                              |            | -                            | -   | 0.55                    | ٧   |
|                      |                          | $I_{O} = 12 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 3.0 \text{ V}$                           |            | -                            | -   | 0.7                     | ٧   |
| I                    | input leakage<br>current | DIR input; $V_I = GND$ to $V_{CC(A)}$ ; $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$ to 3.6 V |            | -                            | -   | ±1.5                    | μΑ  |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

 Table 7.
 Static characteristics ... continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V). All unused data inputs of the device must be held at  $V_{CCI}$  or GND to ensure proper device operation.

| Symbol           | Parameter                 | Conditions                                                                                                                                                | Min          | Тур | Max  | Unit |
|------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|------|------|
| $I_{OZ}$         | OFF-state output current  | A or B port; $V_O = GND$ or $V_{CCO}$ ; $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$ to 3.6 V                                                                  | <u>[1]</u> - | -   | ±7.5 | μΑ   |
| I <sub>OFF</sub> | power-off leakage current | A port; $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC(B)} = 0$ V; $V_{CC(A)} = 0.8$ V to 3.6 V                                                                 | -            | -   | ±35  | μΑ   |
|                  |                           | B port; $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC(B)} = 0$ V; $V_{CC(A)} = 0.8$ V to 3.6 V                                                                 | -            | -   | ±35  | μА   |
| I <sub>CC</sub>  | supply current            | A port; $V_I = GND$ or $V_{CCI}$ ; $I_O = 0$ A                                                                                                            | [2]          |     |      |      |
|                  |                           | $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$                                                                                                 | -            | -   | 11.5 | μΑ   |
|                  |                           | $V_{CC(A)} = 3.6 \text{ V}; V_{CC(B)} = 0 \text{ V}$                                                                                                      | -            | -   | 11.5 | μΑ   |
|                  |                           | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 3.6 \text{ V}$                                                                                                      | -8           | 0   | -    | μΑ   |
|                  |                           | B port; $V_I = GND$ or $V_{CCI}$ ; $I_O = 0$ A                                                                                                            | [2]          |     |      |      |
|                  |                           | $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$                                                                                                 | -            | -   | 11.5 | μΑ   |
|                  |                           | $V_{CC(A)} = 3.6 \text{ V}; V_{CC(B)} = 0 \text{ V}$                                                                                                      | -8           | 0   | -    | μΑ   |
|                  |                           | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 3.6 \text{ V}$                                                                                                      | -            | -   | 11.5 | μΑ   |
|                  |                           | A plus B port ( $I_{CC(A)} + I_{CC(B)}$ ); $I_O = 0$ A;<br>$V_I = GND \text{ or } V_{CCI}$ ;<br>$V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$ | [2] -        | -   | 23   | μΑ   |

<sup>[1]</sup>  $V_{CCO}$  is the supply voltage associated with the data output port.

<sup>[2]</sup>  $V_{CCI}$  is the supply voltage associated with the input port.

### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

### 11. Dynamic characteristics

Table 8. Dynamic characteristics

| Symbol               | Parameter         | Conditions                                      |     |     | 25 °C  |     | -4  | 0 °C to +      | 125 °C          | Unit |
|----------------------|-------------------|-------------------------------------------------|-----|-----|--------|-----|-----|----------------|-----------------|------|
|                      |                   |                                                 |     | Min | Typ[1] | Max | Min | Max<br>(85 °C) | Max<br>(125 °C) |      |
| V <sub>CC(A)</sub> = | 0.8 V             |                                                 |     |     |        |     | '   |                |                 |      |
| $t_{pd}$             | propagation delay | A to B; see Figure 5                            | [2] |     |        |     |     |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -   | 15.5   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -   | 8.1    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -   | 7.6    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | 7.7    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | 8.4    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | 9.2    | -   | -   | -              | -               | ns   |
|                      |                   | B to A; see Figure 5                            | [2] |     |        |     |     |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -   | 15.5   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -   | 12.7   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -   | 12.3   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | 12.2   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | 12.0   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | 11.8   | -   | -   | -              | -               | ns   |
| t <sub>dis</sub>     | disable time      | DIR to A; see Figure 6                          | [3] |     |        |     |     |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -   | 12.2   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -   | 12.2   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -   | 12.2   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | 12.2   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | 12.2   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | 12.2   | -   | -   | -              | -               | ns   |
|                      |                   | DIR to B; see Figure 6                          | [3] |     |        |     |     |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -   | 11.7   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -   | 7.9    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -   | 7.6    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | 8.2    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | 8.7    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | 10.2   | -   | -   | -              | -               | ns   |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

**Table 8. Dynamic characteristics** ...continued Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7.

| Symbol          | Parameter         | Conditions                                      |        |     | 25 °C  |     | -4  | 0 °C to +1     | 125 °C          | Unit |
|-----------------|-------------------|-------------------------------------------------|--------|-----|--------|-----|-----|----------------|-----------------|------|
|                 |                   |                                                 |        | Min | Typ[1] | Max | Min | Max<br>(85 °C) | Max<br>(125 °C) |      |
| t <sub>en</sub> | enable time       | DIR to A; see Figure 6                          | [4][5] |     |        |     |     |                | •               |      |
|                 |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 27.2   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | 20.6   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | 19.9   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | 20.4   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | 20.7   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | 22.0   | -   | -   | -              | -               | ns   |
|                 |                   | DIR to B; see Figure 6                          | [4][5] |     |        |     |     |                |                 |      |
|                 |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 27.7   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | 20.3   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | 19.8   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | 19.9   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | 20.6   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | 21.4   | -   | -   | -              | -               | ns   |
| $V_{CC(A)} =$   | 1.1 V to 1.3 V    |                                                 |        |     |        |     |     |                |                 |      |
| $t_{pd}$        | propagation delay | A to B; see Figure 5                            | [2]    |     |        |     |     |                |                 |      |
|                 |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 12.7   | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | 1.0 | 9.0            | 9.9             | ns   |
|                 |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | 0.7 | 6.8            | 7.5             | ns   |
|                 |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | 0.6 | 6.1            | 6.8             | ns   |
|                 |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | 0.5 | 5.7            | 6.3             | ns   |
|                 |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 0.5 | 6.1            | 6.8             | ns   |
|                 |                   | B to A; see Figure 5                            | [2]    |     |        |     |     |                |                 |      |
|                 |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 8.1    | -   | -   | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | 1.0 | 9.0            | 9.9             | ns   |
|                 |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | 8.0 | 8.0            | 8.8             | ns   |
|                 |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | 0.7 | 7.7            | 8.5             | ns   |
|                 |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | 0.6 | 7.2            | 8.0             | ns   |
|                 |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 0.5 | 7.1            | 7.9             | ns   |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

 Table 8.
 Dynamic characteristics ...continued

| Symbol           | Parameter    | Conditions                                      |               |     | 25 °C  |     | -4  | –40 °C to +125 °C |                 |    |  |
|------------------|--------------|-------------------------------------------------|---------------|-----|--------|-----|-----|-------------------|-----------------|----|--|
|                  |              |                                                 |               | Min | Typ[1] | Max | Min | Max<br>(85 °C)    | Max<br>(125 °C) |    |  |
| t <sub>dis</sub> | disable time | DIR to A; see Figure 6                          | [3]           |     |        |     |     | •                 |                 |    |  |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |               | -   | 4.9    | -   | -   | -                 | -               | ns |  |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 3.6 \text{ V}$   |               | -   | -      | -   | 2.2 | 8.8               | 9.7             | ns |  |
|                  |              | DIR to B; see Figure 6                          | [3]           |     |        |     |     |                   |                 |    |  |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |               | -   | 9.2    | -   | -   | -                 | -               | ns |  |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |               | -   | -      | -   | 2.2 | 8.4               | 9.2             | ns |  |
|                  |              | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |               | -   | -      | -   | 1.8 | 6.7               | 7.4             | ns |  |
|                  |              | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |               | -   | -      | -   | 2.0 | 6.9               | 7.6             | ns |  |
|                  |              | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |               | -   | -      | -   | 1.7 | 6.2               | 6.9             | ns |  |
|                  |              | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |               | -   | -      | -   | 2.4 | 7.2               | 8.0             | ns |  |
| t <sub>en</sub>  | enable time  | DIR to A; see Figure 6                          | <u>[4][5]</u> |     |        |     |     |                   |                 |    |  |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |               | -   | 17.3   | -   | -   | -                 | -               | ns |  |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |               | -   | -      | -   | -   | 17.4              | 19.1            | ns |  |
|                  |              | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |               | -   | -      | -   | -   | 14.7              | 16.2            | ns |  |
|                  |              | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |               | -   | -      | -   | -   | 14.6              | 16.1            | ns |  |
|                  |              | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |               | -   | -      | -   | -   | 13.4              | 14.9            | ns |  |
|                  |              | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |               | -   | -      | -   | -   | 14.3              | 15.9            | ns |  |
|                  |              | DIR to B; see Figure 6                          | [4][5]        |     |        |     |     |                   |                 |    |  |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |               | -   | 17.6   | -   | -   | -                 | -               | ns |  |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |               | -   | -      | -   | -   | 17.8              | 19.6            | ns |  |
|                  |              | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |               | -   | -      | -   | -   | 15.6              | 17.2            | ns |  |
|                  |              | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |               | -   | -      | -   | -   | 14.9              | 16.5            | ns |  |
|                  |              | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |               | -   | -      | -   | -   | 14.5              | 16.0            | ns |  |
|                  |              | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |               | -   | -      | -   | -   | 14.9              | 16.5            | ns |  |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

 Table 8.
 Dynamic characteristics ...continued

| Symbol               | Parameter         | Conditions                                      |     |     | 25 °C  |     | -4  | 0 °C to +1     | 125 °C          | Unit |
|----------------------|-------------------|-------------------------------------------------|-----|-----|--------|-----|-----|----------------|-----------------|------|
|                      |                   |                                                 |     | Min | Typ[1] | Max | Min | Max<br>(85 °C) | Max<br>(125 °C) |      |
| V <sub>CC(A)</sub> = | 1.4 V to 1.6 V    |                                                 |     |     |        |     |     | •              |                 |      |
| t <sub>pd</sub>      | propagation delay | A to B; see Figure 5                            | [2] |     |        |     |     |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -   | 12.3   | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -   | -      | -   | 1.0 | 8.0            | 8.8             | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -   | -      | -   | 0.7 | 5.4            | 6.0             | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | -      | -   | 0.6 | 4.6            | 5.1             | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | -      | -   | 0.5 | 3.7            | 4.1             | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | -      | -   | 0.5 | 3.5            | 3.9             | ns   |
|                      |                   | B to A; see Figure 5                            | [2] |     |        |     |     |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -   | 7.6    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -   | -      | -   | 1.0 | 6.8            | 7.5             | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -   | -      | -   | 8.0 | 5.4            | 6.0             | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | -      | -   | 0.7 | 5.1            | 5.7             | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | -      | -   | 0.6 | 4.7            | 5.2             | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | -      | -   | 0.5 | 4.5            | 5.0             | ns   |
| t <sub>dis</sub>     | disable time      | DIR to A; see Figure 6                          | [3] |     |        |     |     |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -   | 3.8    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 3.6 \text{ V}$   |     | -   | -      | -   | 1.6 | 6.3            | 7.0             | ns   |
|                      |                   | DIR to B; see Figure 6                          | [3] |     |        |     |     |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -   | 9.0    | -   | -   | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -   | -      | -   | 2.0 | 7.6            | 8.3             | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -   | -      | -   | 1.8 | 5.9            | 6.5             | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -   | -      | -   | 1.6 | 6.0            | 6.6             | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -   | -      | -   | 1.2 | 4.8            | 5.3             | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -   | -      | -   | 1.7 | 5.5            | 6.1             | ns   |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

**Table 8. Dynamic characteristics** ...continued Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7.

| Symbol        | Parameter         | Conditions                                      |        |     | 25 °C  |     | -4  | 0 °C to +1     | 125 °C          | Unit |
|---------------|-------------------|-------------------------------------------------|--------|-----|--------|-----|-----|----------------|-----------------|------|
|               |                   |                                                 |        | Min | Typ[1] | Max | Min | Max<br>(85 °C) | Max<br>(125 °C) |      |
| $t_{en}$      | enable time       | DIR to A; see Figure 6                          | [4][5] |     |        |     |     |                |                 |      |
|               |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 16.6   | -   | -   | -              | -               | ns   |
|               |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | -   | 14.4           | 15.8            | ns   |
|               |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | -   | 11.3           | 12.5            | ns   |
|               |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | -   | 11.1           | 12.3            | ns   |
|               |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | -   | 9.5            | 10.5            | ns   |
|               |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | -   | 10.0           | 11.1            | ns   |
|               |                   | DIR to B; see Figure 6                          | [4][5] |     |        |     |     |                |                 |      |
|               |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 16.1   | -   | -   | -              | -               | ns   |
|               |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | -   | 14.3           | 15.8            | ns   |
|               |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | -   | 11.7           | 13.0            | ns   |
|               |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | -   | 10.9           | 12.1            | ns   |
|               |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | -   | 10.0           | 11.1            | ns   |
|               |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | -   | 9.8            | 10.9            | ns   |
| $V_{CC(A)} =$ | 1.65 V to 1.95 V  |                                                 |        |     |        |     |     |                |                 |      |
| $t_{pd}$      | propagation delay | A to B; see Figure 5                            | [2]    |     |        |     |     |                |                 |      |
|               |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 12.2   | -   | -   | -              | -               | ns   |
|               |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | 1.0 | 7.7            | 8.5             | ns   |
|               |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | 0.6 | 5.1            | 5.7             | ns   |
|               |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | 0.5 | 4.3            | 4.8             | ns   |
|               |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | 0.5 | 3.4            | 3.8             | ns   |
|               |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 0.5 | 3.1            | 3.5             | ns   |
|               |                   | B to A; see Figure 5                            | [2]    |     |        |     |     |                |                 |      |
|               |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 7.7    | -   | -   | -              | -               | ns   |
|               |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | 1.0 | 6.1            | 6.8             | ns   |
|               |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | 0.7 | 4.6            | 5.1             | ns   |
|               |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | 0.5 | 4.4            | 4.9             | ns   |
|               |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | 0.5 | 3.9            | 4.3             | ns   |
|               |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 0.5 | 3.7            | 4.1             | ns   |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

 Table 8.
 Dynamic characteristics ...continued

| Symbol           | Parameter    | Conditions                                      |        |     | 25 °C  |     | -4  | 0 °C to +1     | 125 °C          | Unit |
|------------------|--------------|-------------------------------------------------|--------|-----|--------|-----|-----|----------------|-----------------|------|
|                  |              |                                                 |        | Min | Typ[1] | Max | Min | Max<br>(85 °C) | Max<br>(125 °C) |      |
| t <sub>dis</sub> | disable time | DIR to A; see Figure 6                          | [3]    |     | •      |     |     |                | •               |      |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 3.7    | -   | -   | -              | -               | ns   |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 1.6 | 5.5            | 6.1             | ns   |
|                  |              | DIR to B; see Figure 6                          | [3]    |     |        |     |     |                |                 |      |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 8.8    | -   | -   | -              | -               | ns   |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | 1.8 | 7.7            | 8.5             | ns   |
|                  |              | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | 1.8 | 5.7            | 6.3             | ns   |
|                  |              | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | 1.4 | 5.8            | 6.4             | ns   |
|                  |              | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | 1.0 | 4.5            | 5.0             | ns   |
|                  |              | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 1.5 | 5.2            | 5.8             | ns   |
| t <sub>en</sub>  | enable time  | DIR to A; see Figure 6                          | [4][5] |     |        |     |     |                |                 |      |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 16.5   | -   | -   | -              | -               | ns   |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | -   | 13.8           | 15.3            | ns   |
|                  |              | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | -   | 10.3           | 11.4            | ns   |
|                  |              | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | -   | 10.2           | 11.3            | ns   |
|                  |              | $V_{CC(B)}$ = 2.3 V to 2.7 V                    |        | -   | -      | -   | -   | 8.4            | 9.3             | ns   |
|                  |              | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | -   | 8.9            | 9.9             | ns   |
|                  |              | DIR to B; see Figure 6                          | [4][5] |     |        |     |     |                |                 |      |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 15.9   | -   | -   | -              | -               | ns   |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | -   | 13.2           | 14.6            | ns   |
|                  |              | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | -   | 10.6           | 11.8            | ns   |
|                  |              | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | -   | 9.8            | 10.9            | ns   |
|                  |              | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | -   | 8.9            | 9.9             | ns   |
|                  |              | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | -   | 8.6            | 9.6             | ns   |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

 Table 8.
 Dynamic characteristics ...continued

| Symbol               | Parameter         | Conditions                                      |     | 25 °C |        |     | –40 °C to +125 °C |                |                 | Unit |
|----------------------|-------------------|-------------------------------------------------|-----|-------|--------|-----|-------------------|----------------|-----------------|------|
|                      |                   |                                                 |     | Min   | Typ[1] | Max | Min               | Max<br>(85 °C) | Max<br>(125 °C) |      |
| V <sub>CC(A)</sub> = | 2.3 V to 2.7 V    |                                                 |     |       |        |     |                   | •              |                 |      |
| t <sub>pd</sub>      | propagation delay | A to B; see Figure 5                            | [2] |       |        |     |                   |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -     | 12.0   | -   | -                 | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -     | -      | -   | 1.0               | 7.2            | 8.0             | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -     | -      | -   | 0.5               | 4.7            | 5.2             | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -     | -      | -   | 0.5               | 3.9            | 4.3             | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -     | -      | -   | 0.5               | 3.0            | 3.3             | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -     | -      | -   | 0.5               | 2.6            | 2.9             | ns   |
|                      |                   | B to A; see Figure 5                            | [2] |       |        |     |                   |                |                 |      |
|                      |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |     | -     | 8.4    | -   | -                 | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -     | -      | -   | 1.0               | 5.7            | 6.3             | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -     | -      | -   | 0.6               | 3.8            | 4.2             | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -     | -      | -   | 0.5               | 3.4            | 3.8             | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -     | -      | -   | 0.5               | 3.0            | 3.3             | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -     | -      | -   | 0.5               | 2.8            | 3.1             | ns   |
| t <sub>dis</sub>     | disable time      | DIR to A; see Figure 6                          | [3] |       |        |     |                   |                |                 |      |
|                      |                   | V <sub>CC(B)</sub> = 0.8 V                      |     | -     | 2.8    | -   | -                 | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 3.6 \text{ V}$   |     | -     | -      | -   | 1.5               | 4.2            | 4.7             | ns   |
|                      |                   | DIR to B; see Figure 6                          | [3] |       |        |     |                   |                |                 |      |
|                      |                   | V <sub>CC(B)</sub> = 0.8 V                      |     | -     | 8.7    | -   | -                 | -              | -               | ns   |
|                      |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |     | -     | -      | -   | 1.7               | 7.3            | 8.0             | ns   |
|                      |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |     | -     | -      | -   | 2.0               | 5.2            | 5.8             | ns   |
|                      |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |     | -     | -      | -   | 1.5               | 5.1            | 5.7             | ns   |
|                      |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |     | -     | -      | -   | 0.6               | 4.2            | 4.7             | ns   |
|                      |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |     | -     | -      | -   | 1.1               | 4.8            | 5.3             | ns   |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

**Table 8. Dynamic characteristics** ...continued Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7.

| Symbol          | Parameter         | Conditions                                      |        |     | 25 °C  |     | –40 °C to +125 °C |                |                 | Unit |
|-----------------|-------------------|-------------------------------------------------|--------|-----|--------|-----|-------------------|----------------|-----------------|------|
|                 |                   |                                                 |        | Min | Typ[1] | Max | Min               | Max<br>(85 °C) | Max<br>(125 °C) |      |
| t <sub>en</sub> | enable time       | DIR to A; see Figure 6                          | [4][5] |     |        |     |                   |                | •               |      |
|                 |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 17.1   | -   | -                 | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | -                 | 13.0           | 14.3            | ns   |
|                 |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | -                 | 9.0            | 10.0            | ns   |
|                 |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | -                 | 8.5            | 9.5             | ns   |
|                 |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | -                 | 7.2            | 8.0             | ns   |
|                 |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | -                 | 7.6            | 8.4             | ns   |
|                 |                   | DIR to B; see Figure 6                          | [4][5] |     |        |     |                   |                |                 |      |
|                 |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 14.8   | -   | -                 | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | -                 | 11.4           | 12.7            | ns   |
|                 |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | -                 | 8.9            | 9.9             | ns   |
|                 |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | -                 | 8.1            | 9.0             | ns   |
|                 |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | -                 | 7.2            | 8.0             | ns   |
|                 |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | -                 | 6.8            | 7.6             | ns   |
| $V_{CC(A)} = $  | 3.0 V to 3.6 V    |                                                 |        |     |        |     |                   |                |                 |      |
| $t_{pd}$        | propagation delay | A to B; see Figure 5                            | [2]    |     |        |     |                   |                |                 |      |
|                 |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 11.8   | -   | -                 | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | 1.0               | 7.1            | 7.9             | ns   |
|                 |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | 0.5               | 4.5            | 5.0             | ns   |
|                 |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | 0.5               | 3.7            | 4.1             | ns   |
|                 |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | 0.5               | 2.8            | 3.1             | ns   |
|                 |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 0.5               | 2.4            | 2.7             | ns   |
|                 |                   | B to A; see Figure 5                            | [2]    |     |        |     |                   |                |                 |      |
|                 |                   | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 9.2    | -   | -                 | -              | -               | ns   |
|                 |                   | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | 1.0               | 6.1            | 6.8             | ns   |
|                 |                   | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | 0.6               | 3.6            | 4.0             | ns   |
|                 |                   | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | 0.5               | 3.1            | 3.5             | ns   |
|                 |                   | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | 0.5               | 2.6            | 2.9             | ns   |
|                 |                   | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 0.5               | 2.4            | 2.7             | ns   |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

 Table 8.
 Dynamic characteristics ...continued

| Symbol           | Parameter    | Conditions                                      |        |     | 25 °C  |     | -4  | 0 °C to +1     | 125 °C          | Unit |
|------------------|--------------|-------------------------------------------------|--------|-----|--------|-----|-----|----------------|-----------------|------|
|                  |              |                                                 |        | Min | Typ[1] | Max | Min | Max<br>(85 °C) | Max<br>(125 °C) |      |
| t <sub>dis</sub> | disable time | DIR to A; see Figure 6                          | [3]    | •   |        |     |     |                |                 |      |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 3.4    | -   | -   | -              | -               | ns   |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 1.5 | 4.7            | 5.2             | ns   |
|                  |              | DIR to B; see Figure 6                          | [3]    |     |        |     |     |                |                 |      |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 8.6    | -   | -   | -              | -               | ns   |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | 1.7 | 7.2            | 7.9             | ns   |
|                  |              | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | 0.7 | 5.5            | 6.1             | ns   |
|                  |              | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | 0.6 | 5.5            | 6.1             | ns   |
|                  |              | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | 0.7 | 4.1            | 4.6             | ns   |
|                  |              | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | 1.7 | 4.7            | 5.2             | ns   |
| t <sub>en</sub>  | enable time  | DIR to A; see Figure 6                          | [4][5] |     |        |     |     |                |                 |      |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 17.8   | -   | -   | -              | -               | ns   |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | -   | 13.3           | 14.7            | ns   |
|                  |              | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | -   | 9.1            | 10.1            | ns   |
|                  |              | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | -   | 8.6            | 9.6             | ns   |
|                  |              | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | -   | 6.7            | 7.5             | ns   |
|                  |              | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | -   | 7.1            | 7.9             | ns   |
|                  |              | DIR to B; see Figure 6                          | [4][5] |     |        |     |     |                |                 |      |
|                  |              | $V_{CC(B)} = 0.8 \text{ V}$                     |        | -   | 15.2   | -   | -   | -              | -               | ns   |
|                  |              | $V_{CC(B)} = 1.1 \text{ V to } 1.3 \text{ V}$   |        | -   | -      | -   | -   | 11.8           | 13.1            | ns   |
|                  |              | $V_{CC(B)} = 1.4 \text{ V to } 1.6 \text{ V}$   |        | -   | -      | -   | -   | 9.2            | 10.2            | ns   |
|                  |              | $V_{CC(B)} = 1.65 \text{ V to } 1.95 \text{ V}$ |        | -   | -      | -   | -   | 8.4            | 9.3             | ns   |
|                  |              | $V_{CC(B)} = 2.3 \text{ V to } 2.7 \text{ V}$   |        | -   | -      | -   | -   | 7.5            | 8.3             | ns   |
|                  |              | $V_{CC(B)} = 3.0 \text{ V to } 3.6 \text{ V}$   |        | -   | -      | -   | -   | 7.1            | 7.9             | ns   |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

 Table 8.
 Dynamic characteristics ...continued

Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7.

| Symbol   | Parameter                     | Conditions                                                |        |     | 25 °C  |     | -40 °C to +125 °C |                |                 | Unit |
|----------|-------------------------------|-----------------------------------------------------------|--------|-----|--------|-----|-------------------|----------------|-----------------|------|
|          |                               | 1                                                         |        | Min | Typ[1] | Max | Min               | Max<br>(85 °C) | Max<br>(125 °C) |      |
| Power d  | Power dissipation capacitance |                                                           |        |     |        |     |                   |                |                 |      |
| $C_{PD}$ | power dissipation capacitance | A port: (direction A to B);<br>B port: (direction B to A) | [6][7] |     |        |     |                   |                |                 |      |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$                   |        | -   | 1      | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 1.2 \text{ V}$                   |        | -   | 2      | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 1.5 \text{ V}$                   |        | -   | 2      | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 1.8 \text{ V}$                   |        | -   | 2      | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 2.5 \text{ V}$                   |        | -   | 2      | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 3.3 \text{ V}$                   |        | -   | 2      | -   | -                 | -              | -               | pF   |
|          |                               | A port: (direction B to A);<br>B port: (direction A to B) | [6][7] |     |        |     |                   |                |                 |      |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 0.8V$                            |        | -   | 9      | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 1.2 \text{ V}$                   |        | -   | 11     | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 1.5 \text{ V}$                   |        | -   | 11     | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 1.8 \text{ V}$                   |        | -   | 12     | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 2.5 \text{ V}$                   |        | -   | 14     | -   | -                 | -              | -               | pF   |
|          |                               | $V_{CC(A)} = V_{CC(B)} = 3.3 \text{ V}$                   |        | -   | 17     | -   | -                 | -              | -               | pF   |

<sup>[1]</sup> All typical values are measured at nominal  $V_{CC(A)}$  and  $V_{CC(B)}$ .

[6]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

$$P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz;

 $f_o$  = output frequency in MHz;

C<sub>L</sub> = load capacitance in pF;

 $V_{CC}$  = supply voltage in V;

N = number of inputs switching;

 $\Sigma(C_L \times V_{CC}^2 \times f_0)$  = sum of the outputs.

[7]  $f_i$  = 10 MHz;  $V_I$  = GND to  $V_{CC}$ ;  $t_r$  =  $t_f$  = 1 ns;  $C_L$  = 0 pF;  $R_L$  =  $\infty$   $\Omega$ .

<sup>[2]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

<sup>[3]</sup>  $t_{dis}$  is the same as  $t_{PLZ}$  and  $t_{PHZ}$ .

<sup>[4]</sup>  $t_{en}$  is the same as  $t_{PZL}$  and  $t_{PZH}$ .

<sup>[5]</sup> The enable time is a calculated value using the formula shown in Section 13.4 "Enable times".

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

#### 12. Waveforms



Measurement points are given in Table 9.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical output voltage levels that occur with the output load.

Fig 5. The data input (A, B) to output (B, A) propagation delay times



Measurement points are given in <u>Table 9</u>.

 $\ensuremath{V_{OL}}$  and  $\ensuremath{V_{OH}}$  are typical output voltage levels that occur with the output load.

Fig 6. Enable and disable times

Table 9. Measurement points

| Supply voltage                          | Input <sup>[1]</sup> | Output[2]            |                          |                          |
|-----------------------------------------|----------------------|----------------------|--------------------------|--------------------------|
| V <sub>CC(A)</sub> , V <sub>CC(B)</sub> | V <sub>M</sub>       | V <sub>M</sub>       | V <sub>X</sub>           | V <sub>Y</sub>           |
| 1.1 V to 1.6 V                          | $0.5 \times V_{CCI}$ | $0.5 \times V_{CCO}$ | V <sub>OL</sub> + 0.1 V  | V <sub>OH</sub> – 0.1 V  |
| 1.65 V to 2.7 V                         | $0.5 \times V_{CCI}$ | $0.5 \times V_{CCO}$ | V <sub>OL</sub> + 0.15 V | V <sub>OH</sub> – 0.15 V |
| 3.0 V to 3.6 V                          | $0.5 \times V_{CCI}$ | $0.5 \times V_{CCO}$ | $V_{OL} + 0.3 V$         | $V_{OH} - 0.3 V$         |

<sup>[1]</sup> V<sub>CCI</sub> is the supply voltage associated with the data input port.

<sup>[2]</sup>  $V_{\text{CCO}}$  is the supply voltage associated with the output port.

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state





Test data is given in Table 10.

R<sub>L</sub> = Load resistance.

C<sub>L</sub> = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance.

 $V_{EXT}$  = External voltage for measuring switching times.

Fig 7. Load circuitry for switching times

Table 10. Test data

| Supply voltage                          | Input              |            | Load  |                    | V <sub>EXT</sub>                    |                                     |                                         |
|-----------------------------------------|--------------------|------------|-------|--------------------|-------------------------------------|-------------------------------------|-----------------------------------------|
| V <sub>CC(A)</sub> , V <sub>CC(B)</sub> | V <sub>I</sub> [1] | ∆t/∆V[2]   | CL    | R <sub>L</sub>     | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> [3] |
| 1.1 V to 1.6 V                          | $V_{CCI}$          | ≤ 1.0 ns/V | 15 pF | 2 kΩ               | open                                | GND                                 | $2\times V_{\text{CCO}}$                |
| 1.65 V to 2.7 V                         | $V_{CCI}$          | ≤ 1.0 ns/V | 15 pF | $2~\text{k}\Omega$ | open                                | GND                                 | $2\times V_{\text{CCO}}$                |
| 3.0 V to 3.6 V                          | V <sub>CCI</sub>   | ≤ 1.0 ns/V | 15 pF | 2 kΩ               | open                                | GND                                 | $2 \times V_{CCO}$                      |

- [1]  $V_{\text{CCI}}$  is the supply voltage associated with the data input port.
- [2]  $dV/dt \ge 1.0 V/ns$
- [3]  $V_{CCO}$  is the supply voltage associated with the output port.

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

### 13. Application information

#### 13.1 Unidirectional logic level-shifting application

The circuit given in Figure 8 is an example of the 74AVC2T45 being used in an unidirectional logic level-shifting application.



Table 11. Unidirectional logic level-shifting application

| Pin | Name        | Function  | Description                                               |
|-----|-------------|-----------|-----------------------------------------------------------|
| 1   | $V_{CC(A)}$ | $V_{CC1}$ | supply voltage of system-1 (0.8 V to 3.6 V)               |
| 2   | 1A          | OUT1      | output level depends on V <sub>CC1</sub> voltage          |
| 3   | 2A          | OUT2      | output level depends on V <sub>CC1</sub> voltage          |
| 4   | GND         | GND       | device GND                                                |
| 5   | DIR         | DIR       | the GND (LOW level) determines B port to A port direction |
| 6   | 2B          | IN2       | input threshold value depends on V <sub>CC2</sub> voltage |
| 7   | 1B          | IN1       | input threshold value depends on V <sub>CC2</sub> voltage |
| 8   | $V_{CC(B)}$ | $V_{CC2}$ | supply voltage of system-2 (0.8 V to 3.6 V)               |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

#### 13.2 Bidirectional logic level-shifting application

<u>Figure 9</u> shows the 74AVC2T45 being used in a bidirectional logic level-shifting application. Since the device does not have an output enable (OE) pin, the system designer should take precautions to avoid bus contention between system-1 and system-2 when changing directions.



Fig 9. Bidirectional logic level-shifting application

<u>Table 12</u> gives a sequence that will illustrate data transmission from system-1 to system-2 and then from system-2 to system-1.

Table 12. Bidirectional logic level-shifting application [1][2]

| State | DIR CTRL | I/O-1  | I/O-2  | Description                                                                                                                               |
|-------|----------|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Н        | output | input  | system-1 data to system-2                                                                                                                 |
| 2     | Н        | Z      | Z      | system-2 is getting ready to send data to system-1. I/O-1 and I/O-2 are disabled. The bus-line state depends on the pull-up or pull-down. |
| 3     | L        | Z      | Z      | DIR bit is set LOW. I/O-1 and I/O-2 still are disabled. The bus-line state depends on the pull-up or pull-down.                           |
| 4     | L        | input  | output | system-2 data to system-1                                                                                                                 |

 $<sup>\</sup>hbox{[1]} \quad \hbox{System-1 and system-2 must use the same conditions, i.e., both pull-up or both pull-down.}$ 

L = LOW voltage level;

Z = high-impedance OFF-state.

<sup>[2]</sup> H = HIGH voltage level;

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

#### 13.3 Power-up considerations

The device is designed such that no special power-up sequence is required other than GND being applied first.

Table 13. Typical total supply current  $(I_{CC(A)} + I_{CC(B)})$ 

|                    |                    |       |       | ( )   | - ( ) |       |       |      |
|--------------------|--------------------|-------|-------|-------|-------|-------|-------|------|
| V <sub>CC(A)</sub> | V <sub>CC(B)</sub> |       |       |       |       |       |       | Unit |
|                    | 0 V                | 0.8 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V |      |
| 0 V                | 0                  | 0.1   | 0.1   | 0.1   | 0.1   | 0.1   | 0.1   | μΑ   |
| 0.8 V              | 0.1                | 0.1   | 0.1   | 0.1   | 0.1   | 0.7   | 2.3   | μΑ   |
| 1.2 V              | 0.1                | 0.1   | 0.1   | 0.1   | 0.1   | 0.3   | 1.4   | μΑ   |
| 1.5 V              | 0.1                | 0.1   | 0.1   | 0.1   | 0.1   | 0.1   | 0.9   | μΑ   |
| 1.8 V              | 0.1                | 0.1   | 0.1   | 0.1   | 0.1   | 0.1   | 0.5   | μΑ   |
| 2.5 V              | 0.1                | 0.7   | 0.3   | 0.1   | 0.1   | 0.1   | 0.1   | μΑ   |
| 3.3 V              | 0.1                | 2.3   | 1.4   | 0.9   | 0.5   | 0.1   | 0.1   | μΑ   |

#### 13.4 Enable times

Calculate the enable times for the 74AVC2T45 using the following formulas:

- $t_{en}$  (DIR to nA) =  $t_{dis}$  (DIR to nB) +  $t_{pd}$  (nB to nA)
- $t_{en}$  (DIR to nB) =  $t_{dis}$  (DIR to nA) +  $t_{pd}$  (nA to nB)

In a bidirectional application, these enable times provide the maximum delay from the time the DIR bit is switched until an output is expected. For example, if the 74AVC2T45 initially is transmitting from A to B, then the DIR bit is switched, the B port of the device must be disabled before presenting it with an input. After the B port has been disabled, an input signal applied to it appears on the corresponding A port after the specified propagation delay.

**74AVC2T45 NXP Semiconductors** 

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

### 14. Package outline

VSSOP8: plastic very thin shrink small outline package; 8 leads; body width 2.3 mm

SOT765-1



- Plastic or metal protrusions of 0.15 mm maximum per side are not included.
   Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |        |       |  | EUROPEAN   | ICCUE DATE |
|--------------------|------------|--------|-------|--|------------|------------|
|                    | IEC        | JEDEC  | JEITA |  | PROJECTION | ISSUE DATE |
| SOT765-1           |            | MO-187 |       |  |            | 02-06-07   |

Fig 10. Package outline SOT765-1 (VSSOP8)

74AVC2T45\_1 © NXP B.V. 2007. All rights reserved.

Dual-bit, dual-supply voltage level translator/transceiver; 3-state



Fig 11. Package outline SOT833-1 (XSON8)

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

### 15. Abbreviations

#### Table 14. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CDM     | Charged Device Model                    |
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |

### 16. Revision history

#### Table 15. Revision history

| Document ID | Release date | Data sheet status  | Change notice | Supersedes |
|-------------|--------------|--------------------|---------------|------------|
| 74AVC2T45_1 | 20070703     | Product data sheet | -             | -          |

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

#### 17. Legal information

#### 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 17.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 18. Contact information

For additional information, please visit: http://www.nxp.com

For sales office addresses, send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

#### Dual-bit, dual-supply voltage level translator/transceiver; 3-state

#### 19. Contents

| 1    | General description                                |
|------|----------------------------------------------------|
| 2    | Features                                           |
| 3    | Ordering information 2                             |
| 4    | Marking 2                                          |
| 5    | Functional diagram 2                               |
| 6    | Pinning information                                |
| 6.1  | Pinning                                            |
| 6.2  | Pin description                                    |
| 7    | Functional description 3                           |
| 8    | Limiting values 4                                  |
| 9    | Recommended operating conditions 4                 |
| 10   | Static characteristics 5                           |
| 11   | Dynamic characteristics 9                          |
| 12   | Waveforms                                          |
| 13   | Application information                            |
| 13.1 | Unidirectional logic level-shifting application 21 |
| 13.2 | Bidirectional logic level-shifting application 22  |
| 13.3 | Power-up considerations 23                         |
| 13.4 | Enable times                                       |
| 14   | Package outline 24                                 |
| 15   | Abbreviations                                      |
| 16   | Revision history                                   |
| 17   | Legal information                                  |
| 17.1 | Data sheet status 27                               |
| 17.2 | Definitions                                        |
| 17.3 | Disclaimers                                        |
| 17.4 | Trademarks                                         |
| 18   | Contact information                                |
| 19   | Contents 28                                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

