# Preliminary Technical Data # DSP <u>Microcomputer</u> ADSP-21160 #### **SUMMARY** - High performance 32-bit DSP—applications in audio, medical, military, graphics, imaging, and communication - Super Harvard Architecture—four independent buses for dual data fetch, instruction fetch, and nonintrusive, zero-overhead I/O - Backwards compatible—assembly source level compatible with code for ADSP-2106x DSPs - Single-Instruction-Multiple-Data (SIMD) computational architecture—two 32-bit IEEE floating-point computation units, each with a multiplier, ALU, shifter, and register file - Integrated peripherals—integrated I/O processor, 4 Mbit on-chip dual-ported SRAM, glueless multiprocessing features, and ports (serial, link, external bus, & JTAG) #### **KEY FEATURES** - 80 MHz (12.5 ns) or 100 MHz (10 ns) core instruction rate - Single-cycle instruction execution, including SIMD operations in both computational units - 600 MFLOPS peak and 400 MFLOPS sustained performance (based on FIR) - Dual Data Address Generators (DAGs) with modulo and bit-reverse addressing - Zero-overhead looping and single-cycle loop setup, providing efficient program sequencing - IEEE 1149.1 JTAG standard test access port and on-chip emulation - 400-ball 27×27mm PBGA package Figure 1 ADSP-21160 Functional Block Diagram For current information contact Analog Devices at (781) 461-3881 ### FEATURES (CONTINUED) - Single Instruction Multiple Data (SIMD) architecture provides: - . Two computational processing elements - Concurrent execution--Each processing element executes the same instruction, but operates on different data - Code compatibility--At assembly level, uses the same instruction set as the ADSP-2106x SHARCs - Parallelism in busses and computational units allows: - Single-cycle execution (with or without SIMD) of: a multiply operation, an ALU operation, a dual memory read or write, and an instruction fetch - Transfers between memory and core at up to four 32-bit floating- or fixed-point words per cycle - . Accelerated FFT butterfly computation through a multiply with add and subtract - 4 Mbit on-chip dual-ported SRAM for independent access by core processor, host, and DMA - DMA Controller supports: - . 14 zero-overhead DMA channels for transfers between ADSP-21160 internal memory and external memory, external peripherals, host processor, serial ports, or link ports - 64-bit background DMA transfers at core clock speed, in parallel with full-speed processor execution - . 700 Mbytes/s transfer rate over IOP bus - . Host processor interface to 16- and 32-bit microprocessors - . 4 Gigaword Address range for off-chip memory - Memory interface supports programmable wait state generation and page-mode for off-chip memory - Multiprocessing support provides: - Glueless connection for scalable DSP multiprocessing architecture - Distributed on-chip bus arbitration for parallel bus connect of up to six ADSP-21160s plus host - . Six link ports for point-to-point connectivity and array multiprocessing - . 400 Mbytes/s transfer rate over parallel bus - 600 Mbytes/s transfer rate over link ports - Serial Ports provide: - . Two 50 Mbit/s synchronous serial ports with companding hardware - . Independent transmit and receive functions - TDM support for T1 and E1 interfaces - 64-bit wide synchronous External Port provides: - . Glueless connection to asynchronous and SBSRAM external memories - Up to 50 MHz operation #### **GENERAL DESCRIPTION** The ADSP-21160 SHARC DSP is the first processor in a new family featuring Analog Devices' Super Harvard Architecture. Easing portability, the ADSP-21160 is application source code compatible with first generation ADSP-2106x SHARCs in SISD (Single Instruction, Single Data) mode. To take advantage of the processor's SIMD (Single Instruction, Multiple Data) capability, some code changes are needed. Like other SHARCs, the ADSP-21160 is a 32-bit processor that is optimized for high performance DSP applications. The ADSP-21160 includes a 80 or 100 MHz core, a dual-ported on-chip SRAM, an integrated I/O processor with multiprocessing support, and multiple internal busses to eliminate I/O bottlenecks. The ADSP-21160 introduces Single-Instruction-Multiple-Data (SIMD) processing. Using two computational units (ADSP-2106x SHARCs have one), the ADSP-21160 can double performance versus the ADSP-2106x on a range of DSP algorithms. Fabricated in a state of the art, high speed, low power CMOS process, the ADSP-21160 has a 10 ns (or 12.5 ns) instruction cycle time. With its SIMD computational hardware running at 100 MHz, the 21160 can perform 600 million math operations per second. Table 1 shows performance benchmarks for the ADSP-21160. Table 1 ADSP-21160 Benchmarks (at 100 MHz and 80 MHz) | <b>.</b> | | 1 | |---------------------------------------------------------|--------------------|--------------------| | Benchmark Algorithm | Speed (at 100 MHz) | Speed (at 80 MHz) | | 1024 Point Complex FFT (Radix 4, with reversal) | 92-us | 115 us | | FIR Filter (per tap) | 5 ns | 6.25 ns | | IIR Filter (per biquad) | 20 ns | 25 ns | | Matrix Multiply (pipelined) [3x3] * [3x1] [4x4] * [4x1] | 45 ns<br>80 ns | 56.25 ns<br>100 ns | | Divide (y/x) | 30 ns | 37.5 ns | | Inverse Square Root | 45 ns | 56.25 ns | | DMA Transfer Rate | 700 Mbytes/s | 560 Mbytes/s | The ADSP-21160 continues SHARC's industry leading standards of integration for DSPs, combining a high performance 32-bit DSP core with integrated, on-chip system features. These features include a 4 Mbit dual ported SRAM memory, host processor interface, I/O processor that supports 14 DMA channels, two serial ports, six link ports, external parallel bus, and glueless multiprocessing. Figure 1 shows a block diagram of the ADSP-21160, illustrating the following architectural features: - . Two processing elements, each made up of an ALU, Multiplier, Shifter and Data Register File - Data Address Generators (DAG1, DAG2) - Program sequencer with instruction cache - PM and DM buses capable of supporting four 32-bit data transfers between memory and the core every core processor cycle - Interval timer # January 2000 # **ADSP-21160 Preliminary Data Sheet** For current information contact Analog Devices at (781) 461-3881 - On-Chip SRAM (4 Mbit) - External port that supports: - . Interfacing to off-chip memory peripherals - Glueless multiprocessing support for six ADSP-21160 SHARCs - Host port - DMA controller - . Serial ports and link ports - JTAG test access port Figure 2 shows a typical single-processor system. A multi-processing system appears in Figure 5. Figure 2 ADSP-21160 System # ADSP-21160 Family Core Architecture The ADSP-21160 includes the following architectural features of the ADSP-21100 family core. The ADSP-21160 is code compatible at the assembly level with the ADSP-21060, ADSP-21061, and ADSP-21062. #### SIMD Computational Engine The ADSP-21160 contains two computational processing elements that operate as a Single Instruction Multiple Data (SIMD) engine. The processing elements are referred to as PEX and PEY and each contains an ALU, multiplier, shifter and register file. PEX is always active, and PEY may be enabled by setting the PEYEN mode bit in the MODE1 register. When this mode is enabled, the same instruction is executed in both processing elements, but each processing element operates on different data. This architecture is efficient at executing math intensive DSP algorithms. January 2000 For current information contact Analog Devices at (781) 461-3881 Entering SIMD mode also has an effect on the way data is transferred between memory and the processing elements. When in SIMD mode, twice the data bandwidth is required to sustain computational operation in the processing elements. Because of this requirement, entering SIMD mode also doubles the bandwidth between memory and the processing elements. When using the DAGs to transfer data in SIMD mode, two data values are transferred with each access of memory or the register file. #### Independent, Parallel Computation Units Within each processing element is a set of computational units. The computational units consist of an arithmetic/logic unit (ALU), multiplier and shifter. These units perform single-cycle instructions. The three units within in each processing element are arranged in parallel, maximizing computational throughput. Single multi-function instructions execute parallel ALU and multiplier operations. In SIMD mode, the parallel ALU and multiplier operations occur in both processing elements. These computation units support IEEE 32-bit single-precision floating-point, 40-bit extended precision floating-point, and 32-bit fixed-point data formats. #### Data Register File A general purpose data register file is contained in each processing element. The register files transfer data between the computation units and the data buses, and store intermediate results. These 10-port, 32-register (16 primary, 16 secondary) register files, combined with the ADSP-21100 enhanced Harvard architecture, allows unconstrained data flow between computation units and internal memory. The registers in PEX are referred to as R0-R15 and in PEY as S0-S15. # Single-Cycle Fetch of Instruction and Four Operands The ADSP-21160 features an enhanced Harvard architecture in which the data memory (DM) bus transfers data and the program memory (PM) bus transfers both instructions and data (see Figure 1). With the ADSP-21160's separate program and data memory buses and on-chip instruction cache, the processor can simultaneously fetch four operands and an instruction (from the cache), all in a single cycle. #### Instruction Cache The ADSP-21160 includes an on-chip instruction cache that enables three-bus operation for fetching an instruction and four data values. The cache is selective—only the instructions whose fetches conflict with PM bus data accesses are cached. This cache allows full-speed execution of core, looped operations such as digital filter multiply-accumulates and FFT butterfly processing. # Data Address Generators With Hardware Circular Buffers The ADSP-21160's two data address generators (DAGs) are used for indirect addressing and let you implement circular data buffers in hardware. Circular buffers allow efficient programming of delay lines and other data structures required in digital signal processing, and are commonly used in digital filters and Fourier transforms. The two DAGs of the ADSP-21160 contain sufficient registers to allow the creation of up to 32 circular buffers (16 primary register sets, 16 secondary). The DAGs automatically handle address pointer wrap-around, reducing overhead, increasing performance, and simplifying implementation. Circular buffers can start and end at any memory location. # January 2000 # **ADSP-21160 Preliminary Data Sheet** For current information contact Analog Devices at (781) 461-3881 #### Flexible Instruction Set The 48-bit instruction word accommodates a variety of parallel operations, for concise programming. For example, the ADSP-21160 can conditionally execute a multiply, an add, and subtract, in both processing elements, while branching, all in a single instruction. ### ADSP-21160 Memory and I/O Interface Features Augmenting the ADSP-21100 family core, the ADSP-21160 adds the following architectural features: #### Dual-Ported On-Chip Memory The ADSP-21160 contains four megabits of on-chip SRAM, organized as two blocks of 2 Mbits each, which can be configured for different combinations of code and data storage. Each memory block is dual-ported for single-cycle, independent accesses by the core processor and I/O processor. The dual-ported memory in combination with 3 separate on-chip buses allow two data transfers from the core and one from I/O processor, in a single cycle. On the ADSP-21160, the memory can be configured as a maximum of 128K words of 32-bit data, 256K words of 16-bit data, 85K words of 48-bit instructions (or 40-bit data), or combinations of different word sizes up to four megabits. All of the memory can be accessed as 16-bit, 32-bit, 48-bit, or 64-bit words. A 16-bit floating-point storage format is supported that effectively doubles the amount of data that may be stored on-chip. Conversion between the 32-bit floating-point and 16-bit floating-point formats is done in a single instruction. While each memory block can store combinations of code and data, accesses are most efficient when one block stores data, using the DM bus for transfers, and the other block stores instructions and data, using the PM bus for transfers. Using the DM bus and PM bus in this way, with one dedicated to each memory block, assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache. # Off-Chip Memory and Peripherals Interface The ADSP-21160's external port provides the processor's interface to off-chip memory and peripherals. The 4-gigaword off-chip address space is included in the ADSP-21160's unified address space. The separate on-chip buses—for PM addresses, PM data, DM addresses, DM data, I/O addresses, and I/O data—are multiplexed at the external port to create an external system bus with a single 32-bit address bus and a single 64-bit data bus. The lower 32 bits of the external data bus connect to even addresses and the upper 32 bits of the 64 connect to odd addresses. Every access to external memory is based on an address that fetches a 32 bit word, and with the 64 bit bus, two address locations can be accessed at once. When fetching an instruction from external memory, two 32 bit data locations are being accessed (16 bits are unused). Figure 4 shows the alignment of various accesses to external memory. The external port supports asynchronous, synchronous, and synchronous burst accesses. ZBT synchronous burst SRAM can be interfaced gluelessly. Addressing of external memory devices is facilitated by on-chip decoding of high-order address lines to generate memory bank select signals. Separate control lines are also generated for simplified addressing of page-mode DRAM. The ADSP-21160 provides programmable memory wait states and external memory acknowledge controls to allow interfacing to DRAM and peripherals with variable access, hold, and disable time requirements Figure 3 ADSP-21160 Memory Map #### DMA Controller The ADSP-21160's on-chip DMA controller allows zero-overhead data transfers without processor intervention. The DMA controller operates independently and invisibly to the processor core, allowing DMA operations to occur while the core is simultaneously executing its program instructions. DMA transfers can occur between the ADSP-21160's internal memory and external memory, external peripherals, or a host processor. DMA transfers can also occur between the ADSP-21160's internal memory and its serial ports or link ports. External bus packing to 16-, 32-, 48-, or 64- bit words is performed during DMA transfers. Fourteen channels of DMA are available on the ADSP-21160—six via the link ports, four via the serial ports, and four via the processor's external port (for either host processor, other ADSP-21160s, memory or I/O transfers). Programs can be downloaded to the ADSP-21160 using DMA transfers. Asynchronous off-chip peripherals can control two DMA channels using DMA Request/Grant lines (DMAR1-2, DMAG1-2). Other DMA features include interrupt generation upon completion of DMA transfers, two-dimensional DMA, and DMA chaining for automatic linked DMA transfers. For current information contact Analog Devices at (781) 461-3881 Figure 4 ADSP-21160 External Data Alignment Options #### Multiprocessing The ADSP-21160 offers powerful features tailored to multi-processing DSP systems. The external port and link ports provide integrated glueless multiprocessing support. The external port supports a unified address space (see Figure 3) that allows direct interprocessor accesses of each ADSP-21160's internal memory. Distributed bus arbitration logic is included on-chip for simple, glueless connection of systems containing up to six ADSP-21160s and a host processor. Master processor change over incurs only one cycle of overhead. Bus arbitration is selectable as either fixed or rotating priority. Bus lock allows indivisible read-modify-write sequences for semaphores. A vector interrupt is provided for interprocessor commands. Maximum throughput for interprocessor data transfer is 400 Mbytes/s over the external port. Broadcast writes allow simultaneous transmission of data to all ADSP-21160s and can be used to implement reflective semaphores. Six link ports provide for a second method of multiprocessing communications. Each link port can support communications to another 21160. Using the links a large multiprocessor system can be constructed in a 2D or 3D fashion. The ADSP-21160 at 100 MHz has a maximum throughput for interprocessor communications over the links of 600 Mbytes per second. You can use the link ports and cluster multiprocessing concurrently or independently. Figure 5 ADSP-21160 Shared Memory Multiprocessing System # January 2000 # **ADSP-21160 Preliminary Data Sheet** For current information contact Analog Devices at (781) 461-3881 #### Link Ports The ADSP-21160 features six 8-bit link ports that provide additional I/O capabilities. With the capability of running at 100 MHz rates, each link port can support 100 Mbytes/s. Link port I/O is especially useful for point-to-point interprocessor communication in multiprocessing systems. The link ports can operate independently and simultaneously, with a maximum data throughput of 600 Mbytes/s. Link port data is packed into 48- or 32-bit words, and can be directly read by the core processor or DMA-transferred to on-chip memory. Each link port has its own double-buffered input and output registers. Clock/acknowledge handshaking controls link port transfers. Transfers are programmable as either transmit or receive. #### Serial Ports The ADSP-21160 features two synchronous serial ports that provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices. The serial ports can operate up to half the clock rate of the core, providing each with a maximum data rate of 50 Mbit/s. Independent transmit and receive functions provide greater flexibility for serial communications. Serial port data can be automatically transferred to and from on-chip memory via a dedicated DMA. Each of the serial ports offers a TDM multichannel mode. The serial ports can operate with little-endian or big-endian transmission formats, with word lengths selectable from 3 bits to 32 bits. They offer selectable synchronization and transmit modes as well as optional $\mu$ law or A-law companding. Serial port clocks and frame syncs can be internally or externally generated. #### Host Processor Interface The ADSP-21160 host interface allows easy connection to standard microprocessor buses, both 16-bit and 32-bit, with little additional hardware required. The host interface is accessed through the ADSP-21160's external port and is memory-mapped into the unified address space. Four channels of DMA are available for the host interface; code and data transfers are accomplished with low software overhead. The host processor requests the ADSP-21160's external bus with the host bus request (HBR), host bus grant (HBG), and ready (REDY) signals. The host can directly read and write the internal memory of the ADSP-21160, and can access the DMA channel setup and mailbox registers. Vector interrupt support provides efficient execution of host commands. #### Program Booting The internal memory of the ADSP-21160 can be booted at system power-up from either an 8-bit EPROM, a host processor, or through one of the link ports. Selection of the boot source is controlled by the BMS (Boot Memory Select), EBOOT (EPROM Boot), and LBOOT (Link/Host Boot) pins. 32-bit and 16-bit host processors can be used for booting. #### Phased Locked Loop The ADSP-21160 uses an on chip PLL to generate the internal clock for the core. Ratios of 2:1, 3:1, and 4:1 between the core and CLKIN are supported. The CLK\_CFG pins are used to select the ratio. The CLKIN rate is the rate at which the synchronous external port operates. #### Power Supplies The ADSP-21160 has separate power supply connections for the internal $(V_{DDINT})$ , external $(V_{DDEXT})$ , and analog $(AV_{DD}/AGND)$ power supplies. The internal and analog supplies must meet the 2.5V requirement. The external supply must meet the 3.3V requirement. All external supply pins must be connected to the same supply. Note that the analog supply ( $AV_{DD}$ ) powers the ADSP-21160's clock generator PLL. To produce a stable clock, you must provide an external circuit to filter the power input to the $AV_{DD}$ pin. Place the filter as close as possible to the pin. For an example circuit, see Figure 6. To prevent noise coupling, use a wide trace for the analog ground (AGND) signal and install a decoupling capacitor as close as possible to the pin. Figure 6 Analog Power (AVDD) Filter Circuit # **Development Tools** The ADSP-21160 is supported with a complete set of VisualDSP® software and hardware development tools, including the EZ-ICE® In-Circuit Emulator and development software. The same EZ-ICE hardware that you use for the ADSP-21060/62, also fully emulates the ADSP-21160. Both the SHARC Development Tools family and the VisualDSP integrated project management and debugging environment support the ADSP-21160. The VisualDSP project management environment enables you to develop and debug an application from within a single integrated program. The SHARC Development Tools include an easy to use Assembler that is based on an algebraic syntax; an Assembly library/librarian; a linker; a loader; a cycle-accurate, instruction-level simulator; a C compiler; and a C run-time library that includes DSP and mathematical functions. Debugging both C and Assembly programs with the Visual DSP debugger, you can: - View mixed C and Assembly code - . Insert break points - . Set conditional breakpoints on registers, memory, and stacks - Trace instruction execution - Profile program execution - . Fill and dump memory - Source level debugging - . Create custom debugger windows The VisualDSP IDE lets you define and manage DSP software development. Its dialog boxes and property pages enable you to configure and manage all of the SHARC Development Tools, including the syntax highlighting in the VisualDSP editor. This capability lets you: - Control how the development tools process inputs and generate outputs. - Maintain a one-to-one correspondence with the tool's command line switches. The EZ-ICE Emulator uses the IEEE 1149.1 JTAG test access port of the ADSP-21160 processor to monitor and control the target board processor during emulation. The EZ-ICE provides full-speed REV. PrE This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacturing unless otherwise agreed to in writing. ### January 2000 # **ADSP-21160 Preliminary Data Sheet** For current information contact Analog Devices at (781) 461-3881 emulation, allowing inspection and modification of memory, registers, and processor stacks. Non-intrusive in-circuit emulation is assured by the use of the processor's JTAG interface—the emulator does not affect target system loading or timing. In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the SHARC processor family. Hardware tools include SHARC PC plug-in cards, multiprocessor SHARC VME boards, and daughter and modules with multiple SHARCs' and additional memory. These modules are based on the SHARCPAC™ module specification. Third Party software tools include DSP libraries, real-time operating systems, and block diagram design tools. #### ADDITIONAL INFORMATION This data sheet provides a general overview of the ADSP-21160 architecture and functionality. For detailed information on the ADSP-21100 Family core architecture and instruction set, refer to the ADSP-21160 Technical Specification, Revision 3.0. #### PIN FUNCTION DESCRIPTIONS ADSP-21160 pin definitions are listed below. Inputs identified as synchronous (S) must meet timing requirements with respect to CLKIN (or with respect to TCK for TMS, TDI). Inputs identified as asynchronous (A) can be asserted asynchronously to CLKIN (or to TCK for TRST). Unused inputs should be tied or pulled to VDD or GND, except for ADDR31-0, DATA63-0, FLAG3-0, and inputs that have internal pull-up or pull-down resistors (PA, ACK, BRST, PAGE, CLKOUT, MS3-0, RDx, WRx, DMARx, DMAGx, DTx, DRx, TCLKx, RCLKx, LxDAT7-0, LxCLK, LxACK, TMS, TRST and TDI)—these pins can be left floating. These pins have a logic-level hold circuit (only enabled on the ADSP-21160 with ID2-0=00x) that prevents input from floating internally. The following symbols appear in the Type column of Table 2: A = Asynchronous, G = Ground, I = Input, O = Output, P = Power Supply, S = Synchronous, (A/D) = Active Drive, (O/D) = Open Drain, and T = Three-State (when $\overline{SBTS}$ is asserted, or when the ADSP-21160 is a bus slave). Table 2 Pin Descriptions | Pin | Туре | Function | |----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADDR31-0 | I/O/T | External Bus Address. The ADSP-21160 outputs addresses for external memory and peripherals on these pins. In a multiprocessor system the bus master outputs addresses for read/writes of the internal memory or IOP registers of other ADSP-21160s. The ADSP-21160 inputs addresses when a host processor or multiprocessing bus master is reading or writing its internal memory or IOP registers. A keeper latch on the DSP's ADDR31-0 pins maintains the input at the level it was last driven (only enabled on the ADSP-21160 with ID2-0=00x). | | DATA63-0 | I/O/T | External Bus Data. The ADSP-21160 inputs and outputs data and instructions on these pins. Pull-up resistors on unused DATA pins are not necessary. A keeper latch on the DSP's DATA63-0 pins maintains the input at the level it was last driven (only enabled on the ADSP-21160 with ID2-0=00x). | ADSP-21160 Preliminary Data Sheet For current information contact Analog Devices at (781) 461-3881 Table 2 Pin Descriptions (Continued) | Pin | Туре | Function | |-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MS3-0 | O/T | Memory Select Lines. These outputs are asserted (low) as chip selects for the corresponding banks of external memory. Memory bank size must be defined in the SYSCON control register. The MS3-0 outputs are decoded memory address lines. In asynchronous access mode, the MS3-0 outputs transition with the other address outputs. In synchronous access modes, the MS3-0 outputs assert with the other address lines; however, they de-assert after the first CLKIN cycle in which ACK is sampled asserted. | | RDL | I/O/T | Memory Read Low Strobe. RDL is asserted whenever ADSP-21160 reads from the low word of external memory or from the internal memory of other ADSP-21160s. External devices, including other ADSP-21160s, must assert RDL for reading from the low word of ADSP-21160 internal memory. In a multiprocessing system, RDL is driven by the bus master. | | RDH | I/O/T | Memory Read High Strobe. RDH is asserted whenever ADSP-21160 reads from the high word of external memory or from the internal memory of other ADSP-21160s. External devices, including other ADSP-21160s, must assert RDH for reading from the high word of ADSP-21160 internal memory. In a multiprocessing system, RDH is driven by the bus master. | | WRL | I/O/T | Memory Write Low Strobe. WRL is asserted when ADSP-21160 writes to the low word of external memory or internal memory of other ADSP-21160s. External devices must assert WRL for writing to ADSP 21160's low word of internal memory. In a multiprocessing system, WRL is driven by the bus master. | | WRH | I/O/T | Memory Write High Strobe. WRH is asserted when ADSP-21160 writes to the high word of external memory or internal memory of other ADSP-21160s. External devices must assert WRH for writing to ADSP-21160's high word of internal memory. In a multiprocessing system, WRH is driven by the bus master. | | BRST | I/O/T | Sequential burst access. BRST is asserted by ADSP-21160 or a host to indicate that data associated with consecutive addresses is being read or written. A slave device samples the initial address and increments an internal address counter after each transfer. The incremented address is not pipelined on the bus. If the burst access is a read from host to ADSP-21160, ADSP-21160 increments the address automatically as long as BRST is asserted. BRST is asserted after the initial access of a burst transfer. It is asserted for every cycle after that, except for the last data request cycle (denoted by RDx or WRx asserted and BRST negated). A keeper latch on the DSP's BRST pin maintains the input at the level it was last driven (only enabled on the ADSP-21160 with ID2-0=00x). | ADSP-21160 Preliminary Data Sheet For current information contact Analog Devices at (781) 461-3881 Table 2 Pin Descriptions (Continued) | Pin | Туре | Function | |---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PAGE | O/T | DRAM Page Boundary. The ADSP-21160 asserts this pin to signal that an external DRAM page boundary has been crossed. DRAM page size must be defined in the ADSP-21160's memory control register (WAIT). DRAM can only be implemented in external memory Bank 0; the PAGE signal can only be activated for Bank 0 accesses. In a multiprocessing system PAGE is output by the bus master. A keeper latch on the DSP's PAGE pin maintains the output at the level it was last driven (only enabled on the ADSP-21160 with ID2-0=00x). | | ACK | I/O/S | Memory Acknowledge. External devices can de-assert ACK (low) to add wait states to an external memory access. ACK is used by I/O devices, memory controllers, or other peripherals to hold off completion of an external memory access. The ADSP-21160 deasserts ACK as an output to add wait states to a synchronous access of its internal memory. A keeper latch on the DSP's ACK pin maintains the input at the level it was last driven (only enabled on the ADSP-21160 with ID2-0=00x). | | SBTS | I/S | Suspend Bus & Three-State. External devices can assert \$\overline{SBTS}\$ (low) to place the external bus address, data, selects, and strobes in a high impedance state for the following cycle. If the ADSP-21160 attempts to access external memory while \$\overline{SBTS}\$ is asserted, the processor will halt and the memory access will not be completed until \$\overline{SBTS}\$ is deasserted. \$\overline{SBTS}\$ should only be used to recover from host processor/ADSP-21160 deadlock or used with a DRAM controller. | | ĪRQ2-0 | I/A | Interrupt Request Lines. These are sampled on the rising edge of CLKIN and may be either edge-triggered or level-sensitive. | | FLAG3-0 | I/O/A | Flag Pins. Each is configured via control bits as either an input or output. As an input, it can be tested as a condition. As an output, it can be used to signal external peripherals. | | TIMEXP | 0 | Timer Expired. Asserted for four CLKIN cycles when the timer is enabled and TCOUNT decrements to zero. | | HBR | I/A | Host Bus Request. Must be asserted by a host processor to request control of the ADSP-21160's external bus. When HBR is asserted in a multiprocessing system, the ADSP-21160 that is bus master will relinquish the bus and assert HBG. To relinquish the bus, the ADSP-21160 places the address, data, select, and strobe lines in a high impedance state. HBR has priority over all ADSP-21160 bus requests (BR6-1) in a multiprocessing system. | | HBG | I/O | Host Bus Grant. Acknowledges an HBR bus request, indicating that the host processor may take control of the external bus. HBG is asserted (held low) by the ADSP-21160 until HBR is released. In a multiprocessing system, HBG is output by the ADSP-21160 bus master and is monitored by all others. | | CS | I/A | Chip Select. Asserted by host processor to select the ADSP-21160. | Table 2 Pin Descriptions (Continued) | Pin | Туре | Function | |-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REDY | O (O/D) | Host Bus Acknowledge. The ADSP-21160 deasserts REDY (low) to add waitstates to a host access when $\overline{\text{CS}}$ and $\overline{\text{HBR}}$ inputs are asserted. | | DMAR1 | I/A | DMA Request 1 (DMA Channel 11). Asserted by external port devices to request DMA services. | | DMAR2 | I/A | DMA Request 2 (DMA Channel 12). Asserted by external port devices to request DMA services. | | DMAG1 | O/T | DMA Grant 1 (DMA Channel 11). Asserted by ADSP-21160 to indicate that the requested DMA starts on the next cycle. Driven by bus master only. | | DMAG2 | O/T | DMA Grant 2 (DMA Channel 12). Asserted by ADSP-21160 to indicate that the requested DMA starts on the next cycle. Driven by bus master only. | | BR6-1 | I/O/S | Multiprocessing Bus Requests. Used by multiprocessing ADSP-21160s to arbitrate for bus mastership. An ADSP-21160 only drives its own BRx line (corresponding to the value of its ID2-0 inputs) and monitors all others. In a multiprocessor system with less than six ADSP-21160s, the unused BRx pins should be pulled high; the processor's own BRx line must nor be pulled high or low because it is an output. | | ID2-0 | I | Multiprocessing ID. Determines which multiprocessing bus request $(\overline{BR1} - \overline{BR6})$ is used by ADSP-21160. ID = 001 corresponds to $\overline{BR1}$ , ID = 010 corresponds to $\overline{BR2}$ , and so on. Use ID = 000 or ID = 001 in single-processor systems. These lines are a system configuration selection which should be hardwired or only changed at reset. | | RPBA | I/S | Rotating Priority Bus Arbitration Select. When RPBA is high, rotating priority for multiprocessor bus arbitration is selected. When RPBA is low, fixed priority is selected. This signal is a system configuration selection which must be set to the same value on every ADSP-21160. If the value of RPBA is changed during system operation, it must be changed in the same CLKIN cycle on every ADSP-21160. | | PA | I/O/T | Priority Access. Asserting its $\overline{PA}$ pin allows an ADSP-21160 bus slave to interrupt background DMA transfers and gain access to the external bus. $\overline{PA}$ is connected to all ADSP-21160s in the system. If access priority is not required in a system, the $\overline{PA}$ pin should be left unconnected. | | DTx | 0 | Data Transmit (Serial Ports 0, 1). Each DT pin has a 50 k $\Omega$ internal pull-up resistor. | | DRx | I | Data Receive (Serial Ports 0, 1). Each DR pin has a 50 k $\Omega$ internal pull-up resistor. | | TCLKx | I/O | Transmit Clock (Serial Ports 0, 1). Each TCLK pin has a 50 k $\Omega$ internal pull-up resistor. | Table 2 Pin Descriptions (Continued) | Pin | Туре | Function | Function | | | | |----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------|--| | RCLKx | I/O | | Receive Clock (Serial Ports 0, 1). Each RCLK pin has a 50 k $\Omega$ internal pull-up resistor. | | | | | TFSx | I/O | Transmit F | rame Sync | (Serial Ports | 0, 1). | | | RFSx | I/O | Receive Fra | Receive Frame Sync (Serial Ports 0, 1). | | | | | LxDAT7-0 | I/O | | esistor that | | ach LxDAT pin has a 50 $k\Omega$ internal r disabled by the LPDRD bit of the | | | LxCLK | I/O | | esistor that | | Each LxCLK pin has a 50 k $\Omega$ internal r disabled by the LPDRD bit of the | | | LxACK | I/O | Link Port A<br>internal pull<br>of the LCO | l-down resi | ge (Link Port<br>stor that is e | s 0-5). Each LxACK pin has a 50 k $\Omega$ nabled or disabled by the LPDRD bit | | | ЕВООТ | I | table in the | EPROM Boot Select: For a description of how this pin operates, see the table in the BMS pin description. This signal is a system configuration selection that should be hardwired. | | | | | LBOOT | I | BMS pin de | Link Boot. For a description of how this pin operates, see the table in the BMS pin description. This signal is a system configuration selection that should be hardwired. | | | | | BMS | I/O/T | EBOOT an | Boot Memory Select Serves as an output or input as selected with the EBOOT and LBOOT pins; see table below. This input is a system configuration selection that should be hardwired. | | | | | | | EBOOT I | LBOOT | BMS | Booting Mode | | | | | 1 ( | )<br>) | Output | EPROM (Connect BMS to EPROM chip select.) | | | | | 0 ( | ) | 1 (Input) | Host Processor | | | | | 0 1 | | 1 (Input) | Link Port | | | | | 0 0 | | 0 (Input) | No Booting. Processor executes from external memory. | | | | | 0 1 | 1 | 0 (Input) | Reserved | | | | | 1 1 | | x (Input) | Reserved | | | CLKIN | I | Local Clock In. CLKIN is the ADSP-21160 clock input. The ADSP-21160 external port cycles at the frequency of CLKIN. The instruction cycle rate is a multiple of the CLKIN frequency; it is programmable at powerup. CLKIN may not be halted, changed, or operated below the specified frequency. | | | | | Table 2 Pin Descriptions (Continued) | Pin | Туре | Function | |------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK_CFG3-0 | I | Core/CLKIN Ratio Control. ADSP-21160 core clock (instruction cycle) rate is equal to n x CLKIN where n is user selectable to 2, 3, or 4, using the CLK_CFG3-0 inputs. | | CLKOUT | O/T | Local Clock Out. CLKOUT is driven at the CLKIN frequency by the current bus master. This output is three-stated when the ADSP-21160 is not the bus master, or when the host controls the bus (HBG asserted). A keeper latch on the DSP's CLKOUT pin maintains the output at the level it was last driven (only enabled on the ADSP-21160 with ID2-0=00x). | | RESET | I/A | Processor Reset. Resets the ADSP-21160 to a known state and begins execution at the program memory location specified by the hardware reset vector address. The RESET input must be asserted (low) at power-up. | | TCK | I | Test Clock (JTAG). Provides a clock for JTAG boundary scan. | | TMS | I/S | Test Mode Select (JTAG). Used to control the test state machine. TMS has a 20 kΩ internal pull-up resistor. | | TDI | I/S | Test Data Input (NTAG). Provides serial data for the boundary scan logic. TDI has a 20 k $\Omega$ internal pull-up resistor. | | TDO | 0 | Test Data Output (JTAG). Serial scan output of the boundary scan path. | | TRST | I/A | Test Reset (JTAG). Resets the test state machine. $\overline{TRST}$ must be asserted (pulsed low) after power-up or held low for proper operation of the ADSP-21160. TRST has a 20 k $\Omega$ internal pull-up resistor. | | EMU | O (O/D) | Emulation Status. Must be connected to the ADSP-21160 EZ-ICE target board connector only. EMU has a 50 k $\Omega$ internal pullup resistor. | | CIF | 0 | Core Instruction Fetch. Signal is active low when an external instruction fetch is performed. Driven by bus master only. Three-state when host is bus master. | | VDDINT | P | Core Power Supply. Nominally +2.5 V dc and supplies the DSP's core processor. (40 pins). | | VDDEXT | P | I/O Power Supply; Nominally +3.3 V dc. (46 pins). | | AVDD | P | Analog Power Supply; Nominally +2.5 V dc and supplies the DSP's internal PLL (clock generator). This pin has the same specifications as VDDINT, except that added filtering circuitry is required. For more information, see "Power Supplies" on page 10. | | AGND | G | Analog Power Supply Return. | | GND | G | Power Supply Return. (83 pins). | Table 2 Pin Descriptions (Continued) | Pin | Туре | Function | |-----|------|----------------------------------------------------------------------------------| | NC | | Do Not Connect. Reserved pins which must be left open and unconnected. (5 pins). | #### Target Board Connector For EZ-ICE Probe The ADSP-21160 EZ-ICE Emulator uses the IEEE 1149.1 JTAG test access port of the ADSP-21160 to monitor and control the target board processor during emulation. The EZ-ICE probe requires the ADSP-21160's CLKIN, TMS, TCK, TRST, TDI, TDO, EMU, and GND signals be made accessible on the target system via a 14-pin connector (a 2 row × 7 pin strip header) such as that shown in Figure 5. The EZ-ICE probe plugs directly onto this connector for chip-on-board emulation. You must add this connector to your target board design if you intend to use the ADSP-21160 EZ-ICE. The total trace length between the EZ-ICE connector and the furthest device sharing the EZ-ICE JTAG pins should be limited to 15 inches maximum for guaranteed operation. This length restriction must include EZ-ICE JTAG signals which are routed to one or more ADSP-21160 devices, or a combination of ADSP-21160 devices and other JTAG devices on the chain. The 14-pin, 2-row pin strip header is keyed at the Pin 3 location --Pin 3 must be removed from the header. The pins must be 0.025 inch square and at least 0.20 inch in length. Pin spacing should be 0.1 × 0.1 inches. Pin strip headers are available from vendors such as 3M, McKenzie and Samtec. The BTMS, BTCK, BTRST and BTDI signals are provided so the test access port can also be used for board-level testing. When the connector is not being used for emulation, place jumpers between the Bxxx pins and the xxx pins. If the test access port will not be used for board testing, tie BTRST and BTCK pins to GND. The TRST pin must be asserted after power-up (through BTRST on the connector) or held low for proper operation of the ADSP-21160. None of the Bxxx pins (Pins 5, 7, 9, 11) are connected on the EZ-ICE probe. Figure 7 Target Board Connector For ADSP-21160 EZ-ICE Emulator (Jumpers in Place) The JTAG signals are terminated on the EZ-ICE probe as follows: Table 3 EZ-ICE Emulator Probe Terminations | Signal | Termination | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TMS | Driven through 22 Ω Resistor (16 mA Driver) | | TCK | Driven at 10 MHz through 22 Ω Resistor (16 mA Driver) | | TRST | Active Low Driven through 22 $\Omega$ Resistor (16 mA Driver) (Pulled Up by On-Chip 20 k $\Omega$ Resistor); $\overline{TRST}$ is driven low until the EZ-ICE probe is turned on by the emulator at software start-up. After software start-up, $\overline{TRST}$ is driven high. | | TDI | Driven by 22 Ω Resistor (16 mA Driver) | | TDO | One TTL Load, Split (160/220) | | CLKIN | One TTL Load, Split (160/220) | | EMŪ | Active Low 4.7 kΩ Pull-Up Resistor, One TTL Load (Open-Drain Output from the DSP) | Figure 8 shows JTAG scan path connections for systems that contain multiple ADSP-21160 processors Connecting CLKIN to Pin 4 of the EZ-ICE header is optional. The emulator only uses CLKIN when directed to perform operations such as starting, stopping in a and synchronous manner. If you do not need these operations to occur synchronously on the multiple processors, simply tie Pin 4 of the EZ-ICE header to ground. Figure 8 JTAG Scan Path Connections for Multiple ADSP-21160 Systems Figure 9 JTAG Clocktree for Multiple ADSP-21160 Systems If synchronous multiprocessor operations are needed and CLKIN is connected, the header must be minimal. If the skew is too large, synchronous operations may be off by one or more cycles between processors. For synchronous multiprocessor operation TCK, TMS, CLKIN and EMU should be treated as critical signals in terms of skew, and should be laid out as short as possible on your board. If TCK, TMS and CLKIN are driving a large number of ADSP-21161 (more than eight) in your system, then treat them as a clock tree using multiple drivers to minimize skew. (See Figure 9) If synchronous multiprocessor operations are not needed (i.e., CLKIN is not connected), just use appropriate parallel termination on TCK and TMS. TDI, TDO, EMU and TRST are not critical signals in terms of skew. For complete information on the SHARC EZICE, see the ADSP-21000 Family JTAG EZ-ICE User's Guide and Reference. #### ADSP-21160-SPECIFICATIONS Note that component specifications are subject to change without notice. Table 4 Recommended Operating Conditions | Signal | K Grade Parameter | Min | Max | Units | |--------------------|--------------------------------------------------------------------|------|-------------------------|-------| | V <sub>DDINT</sub> | Internal (Core) Supply Voltage, 80 MHz | 2.37 | 2.63 | V | | V <sub>DDINT</sub> | Internal (Core) Supply Voltage, 100 MHz | TBD | TBD | V | | AV <sub>DD</sub> | Analog (PLL) Supply Voltage, 80 MHz | 2.37 | 2.63 | V | | AV <sub>DD</sub> | Analog (PLL) Supply Voltage, 100 MHz | TBD | TBD | V | | V <sub>DDEXT</sub> | External (I/O) Supply Voltage | 3.13 | 3.47 | v | | $V_{IH1}$ | High Level Input Voltage 1, @ V <sub>DDEXT</sub> = max | 2.0 | V <sub>DDEXT</sub> +0.5 | V | | V <sub>IH2</sub> | High Level Input Voltage <sup>2</sup> , @ V <sub>DDEXT</sub> = max | 2.2 | V <sub>DDEXT</sub> +0.5 | V | | V <sub>IL</sub> | Low Level Input Voltage 1,2, @ V <sub>DDEXT</sub> = min | -0.5 | 0.8 | V | | T <sub>CASE</sub> | Case Operating Temperature <sup>3</sup> | 0 | +85 | °C | <sup>1.</sup> Applies to input and bidirectional pins: DATA63-0, ADDR31-0, RDx; WRx, ACK, SBTS, IRQ2-0, FLAG3-0, HBG, CS, DMARI, DMAR2, BR6-1, ID2-0, RPBA, PA, BRSP, TFS0, TFS1, RFS0, RFS1, LxDAT3-0, LxCLK, LxACK, EBOOT, LBOOT, BMS, TMS, TDI, TCK, HBR, DR0, DR1, TCLK0, TCLK1, RCLK0, RCLK1. 2. Applies to input pins: CLKIN, RESET, TRST. Table 5 Electrical Characteristics | Parameter | | Test Conditions | Min | Max | Units | |------------------|------------------------------------------------|---------------------------------------------------------------------|-----|-----|-------| | V <sub>OH</sub> | High Level Output Voltage | $@V_{\text{DDEXT}} = \text{min}, I_{\text{OH}} = -2.0 \text{ mA}^2$ | 2.4 | | V | | V <sub>OL</sub> | Low Level Output<br>Voltage <sup>1</sup> | $@V_{DDEXT} = min, I_{OL} = 4.0 \text{ mA}^2$ | | 0.4 | V | | $I_{IH}$ | High Level Input Current <sup>3,4</sup> | $@V_{DDEXT} = max, V_{IN} = V_{DD} max$ | | 10 | μА | | $I_{IL}$ | Low Level Input Current <sup>3</sup> | $@V_{DDEXT} = max, V_{IN} = 0 V$ | | 10 | μA | | $I_{ILP}$ | Low Level Input Current <sup>4</sup> | $@V_{DDEXT} = max, V_{IN} = 0 V$ | | 150 | μA | | I <sub>OZH</sub> | Three-State Leakage Current <sup>5,6,7,8</sup> | $@V_{DDEXT} = max, V_{IN} = V_{DD} max$ | | 10 | μΑ | | I <sub>OZL</sub> | Three-State Leakage<br>Current <sup>5,9</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$ | | 10 | μА | <sup>3.</sup> See "Environmental Conditions" on page 59 for information on thermal specifications. # January 2000 # ADSP-21160 Preliminary Data Sheet Table 5 Electrical Characteristics (Continued) | Parame | ter | Test Conditions | Min | Max | Units | |----------------------------|------------------------------------------------|------------------------------------------------------------------------|-----|------|-------| | I <sub>OZHP</sub> | Three-State Leakage<br>Current <sup>9</sup> | $@V_{DDEXT} = max, V_{IN} = V_{DD} max$ | | 350 | μA | | I <sub>OZLAR</sub> | Three-State Leakage<br>Current <sup>8</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$ | | 4.2 | mA | | I <sub>OZLA</sub> | Three-State Leakage Cur-<br>rent <sup>10</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 1.5 \text{ V}$ | | 350 | μА | | I <sub>OZLS</sub> | Three-State Leakage<br>Current <sup>6</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$ | | 150 | μА | | I <sub>DD-</sub><br>INPEAK | Supply Current (Internal) <sup>11</sup> | $t_{CCLK} = 12.5 \text{ ns}, V_{DDINT} = \text{max}$ | | 1410 | mA. | | I <sub>DD</sub> . | Supply Current (Internal) 12 | $t_{CCLK} = 12.5 \text{ ns}, V_{DDINT} = \text{max}$ | | 940 | mA | | I <sub>DD</sub> -<br>INLOW | Supply Current (Internal) <sup>13</sup> | $t_{CCLK} = 12.5 \text{ ns}, V_{DDINT} = \text{max}$ | · | TBD | mA | | I <sub>DD</sub> - | Supply Current (Idle) <sup>14</sup> | $V_{\text{DDINT}} = \max$ | | 90 | mA | | AI <sub>DD</sub> | Supply Current (Analog) <sup>15</sup> | @AV <sub>DD</sub> = max | | 10 | mA | | C <sub>IN</sub> | Input Capacitance 16,17 | f <sub>IN</sub> =1 MHz, T <sub>CASE</sub> =25°C, V <sub>IN</sub> =2.5V | | 4.7 | pF | - 1. Applies to output and bidirectional pins; DATA63-0, ADDR31-0, MS3-0, RDx, WRx, PAGE, CLKOUT, ACK, FLAG3-0, TIMEXP, HBG, REDY, DMAGI, DMAGZ, BR6-1, PA, BRST, CIF, DT0, DT1, TCLK0, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, LxDAT3-0, LxCLK, LxACK, BWS, UD0, EMU, ICSA 2. See "Output Drive Currents" on page 53 for typical drive current capabilities. 3. Applies to input pins: ACK, SBTS, IRQ2-0, HBR, CS, DMARI, DMARZ, ID2-0, RPBA, EBOOT, LBOOT, CLKIN, RESET, TCK. - 4. Applies to input pins with internal pull-ups: DR0, DR1, TRST, TMS, TDI. - 5. Applies to three-statable pins: DATA63-0, ADDR31-0, MS3-0, RDx, WRx, PAGE, CLKOUT, ACK, FLAG3-0, REDY, HBG, DMAGI, DMAG2, BMS, BR6-1, TFSX, RFSX, TDO, EMU. (Note that ACK is pulled up internally with 2 kΩ during reset in a multiprocessor system, when ID2-0 = 001 and another ADSP-21160 is not requesting bus mastership.) - 6. Applies to three-statable pins with internal pull-ups: DT0, DT1, TCLK0, TCLK1, RCLK0, RCLK1. - 7. Applies to PA pin. - 8. Applies to ACK pin when pulled up. (Note that ACK is pulled up internally with 2 kΩ during reset in a multiprocessor system, when ID2-0 = 001 and another ADSP-21160 is not requesting bus mastership). - 9. Applies to three-statable pins with internal pull-downs: LxDAT7-0, LxCLK, LxACK. - 10.Applies to ACK and CIF pins when keeper latch enabled. - 11. The test program used to measure IDDINPEAK represents worst case processor operation and is not sustainable under normal application conditions. Actual internal power measurements made using typical applications are less than specified. For more information, see "Power Dissipation" on page 53. - 12.IDDINHIGH is a composite average based on a range of high activity code. For more information, see "Power Dissipation" on page 53. - 13.IDDINIOW is a composite average based on a range of low activity code. For more information, see "Power Dissipation" on page 53. - 14.Idle denotes ADSP-21160 state during execution of IDLE instruction. For more information, see "Power Dissipation" on page 53. - 15. Characterized, but not tested. - 16.Applies to all signal pins. - 17. Guaranteed, but not tested. Table 6 ABSOLUTE MAXIMUM RATINGS1 | Parameter | Absolute Maximum Rating | | |------------------------------------------------------|--------------------------------------|--| | Internal (Core) Supply Voltage (V <sub>DDINT</sub> ) | -0.3 V to +3.0 V | | | Analog (PLL) Supply Voltage (AV <sub>DD</sub> ) | -0.3 V to +3.0 V | | | External (I/O) Supply Voltage (V <sub>DDEXT</sub> ) | -0.3 V to +4.6 V | | | Input Voltage | -0.5 V to V <sub>DDEXT</sub> + 0.5 V | | | Output Voltage Swing | -0.5 V to V <sub>DDEXT</sub> + 0.5 V | | | Load Capacitance | 200 pF | | | Storage Temperature Range | -65°C to +150°C | | | Lead Temperature (5 seconds) | +185°C | | <sup>1.</sup> Stresses greater than those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **ESD** Sensitivity CAUTION: ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADSP-21160 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### TIMING SPECIFICATIONS The ADSP-21160's internal clock switches at higher frequencies than the system input clock (CLKIN). To generate the internal clock, the DSP uses an internal phase-locked loop (PLL). This PLL-based clocking minimizes the skew between the system clock (CLKIN) signal and the DSP's internal clock (the clock source for the external port logic and I/O pads). The ADSP-21160's internal clock (a multiple of CLKIN) provides the clock signal for timing internal memory, processor core, link ports, serial ports, and external port (as required for read/write strobes in asynchronous access mode). During reset, program the ratio between the DSP's internal clock frequency and external (CLKIN) clock frequency with the CLK\_CFG3-0 pins. Even though the internal clock is the clock source for the external port, the external port clock always switches at the CLKIN frequency. To determine switching frequencies for the serial and link ports, divide down the internal clock, using the programmable divider control of each port (TDIVx/RDIVx for the serial ports and LxCLKD1-0 for the link ports). # January 2000 # **ADSP-21160 Preliminary Data Sheet** For current information contact Analog Devices at (781) 461-3881 Note the following definitions of various clock periods that are a function of CLKIN and the appropriate ratio control: $t_{CCLK} = (t_{CK}) / CR$ $t_{LCLK} = (t_{CCLK}) * LR$ $t_{SCLK} = (t_{CCLK}) * SR$ where: LCLK = Link port clock SCLK = Serial port clock t<sub>CK</sub> = CLKIN clock period t<sub>CCLK</sub> = (processor) core clock period t<sub>LCLK</sub> = link port clock period t<sub>SCLK</sub> = serial port clock period CR = core/CLKIN ratio (2, 3, or 4:1, determined by CLK\_CFG3-0 at reset) LR = link port/core clock ratio (1, 2, 3, or 4:1, determined by LxCLKD) SR = serial port/core clock ratio (wide range, determined by xCLKDIV) Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, it is not meaningful to add parameters to derive longer times. See under Test Conditions for voltage reference levels. Switching Characteristics specify how the processor changes its signals. Circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics describe what the processor will do in a given circumstance. Use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied. Timing Requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices. Table 7 Clock Input | Paramete | Parameter | | 100 MHz | | 80 MHz | | |-------------------|-----------------------------|-----|---------|------|--------|----| | Taramen | <u></u> | Min | Max | Min | Max | | | Timing 1 | Requirements | A | | | | | | t <sub>CK</sub> | CLKIN Period | 20 | 100 | 25 | 100 | ns | | t <sub>CKL</sub> | CLKIN Width Low | 8 | 40 | 10.5 | 40 | ns | | t <sub>CKH</sub> | CLKIN Width High | 8 | 40 | 10.5 | 40 | ns | | t <sub>CKRF</sub> | CLKIN Rise/Fall (0.4V-2.0V) | | 3 | | 3 | ns | Figure 10 Clock Input Table 8 Reset | Parameter | . 01. | Min | Max | Units | |-------------------|--------------------------------------------|------------------|-----|-------| | Timing R | equirements | | | | | t <sub>WRST</sub> | RESET Pulse Width Low <sup>1</sup> | 4t <sub>CK</sub> | | ns | | t <sub>SRST</sub> | RESET Setup Before CLKIN High <sup>2</sup> | 5 | | ns | - 1. Applies after the power-up sequence is complete. At power-up, the processor's internal phase-locked loop requires no more than $100~\mu s$ while RESET is low, assuming stable VDD and CLKIN (not including start-up time of external clock oscillator). - 2. Only required if multiple ADSP-21160s must come out of reset synchronous to CLKIN with program counters (PC) equal. Not required for multiple ADSP-21160s communicating over the shared bus (through the external port), because the bus arbitration logic synchronizes itself automatically after reset. Figure 11 Reset Table 9 Interrupts | Parameter | | Min | M | lax | Units | |------------------|---------------------------------------------|---------------------|-----|-----|-------| | Timing Re | quirements | | * * | | | | t <sub>SIR</sub> | IRQ2-0 Setup Before CLKIN High <sup>1</sup> | 6 | | | ns | | t <sub>HIR</sub> | IRQ2-0 Hold After CLKIN High <sup>1</sup> | 0 | | . , | ns | | t <sub>IPW</sub> | IRQ2-0 Pulse Width <sup>2</sup> | 2 + t <sub>CK</sub> | | | ns | - 1. Only required for IRQx recognition in the following cycle. - 2. Applies only if $t_{\mbox{\footnotesize SIR}}$ and $t_{\mbox{\footnotesize HIR}}$ requirements are not met. Table 10 Timer | Parameter | | Min | Max | Units | |-------------------|----------------------|-----|-----|-------| | Switching | Characteristic | | | | | t <sub>DTEX</sub> | CLKIN High to TIMEXP | 1 | 7 | ns | Figure 13 Timer January 2000 Table 11 Flags | Paramete | r . | Min | Max | Units | |--------------------|---------------------------------------------------------|-----|-----|-------| | Timing F | Requirement | | | 1 | | t <sub>SFI</sub> | FLAG3-0IN Setup Before CLKIN High <sup>1</sup> | 4 | | ns | | t <sub>HFI</sub> | FLAG3-0IN Hold After CLKIN High <sup>1</sup> | 1 | | ns | | t <sub>DWRFI</sub> | FLAG3-0IN Delay After RDx/WRx Low <sup>1</sup> | | TBD | ns | | t <sub>HFIWR</sub> | FLAG3-0IN Hold After RDx/WRx<br>Deasserted <sup>1</sup> | TBD | | ns | | Switchin | g Characteristics | | | | | t <sub>DFO</sub> | FLAG3-0OUT Delay After CLKIN High | | 9 | ns | | t <sub>HFO</sub> | FLAG3-0OUT Hold After CLKIN High | 1 | 4 | ns | | t <sub>DFOE</sub> | CLKIN High to FLAG3-0OUT Enable | 1 | | ns | | t <sub>DFOD</sub> | CLKIN High to FLAG3-0OUT Disable | | 5 | ns | <sup>1.</sup> Flag inputs meeting these setup and hold times for instruction cycle N will affect conditional instructions in instruction cycle N+2. Figure 14 Flags #### Memory Read--Bus Master Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN. These specifications apply when the ADSP-21160 is the bus master accessing external memory space in asynchronous access mode. Note that timing for ACK, DATA, RDx, WRx, and DMAG strobe timing parameters only apply to asynchronous access mode. Table 12 Memory Read--Bus Master | Parameter | | Min | Max | Units | |-------------------|----------------------------------------------------------|-----------------------------------------|-------------------------------------------|-------| | Timing Re | quirements: | ************************************** | | | | t <sub>DAD</sub> | Address, CIF, Selects Delay to Data Valid <sup>1,2</sup> | | t <sub>CK</sub> 25t <sub>CCLK</sub> -11+W | ns | | t <sub>DRLD</sub> | RDx Low to Data Valid <sup>1,3</sup> | | .75t <sub>CK</sub> -11+W | ns | | t <sub>HDA</sub> | Data Hold from Address, Selects <sup>4</sup> | 0 | | ns | | t <sub>SDS</sub> | Data Setup to RDx High | 2 | | ns | | t <sub>HDRH</sub> | Data Hold from RDx High <sup>3,4</sup> | 1 | | ns . | | t <sub>DAAK</sub> | ACK Delay from Address, Selects <sup>2,5</sup> | | t <sub>CK</sub> 5t <sub>CCLK</sub> -12+W | ns | | t <sub>DSAK</sub> | ACK Delay from RDx Low <sup>3,5</sup> | | t <sub>CK</sub> 75t <sub>CCLK</sub> -11+W | ns | | t <sub>SAKC</sub> | ACK Setup to CLKIN <sup>3,5</sup> | .5t <sub>CCLK</sub> +3 | | ns | | t <sub>HAKC</sub> | ACK Hold After CLKIN <sup>3</sup> | 1 | | ns | | Switching C | Characteristics | | | | | t <sub>DRHA</sub> | Address, CIF, Selects Hold After RDx High <sup>3</sup> | .25t <sub>CCLK</sub> -1+H | | ns | | t <sub>DARL</sub> | Address, CIF, Selects to RDx Low <sup>2</sup> | .25t <sub>CCLK</sub> -1 | | ns | | t <sub>RW</sub> | RDx Pulse Width <sup>3</sup> | t <sub>CK</sub> 5t <sub>CCLK</sub> -1+W | | ns | | t <sub>RWR</sub> | RDx High to WRx, RDx, DMAGx Low <sup>3</sup> | .5t <sub>CCLK</sub> -1+HI | | ns | W = (number of wait states specified in WAIT register) $\times$ t<sub>CK</sub>. HI = t<sub>CK</sub> (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0). H = t<sub>CK</sub> (if an address hold cycle occurs as specified in WAIT register; otherwise H = 0). <sup>1.</sup> Data Delay/Setup: User must meet t<sub>DAD</sub>, t<sub>DRLD</sub>, or t<sub>SDS</sub>. <sup>2.</sup> The falling edge of $\overline{MSx}$ , $\overline{BMS}$ is referenced. <sup>3.</sup> Note that timing for ACK, DATA, RDx, WRx, and DMAG strobe timing parameters only apply to asynchronous access mode. <sup>4.</sup> Data Hold: User must meet t<sub>HDA</sub> or t<sub>HDRH</sub> in asynchronous access mode. See "Example System Hold Time Calculation" on page 56 for the calculation of hold times given capacitive and dc loads. ACK Delay/Setup: User must meet t<sub>DAAK</sub>, t<sub>DSAK</sub>, or t<sub>SAKC</sub> for deassertion of ACK (Low), all three specifications must be met for assertion of ACK (High). For current information contact Analog Devices at (781) 461-3881 #### Memory Write--Bus Master Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN. These specifications apply when the ADSP-21160 is the bus master accessing external memory space in asynchronous access mode. Note that timing for ACK, DATA, RDx, WRx, and DMAG strobe timing parameters only apply to asynchronous access mode. Table 13 Memory Write--Bus Master | Parameter | | Min | Max | Units | |---------------------|--------------------------------------------------------|---------------------------------------------|-------------------------------------------|-------| | Timing R | equirements | | | | | t <sub>DAAK</sub> | ACK Delay from Address, Selects <sup>1,2</sup> | | t <sub>CK</sub> 5t <sub>CCLK</sub> -12+W | ns | | t <sub>DSAK</sub> | ACK Delay from WRx Low <sup>1,3</sup> | | t <sub>CK</sub> 75t <sub>CCLK</sub> -11+W | ns | | t <sub>SAKC</sub> | ACK Setup to CLKIN <sup>1,3</sup> | .5t <sub>CCLK</sub> +3 | | ns | | t <sub>HAKC</sub> | ACK Hold After CLKIN <sup>1,3</sup> | 1 | · | ns | | Switching | Characteristics | | | | | t <sub>DAWH</sub> | Address, CIF, Selects to WRx Deasserted <sup>2,3</sup> | t <sub>CK</sub> 25t <sub>CCLK</sub> -2+W | | ns | | t <sub>DAWL</sub> | Address, CIF, Selects to WRx Low <sup>2</sup> | .25t <sub>CCLK</sub> =2 | | ns | | t <sub>WW</sub> | WRx Pulse Width 3 | t <sub>CK</sub> 5t <sub>CCLK</sub> -1+W | | ns | | t <sub>DDWH</sub> | Data Setup before WRx Fligh <sup>3</sup> | t <sub>CK</sub> 25t <sub>CCLK</sub> -12.5+W | · | ns | | t <sub>DWHA</sub> | Address Hold after WRx Deasserted <sup>3</sup> | .25t <sub>CCLK</sub> -1+H | | nš | | t <sub>DWHD</sub> | Data Hold after WRx Deasserted <sup>3</sup> | .25t <sub>CCLK</sub> –1+H | · | ns | | t <sub>DATRWH</sub> | Data Disable after WRx Deasserted <sup>3,4</sup> | .25t <sub>CCLK</sub> -1+H | .25t <sub>CCLK</sub> +2+H | ns | | t <sub>WWR</sub> | WRx High to WRx, RDx, DMAGx Low <sup>3</sup> | .5t <sub>CCLK</sub> -1+HI | | ns | | t <sub>DDWR</sub> | Data Disable before WRx or RDx Low | .25t <sub>CCLK</sub> -1+I | | ns | | t <sub>WDE</sub> | WRx Low to Data Enabled | 25t <sub>CCLK</sub> -1 | | ns | W = (number of wait states specified in WAIT register) $\times$ t<sub>CK</sub>. $H = t_{CK}$ (if an address hold cycle occurs, as specified in WAIT register; otherwise H = 0). HI = t<sub>CK</sub> (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0). I = t<sub>CK</sub> (if a bus idle cycle occurs, as specified in WAIT register; otherwise I = 0). <sup>1.</sup> ACK Delay/Setup: User must meet t<sub>DAAK</sub> or t<sub>DSAK</sub> or t<sub>SAKC</sub> for deassertion of ACK (Low), all three specifications must be met for assertion of ACK (High). <sup>2.</sup> The falling edge of MSx, BMS is referenced. <sup>3.</sup> Note that timing for ACK, DATA, RDx, WRx, and DMAG strobe timing parameters only apply to asynchronous access mode. <sup>4.</sup> See "Example System Hold Time Calculation" on page 56 for calculation of hold times given capacitive and dc loads. For current information contact Analog Devices at (781) 461-3881 #### Synchronous Read/Write--Bus Master Use these specifications for interfacing to external memory systems that require CLKIN--relative timing or for accessing a slave ADSP-21160 (in multiprocessor memory space). These synchronous switching characteristics are also valid during asynchronous memory reads and writes except where noted (see "Memory Read--Bus Master" on page 28 and "Memory Write--Bus Master" on page 30). When accessing a slave ADSP-21160, these switching characteristics must meet the slave's timing requirements for synchronous read/writes (see "Synchronous Read/Write--Bus Slave" on page 34). The slave ADSP-21160 must also meet these (bus master) timing requirements for data and acknowledge setup and hold times. Table 14 Synchronous Read/Write--Bus Master | Parameter | en e | Min | Max | Units | |---------------------|-------------------------------------------------|-------------------------|------------------------------|-------| | Timing R | equirements | | | | | t <sub>SSDATI</sub> | Data Setup Before CLKIN <sup>1</sup> | 4.5 | | ns | | t <sub>HSDATI</sub> | Data Hold After CLKIN <sup>1</sup> | 1 | | ns | | t <sub>SACKC</sub> | ACK Setup Before CLKIN <sup>1</sup> | .5t <sub>CCLK</sub> +3 | | ns | | t <sub>HACKC</sub> | ACK Hold After CLKIN <sup>1</sup> | 1 | | ns | | Switching | Characteristics | | | | | t <sub>DADDO</sub> | Address, MSx, BMS, BRST, CIF Delay Art<br>CLKIN | | 10 | ns | | t <sub>HADDO</sub> | Address, MSx, BMS, BRST, CIF Hold After CLKIN | 1.5 | | ns | | t <sub>DPGO</sub> | PAGE Delay After CLKIN | 1.5 | 11 | ns | | t <sub>DRDO</sub> | RDx High Delay After CLKIN <sup>1</sup> | .25t <sub>CCLK</sub> -1 | .25t <sub>CCLK</sub> +9 | ns | | t <sub>DWRO</sub> | WRx High Delay After CLKIN <sup>1</sup> | .25t <sub>CCLK</sub> -1 | .25t <sub>CCLK</sub> +9 | ns | | t <sub>DRWL</sub> | RDx/WRx Low Delay After CLKIN | .25t <sub>CCLK</sub> -1 | .25t <sub>CCLK</sub> +9 | ns | | t <sub>DDATO</sub> | Data Delay After CLKIN | | 12.5 | ns | | t <sub>HDATO</sub> | Data Hold After CLKIN | 1.5 | | ns | | t <sub>DACKMO</sub> | ACK Delay After CLKIN <sup>2</sup> | .25t <sub>CCLK</sub> +3 | .25t <sub>CCLK</sub> +9 | ns | | t <sub>ACKMTR</sub> | ACK Disable Before CLKIN <sup>2</sup> | .25t <sub>CCLK</sub> -3 | | ns | | t <sub>DCKOO</sub> | CLKOUT Delay After CLKIN | TBD | TBD | ns | | t <sub>CKOP</sub> | CLKOUT Period | t <sub>CK</sub> | t <sub>CK</sub> <sup>3</sup> | ns | | t <sub>CKWH</sub> | CLKOUT Width High | t <sub>CK</sub> /2 - 2 | $t_{CK}/2 + 2^3$ | ns | | t <sub>CKWL</sub> | CLKOUT Width Low | t <sub>CK</sub> /2 - 2 | $t_{CK}/2 + 2^3$ | ns | <sup>1.</sup> Note that timing for ACK, DATA, RDx, WRx, and DMAG strobe timing parameters only applies to synchronous access mode. <sup>2.</sup> Applies to broadcast write, master precharge of ACK. <sup>3.</sup> Applies only when the DSP drives a bus operation; CLKOUT held inactive or three-state otherwise, For more information, see the System Design chapter in the ADSP-21160 SHARC DSP Technical Reference. Figure 17 Synchronous Read/Write--Bus Master # January 2000 # **ADSP-21160 Preliminary Data Sheet** For current information contact Analog Devices at (781) 461-3881 ## Synchronous Read/Write--Bus Slave Use these specifications for ADSP-21160 bus master accesses of a slave's IOP registers or internal memory (in multiprocessor memory space). The bus master must meet these (bus slave) timing requirements. Table 15 Synchronous Read/Write--Bus Slave | Parameter | | Min | Max | Units | |---------------------|----------------------------------|-----|------|-------| | Timing R | equirements: | | | | | t <sub>SADDI</sub> | Address, BRST Setup Before CLKIN | 5 | | ns | | t <sub>HADDI</sub> | Address, BRST Hold After CLKIN | 1 | | ns | | t <sub>SRWI</sub> | RDx/WRx Setup Before CLKIN | 5 | | ns | | t <sub>HRWI</sub> | RDx/WRx Hold After CLKIN | 1 | | ns | | t <sub>SSDATI</sub> | Data Setup Before CLKIN | 4.5 | | ns | | t <sub>HSDATI</sub> | Data Hold After CLKIN | 1 | | ns | | Switching | Characteristics | | | | | t <sub>DDATO</sub> | Data Delay After CLKIN | | 12.5 | ns | | t <sub>HDATO</sub> | Data Hold After CLKIN | 1.5 | | ns | | t <sub>DACKC</sub> | ACK Delay After CLKIN | | 10 | ns | | t <sub>HACKO</sub> | ACK Hold After CLKIN | 1.5 | | ns | Figure 18 Synchronous Read/Write-Bus Slave For current information contact Analog Devices at (781) 461-3881 ### Multiprocessor Bus Request and Host Bus Request Use these specifications for passing of bus mastership between multiprocessing ADSP-21160s $(\overline{BRx})$ or a host processor $(\overline{HBR}, \overline{HBG})$ . Table 16 Multiprocessor Bus Request and Host Bus Request | Parameter | | Min | Max | Units | |----------------------|---------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------| | Timing Re | equirements: | | | | | t <sub>HBGRCSV</sub> | HBG Low to RDx/WRx/CS Valid <sup>1</sup> | TBD | TBD | ns | | t <sub>SHBRI</sub> | HBR Setup Before CLKIN <sup>2</sup> | 6 | | ns | | t <sub>HHBRI</sub> | HBR Hold After CLKIN <sup>2</sup> | 1 | | ns | | t <sub>SHBGI</sub> | HBG Setup Before CLKIN | 6 | | ns | | t <sub>HHBGI</sub> | HBG Hold After CLKIN High | 1 | | ns | | t <sub>SBRI</sub> | BRx, PA Setup Before CLKIN | 9 | | ns | | t <sub>HBRI</sub> | BRx, PA Hold After CLKIN High | 1 | | ns | | t <sub>SPAI</sub> | PA Setup Before CLKIN | 9 | | ns | | t <sub>HPAI</sub> | PA Hold After CLKIN High | I | | ns | | t <sub>SRPBAI</sub> | RPBA Setup Before CLKIN | 6 | | ns | | t <sub>HRPBAI</sub> | RPBA Hold After CLKIN | 2 | | ns | | Switching ( | Characteristics | | | | | t <sub>DHBGO</sub> | HBG Delay After CLKIN | | TBD | ns | | t <sub>HHBGO</sub> | HBG Hold After CLKIN | TBD | | ns | | t <sub>DBRO</sub> | BRx Delay After CLKIN | | 8 | ns | | t <sub>HBRO</sub> | BRx Hold After CLKIN | 1.5 | | ns | | t <sub>DPASO</sub> | PA Delay After CLKIN, Slave | | 8 | ns | | t <sub>TRPAS</sub> | PA Disable After CLKIN, Slave | 1.5 | | ns | | t <sub>DPAMO</sub> | PA Delay After CLKIN, Master | | .25t <sub>CCLK</sub> +9 | ns | | t <sub>PATR</sub> | PA Disable Before CLKIN, Master | .25t <sub>CCLK</sub> -1 | | ns | | t <sub>DRDYCS</sub> | REDY (O/D) or (A/D) Low from $\overline{CS}$ and $\overline{HBR}$ Low <sup>3</sup> | | TBD | ns | | t <sub>TRDYHG</sub> | REDY (O/D) Disable or REDY (A/D) High from HBG <sup>3</sup> | TBD | | ns | | t <sub>ARDYTR</sub> | REDY (A/D) Disable from $\overline{\text{CS}}$ or $\overline{\text{HBR}}$ High <sup>3</sup> | | TBD | ns | | | See not | es on page 37 | | | - 1. For first asynchronous access after $\overline{HBR}$ and $\overline{CS}$ asserted, ADDR31-0 must be a non-MMS value (TBD) before $\overline{RDx}$ or $\overline{WRx}$ goes low or by theorem after $\overline{HBG}$ goes low. This is easily accomplished by driving an upper address signal high when $\overline{HBG}$ is asserted. See the "Host Processor Control of the ADSP-21160" section in the ADSP-2116x SHARC Technical Specification. - 2. Only required for recognition in the current cycle. - 3. (O/D) = open drain, (A/D) = active drive. Figure 19 Multiprocessor Bus Request and Host Bus Request For current information contact Analog Devices at (781) 461-3881 #### Asynchronous Read/Write--Host to ADSP-21160 Use these specifications (continues on page 39 and page 40) for asynchronous host processor accesses of an ADSP-21160, after the host has asserted $\overline{CS}$ and $\overline{HBR}$ (low). After $\overline{HBG}$ is returned by the ADSP-21160, the host can drive the $\overline{RDx}$ and $\overline{WRx}$ pins to access the ADSP-21160's internal memory or IOP registers. $\overline{HBR}$ and $\overline{HBG}$ are assumed low for this timing. Table 17 Write Cycle (Synchronous REDY) | Parameter | | Min | Max | Units | | |---------------------------|--------------------------------------|-----|-----|-------|--| | Switching Characteristics | | | | | | | t <sub>SRDYCK</sub> | REDY (O/D) or (A/D) Disable to CLKIN | TBD | TBD | ns . | | Figure 20 Synchronous REDY Timing January 2000 Table 18 Read Cycle | Parameter | | Min | Max | Units | |----------------------|--------------------------------------------------|------------------|-----|----------| | Timing Re | quirements | | | <u> </u> | | t <sub>SADRDL</sub> | Address Setup/CS Low Before RDx Low <sup>1</sup> | 0 | | ns | | t <sub>HADRDH</sub> | Address Hold/CS Hold Low After RDx | 0 | | ns | | t <sub>WRWH</sub> | RDx/WRx High Width | 5 | | ns | | t <sub>DRDHRDY</sub> | RDx High Delay After REDY (O/D) Disable | 0 | | ns | | t <sub>DRDHRDY</sub> | RDx High Delay After REDY (A/D) Disable | 0 | _ | ns | | Switching | Characteristics | | | <u> </u> | | t <sub>SDATRDY</sub> | Data Valid Before REDY Disable from Low | 2 | | ns | | t <sub>DRDYRDL</sub> | REDY (O/D) or (A/D) Low Delay After RDx Low | | 10 | ns | | t <sub>RDYPRD</sub> | REDY (O/D) or (A/D) Low Pulse Width for<br>Read | 2t <sub>CK</sub> | | ns | | t <sub>HDARWH</sub> | Data Disable After RDx High | 2 | TBD | ns | <sup>1.</sup> Not required if RDx and address are valid the RCSV after HBG goes low. For first access after HBR asserted, ADDR31-0 must be a non-MMS value (TBD) before RDx or WRx goes low or by the GRCSV after HBG goes low. This is easily accomplished by driving an upper address signal high when HBG is asserted. See the "Host Processor Control of the ADSP-21160" section in the ADSP-2116x SHARC Technical Specification. Figure 21 Asynchronous Read--Host to ADSP-21160 ## January 2000 # **ADSP-21160 Preliminary Data Sheet** For current information contact Analog Devices at (781) 461-3881 Table 19 Write Cycle | Parameter | | Min | Max | Units | | |---------------------------|--------------------------------------------------|-----|-----|-------|--| | Timing Re | quirements | | | | | | t <sub>SCSWRL</sub> | CS Low Setup Before WRx Low | 0 | | ns | | | t <sub>HCSWRH</sub> | CS Low Hold After WRx High | 0 | | ns | | | t <sub>SADWRH</sub> | Address Setup Before WRx High | 5 | | ns | | | t <sub>HADWRH</sub> | Address Hold After WRx High | 2 | | ns | | | t <sub>WWRL</sub> | WRx Low Width | 7 | | ns | | | t <sub>WRWH</sub> | RDx/WRx High Width | 5 | | ns | | | t <sub>DWRHRDY</sub> | WRx High Delay After REDY (O/D) or (A/D) Disable | 0 | | ns | | | t <sub>SDATWH</sub> | Data Setup Before WRx High | 5 | | ns | | | t <sub>HDATWH</sub> | Data Hold After WRx High | 1 | | ns | | | Switching Characteristics | | | | | | | t <sub>DRDYWRL</sub> | REDY (O/D) or (A/D) Low Delay Afrer WRx/CS Low | | 10 | ns | | | t <sub>RDYPWR</sub> | REDY (O/D) or (A/D) Low Pulse Width for Write | TBD | | ns | | #### WRITE CYCLE Figure 22 Asynchronous Write--Host to ADSP-21160 Three-State Timing--Bus Master, Bus Slave, HBR, SBTS These specifications show how the memory interface is disabled (stops driving) or enabled (resumes driving) relative to CLKIN and the $\overline{SBTS}$ pin. This timing is applicable to bus master transition cycles (BTC) and host transition cycles (HTC) as well as the $\overline{SBTS}$ pin. Table 20 Three-State Timing--Bus Slave, HBR, SBTS | Parameter | | Min | Max | Units | |---------------------|-----------------------------------------|----------------------|----------------------------------------|----------| | Timing Ro | equirements | | | | | t <sub>STSCK</sub> | SBTS SETUP BEFORE CLKIN | 6 | | ns | | t <sub>HTSCK</sub> | SBTS HOLD AFTER CLKIN | 1 | | ns | | Switching | Characteristics | | | <u> </u> | | t <sub>MIENA</sub> | Address/Select Enable After CLKIN | 1.5 | 9 | ns | | t <sub>MIENS</sub> | STROBES ENABLE AFTER CLKIN | 1.5 | 5 | ns | | t <sub>MIENHG</sub> | HBG ENABLE AFTER CLKIN | 1.5 | 9 | ns | | t <sub>MITRA</sub> | Address/Select Disable After CLKIN | √5t <sub>CK</sub> +1 | .5t <sub>CK</sub> +5 | ns | | t <sub>MITRS</sub> | STROBES DISABLE AFTER CLKIN | tek-25teck | t <sub>CK</sub> 25t <sub>CCLK</sub> +5 | ns | | t <sub>MITRHG</sub> | HBG DISABLE AFTER CLIKIN | 1.5 | 5 | ns | | t <sub>DATEN</sub> | Data Enable After CLKIN <sup>2</sup> | 1.5 | 9 | ns | | t <sub>DATTR</sub> | DATA DISABLE AFTER CLKIN <sup>2</sup> | 1.5 | 5 | ns | | t <sub>ACKEN</sub> | ACK Enable After CLKIN <sup>2</sup> | 1.5 | 9 | ns | | t <sub>ACKTR</sub> | ACK DISABLE AFTER CLKIN <sup>2</sup> | 1.5 | 5 | ns | | t <sub>CDCEN</sub> | CLKOUT ENABLE AFTER CLKIN | 1.5 | 9 | ns | | t <sub>CDCTR</sub> | CLKOUT DISABLE AFTER CLKIN | .5t <sub>CK</sub> +1 | .5t <sub>CK</sub> +5 | ns | | t <sub>MTRHBG</sub> | MEMORY INTERFACE DISABLE BEFORE HBG LOW | .5t <sub>CK</sub> 4 | TBD | ns | | t <sub>MENHBG</sub> | MEMORY INTERFACE ENABLE AFTER HBG HIGH | t <sub>CK</sub> -5 | TBD | ns | <sup>1.</sup> Strobes = $\overline{RDx}$ , $\overline{WRx}$ , $\overline{DMAGx}$ . <sup>2.</sup> In addition to bus master transition cycles, these specs also apply to bus master and bus slave synchronous read/write. <sup>3.</sup> Memory Interface = Address, $\overline{RDx}$ , $\overline{WRx}$ , $\overline{MSx}$ , PAGE, $\overline{DMAGx}$ , $\overline{BMS}$ (in EPROM boot mode). Figure 23 Three-State Timing #### DMA Handshake These specifications describe the three DMA handshake modes. In all three modes $\overline{DMAR}$ is used to initiate transfers. For handshake mode, $\overline{DMAG}$ controls the latching or enabling of data externally. For external handshake mode, the data transfer is controlled by the ADDR31-0, $\overline{RDx}$ , $\overline{WRx}$ , PAGE, $\overline{MS3-0}$ , ACK, and $\overline{DMAG}$ signals. For Paced Master mode, the data transfer is controlled by ADDR31-0, $\overline{RDx}$ , $\overline{WRx}$ , $\overline{MS3-0}$ , and ACK (not $\overline{DMAG}$ ). For Paced Master mode, the Memory Read-Bus Master, Memory Write-Bus Master, and Synchronous Read/Write-Bus Master timing specifications for ADDR31-0, $\overline{RDx}$ , $\overline{WRx}$ , $\overline{MS3-0}$ , PAGE, DATA63-0, and ACK also apply. Table 21 DMA Handshake | Parameter | | Min | Max | Units | |----------------------|-----------------------------------------|----------------------|-----------------------|-------| | Timing Re | equirements | | | | | t <sub>SDRC</sub> | DMARx Setup Before CLKIN <sup>1</sup> | 3 | | ns | | t <sub>WDR</sub> | DMARx Width Low (Nonsynchronous) | .5t <sub>CK</sub> +1 | | ns | | t <sub>SDATDGL</sub> | Data Setup After DMAGx Low <sup>2</sup> | | .75t <sub>CK</sub> –7 | ns | | t <sub>HDATIDG</sub> | Data Hold After DMAGx High | 2 | | ns | Table 21 DMA Handshake (Continued) | Parameter | | Min | Max | Units | |----------------------|--------------------------------------------|------------------------------------------|----------------------------------------|-------| | t <sub>DATDRH</sub> | Data Valid After DMARx High <sup>2</sup> | | TBD | ns | | t <sub>DMARLL</sub> | DMARx Low Edge to Low Edge <sup>3</sup> | t <sub>CK</sub> | | ns | | t <sub>DMARH</sub> | DMARx Width High | .5t <sub>CK</sub> +1 | | ns | | Switching | Characteristics | | | | | t <sub>DDGL</sub> | DMAGx Low Delay After CLKIN | .25t <sub>CCLK</sub> +1 | .25t <sub>CCLK</sub> +9 | ns | | t <sub>WDGH</sub> | DMAGx High Width | .5t <sub>CCLK</sub> -1+HI | | ns | | t <sub>WDGL</sub> | DMAGx Low Width | t <sub>CK</sub> 5t <sub>CCLK</sub> -1 | | ns | | t <sub>HDGC</sub> | DMAGx High Delay After CLKIN | t <sub>CK</sub> 25t <sub>CCLK</sub> +1.5 | t <sub>CK</sub> 25t <sub>CCLK</sub> +9 | ns | | t <sub>VDATDGH</sub> | Data Valid Before DMAGx High <sup>4</sup> | t <sub>CK</sub> 25t <sub>CCLK</sub> -8 | t <sub>CK</sub> 25t <sub>CCLK</sub> +5 | ns | | t <sub>DATRDGH</sub> | Data Disable After DMAGx High <sup>5</sup> | .25t <sub>CCLK</sub> +1.5 | .25t <sub>CCLK</sub> +1.5 | ns | | t <sub>DGWRL</sub> | WRx Low Before DMAGx Low | 41/13 | 1 | ns | | t <sub>DGWRH</sub> | DMAGx Low Before WRx High | tck5teclk-2+W | | ns | | t <sub>DGWRR</sub> | WRx High Before DMACx High | -1 | 1 | ns | | t <sub>DGRDL</sub> | RDx Low Before DMAGx Low | -1 | 1 | ns | | t <sub>DRDGH</sub> | RDx Low Before DMAGx High | t <sub>CK</sub> -5t <sub>CCLK</sub> -2+W | | ns | | t <sub>DGRDR</sub> | RDx High Before DMAGx High <sup>6</sup> | -1 | 1 | ns | | t <sub>DGWR</sub> | DMAGx High to WRx, RDx, DMAGx Low | .5t <sub>CCLK</sub> -1+HI | | ns | | t <sub>DADGH</sub> | Address/Select Valid to DMAGx High | TBD | | ns | | t <sub>DDGHA</sub> | Address/Select Hold after DMAGx High | TBD | | ns | $HI = t_{CK}$ (if data bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0). <sup>1.</sup> Only required for recognition in the current cycle. <sup>2.</sup> t<sub>SDATDGL</sub> is the data setup requirement if DMARx is not being used to hold off completion of a write. Otherwise, if DMARx low holds off completion of the write, the data can be driven $t_{\mbox{DATDRH}}$ after $\overline{\mbox{DMARx}}$ is brought high. <sup>3.</sup> Use t<sub>DMARLL</sub> if DMARx transitions synchronous with CLKIN. Otherwise, use t<sub>WDR</sub> and t<sub>DMARH</sub>. 4. t<sub>VDATDGH</sub> is valid if DMARx is not being used to hold off completion of a read. If DMARx is used to prolong the read, then tydatdgh = tck - .25tcclk - 8 + (n × tck) where n equals the number of extra cycles that the access is prolonged. <sup>5.</sup> See "Example System Hold Time Calculation" on page 56 for calculation of hold times given capacitive and dc loads. <sup>6.</sup> This parameter applies for synchronous access mode only. R ADDR31-0, RDX, WRX, MS3-0 AND ACK ALSO APPLY HERE. Figure 24 DMA Handshake Timing #### Link Ports Calculation of link receiver data setup and hold relative to link clock is required to determine the maximum allowable skew that can be introduced in the transmission path between LDATA and LCLK. Setup skew is the maximum delay that can be introduced in LDATA relative to LCLK, (setup skew = $t_{LCLKTWH} \min - t_{DLDCH} - t_{SLDCL}$ ). Hold skew is the maximum delay that can be introduced in LCLK relative to LDATA, (hold skew = $t_{LCLKTWL} \min - t_{HLDCH} - t_{HLDCL}$ ). Calculations made directly from speed specifications will result in unrealistically small skew times because they include multiple tester guardbands. The setup and hold skew times shown below are calculated to include only one tester guardband. ADSP-21160 Setup Skew = TBD ns max ADSP-21160 Hold Skew = TBD ns max Note that there is a 2 cycle effect latency between the link port enable instruction and the DSP enabling the link port. Table 22 Link Ports Receive | Parameter | | Min | Max | Units | | |---------------------------|---------------------------------------------|-------------------|-----|-------|--| | Timing Re | quirements | 10/10 | | | | | t <sub>SLDCL</sub> | Data Setup Before LCLK Low | 2113 | | ns | | | t <sub>HLDCL</sub> | Data Hold After LCLK Low | 2 | | ns | | | t <sub>LCLKIW</sub> | LCLK Period | t <sub>LCLK</sub> | | ns | | | t <sub>LCLKRWL</sub> | LCLK Width Low | 3.5 | | ns | | | t <sub>LCLKRWH</sub> | LCLK Width High | 3.5 | | ns | | | Switching Characteristics | | | | | | | t <sub>DLALC</sub> | LACK Low Delay After LCLK High <sup>1</sup> | TBD | TBD | ns | | <sup>1.</sup> LACK goes low with t<sub>DLALC</sub> relative to rise of LCLK after first nibble, but doesn't go low if the receiver's link buffer is not about to fill. Figure 25 Link Ports—Receive ADSP-21160 Preliminary Data Sheet For current information contact Analog Devices at (781) 461-3881 Table 23 Link Ports Transmit | Parameter | | Min | Max | Units | |----------------------|--------------------------------|------------------------|------------------------|-------| | Timing Re | equirements | | | | | t <sub>SLACH</sub> | LACK Setup Before LCLK High | 15 | | ns | | t <sub>HLACH</sub> | LACK Hold After LCLK High | -2 | | ns | | Switching | Characteristics | | | | | t <sub>DLDCH</sub> | Data Delay After LCLK High | | 2 | ns | | t <sub>HLDCH</sub> | Data Hold After LCLK High | -2 | | ns | | t <sub>LCLKTWL</sub> | LCLK Width Low | .5t <sub>LCLK</sub> -1 | .5t <sub>LCLK</sub> +1 | ns | | t <sub>LCLKTWH</sub> | LCLK Width High | .5t <sub>LCLK</sub> -1 | .5t <sub>LCLK</sub> +1 | ns | | t <sub>DLACLK</sub> | LCLK Low Delay After LACK High | .5t <sub>LCLK</sub> +5 | 3t <sub>LCLK</sub> +11 | ns | THE $\dagger_{SLACH}$ requirement applies to the rising edge of LCLK only for the first nibble transmitted. Figure 26 Link Ports—Transmit January 2000 For current information contact Analog Devices at (781) 461-3881 #### Serial Ports To determine whether communication is possible between two devices at clock speed n, the following specifications must be confirmed: 1) frame sync delay & frame sync setup and hold, 2) data delay & data setup and hold, and 3) SCLK width. Table 24 Serial Ports—External Clock | Parameter | r | Min | Max | Units | |--------------------|---------------------------------------------|--------------------|-----|-------| | Timing R | Requirements | | | | | t <sub>SFSE</sub> | TFS/RFS Setup Before TCLK/RCLK <sup>1</sup> | 3.5 | | ns | | t <sub>HFSE</sub> | TFS/RFS Hold After TCLK/RCLK <sup>1,2</sup> | 4 | | ns | | t <sub>SDRE</sub> | Receive Data Setup Before RCLK <sup>1</sup> | 1.5 | | ns | | t <sub>HDRE</sub> | Receive Data Hold After RCLK <sup>1</sup> | 4 | | ns | | t <sub>SCLKW</sub> | TCLK/RCLK Width | 9 | | ns | | t <sub>SCLK</sub> | TCLK/RCLK Period | 2t <sub>CCLK</sub> | | ns | <sup>1.</sup> Referenced to sample edge. Table 25 Serial Ports-Internal Clock | Paramete | er · | Min | Max | Units | |-------------------|-------------------------------------------------------------------------|-----|-----------------------------------------|-------| | Timing I | Requirements | | | | | t <sub>SFSI</sub> | TFS Setup Before TCLK <sup>1</sup> ; RFS Setup Before RCLK <sup>1</sup> | 8 | | ns | | t <sub>HFSI</sub> | TFS/RFS Hold After TCLK/RCLK <sup>1,2</sup> | 1 | | ns | | t <sub>SDRI</sub> | Receive Data Setup Before RCLK <sup>1</sup> | 3 | *************************************** | ns | | t <sub>HDRI</sub> | Receive Data Hold After RCLK <sup>1</sup> | 3 | | ns | <sup>1.</sup> Referenced to sample edge. <sup>2.</sup> RFS hold after RCK when MCE = 1, MFD = 0 is 0 ns minimum from drive edge. TFS hold after TCK for late external TFS is 0 ns minimum from drive edge. <sup>2.</sup> RFS hold after RCK when MCE = 1, MFD = 0 is 0 ns minimum from drive edge. TFS hold after TCK for late external TFS is 0 ns minimum from drive edge. Table 26 Serial Ports-External or Internal Clock | Paramete | r | Min | Max | Units | |---------------------------|--------------------------------------------------------------|-----|-----|-------| | Switching Characteristics | | | | | | t <sub>DFSE</sub> | RFS Delay After RCLK (Internally Generated RFS) <sup>1</sup> | | 13 | ns | | t <sub>HOFSE</sub> | RFS Hold After RCLK (Internally Generated RFS) <sup>1</sup> | 3 | | ns | <sup>1.</sup> Referenced to drive edge. Table 27 Serial Ports—External Clock | Paramete | r | Min | Max | Units | |--------------------|--------------------------------------------------------------|-----|-----|-------| | Switching | g Characteristics | | · | | | t <sub>DFSE</sub> | TFS Delay After TCLK (Internally Generated TFS) <sup>1</sup> | | 13 | ns | | t <sub>HOFSE</sub> | TFS Hold After TCLK (Internally Generated TFS) <sup>1</sup> | 3 | | ns | | t <sub>DDTE</sub> | Transmit Data Delay After TCLK | | 16 | ns | | t <sub>HODTE</sub> | Transmit Data Hold After TCLK | 0 | | ns | <sup>1.</sup> Referenced to drive edge. Table 28 Serial Ports—Internal Clock | Parameter | | Min | Max | Units | |---------------------|--------------------------------------------------------------|--------------------------|------------------------|-------| | Switching | Characteristics | | | | | t <sub>DFSI</sub> | TFS Delay After TCLK (Internally Generated TFS) <sup>1</sup> | | 4.5 | ns | | t <sub>HOFSI</sub> | TFS Hold After TCLK (Internally Generated TFS) <sup>1</sup> | -1.5 | | ns | | t <sub>DDTI</sub> | Transmit Data Delay After TCLK <sup>1</sup> | | 7.5 | ns | | t <sub>HDTI</sub> | Transmit Data Hold After TCLK <sup>1</sup> | 0 | | ns | | t <sub>SCLKIW</sub> | TCLK/RCLK Width | .5t <sub>SCLK</sub> -2.5 | .5t <sub>SCLK</sub> +2 | ns | <sup>1.</sup> Referenced to drive edge. January 2000 Table 29 Serial Ports-Enable and Three-State | Parameter | r | Min | Max | Units | |--------------------|----------------------------------------------|-----|-----|-------| | Switching | Characteristics | | | | | t <sub>DDTEN</sub> | Data Enable from External TCLK <sup>1</sup> | 4 | | ns | | t <sub>DDTTE</sub> | Data Disable from External TCLK <sup>1</sup> | | 10 | ns | | t <sub>DDTIN</sub> | Data Enable from Internal TCLK <sup>1</sup> | 0 | | ns | | t <sub>DDTTI</sub> | Data Disable from Internal TCLK <sup>1</sup> | | 3 | ns | <sup>1.</sup> Referenced to drive edge. Table 30 Serial Ports-External Late Frame Sync | Parameter | | Min | Max | Units | |----------------------|--------------------------------------------------------------------------|-----|-----|-------| | Switching | Characteristics | | | | | t <sub>DDTLFSE</sub> | Data Delay from Late External TFS or External RFS with MCE = 1, MFD = 01 | | 13 | ns | | t <sub>DDTENFS</sub> | Data Enable from late FS or MCE = 1, MFD = 0 <sup>1</sup> | 3.5 | | ns | <sup>1.</sup> MCE = 1, TFS enable and TFS valid follow $t_{\mbox{DDTLFSE}}$ and $t_{\mbox{DDTENFS}}$ NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE. NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE. Figure 27 Serial Ports #### EXTERNAL RFS WITH MCE = 1, MFD = 0 #### LATE EXTERNAL TFS Figure 28 External Late Frame Sync Table 31 JTAG Test Access Port and Emulation | Paramete | r . | Min | Max | Units | |--------------------|-------------------------------------------------|------------------|-----|-------| | Timing F | Requirements | | | | | t <sub>TCK</sub> | TCK Period | t <sub>CK</sub> | | ns | | t <sub>STAP</sub> | TDI, TMS Setup Before TCK High | 5 | | ns | | t <sub>HTAP</sub> | TDI, TMS Hold After TCK High | 6 | | ns | | t <sub>SSYS</sub> | System Inputs Setup Before TCK Low <sup>1</sup> | 7 | | ns | | t <sub>HSYS</sub> | System Inputs Hold After TCK Low <sup>1</sup> | 18 | | ns | | t <sub>TRSTW</sub> | TRST Pulse Width | 4t <sub>CK</sub> | | ns | | Switching | Characteristics | | | | | t <sub>DTDO</sub> | TDO Delay from TCK Low | | 13 | ns | | t <sub>DSYS</sub> | System Outputs Delay After TCK Low <sup>2</sup> | " O'L | 18 | ns | <sup>1.</sup> System Inputs = DATA63-0, ADDR31-0, RDx, WRx, ACK, SBTS, HBR, HBG, CS, DMAR1, DMAR2, BR6-1, ID2-0, RPBA, IRQ2-0, FLAG3-0, PA, BRST, DR0, DR1, TCLK0, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, LxDAT7-0, LxCLK, Lx-ACK, EBOOT, LBOOT, BMS, CLKIN, RESET. <sup>2.</sup> System Outputs = DATA63-0, ADDR31-0, MS3-0, RDx, WRX ACK, PAGE, CLKOUT, HBG, REDY, DMAGI, DMAGI, BR6-1, PA, BRST, CIF, FLAG3-0, TIMEXP, D 70, D 71, TCLK0, TCLK1, RCLK0, RCLK1, TFS0, TFS1, RFS0, RFS1, LxDAT7-0, Lx-CLK, LxACK, BMS. Figure 29 IEEE 11499.1 JTAG Test Access Port January 2000 For current information contact Analog Devices at (781) 461-3881 #### **OUTPUT DRIVE CURRENTS** Figure 33 shows typical I-V characteristics for the output drivers of the ADSP-21160. The curves represent the current drive capability of the output drivers as a function of output voltage. #### POWER DISSIPATION Total power dissipation has two components, one due to internal circuitry and one due to the switching of external output drivers. Internal power dissipation is dependent on the instruction execution sequence and the data operands involved. Using the current specifications (I<sub>DDINPEAK</sub>, I<sub>DDINHIGH</sub>, I<sub>DDINLOW</sub>, I<sub>DDIDLE</sub>) from Table 5 and the current-versus-operation information in Table 32, you can estimate the ADSP-21160's internal power supply (V<sub>DDINT</sub>) input current for a specific application, according to the following formula: %Peak ×I<sub>DDINPEAK</sub> %High ×I<sub>DDINHIGH</sub> %Low ×I<sub>DDINLOW</sub> + %Idle ×I<sub>DDIDLE</sub> Table 32 ADSP-21160 Operation Types Versus Input Current | Operation | Peak Activity 1 (IDDINPEAK) | High Activity <sup>1</sup> (IDDINHIGH) | Low Activity <sup>1</sup> (I <sub>DDINLOW</sub> ) | |----------------------------------------------------|--------------------------------------------------|----------------------------------------|---------------------------------------------------| | Instruction Type | Multifunction | Multifunction | Single Function | | Instruction Fetch | Cache | Internal Memory | Internal Memory | | Core Memory Access <sup>2</sup> | 2 per t <sub>CK</sub> cycle<br>(DM×64 and PM×64) | 1 per t <sub>CK</sub> cycle<br>(DM×64) | None | | Internal Memory DMA | 1 per 2 t <sub>CCLK</sub> cycles | 1 per 2 t <sub>CCLK</sub> cycles | 1 per 2 t <sub>CCLK</sub> cycles | | External Memory DMA | 1 per external port<br>cycle (×64) | 1 per external port<br>cycle (×64) | 1 per external port<br>cycle (×64) | | Data bit pattern for core<br>memory access and DMA | Worst case | Random | Random | <sup>1.</sup> The state of the PEYEN bit (SIMD versus SISD mode) does not influence these calculations. The external component of total power dissipation is caused by the switching of output pins. Its magnitude depends on: - the number of output pins that switch during each cycle (O) - the maximum frequency at which they can switch (f) <sup>2.</sup> These assume a 2:1 core clock ratio. For more information on ratios and clocks (t<sub>CK</sub> and t<sub>CCLK</sub>), see the timing ratio definitions on page 24. ## January 2000 ## **ADSP-21160 Preliminary Data Sheet** For current information contact Analog Devices at (781) 461-3881 - their load capacitance (C) - . their voltage swing (VDD) and is calculated by: $$PEXT = O \times C \times VDD^2 \times f$$ The load capacitance should include the processor's package capacitance (CIN). The switching frequency includes driving the load high and then back low. Address and data pins can drive high and low at a maximum rate of $1/(2t_{CK})$ . The write strobe can switch every cycle at a frequency of $1/t_{CK}$ . Select pins switch at $1/(2t_{CK})$ , but selects can switch on each cycle. #### Example: Estimate PEXT with the following assumptions: - A system with one bank of external data memory—asynchronous RAM (64-bit) - Four 64K × 16 RAM chips are used, each with a load of 10 pF - External data memory writes occur every other cycle, a rate of 1/(4t<sub>CK</sub>), with 50% of the pins switching - The bus cycle time is 50 MHz ( $t_{CK} = 20 \text{ ns}$ ). The PEXT equation is calculated for each class of pins that can drive Table 33 External Power Calculations (3.3 V Device) | Pin Type | # of Pins | % Switching | ×C | × f | × VDD <sup>2</sup> | = P <sub>EXT</sub> | |----------|-----------|-------------|-----------|------------|--------------------|-----------------------------| | Address | 15 | 50 | × 44.7 pF | × 12.5 MHz | × 10.9 V | = 0.046 W | | MS0 | 1 | 0 | × 44,7 pF | × 12.5 MHz | × 10.9 V | = 0.000 W | | WRx | 2 | - | × 44.7 pF | × 25 MHz | × 10.9 V | = 0.024 W | | Data | 64 | 50 | × 14.7 pF | × 12.5 MHz | × 10.9 V | = 0.064 W | | CLKOUT | 1 | - | × 4.7 pF | × 25 MHz | × 10.9 V | = 0.001 W | | | | ` | | · | P <sub>1</sub> | $E_{\rm XT} = 0.135 \rm W$ | A typical power consumption can now be calculated for these conditions by adding a typical internal power dissipation: $$P_{\text{TOTAL}} = P_{\text{EXT}} + P_{\text{INT}} + P_{\text{PLL}}$$ Where: P<sub>EXT</sub> is from Table 33 $P_{INT}$ is $I_{DDINT} \times 2.5V$ , using the calculation $I_{DDINT}$ listed in "Power Dissipation" on page 53 $P_{PLL}$ is $AI_{DD}\times 2.5V,$ using the value for $AI_{DD}$ listed in Table 5 on page 21 Note that the conditions causing a worst-case PEXT are different from those causing a worst-case PINT. Maximum PINT cannot occur while 100% of the output pins are switching from all ones to all January 2000 For current information contact Analog Devices at (781) 461-3881 zeros. Note also that it is not common for an application to have 100% or even 50% of the outputs switching simultaneously. #### **TEST CONDITIONS** ## Output Disable Time Output pins are considered to be disabled when they stop driving, go into a high impedance state, and start to decay from their output high or low voltage. The time for the voltage on the bus to decay by – V is dependent on the capacitive load, CL and the load current, IL. This decay time can be approximated by the following equation: $$t_{DECAY} = (C_L \Delta V) / I_L$$ The output disable time $t_{DIS}$ is the difference between $t_{MEASURED}$ and $t_{DECAY}$ as shown in Figure 25. The time $t_{MEASURED}$ is the interval from when the reference signal switches to when the output voltage decays –V from the measured output high or output low voltage. $t_{DECAY}$ is calculated with test loads CL and IL, and with –V equal to 0.5 V. ### Output Enable Time Output pins are considered to be enabled when they have made a transition from a high impedance state to when they start driving. The output enable time $t_{\rm ENA}$ is the interval from when a reference signal reaches a high or low voltage level to when the output has reached a specified high or low trip point, as shown in the Output Enable/Disable diagram (Figure 25). If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving. ## Example System Hold Time Calculation To determine the data output hold time in a particular system, first calculate t<sub>DECAY</sub> using the equation given above. Choose –V to be the difference between the ADSP-21160's output voltage and the input threshold for the device requiring the hold time. A typical –V will be 0.4 V. CL is the total bus capacitance (per data line), and IL is the total leakage or three-state current (per data line). The hold time will be t<sub>DECAY</sub> plus the minimum disable time (i.e., t<sub>DATRWH</sub> for the write cycle). Figure 30 Output Enable/Disable Figure 31 Equivalent Device Loading for AC Measurements (Includes All Fixtures) Figure 32 Voltage Reference Levels for AC Measurements (Except Output Enable/Disable) ## Capacitive Loading Output delays and holds are based on standard capacitive loads; 50 pF on all pins (see Figure 31). The delay and hold specifications given should be derated by a factor of 1.5 ns/50 pF for loads other than the nominal value of 50 pF. Figures 29-30, 33-34 show how output rise time varies with capacitance. Figures 31, 35 show graphically how output delays and holds vary with load capacitance. (Note that this graph or derating does not apply to output disable delays, see "Output Disable Time" on page 56.) The graphs of Figures 29, 30 and 31 may not be linear outside the ranges shown. Figure 33 ADSP-21160 Typical Drive Currents Figure 34 Typical Output Rise Time (10%-90%, V<sub>DDEXT</sub>=Max) vs. Load Capacitance Figure 35 Typical Output Rise Time (10%-90%, V<sub>DDEXT</sub>=Min) vs. Load Capacitance Figure 36 Typical Output Delay or Hold vs. Load Capacitance (at Max Case Temperature) ### **ENVIRONMENTAL CONDITIONS** #### Thermal Characteristics The ADSP-21160 is packaged in a 400-lead Plastic Ball Grid Array (PBGA). The ADSP-21160 is specified for a case temperature (T<sub>CASE</sub>). To ensure that the T<sub>CASE</sub> data sheet specification is not exceeded, a heatsink and/or an air flow source may be used. Use the center block of ground pins (PBGA balls: H8–13, J8–13, K8–13, L8–13, M8–13, and N8–13) to provide thermal pathways to your printed circuit board's ground plane. A heatsink should be attached to the ground plane (as close as possible to the thermal pathways) with a thermal adhesive. $$T_{CASE} = T_{AMB} + (PD \times \theta_{CA})$$ T<sub>CASE</sub> = Case temperature (measured on top surface of package) PD =Power dissipation in W (this value depends upon the specific application; a method for calculating PD is shown under Power Dissipation). Value from table below. $\theta_{CA} =$ | Airflow (Linear Ft./Min.) | 0 | 100 | 200 | 400 | 600 | |-------------------------------------|------|-----|------|------|------| | Airflow (Meters/Second) | 0 | .5 | 1 | 2 | 3 | | θ <sub>CA</sub> (°C/W) <sup>1</sup> | 20.7 | 18 | 15.3 | 12.9 | 10.5 | 1. These are preliminary estimates. s. $$\theta_{\rm IB} = 5.6 \, ^{\circ}\text{C/W}$$ #### NOTES - This represents thermal resistance at total power of 5 W. - With air flow, no variance is seen in $\theta_{CA}$ with power. - $\theta_{CA}$ at 0 LFM varies with power: At 2W, $\theta_{CA} = 14$ °C/W, at 3 W $\theta_{CA} = 11$ °C/W. - $\theta_{IC} = 1.7 \, ^{\circ}\text{C/W}$ ### 400-BALL METRIC PBGA PIN CONFIGURATIONS Table 34 400-Lead Metric PBGA Pin Assignments | | 1 | п | 1 | 11 | -T | | | |----------|-----------|----------|-----------|----------|-----------|----------|-----------| | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | | DATA[14] | A01 | DATA[22] | B01 | DATA[24] | . C01 | DATA[28] | D01 | | DATA[13] | A02 | DATA[16] | B02 | DATA[18] | C02 | DATA[25] | D02 | | DATA[10] | A03 | DATA[15] | B03 | DATA[17] | C03 | DATA[20] | D03 | | DATA[8] | A04 | DATA[9] | B04 | DATA[11] | C04 | DATA[19] | D04 | | DATA[4] | A05 | DATA[6] | B05 | DATA[7] | C05 | DATA[12] | D05 | | DATA[2] | A06 | DATA[3] | B06 | DATA[5] | C06 | VDDEXT | D06 | | TDI | A07 | DATA[0] | B07 | DATA[1] | C07 | VDDINT | D07 | | TRST | A08 | TCK | B08 | TMS | C08 | VDDEXT | D08 | | RESET | A09 | EMU | B09 | TD0 | C09 | VDDEXT | D09 | | RPBA | A10 | ĪRQ2 | B10 | ĪRQ1 | C10 | VDDEXT | D10 | | ĪRQ0 | A11 | FLAG3 | B11 | FLAG2 | C11 | VDDEXT | D11 | | FLAG1 | A12 | FLAG0 | B12 | VDDEXT | C12 | VDDEXT | D12 | | TIMEXP | A13 | VDDEXT | B13 | NC | C13 | VDDINT | D13 | | VDDEXT | A14 | NC ( | B14 | TCLK1 | C14 | VDDEXT | D14 | | NC | A15 | DT1 | B15 | DR1 | C15 | TFS0 | D15 | | TFS1 | A16 | RCLK1 | B16 | DR0 | C16 | L1DAT[7] | D16 | | RFS1 | A17 | RFS0 | B17 | L0DAT[7] | C17 | L0CLK | D17 | | RCLK0 | A18 | TCLK0 | B18 | L0DAT[6] | C18 | L0DAT[3] | D18 | | DT0 | A19 | L0DAT[5] | B19 | L0ACK | C19 | L0DAT[1] | D19 | | LODAT[4] | A20 | L0DAT[2] | B20 | L0DAT[0] | C20 | L1CLK | D20 | | DATA[30] | E01 | DATA[34] | F01 | DATA[38] | G01 | DATA[40] | H01 | | DATA[29] | E02 | DATA[33] | F02 | DATA[35] | G02 | DATA[39] | H02 | | DATA[23] | E03 | DATA[27] | F03 | DATA[32] | G03 | DATA[37] | H03 | | DATA[21] | E04 | DATA[26] | F04 | DATA[31] | G04 | DATA[36] | H04 | | VDDEXT | E05 | VDDEXT | F05 | VDDEXT | G05 | VDDEXT | H05 | | VDDINT | E06 | VDDINT | F06 | VDDINT | G06 | VDDINT | H06 | | VDDINT | E07 | GND | F07 | GND | G07 | GND | H07 | | VDDINT | E08 | GND | F08 | GND | G08 | GND | H08 | | VDDINT | E09 | GND | F09 | GND | G09 | GND | H09 | | VDDINT | E10 | GND | F10 | GND | G10 | GND | H10 | Table 34 400-Lead Metric PBGA Pin Assignments (Continued) | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | |----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | GND | E11 | GND | F11 | GND | G11 | GND | H11 | | VDDINT | E12 | GND | F12 | GND | G12 | GND | H12 | | VDDINT | E13 | GND | F13 | GND | G13 | GND | H13 | | VDDINT | E14 | GND | F14 | GND | G14 | GND | H14 | | VDDINT | E15 | VDDINT | F15 | VDDINT | G15 | VDDINT | H15 | | VDDEXT | E16 | VDDEXT | F16 | VDDEXT | G16 | VDDEXT | H16 | | L1DAT[6] | E17 | L1DAT[4] | F17 | L1DAT[2] | G17 | L2DAT[5] | H17 | | L1DAT[5] | E18 | L1DAT[3] | F18 | L2DAT[6] | G18 | L2ACK | H18 | | L1ACK | E19 | LiDAT[0] | F19 | L2DAT[4] | G19 | L2DAT[3] | H19 | | L1DAT[1] | E20 | L2DAT[7] | F20 | L2CLK | G20 | L2DAT[1] | H20 | | DATA[44] | J01 | CLK_CFG_0 | K01 | CLKIN | T01 | AVDD | M01 | | DATA[43] | J02 | DATA[46] | K02 | CLK_CFG_1 | L02 | CLK_CFG_3 | M02 | | DATA[42] | J03 | DATA[45] | K03 | AGND | L03 | CLKOUT | M03 | | DATA[41] | J04 | DATA[47] | K04 | CŁK_CFG_2 | 1.04 | GND | M04 | | VDDEXT | J05 | VDDEXT | K05 | VDDEXT | L05 | VDDEXT | M05 | | VDDINT | J06 | VDDINT | K06 | VDDINT | L06 | VDDINT | M06 | | GND | J07 | GND | K07 | GND | L07 | GND | M07 | | GND | J08 | GND | K08 | GND | L08 | GND | M08 | | GND | J09 | GND | K09 | GND | L09 | GND | M09 | | GND | J10 | GND | K10 | GND | L10 | GND | M10 | | GND | J11 | GND | K11 | GND | L11 | GND | M11 | | GND | J12 | GND | K12 | GND | L12 | GND | M12 | | GND | J13 | GND | K13 | GND | L13 | GND | M13 | | GND | J14 | GND | K14 | GND | L14 | GND | M14 | | VDDINT | J15 | VDDINT | K15 | VDDINT | L15 | VDDINT | M15 | | VDDEXT | J16 | VDDEXT | K16 | VDDEXT | L16 | VDDEXT | M16 | | L2DAT[2] | J17 | BRG | K17 | BR2 | L17 | PAGE | M17 | | L2DAT[0] | J18 | BR5 | K18 | BR1 | L18 | SBTS | M18 | | HBG | J19 | BR4 | K19 | ACK | L19 | PA | M19 | | HBR | J20 | BR3 | K20 | REDY | L20 | L3DAT[7] | M20 | | NC | N01 | DATA[49] | P01 | DATA[53] | R01 | DATA[56] | T01 | | NC | N02 | DATA[50] | P02 | DATA[54] | R02 | DATA[58] | T02 | # January 2000 ADSP-21160 Preliminary Data Sheet For current information contact Analog Devices at (781) 461-3881 Table 34 400-Lead Metric PBGA Pin Assignments (Continued) | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | |----------|-----------|----------|-----------|----------|-----------|----------|-----------| | DATA[48] | N03 | DATA[52] | P03 | DATA[57] | R03 | DATA[59] | T03 | | DATA[51] | N04 | DATA[55] | P04 | DATA[60] | R04 | DATA[63] | T04 | | VDDEXT | N05 | VDDEXT | P05 | VDDEXT | R05 | VDDEXT | T05 | | VDDINT | N06 | VDDINT | P06 | VDDINT | R06 | VDDINT | T06 | | GND | N07 | GND | P07 | GND | R07 | VDDINT | T07 | | GND | N08 | GND | P08 | GND | R08 | VDDINT | T08 | | GND | N09 | GND | P09 | GND | R09 | VDDINT | T09 | | GND | N10 | GND | P10 | GND | R10 | VDDINT | T10 | | GND | N11 | GND | P11 | GND | R11 | VDDINT | T11 | | GND | N12 | GND | P12 | GND | R12 | VDDINT | T12 | | GND | N13 | GND | P13 | GND | R13 | VDDINT | T13 | | GND | N14 | GND | P14 | GND | R14 | VDDINT | T14 | | VDDINT | N15 | VDDINT | P15 | GND ( | R15 | VDDINT | T15 | | VDDEXT | N16 | VDDEXT | ₽16 | VDDEXT | R16 | VDDEXT | T16 | | L3DAT[5] | N17 | L3DAT[2] | P17 | L4DAT[5] | R17 | L4DAT[3] | T17 | | L3DAT[6] | N18 | L3DAT[1] | P18 | L4DAT[6] | R18 | L4ACK | T18 | | L3DAT[4] | N19 | L3DAT[3] | P19 | L4DAT[7] | R19 | L4CLK | T19 | | L3CLK | N20 | L3ACK | P20 ≪ | L3DAT[0] | R20 | L4DAT[4] | T20 | | DATA[61] | U01 | ADDR[4] | V01 | ADDR[5] | W01 | ADDR[8] | Y01 | | DATA[62] | U02 | ADDR[6] | V02 | ADDR[9] | W02 | ADDR[11] | Y02 | | ADDR[3] | U03 | ADDR[7] | V03 | ADDR[12] | W03 | ADDR[13] | Y03 | | ADDR[2] | U04 | ADDR[10] | V04 | ADDR[15] | W04 | ADDR[16] | Y04 | | VDDEXT | U05 | ADDR[14] | V05 | ADDR[17] | W05 | ADDR[19] | Y05 | | VDDEXT | U06 | ADDR[18] | V06 | ADDR[20] | W06 | ADDR[21] | Y06 | | VDDEXT | U07 | ADDR[22] | V07 | ADDR[23] | W07 | ADDR[24] | Y07 | | VDDEXT | U08 | ADDR[25] | V08 | ADDR[26] | W08 | ADDR[27] | Y08 | | VDDEXT | U09 | ADDR[28] | V09 | ADDR[29] | W09 | ADDR[30] | Y09 | | VDDEXT | U10 | ID0 | V10 | ID1 | W10 | ADDR[31] | Y10 | | VDDEXT | U11 | ADDR[1] | V11 | ADDR[0] | W11 | ID2 | Y11 | | VDDEXT | U12 | MS1 | V12 | BMS | W12 | BRST | Y12 | | VDDEXT | U13 | CS . | V13 | MS2 | W13 | MS0 | Y13 | | VDDEXT | U14 | RDL | V14 | CIF | W14 | MS3 | Y14 | Table 34 400-Lead Metric PBGA Pin Assignments (Continued) | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | Pin Name | PBGA Pin# | |----------|-----------|----------|-----------|----------|-----------|----------|-----------| | VDDEXT | U15 | DMAR2 | V15 | RDH | W15 | WRH | Y15 | | VDDEXT | U16 | L5DAT[0] | V16 | DMAG2 | W16 | WRL | Y16 | | L5DAT[7] | U17 | L5DAT[2] | V17 | LBOOT | W17 | DMAG1 | Y17 | | L4DAT[0] | U18 | L5ACK | V18 | L5DAT[1] | W18 | DMAR1 | Y18 | | L4DAT[1] | U19 | L5DAT[4] | V19 | L5DAT[3] | W19 | EBOOT | Y19 | | L4DAT[2] | U20 | L5DAT[6] | V20 | L5DAT[5] | W20 | L5CLK | Y20 | <sup>\*</sup> Use the center block of ground pins (PBGA balls: H8-13, J8-13, K8-13, L8-13, M8-13, and N8-13) to provide thermal pathways to your printed circuit board's ground plane. Figure 37 400-Lead Metric PBGA Pin Assignments (Bottom View, Summary) #### PACKAGE DIMENSIONS The ADSP-21160 comes in a 27mm × 27mm, 400 ball PBGA package with 20 rows of balls. All dimensions in Figure 38 are in millimeters (mm). Figure 38 Package Dimensions Metric 27mm × 27mm, 400 ball PBGA #### **ORDERING GUIDE** | Part Number <sup>1</sup> | Case Temperature<br>Range <sup>2</sup> | Instruction Rate | On-Chip<br>SRAM | Operating Voltage | |--------------------------|----------------------------------------|------------------|-----------------|-------------------| | ADSP-21160MKB-80 | 0°C to +85°C | 80 MHz | 4 Mbit | 2.5 INT/3.3 EXT V | | ADSP-21160MKB-100 | 0°C to +85°C | 100 MHz | 4 Mbit | TBD INT/3.3 EXT V | <sup>1.</sup> These parts are packaged in a 400-lead Plastic Ball Grid Array (PBGA). <sup>2.</sup> Parts for the industrial temperature ranges will be available in 2000.