# Complete 12-Bit A/D Converter AD674A\* ## FUNCTIONAL BLOCK DIAGRAM FEATURES Complete 12-Bit A/D Converter with Reference and Clock Faster Version of AD574A 8- and 16-Bit Bus Interface No Missing Codes Over Temperature 15 µs max Conversion Time ±12 V and ±15 V Operation Unipolar and Bipolar Inputs NOT RECOMMENDED FOR NEW DESIGNS, REPLACE WITH AD674B (SEE PAGE 2-109) ## PRODUCT DESCRIPTION The AD674A is a complete 12-bit successive-approximation analog-to-digital converter with three-state output buffer circuitry for direct interface to an 8- and 16-bit microprocessor bus. A high-precision voltage reference and clock are included on-chip, and the circuit requires only power supplies and control signals for operation. The AD674A is pin compatible with the industry-standard AD574A but offers faster conversion time and bus-access speed. The AD674A design is implemented with two LSI chips each containing both analog and digital circuitry, resulting in the maximum performance and flexibility at the lowest cost. The chips are laser trimmed at the wafer stage to obtain full rated performance without external trims. The AD674A is available in six different grades. The AD674AJ, K, and L grades are specified for operation over the 0 to +70°C temperature range. The AD674AS, T, and U are specified for the −55°C to +125°C range. All grades are available in a 28-pin hermetically sealed ceramic DIP. The S, T, and U grades are also available with optional processing to MIL-STD-883C, Class B in a 28-pin DIP or 28-pin LCC package. The Analog Devices Military Products Databook should be consulted for details on /883B testing of the AD674A. \*Protected by U.S. Patent Nos. 3,803,590; 4,213,806; 4,511,413; RE 28,633. This an abridged version of the data sheet. To obtain a complete data sheet, contact your nearest sales office. ### PRODUCT HIGHLIGHTS - The AD674A interfaces to most 8- or 16-bit microprocessors. Multiple-mode three-state output buffers connect directly to the data bus while the read and convert commands are taken from the control bus. The 12 bits of output data can be read either as one 12-bit word or as two 8-bit bytes (one with 8 data bits, the other with 4 data bits and 4 trailing zeroes). - 2. The precision, laser-trimmed scaling and bipolar offset resistors provide four calibrated ranges: $0 \text{ to } + 10 \text{ and } 0 \text{ to } + 20 \text{ volts unipolar, } -5 \text{ to } + 5 \text{ and } -10 \text{ to } + 10 \text{ volts bipolar. Typical bipolar offset and full-scale calibration errors of } \pm 0.1\% \text{ can be trimmed to zero with one external component each.}$ - 3. The internal buried Zener reference is trimmed to 10.00 volts with 1% maximum error and 15 ppm/°C typical T.C. The reference is available externally and can drive up to 2.0 mA beyond the requirements of the reference and bipolar offset resistors. ## **AD674A** — SPECIFICATIONS (@ +25°C with $V_{cc}$ = +15 V or +12 V, $V_{LOGIC}$ = +5 V, $V_{EE}$ = -15 V or AD674A — SPECIFICATIONS (...) | Model | Min | AD674A<br>Typ | | Ai<br>Min | D674A<br>Typ | | Min | D674A<br>Typ | Max | Units | |---------------------------------------------------------------------------------------|--------------------------------------------------|---------------|-------------|-----------|--------------|------------|--------------|--------------|------------|-------------| | RESOLUTION | | | 12 | | | 12 | | | 12 | Bits | | LINEARITY ERROR | | | ±1 | | • | ±1/2 | | | ±1/2 | LSB | | T <sub>min</sub> to T <sub>max</sub> | | | ±1 | | | ±1/2 | | | ±1/2 | LSB | | DIFFERENTIAL LINEARITY ERROR | | | | _ | | | | | | | | (Minimum resolution for which no | | | | | | | | | | | | missing codes are guaranteed) | | | | 12 | | | 12 | | | Bits | | T <sub>min</sub> to T <sub>max</sub> | 11 | | | 12 | | | 12 | | ±2 | LSB | | UNIPOLAR OFFSET (Adjustable to Zero) | | | ±2 | | | ±2 | | | | l | | BIPOLAR OFFSET (Adjustable to Zero) | | | ±10 | | | ±4 | | | ±4 | LSB | | FULL-SCALE CALIBRATION ERROR | | | | | | | | | | | | (With fixed 50 $\Omega$ resistor from REF OUT to REF IN) | | ٥. | 0.25 | | 0.1 | 0.25 | | 0.1 | 0.25 | % of FS | | (Adjustable to Zero) | | 0.1 | 0.25 | | 0.1 | | | 0.1 | | °C | | TEMPERATURE RANGE | 0 | | +70 | 0 | | +70 | 0 | | +70 | ٠ | | TEMPERATURE COEFFICIENTS | | | | | | | | | | | | (Using Internal Reference) | | | | | | | | | | Ì | | T <sub>min</sub> to T <sub>max</sub><br>Unipolar Offset | | | ±2 (10) | | | ±1 (5) | | | ±1 (5) | LSB (ppm/°C | | Bipolar Offset | | | ±2 (10) | | | ±1(5) | | | ±1 (5) | LSB (ppm/°C | | Full-Scale Calibration | | | ±9 (50) | | | ±5 (27) | | | ±2 (10) | LSB (ppm/°C | | POWER SUPPLY REJECTION | <del> </del> | | | | | | | | | | | Max Change in Full-Scale Calibration | İ | | | | | _ | 1 | | | LCD | | $V_{CC} = 15 \text{ V} \pm 1.5 \text{ V} \text{ or } 12 \text{ V} \pm 0.6 \text{ V}$ | | | ±2 | | | ±1<br>±1/2 | | | ±1<br>±1/2 | LSB<br>LSB | | $V_{LOGIC} = 5 V \pm 0.5 V$ | | | ±1/2<br>±2 | | | ±1/2<br>±1 | | | ±1/2 | LSB | | $V_{EE} = -15 \text{ V} \pm 1.5 \text{ V or } -12 \text{ V} \pm 0.6 \text{ V}$ | - | | ±2 | | | | | - | | | | ANALOG INPUT | | | | | | | | | | | | Input Ranges<br>Bipolar | -5 | | +5 | -5 | | +5 | -5 | | +5 | Volts | | Віроіаг | -10 | | +10 | -10 | | +10 | -10 | | +10 | Volts | | Unipolar | 0 | | +10 | 0 | | +10 | 0 | | +10 | Volts | | • | 0 | | +20 | 0 | | +20 | 0 | | +20 | Volts | | Input Impedance | 3 | 5 | 7 | 3 | 5 | 7 | 3 | 5 | 7 | kΩ | | 10 Volt Span<br>20 Volt Span | 6 | 10 | 14 | 6 | 10 | 14 | 6 | 10 | 14 | kΩ | | | <b>├</b> ── | | | - | | | <del> </del> | | | | | DIGITAL CHARACTERISTICS (T <sub>min</sub> to T <sub>max</sub> ) Inputs | | | | | | | | | | | | Logic "1" Voltage | +2.0 | | +5.5 | +2.0 | | +5.5 | +2.0 | | +5.5 | Volts | | Logic "0" Voltage | -0.5 | | +0.8 | -0.5 | | +0.8 | -0.5 | | +0.8 | Volts | | Current | -100 | 5 | +100 | -100 | 5 | +100 | -100 | 5 | +100 | μA<br>pF | | Capacitance Outputs (DB11-DB0, STS) | | , | | | , | | ļ . | - | | • | | Logic "1" Voltage (I <sub>SOURCE</sub> ≤500 μA) | +2.4 | | | +2.4 | | | +2.4 | | | Volts | | Logic "0" Voltage (I <sub>SINK</sub> ≤1.6 mA) | | | +0.4 | | | +0.4 | l | | +0.4 | Volts | | Leakage (DB11-DB0, High-Z State) | -20 | _ | +20 | -20 | 5 | +20 | -20 | 5 | +20 | μA<br>pF | | Capacitance | | 5 | | <u> </u> | | | | | | pr | | POWER SUPPLIES | | | | | | | | | | | | Operating Range | +4.5 | | +5.5 | +4.5 | | +5.5 | +4.5 | | +5.5 | Volts | | $egin{array}{c} V_{ extsf{LOGIC}} \ V_{ extsf{CC}} \end{array}$ | +11.4 | | +16.5 | +11.4 | | +16.5 | +11.4 | | +16.5 | Volts | | V <sub>EE</sub> | -11.4 | | -16.5 | -11.4 | | -16.5 | -11.4 | | -16.5 | Volts | | Operating Current | | •• | 40 | 1 | 20 | 40 | | 30 | 40 | mA | | I <sub>LOGIC</sub> | | 30<br>2 | 40<br>5 | | 30<br>2 | 40<br>5 | ļ | 2 | 40<br>5 | mA | | I <sub>cc</sub> | İ | 18 | 29 | | 18 | 29 | | 18 | 29 | mA | | I <sub>EE</sub> | <del> </del> - | 390 | 720 | - | 390 | 720 | + | 390 | 720 | mW | | POWER DISSIPATION | 100 | | | 9.9 | 10.0 | | 9.9 | 10.0 | 10.1 | Volts | | INTERNAL REFERENCE VOLTAGE Output current (available for external loads) <sup>1</sup> | 9.9 | 10.0 | 10.1<br>2.0 | 9.9 | 10.0 | 2.0 | 7.7 | 10.0 | 2.0 | mA | | (External load should not change during conversion) | | | 2.0 | | | | 1 | | | 1 | ## NOTES Specifications shown in **boldface** are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units. <sup>&</sup>lt;sup>1</sup>The reference should be buffered for operation on $\pm 12$ V supplies. Specifications subject to change without notice. | W 11 | | D674A | | | D674A | | | D674A | - | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|-------------------------------|----------------|---------|--------------------------------|----------------|---------|-----------------------------------|-------------------------------------------| | Model | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Units | | RESOLUTION | | | 12 | | | 12 | | | 12 | Bits | | LINEARITY ERROR | | | ±1 | | | ±1/2 | | | ±1/2 | LSB | | T <sub>min</sub> to T <sub>max</sub> | <u> </u> | | ±1 | | | ±1 | | | ±1 | LSB | | DIFFERENTIAL LINEARITY ERROR (Minimum resolution for which no missing codes are guaranteed) T <sub>min</sub> to T <sub>max</sub> | 11 | | | 12 | | | 12 | | | Bits | | UNIPOLAR OFFSET (Adjustable to Zero) | ļ | | ±2 | | | ±2 | | | ±2 | LSB | | BIPOLAR OFFSET (Adjustable to Zero) | ļ | | ±10 | | | ±4 | <u> </u> | | ±4 | LSB | | FULL-SCALE CALIBRATION ERROR | <del> </del> | | -10 | | | | - | | | LSB | | (With fixed 50 Ω resistor from REF OUT to REF IN) (Adjustable to Zero) | | 0.1 | 0.25 | | 0.1 | 0.25 | | 0.1 | 0.25 | % of FS | | TEMPERATURE RANGE | -55 | | +125 | -55 | | +125 | -55 | | +125 | °C | | TEMPERATURE COEFFICIENTS (Using Internal Reference) T <sub>min</sub> to T <sub>max</sub> Unipolar Offset Bipolar Offset Full-Scale Calibration | | | ±2 (5)<br>±4 (10)<br>±20 (50) | | | ±1 (2.5)<br>±2 (5)<br>±10 (25) | | | ±1 (2.5)<br>±1 (2.5)<br>±5 (12.5) | LSB (ppm/°C<br>LSB (ppm/°C<br>LSB (ppm/°C | | POWER SUPPLY REJECTION Max Change in Full-Scale Calibration $V_{CC} = 15 \text{ V} \pm 1.5 \text{ V}$ or $12 \text{ V} \pm 0.6 \text{ V}$ $V_{LOGIC} = 5 \text{ V} \pm 0.5 \text{ V}$ $V_{EE} = -15 \text{ V} \pm 1.5 \text{ V}$ or $-12 \text{ V} \pm 0.6 \text{ V}$ | | | ±2<br>±1/2<br>±2 | | | ±1<br>±1/2<br>±1 | | | ±1<br>±1/2<br>±1 | LSB<br>LSB<br>LSB | | ANALOG INPUT | <u> </u> | | | | | | | | | 1 | | Input Ranges | _ ا | | | | | | l _ | | _ | 1 | | Bipolar<br>Unipolar | -5<br>-10<br>0 | | +5<br>+10<br>+10 | -5<br>-10<br>0 | | +5<br>+10<br>+10 | -5<br>-10<br>0 | | +5<br>+10<br>+10 | Volts<br>Volts<br>Volts | | Input Impedance | 0 | | +20 | 0 | | +20 | 0 | | +20 | Volts | | 10 Volt Span | 3 | 5 | 7 | 3 | 5 | 7 | 3 | 5 | 7 | kΩ | | 20 Volt Span | 6 | 10 | 14 | 6 | 10 | 14 | 6 | 10 | 14 | kΩ | | DIGITAL CHARACTERISTICS (T <sub>min</sub> to T <sub>max</sub> ) | | | | | | | | | | | | Inputs | | | | | | | | | | | | Logic "1" Voltage<br>Logic "0" Voltage | +2.0<br>-0.5 | | +5.5<br>+0.8 | +2.0<br>-0.5 | | +5.5<br>+0.8 | +2.0<br>-0.5 | | +5.5<br>+ <b>0.8</b> | Volts<br>Volts | | Current | -100 | | +100 | -100 | | +100 | -100 | | +100 | μΑ | | Capacitance | | 5 | | Ì | 5 | | | 5 | | pF | | Outputs (DB11-DB0, STS) | +2.4 | | | +2.4 | | | +2.4 | | | Vales | | Logic "1" Voltage $(I_{SOURCE} \le 500 \mu A)$<br>Logic "0" Voltage $(I_{SINK} \le 1.6 \mu A)$ | 72.4 | | +0.4 | T2.4 | | +0.4 | +2.4 | | +0.4 | Volts<br>Volts | | Leakage (DB11-DB0, High-Z State) | 20 | | +20 | -20 | | +20 | -20 | | +20 | μΑ | | Capacitance | | 5 | | | 5 | | | 5 | | pF | | POWER SUPPLIES | | | | | | | | | | | | Operating Range V <sub>LOGIC</sub> | +4.5 | | +5.5 | +4.5 | | +5.5 | +4.5 | | +5.5 | Volts | | Vcc | +11.4 | | +16.5 | +11.4 | | +16.5 | +11.4 | | +16.5 | Volts | | $V_{EE}$ | -11.4 | | -16.5 | -11.4 | | -16.5 | -11.4 | | -16.5 | Volts | | Operating Current | | ** | | | | | | | | | | $ rac{ m I_{LOGIC}}{ m I_{CC}}$ | | 30<br>2 | 40<br>5 | | 30<br>2 | 40<br>5 | | 30<br>2 | 40<br>5 | mA | | I <sub>EE</sub> | 1 | 18 | 29 | | 18 | 29 | | 18 | 29 | mA<br>mA | | POWER DISSIPATION | <del> </del> | 390 | 720 | | 390 | 720 | | 390 | 720 | mW | | INTERNAL REFERENCE VOLTAGE | 9.9 | 10.0 | 10.1 | 9.9 | 10.0 | 10.1 | 9.9 | 10.0 | 10.1 | Volts | | Output current (available for external loads) <sup>1</sup> (External load should not change during conversion) | | 10.0 | 2.0 | // | 10.0 | 2.0 | ,., | 10.0 | 2.0 | mA | ## NOTES Specifications subject to change without notice. Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units. REV. A $<sup>^{1}</sup>$ The reference should be buffered for operation on $\pm 12$ V supplies. ## AD674A ## ABSOLUTE MAXIMUM RATINGS\* | V <sub>CC</sub> to Digital Common 0 to +16.5 V | |--------------------------------------------------------------------| | V <sub>EE</sub> to Digital Common 0 to -16.5 V | | V <sub>LOGIC</sub> to Digital Common 0 to +7 V | | Analog Common to Digital Common ±1 V | | Digital Inputs to Digital Common0.5 V to V <sub>LOGIC</sub> +0.5 V | | Analog Inputs to Analog Common V <sub>EE</sub> to V <sub>CC</sub> | | 20 V <sub>IN</sub> to Analog Common ±24 V | | REF OUT Indefinite Short to Common | | Momentary Short to V <sub>CC</sub> | | Chip Temperature | | Power Dissipation | | Lead Temperature, Soldering 300°C, 10 sec | | Storage Temperature -65°C to +150°C | NOTE Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **CONVERT START TIMING - FULL CONTROL MODE** | Symbol | Parameter | Min | Тур | Max | Units | |------------------|-------------------------|-----|-----|-----|-------| | t <sub>DSC</sub> | STS Delay from CE | | | 200 | ns | | t <sub>HEC</sub> | CE Pulse Width | 50 | | 1 | ns | | tssc | CS to CE Setup | 50 | | | ns | | tHSC | CS Low During CE High | 50 | 1 | | ns | | t <sub>SRC</sub> | R/C to CE Setup | 50 | | | ns | | tHRC | R/C Low During CE High | 50 | | | ns | | tsac | Ao to CE Setup | 0 | | | ns | | tHAC | Ao Valid During CE High | 50 | | | ns | | t <sub>C</sub> | Conversion Time | l | | | | | C | 8-Bit Cycle | 6 | 8 | 10 | μs | | | 12-Bit Cycle | 9 | 12 | 15 | μs | ## **READ TIMING - FULL CONTROL MODE** | Symbol | Parameter | Min | Тур | Max | Units | |------------------|-------------------------|-----|-----|-----|-------| | t <sub>DD</sub> | Access Time (from CE) | | 75 | 150 | ns | | t <sub>HD</sub> | Data Valid after CE Low | 25 | | | ns | | t <sub>HL</sub> | Output Float Delay | | | 150 | ns | | t <sub>SSR</sub> | CS to CE Setup | 50 | | İ | ns | | t <sub>SRR</sub> | R/C to CE Setup | 0 | | l | ns | | tsar | Ao to CE Setup | 50 | | | ns | | t <sub>HSR</sub> | CS Valid After CE Low | 0 | | | ns | | t <sub>HRR</sub> | R/C High After CE Low | 0 | 1 | | ns | | t <sub>HAR</sub> | Ao Valid After CE low | 50 | | | ns | ## STAND-ALONE MODE TIMING | Symbol | Parameter | Min | Тур | Max | Units | |------------------|----------------------------|-----|-----|-----|-------| | t <sub>HRL</sub> | Low R/C Pulse Width | 50 | | | ns | | t <sub>DS</sub> | STS Delay from R/C | ĺ | | 200 | ns | | t <sub>HDR</sub> | Data Valid After R/C Low | 25 | | | ns | | t <sub>HS</sub> | STS Delay After Data Valid | 30 | 55 | 600 | ns | | t <sub>HRH</sub> | High R/C Pulse Width | 150 | | | ns | | t <sub>DDR</sub> | Data Access Time | | | 150 | ns | Figure 1. Convert Start Timing Figure 2. Read Cycle Timing Figure 3. Low Pulse for $R/\overline{C}$ -Outputs Enabled After Conversion Figure 4. High Pulse for $R/\overline{C}$ -Outputs Enable While $R/\overline{C}$ High, Otherwise High-Z ## ORDERING GUIDE | Model | Temperature Range | Linearity Error (T <sub>min</sub> to T <sub>max</sub> ) | No Missing Codes (T <sub>min</sub> to T <sub>max</sub> ) | Fuli Scale<br>T.C. (ppm/°C) | Package<br>Option* | | |----------|-------------------|---------------------------------------------------------|----------------------------------------------------------|-----------------------------|--------------------|--| | AD674AJD | 0 to +70°C | ±1 LSB | 11 Bits | 50.0 | D-28 | | | AD674AKD | 0 to +70°C | ±1/2 LSB | 12 Bits | 27.0 | D-28 | | | AD674ALD | 0 to +70°C | ±1/2 LSB | 12 Bits | 10.0 | D-28 | | | AD674ASD | -55°C to +125°C | ±1 LSB | 11 Bits | 50.0 | D-28 | | | AD674ATD | -55°C to +125°C | ±1 LSB | 12 Bits | 25.0 | D-28 | | | AD674AUD | -55°C to +125°C | ±1 LSB | 12 Bits | 12.5 | D-28 | | \*D = Ceramic DIP. For outline information see Package Information section.