## High Speed Sample-and-Hold Amplifier **AD346** ### **FEATURES** Fast 2.0µs Acquisition Time to ±0.01% Low Droop Rate: 0.5mV/ms Low Offset Low Glitch: <40mV Aperture Jitter: 400ps Extended Temperature Range: -55°C to +125°C Internal Hold Capacitor MIL-STD-883B Processing Available ### FUNCTIONAL BLOCK DIAGRAM ### PRODUCT DESCRIPTION The AD346 is a high speed (2µs to 0.01%), adjustment free sample-and-hold amplifier designed for high throughput rate data acquisition applications. The fast acquisition time (2µs to 0.01%) and low aperture jitter (400ps) make it suitable for use with fast A/D converters to digitize signals up to 97kHz. The AD346 is complete with an internal hold capacitor and it incorporates a compensation network which minimizes the sample to hold charge offset. The AD346 is also laser trimmed to eliminate the need for external trimming potentiometers. Typical applications for the AD346 include sampled data systems, D/A deglitchers, peak hold functions, strobed measurement systems and simultaneous sampling converter systems. The device is available in two versions: the "J" specified for operation over the 0 to $+70^{\circ}$ C commercial temperature range and the "S" specified over the extended temperature range, $-55^{\circ}$ C to $+125^{\circ}$ C. ### ORDERING GUIDE | Model | Temperature<br>Range | Package<br>Option* | |--------------|----------------------|--------------------| | AD346JD | 0 to +70°C | DH-14A | | AD346SD | − 55°C to + 125°C | DH-14A | | AD346SD/883B | −55°C to +125°C | DH-14A | \*DH-14A = Ceramic DIP. For outline information see Package Outline section. ### PRODUCT HIGHLIGHTS - The AD346 is an improved second source for other sample and holds of the same pin configuration. - The AD346 provides separate analog and digital grounds, thus improving the device's immunity to ground and switching transients. - 3. The droop rate is only 0.5mV/ms so that it may be used in slower high accuracy systems without the loss of accuracy. - The fast acquisition time and low aperture make it suitable for very high speed data acquisition systems. ### PIN CONFIGURATION # AD346 — SPECIFICATIONS (typical @ +25°C, $V_s = \pm 15V$ unless otherwise noted) | Model | AD346JD | AD346SD | Units | |----------------------------------------------------|------------------------------------------------|----------------------|--------| | ANALOG INPUT | | | | | Voltage Range | ± 10.0 | * | Volts | | Input Impedance | 3.0 | * | kΩ | | DIGITAL INPUT | | | 37.16. | | "0" Input Threshold Voltage (Hold) | + 0.8 max | * | Volts | | "1" Input Current | 2.0 min | * | Volts | | "0" Input Current | - 360μA (max) | * | μA | | "1" Input Current | 20μA (max) | * | μA | | TRANSFER CHARACTERISTICS | | | 1777 | | Gain | -1.0 | * | V/V | | Gain Error | $\pm 0.02 \text{max} (\pm 0.01 \text{typ})$ | * | %FSR | | Gain Error, T <sub>min</sub> -T <sub>max</sub> | $\pm 0.05 \text{max} (\pm 0.03 \text{typ})$ | * | %FSR | | Offset Voltage | $\pm 3 \max(\pm 1 \text{ typ})$ | * | mV | | Offset Voltage, T <sub>min</sub> -T <sub>max</sub> | $\pm 20 \text{max} (\pm 6 \text{typ})$ | * | mV | | Pedestal | $\pm 4 \max(\pm 2 \text{ typ})$ | * | mV | | Pedestal, T <sub>min</sub> -T <sub>max</sub> | $\pm 20 \max (\pm 8 \text{ typ})$ | ± 20 max ( ± 10 typ) | mV | | Droop Rate | 0.5 max (0.1 typ) | * | mV/ms | | Droop Rate, T <sub>min</sub> -T <sub>max</sub> | 60 max (20 typ) | 650 max (200 typ) | mV/ms | | DYNAMIC CHARACTERISTICS | | | | | Full Power Bandwidth | | İ | | | $V_{OUT} = +10V_{2} - 3dB$ | 1.4 | * | MHz | | Output Slew Rate | 50 | * | V/µs | | Acquisition Time | | 1 | ļ | | $T_0 \pm 0.01\%$ 10V Step | 2.0 max (1.0 typ) | <b>*</b> | μs | | $T_0 \pm 0.01\% 20V Step$ | 2.5 max (1.6 typ) | * | μs | | Aperture Delay | 60 max (30 typ) | * | ns | | Aperture Jitter | 0.4 | * | ns | | Settling Time | | i | 1 | | Sample Mode (10V Step) | 2.0 max (1.0 typ) | * | με | | Sample to Hold | 500 | * | ns | | Feedthrough (Hold Mode) | | | | | at lkHz | 0.02 max (0.005 typ) | * | % FSR | | Transient Peak Amplitude | 0.02 (0.000 1) p) | <b>\</b> | 1 | | Sample/Hold/Sample | 40 | * | mV | | ANALOG OUTPUT | | | | | Output Voltage Swing <sup>1</sup> | ± 10.0 min | * | Volts | | Output Voltage Swing Output Current | 3.0 | * | mA | | | | | | | POWER REQUIREMENTS | +12 +19 | * | Volts | | Operating Voltage Range | $\pm 12 \text{ to } \pm 18$ | | | | Supply Current | 10 (0 ) | 1 * | mA. | | + V | 18 max (9 typ) | " | mA | | $-\mathbf{V}$ | $-10 \max(-3 \text{ typ})$ | 1 - | μV/V | | Power Supply Rejection Ratio | 100 | 1 - | mW | | Power Consumption | 500 max (200 typ) | | W | ### NOTES <sup>&</sup>lt;sup>1</sup>Maximum output swing is 4V less than + V<sub>S</sub>. <sup>\*</sup>Specifications same as AD346JD. Specifications subject to change without notice. Figure 2. Acquisition Time vs. Temperature Figue 4. Droop vs. Temperature (±5 Volts) ### **GROUNDING** Many data-acquisition components have two or more ground pins which are not connected together within the device. These "grounds" are usually referred to as the Logic Power Return, Analog Common (Analog Power Return), and Analog Signal Ground. These grounds must be tied together at one point, usually at the system power-supply ground. Ideally, a single solid ground would be desirable. However, since current flows through the ground wires and etch stripes of the circuit cards, and since these paths have resistance and inductance, hundreds of millivolts can be generated between the system ground point and the ground pins of the AD346. Separate ground returns should be provided to minimize the current flow in the path from sensitive points to the system ground point. In this way supply currents and logic-gate return currents are not summed into the same return path as analog signals where they would cause measurement errors. Figure 5. Basic Grounding Practice ### AD346 ### SAMPLED DATA SYSTEMS The fast acquisition time of the AD346 when used with a high speed A/D converter allows accurate digitization of high frequency signals and high throughput rates in multichannel data acquisition systems. The AD346 can be used with a number of different A/D converters to achieve high throughput rates. Figures 6, 7 and 8 show the use of an AD346 with the AD578, AD5240 and AD ADC85. Figure 6. 153kHz-12-Bit, A/D Conversion System Figure 7. 142.8kHz-12-Bit, A/D Conversion System Figure 8. 83.3kHz-12-Bit, A/D Conversion System STATUS CONNECTED TO SAMPLE AND HOLD MODE CONTROL Figure 9. Start/Status Timing for Sampled Data System ### CLEANLINESS, LEAKAGE AND DROOP Sample-and-hold amplifiers usually have one or more internal nodes which operate with extremely high impedances in the hold mode. Parasitic leakage at these nodes can degrade the part's droop rate, and ac signals coupled in through parasitic capacitance can introduce noise onto the held output. One such dc leakage path can be produced by the residual oils left on the package after it has been handled with bare fingers. Most normal board cleaning and flux removal procedures will remove these contaminants. For best results finger cots should be used when handling the AD346.