FB2012A

#### **GENERAL DESCRIPTION OF THE FB2012A**

The FB2012A is the central arbitration controller for the Futurebus+ product family. When a module needs to send data to or obtain data from another module, it must first gain tenure of the bus. The FB2012A controls or arbitrates tenure of the bus to one module at a time

The FB2012A includes BTL drivers and receivers for signals that use the Futurebus+ backplane. Since the request and grant lines are point-to-point, they need to be terminated only at the receiver. Request lines are terminated at the FB2012A, and grant lines are terminated at the individual Futurebus+ modules. If stub lengths to the FB2012A create problems for the RE\* and PE\* signals, an external BTL receiver may be used for RE\* and and an external BTL driver may be sourced by the TTL PE\* signal. If the external BTL receiver is inverting, the resulting TTL signal (RE\*) must be inverted as well.

## GENERAL DESCRIPTION OF THE FUTUREBUS+ CENTRAL ARBITRATION PROTOCOL

A requesting module asserts either a level-1 (RQH\*) or a level-0 (RQL\*) request to obtain bus mastership. A low-priority (level-0) request may become a high-priority request by leaving the low-priority request asserted while also asserting the corresponding high-priority (level-1) request.

A module may release the request(s) anytime after a grant is received from the FB2012A if the need for a bus transaction vanishes. Once a request is made, it may not be removed until the corresponding grant has been received (according to IEEE 896.1). (The FB2012A gives the user the option to release a request before the corresponding grant is asserted or to follow IEEE 896.1.)

A requesting module becomes the bus master only after it receives the bus grant and the current bus master releases its tenure (the current bus master has released its request, but may still be in the middle of a transaction). This condition is indicated by the continued assertion of ET\*. When the current bus master has finished its transaction and has released the address/data bus, it releases ET\*. Once the module with the asserted bus grant detects the release of ET\*, it becomes the bus master and may begin its transaction. The bus master's request(s) must remain asserted until it asserts ET\*. Refer to FUNCTIONAL WAVEFORMS.

The central arbiter asserts PE\* to indicate that a preemptive condition exists and that the current bus master should relinquish the bus. The definition of the preemptive condition is described in the FUNCTIONAL DESCRIPTION section below.

#### **FEATURES**

- The Philips Semiconductors Central Arbitration Controller is compatible with the IEEE P896.1 Futurebus+ standard
- 14 level-1 first-come-first-served requests
- 14 level-0 first-come-first-served requests
- 14 bus grants
- Priority preemption
- Timing for Futurebus+ RE\* signal
  - Bus initialization
  - System reset
- 68-pin PLCC package

## **QUICK REFERENCE DATA**

| SYMBOL           |                            | PARAMETER   | TYPICAL | UNIT |
|------------------|----------------------------|-------------|---------|------|
| t <sub>PLH</sub> | Propagation delay          |             | 1.4     | -    |
| t <sub>PHL</sub> | RQXn to GRn                |             | 5.4     | ns   |
| Co               | Output capacitance         |             | 6       | pF   |
| la.              | Output ourropt             | TTL outputs | 4       |      |
| IOL              | Output current BTL outputs |             | 80      | ⊢ mA |
| Icc              | Supply current             |             | 80      | mA   |

## ORDERING INFORMATION

| PACKAGE     | COMMERCIAL RANGE                                        | INDUSTRIAL RANGE                                          | DWG   |
|-------------|---------------------------------------------------------|-----------------------------------------------------------|-------|
|             | V <sub>CC</sub> = 5V±10%; T <sub>amb</sub> = 0 to +70°C | V <sub>CC</sub> = 5V±10%; T <sub>amb</sub> = -40 to +85°C | No.   |
| 68-pin PLCC | FB2012AA                                                | FB2012AA                                                  | 0398E |

FB2012A

## **PIN CONFIGURATION**



#### **LOGIC DIAGRAM**



FB2012A

#### **FUNCTIONAL DESCRIPTION OF THE FB2012A**

The FB2012A has two priority levels, each with 14 inputs. For ease of labeling, the two priority levels, labeled RQ1\* and RQ0\* in the Futurebus+ 896.1 specification, are labeled RQHn\* (level-1) and RQLn\* (level-0), respectively, on the FB2012A, where 'n' is the module number from 0 through 13. The assignment of a module to a particular request line has no significance; all requests (of a particular priority level) are treated identically. Once asserted, a request should remain asserted until the corresponding grant is received (according to IEEE 896.1). (If the user chooses to release a request before the corresponding grant is asserted, he may do so; the FB2012A allows this option.) Level-0 and level-1 requests may be asserted simultaneously. Refer to FUNCTIONAL WAVEFORMS for general functionality.

A grant will become active only after any metastable conditions involving its request(s) are resolved. Only one of the 14 grant lines will be active at a time. The order of serviced requests for each level is first-come-first-served (FCFS) — the request that has been asserted the longest receives the grant. However, level-0 requests are serviced only when no level-1 requests are asserted.

The grant outputs are enabled when the EN\* input is Low. However, when EN\* is released while a grant is active, the grant will remain active until the corresponding request(s) are released. Also, whenever a grant is asserted, the ANYGR\* output signal will also be asserted.

The FB2012A has two preemption modes:

- If the PPE\* input is asserted (priority preemption mode), PE\* and pe will be asserted whenever there is a level-1 request that is not being serviced while another grant is asserted. That is, the preemption lines will be asserted if more than one level-1 request is asserted or if a level-0 request is being serviced when a level-1 request(s) is asserted.
- If PPE\* is not asserted, PE\* and pe will be asserted whenever two or more requests, regardless of their priority levels, are asserted. (Assertion of a level-1 request and a level-0 request from the same module is considered as a single request.)

The action taken by a module when PE\* (and pe) are asserted is strictly up to the designer.

The FB2012A monitors RE\* to detect the signaling of the bus initialize and system reset conditions. If the RE\* input is asserted less than 2.0ms, neither BINIT\* (bus initialize) nor SYSRST\* (system reset) will be asserted. If RE\* is asserted longer than 2.0ms, BINIT\* may be asserted; and after 3.9ms BINIT\* is guaranteed to be asserted. If RE\* is asserted longer than 30ms, SYSRST\* may be asserted; and after 60ms SYSRST\* is also guaranteed to be asserted. If asserted, BINIT\* and SYSRST\* will be released after RE\* has been released at least 60ns and no more than 140ns.

When BINIT\* is asserted, future grants are disabled in the same way that they are disabled in response to the de-assertion of the EN\* signal. (Normally all requests are removed during bus initialization). When SYSRST\* is asserted, PE\* (and pe) will also be forced into the asserted state indiependently of pre-emption conditions. After RE\* has been continuously released for at least

1µs and for not more than 2.2µs, the grants are re-enabled and PE\* (with pe) is released from its forced assertion, if it had entered one. (Insome systems, the assertion of PE\* for at least 1µs after the release of RE\* (following system reset) is a condition that signals the presence of a central arbiter.)

To accommodate the possibility of a system requirement for redundant and removable FB2012A, a BIAS V input is provided to bias the internal BTL circuity. This way the redundant FB2012A may be live inserted without disrupting system operation.

For designs with a single FB2012A, the BIAS V input should be connected to  $\ensuremath{\text{V}_{\text{CC}}}.$ 

# METASTABILITY CHARACTERISTICS OF THE FB2012A

One of the concerns when dealing with an asynchronous arbiter is understanding what would happen when competing requests arrive at the same time. Input requests are processed by a bank of mutual-exclusion elements. A mutual-exclusion element (ME) is a state-holding device that arbitrates between a pair of inputs. This is the point at which metastabilities can occur. The design of the ME precludes anomalous signaling by suppressing output assertion until metastabilities are resolved.

To determine the Mean Time Between Unacceptable Delays (MTBUD) the following formula is used:

$$MTBUD = \frac{\exp(\frac{t'}{\tau})}{(T_O)(f_{c1}f_{c2})}$$

t' is the maximum acceptable delay between the request edge (RQXn) and the corresponding grant output signal (GR\*); and  $f_{rx}$  is the frequency of the request inputs.

The central arbiter has metastability characteristics of  $\tau$  of 93ps,  $T_O$  of 2.3E33 seconds, and a normal propagation of 8.76ns measured at room temperature and 5V  $V_{CC}$ . (Those unfamiliar with these parameters may consult Philips Semiconductors application note AN219, "A Metastability Primer".)

The following example shows that at an individual ME, metastability induced delays of appreciable size are extremely rare.

Assume that there are two possible requests and the average request frequency for each is 250kHz. From the formula above, with a t' of 10.76ns (8.76ns + 2ns), the MTBUD is calculated to be 341 hours. If t' was 12.76ns, the MTBUD would be about 85 million years. Notice that 12.76ns is only an additional four nanosecond delay above the normal propagation delay. (This example assumes that a module may make a request immediately upon releasing tenure.)

The example illustrates only two modules competing for the bus. In real systems more request channels are active and more MEs are involved. If 'n' channels are active, then n(n-1)/2 MEs are active. Note, however, that any metastabilities that occur while a grant is active undesired delay would be noticed.

It is difficult to imagine that a user would ever experience a grant delay that cannot be tolerated.

FB2012A

## **PIN DESCRIPTION**

| SYMBOL                         | TYPE    | PIN NUMBER                                             | FROM/TO    | FUNCTION                                                                                                                                                                                                                                       |
|--------------------------------|---------|--------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RQH[13-0]*                     | I-BTL   | 26, 27, 28, 29, 30, 31, 33, 34, 35, 36, 38, 39, 40, 41 | Futurebus+ | These are level 1 requests. Grants are allocated on a first-come-first-served (FCFS) basis. The request that has been asserted the longest receives the grant.                                                                                 |
| RQL[13-0]*                     | I-BTL   | 10, 9, 8, 7, 6, 5, 3, 2, 1,<br>68, 66, 65, 64, 63      | Futurebus+ | These are level 0 requests. Level 0 requests are serviced when no level 1 requests are asserted. Requests are serviced according to the order of assertion (FCFS). The request that has been asserted the longest receives the grant.          |
| GR[13-0]*                      | O-BTL   | 44, 45, 46, 47, 49, 50, 51, 53, 54, 55, 57, 58, 59, 60 | Futurebus+ | Each GRn* corresponds to an RQHn* and RQLn*. Once asserted a request must remain asserted until its corresponding grant is asserted. A grant GRn* is de-asserted when both the corresponding RQHn* and RQLn* are de-asserted. (Open-collector) |
| ANYGR*                         | O-TTL   | 12                                                     | Module     | If any GR* pin is asserted ANYGR* is also asserted.                                                                                                                                                                                            |
| BINIT*                         | O-TTL   | 13                                                     | Module     | Signals other controllers to initialize their Futurebus+ signals. This pin is driven Low after RE* is Low has been asserted for more than 2.0ms. Will return High after RE* has been released for at least 60ms.                               |
| EN*                            | I-TTL   | 20                                                     | Module     | When high, all GR* lines that are not asserted will remain not asserted. An asserted GRn* will remain asserted until both the associated RQHn* line and RQLn* line are released.                                                               |
| pe                             | O-TTL   | 11                                                     | Futurebus+ | pe is the inverted TTL equivalent of the BTL PE* pin.                                                                                                                                                                                          |
| PE*                            | O-BTL   | 42                                                     | Futurebus+ | When PPE* is Low, PE* will be asserted whenever there is a level-1 request that is not being serviced while another grant is asserted. When PPE* is High, PE* will be asserted if more than one request (level-1                               |
| PPE*                           | I-TTL   | 15                                                     | Module     | and/or level-0) is asserted. If level-1 and level-0 requests from the same module (i.e., RQH1 and RQL1), they are considered as one request. (PE* is Open-collector)                                                                           |
| RE*                            | I-BTL   | 62                                                     | Futurebus+ | Futurebus+ reset.                                                                                                                                                                                                                              |
| SYSRST*                        | O-TTL   | 14                                                     | Module     | Indicates a system reset has been signaled on the Futurebus. (Open-collector)                                                                                                                                                                  |
| TESTEN                         | I-TTL   | 21                                                     | Tester     | Used only for out-of-board testing (users should hold this pin low).                                                                                                                                                                           |
| BIAS V                         | I-TTL   | 16                                                     |            | Low current input to properly bias the BTL drivers during live insertion or withdrawal. If live insertion or withdrawal is not a design consideration, this pin should be connected to V <sub>CC</sub> .                                       |
| LOGIC<br>GND                   | G-TTL   | 19, 37, 67                                             |            | TTL ground.                                                                                                                                                                                                                                    |
| BUS GND                        | G-BTL   | 43, 48, 52, 56, 61                                     |            | BTL ground.                                                                                                                                                                                                                                    |
| V <sub>CC</sub>                | V       | 4, 17, 32                                              |            | Power supply.                                                                                                                                                                                                                                  |
| JTAG[TDI,<br>TDO, TMS,<br>TCK] | I/O-TTL | 25, 24, 23, 22                                         | Module     | These four pins are reserved for future implementation of the JTAG standard. TDI and TDO are shorted together. TMS and TCK are not connected.                                                                                                  |
| NC                             | NC      | 18                                                     |            | No connect (reserved for future use).                                                                                                                                                                                                          |

FB2012A

#### **FUNCTIONAL WAVEFORMS**



- Module 0 and module 1 make request (RQH0 and RQL1) grant given to module 0 due to level-1 priority request.
- 2. Central Arbitration Controller asserts GR0\* and ANYGR\*.
- The preemption outputs (PE\* and pe) are asserted indicating that multiple modules are requesting grants.
- The current bus master, module 0, asserts et\* after beginning a transaction.
- The priority preemption input (PPE\*) has gone low which causes the preemption outputs (PE\* and pe) to be released.
- Module 0 finishes its need for bus tenure and releases its request.
- The Central Arbitration Controller detects the release of the module 0 request and releases the corresponding grant. The Module 1 request is then serviced — GR1\* is asserted (and ANYGR\* also). Module 1 is now the bus master elect.
- The bus master (module 0) releases et\* to indicate to module 1 that it, module 1, is the new bus master.

- A new level-1 request is received from module 2. Since PPE\* is asserted it causes PE\* and pe to be asserted indicating that there is an unserviced level-1 request.
- 10. Module 1 asserts et\* after beginning a transaction.
- 11. The EN\* pin is released blocking service to any unserviced requests. The asserted grant (GR1\*) remains asserted until the corresponding requests are released.
- 12. Module 1 releases its request. Because EN\* is High no new grants are asserted.
- 13. Module 1 releases et\*.
- 14.EN\* is again asserted.

923

- 15.The module 2 grant (GR2\*) becomes asserted. PE\* and pe are released because the level-1 request is now serviced.
- 16. Module 2, now the bus master, asserts et\* after beginning a transaction.
- 17. When module 3 asserts its request, PE\* and pe become asserted because now two requests are asserted at the same time (and PPE\* is High).

April 5, 1994

FB2012A

## **ABSOLUTE MAXIMUM RATINGS**

Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted, these limits are over the operating free-air temperature range.

| SYMBOL           | PARAMETE                                       | ER                         | RATING                   | UNIT |
|------------------|------------------------------------------------|----------------------------|--------------------------|------|
| Vcc              | Supply voltage                                 | -0.5 to +7.0               | V                        |      |
| V <sub>IN</sub>  | Input voltage                                  |                            | -1.2 to +7.0             | V    |
| IN               | Input current                                  | -18 to +5                  | mA                       |      |
| V <sub>OUT</sub> | Voltage applied to output in High output state |                            | -0.5 to +V <sub>CC</sub> | V    |
|                  |                                                | TTL outputs except SYSRST* | 8                        |      |
| I <sub>OUT</sub> | Current applied to output in Low output state  | SYSRST*                    | 24                       | mA   |
|                  |                                                | 80                         |                          |      |
| T <sub>amb</sub> | Operating free-air temperature range           |                            | 0 to +70                 | °C   |
| T <sub>STG</sub> | Storage range                                  |                            | -65 to +150              | °C   |

## **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL          | PARAMETER                                                                                 |                     | LIM  | IITS | UNIT |  |
|-----------------|-------------------------------------------------------------------------------------------|---------------------|------|------|------|--|
| 3 I MBOL        |                                                                                           | Min                 | Max  |      |      |  |
| V <sub>CC</sub> | DC supply voltage  High-level input voltage  Low-level input voltage  Input diode current |                     | 4.5  | 5.5  | V    |  |
| V <sub>iH</sub> |                                                                                           | TTL inputs          | 2.0  |      | ٧    |  |
| ▼IH             |                                                                                           | RQX0* - RQX13*, RE* | 1.62 |      | V    |  |
|                 | Low-level input voltage                                                                   | TTL inputs          |      | 0.8  | V    |  |
| V <sub>IL</sub> |                                                                                           | RQX0* - RQX13*, RE* |      | 1.47 | V    |  |
| lik             | Input diode current                                                                       |                     |      | -18  | mA   |  |
| łон             | High level output current                                                                 | TTL except SYSRST*  |      | -1   | mA   |  |
|                 |                                                                                           | TTL except SYSRST*  |      | 4    |      |  |
| loL             | Low-level output current                                                                  | SYSRST*             |      | 24   | mA.  |  |
|                 |                                                                                           | GR0* - GR13, PE*    |      | 80   | 1    |  |
| Co              | Output capacitance                                                                        | GRn*, PE*           |      | 7    | pF   |  |
| Tamb            | Operating free-air temperature range                                                      |                     | 0    | +70  | °C   |  |

April 5, 1994

FB2012A

## DC ELECTRICAL CHARACTERISTICS

Over recommended operating free-air temperature range unless otherwise noted.

| SYMBOL           | PARAMETER                                 |                                   | TEST CONDITIONS <sup>1</sup>                                                                |       | LIMITS |      | UNIT |
|------------------|-------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------|-------|--------|------|------|
|                  |                                           |                                   |                                                                                             | MIN   | TYP2   | MAX  |      |
| ЮН               | High level output current                 | SYSRST*                           | $V_{CC} = MAX$ , $V_{IL} = MAX$ , $V_{IH} = MIN$ , $V_{OH} = 4.5V$                          |       |        | 100  | μA   |
|                  | High level output current                 | GRn*, PE*                         | $V_{CC} = MAX$ , $V_{IL} = MAX$ , $V_{IH} = MIN$ , $V_{OH} = 2.1V$                          |       |        | 100  | μΑ   |
| l <sub>OFF</sub> | Power-off output current                  | GRn*, PE*                         | $V_{CC} = 0.0V$ , $V_{IL} = MAX$ , $V_{IH} = MIN$ , $V_{OH} = 2.1V$                         |       |        | 100  | μА   |
| V <sub>OH</sub>  | High level output voltage                 | ANYGR*,<br>BINIT, pe <sup>4</sup> | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, V <sub>IH</sub> = MIN, I <sub>OH</sub> = -1mA | 2.5   | 2.85   |      | ٧    |
| V <sub>OL</sub>  | Low level output voltage                  | ANYGR*,<br>BINIT, pe <sup>4</sup> | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, V <sub>IH</sub> = MIN, I <sub>OL</sub> = 4mA  | = 4mA |        | 0.5  | v    |
|                  |                                           | SYSRST*                           | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, V <sub>IH</sub> = MIN, I <sub>OL</sub> = 24mA |       | 0.33   | 0.5  |      |
|                  |                                           | GRn*, PE*                         | $V_{CC} = MIN, V_{IL} = MAX, V_{IH} = MIN, I_{OL} = 80mA$                                   | .75   | 1.0    | 1.10 |      |
| V <sub>IK</sub>  | Input clamp voltage                       |                                   | $V_{CC} = MIN$ , $I_1 = I_{IK}$                                                             |       |        | -1.2 | V    |
| l <sub>l</sub>   | Input current at maximum input voltage    | EN*,<br>PPE*,<br>TESTEN           | V <sub>CC</sub> = MAX, V <sub>I</sub> = GND or 5.5V                                         |       |        | ±50  | μА   |
|                  | maximom input voltage                     | RQXn*,<br>RE*                     |                                                                                             |       |        | ±100 |      |
| los              | Short circuit output current <sup>3</sup> | ANYGR*,<br>BINIT, pe              | V <sub>CC</sub> = MAX, V <sub>O</sub> = 0V                                                  | -30   |        | -100 | mA   |
| Icc              | Supply current (total)                    |                                   | V <sub>CC</sub> = MAX, Outputs High or Low                                                  |       | 80     | 120  | mA   |

- 1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended conditions for the applicable type.
- 2. All typical values are at  $V_{CC} = 5V$ ,  $T_A = 25$ °C.
- 3. Not more than one output should be shorted at a time. For testing los, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a High output may raise the chip temperature well above and thereby cause invalid readings in other parameter tests. In any sequence of parameter test, I<sub>OS</sub> tests should be performed last.

  4. Due to test equipment limitations, actual test conditions are V<sub>IH</sub> = 1.8V and V<sub>IL</sub> = 1.3V for BTL inputs.

## LIVE INSERTION SPECIFICATIONS

| SYMBOL             | PARAMETER                         | TEST CONDITIONS <sup>1</sup>                                                                                                         |      | LIMITS |     |      |
|--------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|--------|-----|------|
| O I MIDOL          |                                   | TEST CONDITIONS.                                                                                                                     | MIN  | TYP2   | MAX | UNIT |
| V <sub>BIASV</sub> | Bias pin voltage                  | V <sub>CC</sub> = 0 to 5.25V, Bn = 0 to 2.0V                                                                                         | 4.5  |        | 5.5 | V    |
| lminari            | Bias pin DC current               | V <sub>CC</sub> = 0 to 4.75V, <del>Bn</del> = 0 to 2.0V,<br>Bias V = 4.5 to 5.5V                                                     |      |        | 1   |      |
| BIASV              | Dias pin Do Carrent               | V <sub>CC</sub> = 4.5 to 5.5V, Bn = 0 to 2.0V,<br>Bias V = 4.5 to 5.5V                                                               |      |        | 10  | mA   |
| √Bn                | Bus voltage during prebias        | $\overline{B0} - \overline{B8} = 0V$ , Bias $V = 5.0V$                                                                               | 1.62 |        | 2.1 | V    |
| I <sub>LM</sub>    | Fall current during prebias       | BO-B8 = 2V, Bias $V = 4.5$ to $5.5V$                                                                                                 | 1    |        |     | μА   |
| IHM                | Rise current during prebias       | B0-B8 = 1V, Bias V = 4.5 to 5.5V                                                                                                     | -1   |        |     | μА   |
| IBnPEAK            | Peak bus current during insertion | V <sub>CC</sub> = 0 to 5.25V, <del>B0</del> to <del>B8</del> = 0 to 2.0V,<br>Bias V = 4.5 to 5.5V, OEB0 = 0.8V, t <sub>r</sub> = 2ns |      |        | 10  | mA   |
| IOLOFF             | Power up current                  | V <sub>CC</sub> = 0 to 5.25V, OEB0 = 0.8V                                                                                            |      |        | 100 |      |
| IOLO11             | Fower up current                  | V <sub>CC</sub> = 0 to 2.2V, OEB0 = 0 to 5V                                                                                          |      |        | 100 | μΑ   |
| t <sub>GR</sub>    | Input glitch rejection            | V <sub>CC</sub> = 5.0V                                                                                                               |      | 1.35   | 1.0 | ns   |

FB2012A

## **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                                            |                    |                                                                                                    |             | TL LIMIT     | S                                                                                                           |                                                                                                 |      |
|--------------------------------------|------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------|-------------|--------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|
| SYMBOL                               | PARAMETER                                                  | TEST CONDITION     | T <sub>amb</sub> = +25°C<br>V <sub>CC</sub> = 5V<br>C <sub>L</sub> = 50pF<br>R <sub>L</sub> = 500Ω |             |              | T <sub>amb</sub> = 0 - +70°C<br>V <sub>CC</sub> = 5V ±10%<br>C <sub>L</sub> = 50pF<br>R <sub>L</sub> = 500Ω |                                                                                                 | UNIT |
|                                      |                                                            |                    | MIN                                                                                                | TYP         | MAX          | MIN                                                                                                         | MAX                                                                                             | 1    |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay RQHn* or RQLn* to pe (PPE* = High)       | Waveform 2         | 5.3<br>4.5                                                                                         | 10.2<br>9.4 | 12.0<br>11.8 | 4.3<br>3.3                                                                                                  | 12.3<br>12.1                                                                                    | nş   |
| t <sub>PLH</sub>                     | Propagation delay RQHn* to pe (PPE* = Low)                 | Waveform 2         | 5.1                                                                                                | 8.4         | 10.5         | 4.2                                                                                                         | 10.9                                                                                            | ns   |
| t <sub>PHL</sub>                     | Propagation delay RQHa* to pe<br>(PPE* = Low) <sup>1</sup> | Waveform 2         | 5.5                                                                                                | 8.5         | 10.2         | 4.8                                                                                                         | 11.5                                                                                            | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay RQHn* or RQLn* to ANYGR*                 | Waveform 1         | 3.7<br>5.0                                                                                         | 8.6<br>9.7  | 10.5<br>12.0 | 3.0<br>4.2                                                                                                  | 11.0<br>12.2                                                                                    | ns   |
| t <sub>PHL</sub>                     | Propagation delay EN* to ANYGR*                            | Waveform 1         | 6.6                                                                                                | 9.0         | 10.6         | 5.2                                                                                                         | 10.9                                                                                            | ns   |
| SYMBOL                               | PARAMETER                                                  | TEST<br>CONDITIONS | $V_{CC} = 5V$ $V_{CC}$ $C_D = 30pF$ $C_C$                                                          |             |              |                                                                                                             | amb = 0 - +70°C<br>/ <sub>CC</sub> = 5V ±10%<br>C <sub>D</sub> = 30pF<br>R <sub>U</sub> = 16.5Ω |      |
|                                      |                                                            |                    | MIN                                                                                                | TYP         | MAX          | MIN                                                                                                         | MAX                                                                                             |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay RGHn* or RQLn* to GRn*                   | Waveform 1         | 2.0<br>2.0                                                                                         | 5.2<br>8.6  | 7.0<br>11.5  | 2.0<br>2.0                                                                                                  | 7.5<br>11.9                                                                                     | กร   |
| t <sub>PHL</sub>                     | Propagation delay RGHa* or RQLa* to GRb*1                  | Waveform 2         | 4.5                                                                                                | 12.0        | 15.3         | 4.3                                                                                                         | 15.5                                                                                            | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay RQHn* or RQLn* to PE* (PPE* = High)      | Waveform 1         | 3.0<br>2.7                                                                                         | 9.3<br>8.4  | 11.9<br>10.2 | 2.0<br>2.0                                                                                                  | 12.4<br>10.5                                                                                    | ns   |
| t <sub>PHL</sub>                     | Propagation delay RQHn* to PE* (PPE* = Low)                | Waveform 1         | 2.6                                                                                                | 7.0         | 8.7          | 1.7                                                                                                         | 8.9                                                                                             | ns   |
| t <sub>PLH</sub>                     | Propagation delay RGHa* to PE* (PPE* = Low) <sup>1</sup>   | Waveform 1         | 3.7                                                                                                | 8.3         | 10.0         | 3.6                                                                                                         | 10.3                                                                                            | ns   |
| t <sub>PHL</sub>                     | Propagation delay EN* to GRn*                              | Waveform 1         | 2.6                                                                                                | 6.9         | 8.4          | 2.0                                                                                                         | 8.8                                                                                             | ns   |

#### NOTE:

## **AC SETUP REQUIREMENTS**

|                    | PARAMETER                                 |                |      |                                                                                                                             |     |      |                                                                                                                            |    |
|--------------------|-------------------------------------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------|-----|------|----------------------------------------------------------------------------------------------------------------------------|----|
| SYMBOL             |                                           | TEST CONDITION | 1    | $T_{amb}$ = +25°C<br>$V_{CC}$ = 5V<br>$C_{D}$ = 30pF<br>$R_{U}$ = 16.5 $\Omega$<br>$C_{L}$ = 50pF<br>$R_{L}$ = 500 $\Omega$ |     |      | $T_{amb} = 0 - +70^{\circ}C$ $V_{CC} = 5V \pm 10\%$ $C_{D} = 30pF$ $R_{U} = 16.5\Omega$ $C_{L} = 50pF$ $R_{L} = 500\Omega$ |    |
|                    |                                           |                | MIN  | TYP                                                                                                                         | MAX | MIN  | MAX                                                                                                                        |    |
| t <sub>W</sub> (L) | RE* pulse width, Low (to assert BINIT*)   |                | 2.0  |                                                                                                                             | 3.9 | 2.0  | 3.9                                                                                                                        | ms |
| t <sub>W</sub> (L) | RE* pulse width, Low (to assert SYSRST*)  |                | 30.0 | ****                                                                                                                        | 60  | 30.0 | 60                                                                                                                         | ms |
| t <sub>rec</sub>   | Recovery time<br>RE* to BINIT* or SYSRST* |                | 60.0 | 100                                                                                                                         | 140 | 60.0 | 140                                                                                                                        | ns |
| t <sub>rec</sub>   | Recovery time<br>RE* to GRn*              |                | 1.0  |                                                                                                                             | 2.2 | 1.0  | 2.2                                                                                                                        | μs |

RQHa or RQLa represent requests that already have a corresponding GRa\* grant asserted. GRb\* represents a grant not yet asserted, but GRb\* becomes asserted when GRa\* is released, if RQHb and/or RQLb are asserted.

FB2012A

#### **AC WAVEFORMS**



## **TEST CIRCUIT AND WAVEFORMS**

