10 # Four-Channel, Isolated Thermocouple/mV Conditioners T-71-11-07 2B54/2B55 #### **FEATURES** Low Cost Per Channel Wide Input Span Range: ±5mV to ±100mV (2B54) ±50mV to ±5V (2B55) Pin Compatible with 2B34 RTD Conditioner High CMV Isolation: ±1000V dc; CMR = 156dB min @ 60Hz Low Input Offset Voltage Drift: ±1µV/°C max (2B54B) Low Gain Drift: ±25ppm/°C max (2B54B) Low Nonlinearity: ±0.02% max (±0.012% typ) Normal Mode Input Protection (130V rms) and Filtering Channel Multiplexing: 400 chan/sec Scanning Speed Solid State Reliability #### APPLICATIONS **Multichannel Thermocouple Temperature Measurements** Low and High Level Data Acquisition Systems **Industrial Measurement and Control Systems** #### GENERAL DESCRIPTION Models 2B54 and 2B55 are low cost, high performance, fourchannel signal conditioners. Both models are functionally complete, providing input protection, isolation and common mode rejection, multiplexing, filtering and amplification. The 2B54 has been designed to condition low level signals (±5mV to ±100mV), like those generated by thermocouples or strain gages, in the presence of high common mode voltages. The 2B55 is optimized to condition ±50mV to ±5V or 4 to 20mA transmitter signals as inputs. The four-channel structure of both models results in significant cost and size reduction. The high performance of the 2B54 and 2B55 is accomplished by the use of reliable transformer isolation techniques and an amplifier-per-channel architecture. Each of the input channels is galvanically isolated (±1000V dc) from the other input channels and from output ground. The amplifier-per-channel structure is used to obtain low input drift (±1µV/°C max, 2B54B), high common mode rejection (156dB @ 60Hz), and very stable gain (±25ppm/°C max). Other key features include low input noise (1µV p-p), low nonlinearity (±0.02% max) and open-thermocouple detection (2B54). #### APPLICATIONS Models 2B54 and 2B55 were designed to serve as a superior alternative to the relay multiplexing circuits used in multichannel data acquisition systems, computer interface systems, process signal isolators, and temperature measurement and control instrumentation. Advantages over relay circuits include functional versatility, superior performance, and solid state reliability. Both models are also pin compatible with the 2B34, four-channel RTD/strain gage conditioner. In thermocouple temperature measurement applications, outstanding low drift, high noise rejection, high throughput and 1000V isolation make the 2B54 a natural choice over flying #### FUNCTIONAL BLOCK DIAGRAM capacitor multiplexers in conditioning any thermocouple type. When cold junction compensation is required in measurement of temperature with thermocouples, the 2B54 may be used directly with the model 2B56 Universal Cold Junction Compensator. #### DESIGN FEATURES AND USER BENEFITS High Reliability: To assure high reliability and provide isolation protection to electronic instrumentation, reliable transformer isolation and solid state switching are used. Both models have been conservatively designed to meet the IEEE standard for Transient Voltage Protection (472-1974:SWC) and offer 130V rms normal mode input protection. High Noise Rejection: To preserve high system accuracy in electrically noisy industrial environments, the 2B54 and 2B55 provide excellent common mode noise rejection, RFI/EMI immunity, and low pass filtering for rejection of series mode noise and 50Hz/60Hz pickup. Ease of Use: The multichannel, functionally complete design in a compact (2" × 4" × 0.4") module, assures ease of use, conserves board space and eliminates the need for a number of discrete components necessary in relay multiplexing circuits. Low Cost: The 2B54 and 2B55 offer the lowest cost per channel for isolated, solid state, low level signal conditioners. REV. A SIGNAL CONDITIONING COMPONENTS 10-117 # **2B54/2B55** — **SPECIFICATIONS** (typical @ $+25^{\circ}$ C and $V_s = \pm 15V$ and $V_{osc} = +15V$ , unless otherwise noted) | Model | 2B54A | 2B54B | 2B55A | OUTLINE DIMENSIONS | |-------------------------------------------|--------------------------------------------|--------------------------------------------------------|-----------------------------|---------------------------------------------------------------------| | ANALOG INPUTS | | | | Dimensions shown in inches and (mm | | Number of Channels | 4 | • | • | 2.01 (61.1) MAX | | Input Span Range | ±5mV to ±100mV | • | ±50mV to ±5V | <u> </u> | | Colo Possesion | $G = 1 + 10k\Omega/R_G$ | • | • | 0.41 (10.4)<br>MAX | | Gain Equation | ±0.2% max (G = 50 to 300) | . • | ±0.2% max (G = 1 to 100) | , MAX | | Gain Error | ±1% max (G = 1000) | • | NA | 0.02 (0.5) | | | ±35ppm/°C max | ±25ppm/°C max | ±25ppm/°C max | | | Gain Temperature Coefficient | 135ppm/ Cmax | ±0.02% max(±0.012% typ) | ±0.02% max (G = 1 to 100) | - 0.2 (5.1) MAX | | Gain Nonlinearity 1 | | 10.02% max(10.012% typ) | NA | | | | ±0.03% (G = 1000) | | NA. | 37 0 | | Offset Voltage | | | ±50µV max | <u> </u> | | Input Offset, Initial (Adj. to Zero) | ±20μV max | ±1μV/°C max(±0.5μV/°C typ) | +EuV/C may | ┞ <del>Ğ╎╎╏╎╎╎╎╎╎╏╎</del> ┤┼┼┼┼┼┼┼┼ | | vs. Temperature | ±2.5μV/°C max | TIME CHARGEO.SHE CUP | a chiak | [ <del>\$111111111111111111111111111111111111</del> | | vs. Time | ±1.5µV/month | 1 | ` | [21111111111111111111111111111111111111 | | Output Offset (Adjustable to Zero) | ±12mV max | - | 1 | <del> </del> | | ys. Temperature | ±50μV/°C max | • | • | | | • | / 50\ 0 | $\pm \left(1 + \frac{50}{G}\right) \mu V / ^{\circ} C$ | ±(5μV+ <del>50</del> )μV/°C | [ <u>8111111111111</u> ] | | Total Offset Drift (RTI), max | ±(2.5+ <sup>50</sup> / <sub>G</sub> )μV/°C | ±(1+-G)μν/ C | TOWN GOWING | <u> ♦ </u> | | Input Noise Voltage | • =- | | | 54 0 4.02 | | $0.01$ Hz $-100$ Hz, $R_S = 1$ k $\Omega$ | 1μV p-p | • | 71-11-07 | (102.1) | | CMV, Channel-to-Channel or | | т_ | -71_11. AT | 9 18 155 0 MAX | | Channel-to-Ground | | 1 - | 11-11-01 | <del>\delta </del> | | Continuous, ac, 60Hz | 750V rms | • | | 8 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | ±1000V pk max | • | • | | | Continuous, ac or dc | 11000 V pk max | | | <del> </del> | | Common Mode Rejection | 1 5 4 1 m i (CI 1000) | | 145dB min (G = 100) | <del> </del> | | R <sub>S</sub> <100Ω, f≥50Hz | 156dB min (G = 1000) | 1 | 110dB min (G = 1) | <del> </del> | | $R_S \le 100\Omega$ , $f \ge 50Hz$ | 128dB min (G = 50) | 1 | 110dp mm (G=1) | <del>[*] </del> | | Normal Mode Input, Without Damage | 130V rms, 60Hz | | 55dB min (G = 100) | ┞ <del>┋╎╏╎╏╏╏╏╏╏╏╏</del> ╏ | | Normal Mode Rejection, @ 60Hz | 55dB min (G = 1000) | • | 550B min (G = 100) | <b>*</b> | | Input Resistance, Power On | 100ΜΩ | • | * | φ1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1-1- | | Power Off | 35kΩ min | • | 74kΩ min | BOTTOM VIEW | | Input Bias Current | +8nA max | • | · | WEIGHT: 2 OZ 0.1 (2.54) GRID | | | | | | | | ANALOG OUPUT | + F T A + F A | | | NOTES:<br>TERMINAL PINS INSTALLED ONLY IN SHADED<br>HOLE LOCATIONS. | | Output Voltage Swing <sup>2</sup> | ±5V @ ±5mA | • | | HOLE LOCATIONS. | | Output Noise, dc - 100kHz | 0.8mV p-p | Ť | · | | | Output Resistance | | _ | | | | Direct Output | 0.1Ω | | | PIN DESIGNATIONS | | Switched Output | 35Ω | <u> </u> | <u> </u> | III DEDIGMITIONS | | CHANNEL SELECTION | | | | · | | Channel Selection Time to ±0.01% FS | 2.5ms max | • | • | PIN FUNCTION PIN FUNCTION | | Channel Scanning Speed | 400 chan/sec min | • | • | 1 - 37 HI<br>2 + SELECT CH. D 38 | | Channel Select Input Reverse Voltage | | | | 3 SWO QUIPUT ENABLE 39 Rg | | Rating | 3V max | • | • | 3 SWO OUTPUT ENABLE 39 Rg 4 SWITCHED 40 Rg COM CHANNEL A | | | | | | 8 DIRECT 42 V-OUT | | POWER SUPPLY | | | | 7 SENSE 43 V+OUT | | Voltage | ±15V dc ±10% | | | 8 9 OFS. ADJ. OUTPUT 44 | | Output ±VS (Rated Performance) | | | • | 10 48 | | (Operating) | ±12V to ±18V de max | - | | 11 -Vs 47 HI<br>12 COM 48 | | Oscillator +Vosc | .12 511 10175 | • | • | 113 +Ve -/ 149 Ro ( | | (Rated Performance) | +13.5V to +24V | | | 14 50 Rg/COM CHANNEL B | | Absolute max +V <sub>OSC</sub> | +26V | • | - F | 18 ( PELECTICAL C 52 V-OUT \ | | Current | | _ | • | 17 53 V+OUT J | | Output $\pm V_S = \pm 15V$ | ±4mA max | - | ī | 10 55 | | Oscillator +VOSC = +15V | 40mA max | • | - | 20 -<br>21 + SELECT CH. B 67 | | Supply Effect on Offset | | | | | | Output ±Vs | 100μV/V RTO | • | | 22 58 Rg CHANNEL C 23 60 LO/OFS | | Oscillator +V <sub>OSC</sub> | iμV/V RTI | • | • | | | ENVIRONMENTAL | | | _ | 24 62 V+OUT | | Temperature | | | | 27 63<br>28 64 | | Rated Performance | 0 to +70°C | • | • | 29 66 | | | -25°C to +85°C | • | • | 30 +Vosc osc. POWER 66 HI | | Operating | -55°C to +85°C | • | • | 49 Pa | | Storage | -yy G (0 T03 G | | | 1 33 OUT 1 STATE 189 RO/COM 2 CHOUNTEL D | | Relative Humidity | 0 to 85% | • | • | 36 1 71 V-007 \ | | Non-Condensing to +40°C | | | | 36 + SELECT CHLA 72 V+OUT | | CASE SIZE | 2" X 4" X 0,4" | • | • | | | | 0.41 (10.4)<br>MAX | |-------------|--------------------| | 2 (5.1) MAX | 0.02 (0.5) | | 20 | 37 | #### DESIGNATIONS | | | | · | |-----|------------------------------------------------|-------------|--------------------| | PIN | FUNCTION | PIN | FUNCTION | | 1 2 | SELECT CH. D | 37<br>38 | HI ) | | . 3 | SW D OUTPUT ENABLE | 39 | Rg ( | | 4 | SWITCHED \ | 40 | Rg/COM > CHANNEL A | | 5 | | 41 | LO/OFS ( | | 6 | DIRECT | 43 | V+ OUT ) | | 7 | SENSE | 144 | 44.001.2 | | 8 | OFS. ADJ. OUTPUT | 45 | | | 10 | UPS. ALM. | 46 | | | 11 | -v. \ | <b>⊢</b> 7∻ | н | | 12 | COM ) | 48 | ) | | 13 | +V <sub>s</sub> | 49 | Ra ( | | 14 | | 50 | RO/COM > CHANNEL B | | 15 | -1 | 61 | LO/OFS ( | | 16 | SELECT CH. C | 52 | V-OUT \ | | 17 | 7 | 53 | V+ OUT J | | 18 | <u>+) </u> | 64 | | | 19 | | 55 | | | 20 | SELECT CH. B | 58<br>67 | HI ) | | 21 | + / 355501 010 0 | 58 | Ra ( | | 22 | | 59 | Ba/COM CHANNEL C | | 24 | | ا<br>ا | LO/OFS | | 26 | | l 🔐 | V-OUT \ | | 26 | | 62 | V+ OUT | | 27 | | 63 | ***** | | 28 | | 64 | | | .29 | | 66 | | | 30 | +Vosci cen nouvro | 66 | HI ) | | 31 | COM OSC. POWER | 67 | - 1 | | 32 | IN SYMC | de | Re COM CHANNEL D | | 33 | OUT SYNC | 89 | | | 34 | | 70 | LO/OFS [ | | 35 | SELECT CHL A | 71 | V-OUT | | 36 | | 1 72 | V+ OUT / | NOTES <sup>&</sup>quot;Specifications same as 2854A. 'Gain nonlinearity is specified as a percentage of output signal span representing peak deviation from the best straight line; e.g. conlinearity at an output span of 10V pk-pk (±5V) is ±0.02% or ±2mV. Protected for shorts to ground and/or either supply voltage. Specifications subject to change without notice. ## **Understanding the 2B54/2B55** #### **FUNCTIONAL DESCRIPTION** The internal structure of the 2B54/2B55 is shown in Figure 1. Four individually isolated input channels are multiplexed into a single output buffer, with the desired channel selected by control inputs SELECT A through SELECT D. Isolated power and timing signals for the input channels are provided by an internal oscillator. Each channel contains an input protection and filtering network and a low-drift amplifier whose gain is set by a usersupplied resistor (RG). Additional filtering is provided in the amplifier circuit. This structure preserves signal integrity by taking all signal gain ahead of the isolation and multiplexing circuits. The isolated power supply for each channel is brought out to permit convenient fine adjustment of the input offset voltage if desired. Transformer coupling is used to achieve stable, reliable galvanic isolation of each channel from all other channels and from output ground. Although the bandwidth of the input channels is small (<2Hz at high gains) to provide immunity to normalmode noise, the multiplexing technique allows the channels to be scanned at a high rate (400 channels/sec). Thus a high revisitation rate is maintained even in systems with a large number of input channels. The output buffer amplifier operates at unity gain with feedback provided by an external connection from the DIRECT output to the SENSE input. The DIRECT output provides a ±5V swing with low source resistance to permit error-free operation with heavy loads. In addition, a separate seriesswitched output with an active-low enable control is provided so that multiple modules may be combined without the use of external analog multiplexers. An offset trim point which does not affect drift is also provided on the output channel. Figure 1. 2B54/2B55 Functional Block Diagram The internal oscillator has its own power supply pins for enhanced application flexibility, and a sync mechanism is provided to eliminate beat-frequency errors when multiple 2B54/ 2B55's are used or when a system clock is present. The 2B54 and 2B55 share the same design, differing only in input specifications and filter characteristics. #### T-71-11-07 OPERATING INSTRUCTIONS The connections shown in Figure 2 are common to most applications of the 2B54/2B55, and in many cases will be all that is required. The following sections describe this basic application and also detail some optional connections which enhance the module's utility in more complex applications. Figure 2. Basic 2B54/2B55 Application #### Interconnection Guidelines In any high accuracy isolator application it is important to minimize coupling between input and output, and the 2B54/ 2B55 pinout has been designed to make this easy to do. For best results, keep all leads associated with signals on the input edge as far as possible from signals on the output edge. This will minimize the effects of board leakage and capacitance. The use of a guard track on both sides of the board (Figure 2) can also be helpful. The power supplies should be decoupled with tantalum capacitors as close to the unit as possible. For lowest noise, the output grounding scheme should be as shown in Figure 2. The output signal common is connected directly to pin 12, with power supply returns brought separately to that pin so that power supply currents do not flow in the low lead of the signal Since most of the power taken by the 2B54/2B55 is supplied to the internal oscillator which requires only a positive supply and can accommodate a wide range of supply voltages, it is sometimes desirable to power the oscillator from a convenient source of unregulated power (such as +24V - Figure 2), A 0.1µF capacitor should be then connected directly from pin 12 to pin 31. Since the output and oscillator circuits are not fully isolated, a dc path must exist between the two power supply commons. A small (one or two volts) potential difference between OUT COM and OSC COM will not affect operation. SIGNAL CONDITIONING COMPONENTS 10-119 REV. A 10 ### 2B54/2B55 Gain Setting The gain of each channel is independently set by a usersupplied resistor (RG) connected as shown in Figure 2. Channel gain will normally be selected so that the maximum output of the signal source will result in a plus or minus full scale (±5V) output swing. The resistor value required is RG = $10k\Omega/(G-1)$ . Thus if $R_G = 101\Omega$ , the gain will be 100, and an input signal swing of ±50mV will yield an output span of A parallel trim on the gain-setting resistor can be used to trim out the resistor's tolerance and the module's gain error (Figure 3). Since a parallel trim will always increase the gain, the value of the gain-setting resistor should be chosen to give an untrimmed gain somewhat lower than the desired trimmed gain. Good quality metal-film resistors should be used for RG since gain accuracy and drift are a direct function of RG's characteristics. Cermet pots are suitable for the trim. Figure 3. Input Offset and Gain Adjustments **Optional Offset Adjustment** The 2B54/2B55 has provision for fine adjustment of the input offset of each channel and the output offset of the entire module. None of the offset adjustments affect offset drift, and there is no need to make any adjustment unless the application calls for tighter offsets than those specified for the module type. Connections for input offset adjustment are shown in Figure 3. This is a fine trim with a limited range ( $\pm 250 \mu V - 2B54$ and ±1mV - 2B55, RTI), used to adjust each channel for zero offset while operating at the desired gain. Since the range of the input offset trim is small, it will usually be necessary to adjust output offset first. This can be conveniently done by operating one channel with zero input at unity gain (by disconnecting the gain resistor) and adjusting the output offset control for zero output. Connections for output offset adjustment are shown in Figure 4. Figure 4. Output Offset and Master Gain Adjustments An alternative offset adjustment procedure is appropriate in applications where the channel gains are field-selected by switching the gain-setting resistor. Here it is desirable to set the input offset so that there is no zero shift at the output when the gain is changed. To make the adjustment, switch back and forth from low to high gain with zero input and adjust the input offset control until no shift occurs at the output when changing gains. Then adjust the output offset control for zero output at the lower gain. 10-120 SIGNAL CONDITIONING COMPONENTS Stable components (a metal film resistor and a cermet pot) should be used for the input offset adjustment to avoid compromising drift. Output offset adjustment components are not critical and may be omitted altogether when a single 2B54/ 2B55 is followed by an A to D Converter that has a zero adjustment. T-71-11-07 Channel Selection Each channel in the 2B54/2B55 is turned on and off by a SELECT input. As indicated in Figure 1, each SELECT input consists of an LED in series with a resistor, and is not connected to any other circuits in the module. Turning the LED on (I≥2.5mA) turns the channel on, and turning the LED off (I≤50µA) turns the channel off. This allows considerable flexibility of connection, but the easiest way to use the SELECT inputs is to tie all four SELECT + pins to +5V and drive the SELECT-inputs from TTL logic (either open-collector or totem-pole outputs can be used), as shown in Figure 2. It is also possible to use CMOS logic to drive the SELECT inputs (Figure 5). With a +15V logic supply a standard CMOS decoder or gate can supply enough current to drive the SE-LECT inputs directly, but at lower supply voltages it is advisable to use a buffer such as that shown in Figure 5b. The power taken by the SELECT inputs is small, since only one is on at a time, but at the higher CMOS supply voltages more current than the required 2.5mA will flow. This does not affect operation, but if desired the current can be brought back to the minimum value with series resistors as shown in Figure 5. Use $2k\Omega$ for 10V operation, and $3.9k\Omega$ at 15V. The maximum reverse voltage applied to any SELECT input must be limited to 3V to avoid damage to the LED. Maximum forward current should be kept below 25mA. Each SELECT input is isolated from all other circuits in the module and may be operated up to ±50V away from output and power ground. Channels may be selected in any order, and there are no restrictions on rate or duty cycle except the 2.5ms settling time for access to a channel. It should be noted, however, that selecting two or more channels simultaneously for more than a few microseconds will result in a very long settling time when the conflict is resolved. Timing overlaps should therefore be Figure 5b. Figure 5. CMOS Channel Selection REV. A 10 2B54/2B55 Channel Expansion The 2B54/2B55 has provision for directly interconnecting several modules when more than four channels are needed. The series-switched outputs of a group of modules are connected together, the SELECT inputs are driven in parallel. and the output of the desired module is selected using the Output Enable pin. This is shown in Figure 6. A single 74LS139 decoder is used to drive the SELECT inputs of up to four modules, and also provides address expansion so that the binary coded channel address word selects the appropriate module output via the Output Enable pins. The overall operation of the series-switched outputs is analogous to three-state logic, and the output rail is thus an analog bus. It is possible to operate up to sixteen modules in parallel, for a total of 64 input channels. Note that it will be necessary to break up the SELECT inputs into several groups to avoid overloading the decoder when many modules are used. The settling time of the output switches is <50µs to ±0.01% and is thus negligible in comparison to the channel selection times. The Output Enable signal is active low, and is compatible with both TTL and CMOS logic. The switching threshold is +1.8V; input current at 0V is typically -0.4mA. The output resistance of the Switched Output (typically $35\Omega$ +0.5%/°C) is low enough to provide fast switching times but will cause gain errors when driving a heavy load. A single buffer isolating the Switched Outputs from the load will solve this problem in an "analog bus" application (Figure 6). In single-module applications the DIRECT (low impedance) output should be used. Note that in all cases the SENSE pin must be connected to the DIRECT output to provide feedback for the output amplifier. Figure 6. Expansion to More than Four Channels #### Synchronization In applications where multiple 2B54/2B55's are used in close proximity or when system clock signals are present near the isolator, differences in individual oscillator frequencies may cause "beat frequency" related output errors. To eliminate these errors, multiple units may be synchronized by connecting the SYNC OUT (pin 33) terminal to the SYNC IN (pin 32) terminal of the adjacent 2B54/2B55 (Figure 7). The first of a group of modules may be synchronized to an external source via the SYNC IN pin. To minimize noise pickup, sync wiring should be separated from analog signal runs. The frequency of the external sync source, when used, will have a small effect on the gain and output offset of the 2B54/ 2B55. Thus any adjustments should be made with the module synchronized. Figure 7. Synchronization #### Open Input Detection The 2B54 can be programmed to respond to an open-circuit condition on a channel input with either an upscale or downscale response when the affected channel is selected. The response time to detect an open input can be in the tens of seconds, since only a few nA of input bias current are available to charge the input filter. The circuits in Figure 8 indicate the selection of either downscale or upscale response and can be used to provide shorter open-circuit response times. Either circuit will produce a bias current of approximately 20nA which can be used to aid or oppose the 3nA typically supplied by the module, as shown. The circuit of Figure 8A has the advantage of simplicity, but the highvalue resistor may not be readily available. Figure 8B shows how to solve the problem at the expense of complexity. The values shown may be modified to give an optimum trade of bias current for response time in a given application. A 2 to 5 second response is typical for the values shown. If a downscale response is desired, a resistor divider circuit like Figure 8B may be desired to prevent a negative overscale. If a negative overscale condition occurs (typically -7V), the output will saturate on all channels. Figure 8. High Speed or Reversed Open Input Detection In most applications, no output filtering will be required since the effect of the small carrier-related noise spikes on the output (<1mV p-p, 100kHz B.W.) drops off rapidly as bandwidth decreases and in many cases will be negligible. In some applications (e.g., when driving a successive-approximation A to D) the effective system bandwidth may be large enough to pass the noise. To eliminate the carrier noise (without any effect on switching times), a simple R-C filter may be used at the output (Figure 9A). Only one filter is needed even when multiple modules are used, as shown in Figure 9B. If the load to be driven has an input resistance of less than $10M\Omega$ , a buffer will be needed. REV. A SIGNAL CONDITIONING COMPONENTS 10-121 ## 2B54/2B55 Figure 9. Output Filtering #### CMR AND NMR PERFORMANCE Common mode rejection is a result of both isolation and filtering and indicates ability to reject common mode inputs while amplifying differential signal inputs. CMR is dependent on source impedance imbalance, signal frequency and conditioner gain. Normal mode rejection is also a function of the 2B54/2B55 gain. Figures 10 and 11 illustrate typical CMR and NMR performance. Note that any additional low pass filtering (e.g., an integrating A to D converter) at the output of the 2B54/2B55 will further improve both CMR and NMR performance. Figure 10. Common Mode and Normal Mode Response – 2854 Figure 11. Common Mode and Normal Mode Response – 2855 #### APPLICATIONS Thermocouple Temperature Measurement: Figure 12 shows a four-channel thermocouple input system with isolation, amplification, and multiplexing provided by the 2B54. Several different thermocouple types are used, and the gain-setting resistors on each channel have been chosen to take the standard ANSI range for each type to a 5V output span. Since 10-122 SIGNAL CONDITIONING COMPONENTS thermocouples must be compensated for the temperature of the reference junction which is formed where the thermocouple leads are terminated, the 2B56 Universal Cold Junction Compensator is used. The 2B56 monitors the temperature of the reference junction (terminal block) via an external sensor and corrects the signal at the output of the 2B54 for reference temperature. Compensation for several thermocouple types is selectable via digital control inputs. Thermocouple linearization, if needed, would be typically performed in system's software. Figure 12. Four-Channel Thermocouple Temperature Measurement with Cold Junction Compensation Process Signals Interface: In Figure 13, the 2B55 is used to provide floating inputs for four 4-20mA process signal loops. The use of floating inputs in this type of application gives protection from common-mode voltages and greatly simplifies system configuration, since additional loads in series with the loop can be connected on either side of the isolator input. Each current input is converted into a 1 to 5 volt signal by a 250 $\Omega$ resistor. The 2B55 is operated at unity gain (no gain-setting resistors) so that a 1 to 5 volt signal appears at the output. Since no gain-setting resistors are used, gain adjustment, if required, is done by connecting trims directly across the input resistors. Other current ranges can be accommodated by changing the value of the input resistors. When there are several loads on the loop, compliance voltage at the transmitter may be at a premium. In this case it will be advantageous to reduce the voltage swing at the isolator inputs by using smaller resistors (perhaps $25\Omega$ ) and scaling the output back to a 5V span by taking an appropriate gain in the isolator. Figure 13. Isolated 4-20mA Loop Signals Interface REV. A