Advance Information

MPC107EC/D Rev. 1, 11/2002

MPC107 PCI Bridge/Memory Controller Hardware Specifications





This document provides an overview of the MPC107 PCI bridge/memory controller (PCIB/MC) for high-performance embedded systems. The MPC107 is a cost-effective, general-purpose PCIB/MC for applications using PCI in networking infrastructure, telecommunications, and other embedded markets. It can be used in applications such as network routers and switches, mass storage subsystems, network appliances, and print and imaging systems.

This document describes pertinent electrical and physical characteristics of the MPC107. For functional characteristics of the processor, refer to the *MPC107 PCI Bridge/Memory Controller User's Manual* (MPC107UM/D).

This document contains the following topics:

| Topic                                                 | Page |
|-------------------------------------------------------|------|
| Section 1.1, "Overview"                               | 1    |
| Section 1.2, "Features"                               | 2    |
| Section 1.3, "General Parameters"                     | 4    |
| Section 1.4, "Electrical and Thermal Characteristics" | 4    |
| Section 1.5, "Package Description"                    | 28   |
| Section 1.6, "PLL Configuration"                      | 36   |
| Section 1.7, "System Design Information"              | 36   |
| Section 1.8, "Document Revision History"              | 44   |
| Section 1.9, "Ordering Information"                   | 46   |

To locate any published errata or updates for this document, refer to the web site at http://www.motorola.com/semiconductors.

## 1.1 Overview

The MPC107 integrates a PCI bridge, memory controller, DMA controller, PIC timers, a message unit with an Intelligent Input/Output ( $I_2O$ ) message controller, and an Inter-Integrated Circuit ( $I^2C$ ) controller. The integration reduces the overall packaging requirements and the number of discrete devices required for an embedded system.

Figure 1 shows the major functional units within the MPC107. Note that this is a conceptual block diagram intended to show basic features rather than an attempt to show how these features are physically implemented.



Figure 1. MPC107 Block Diagram

## 1.2 Features

The MPC107 provides an integrated high-bandwidth, high-performance interface for up to two 60x processors, the PCI bus, and main memory. This section summarizes the major features of the MPC107, as follows:

- Memory interface
  - 64-/32-bit 100-MHz bus
  - Programmable timing supporting either FPM DRAM, EDO DRAM, or SDRAM
  - High-bandwidth bus (32-/64-bit data bus) to DRAM
  - Supports one to eight banks of 4-, 16-, 64-, or 128-Mbit memory devices, and up to four banks of 256-Mbit SDRAM devices
  - Supports 1-Mbyte to 1-Gbyte DRAM memory
  - 144 Mbytes of ROM space
  - 8-, 32-, or 64-bit ROM
  - Write buffering for PCI and processor accesses
  - Supports normal parity, read-modify-write (RMW), or ECC
  - Data-path buffering between memory interface and processor

- Low-voltage TTL logic (LVTTL) interfaces
- Port X: 8-, 32-, or 64-bit general-purpose I/O port using ROM controller interface with programmable address strobe timing
- 32-bit PCI interface operating up to 66 MHz
  - PCI 2.1-compliant
  - PCI 5.0-V tolerance
  - Support for PCI locked accesses to memory
  - Support for accesses to PCI memory, I/O, and configuration spaces
  - Selectable big- or little-endian operation
  - Store gathering of processor-to-PCI write and PCI-to-memory write accesses
  - Memory prefetching of PCI read accesses
  - Selectable hardware-enforced coherency
  - PCI bus arbitration unit (five request/grant pairs)
  - PCI agent mode capability
  - Address translation unit
  - Some internal configuration registers accessible from PCI
- Two-channel integrated DMA controller (writes to ROM/Port X not supported)
  - Supports direct mode or chaining mode (automatic linking of DMA transfers)
  - Supports scatter gathering—read or write discontinuous memory
  - Interrupt on completed segment, chain, and error
  - Local-to-local memory
  - PCI-to-PCI memory
  - PCI-to-local memory
  - PCI memory-to-local memory
- Message unit
  - Two doorbell registers
  - An extended doorbell register mechanism that facilitates interprocessor communication through interrupts in a dual-local-processor system
  - Two inbound and two outbound messaging registers
  - I<sub>2</sub>O message controller
- I<sup>2</sup>C controller with full master/slave support (except broadcast all)
- Programmable interrupt controller (PIC)
  - Five hardware interrupts (IRQs) or 16 serial interrupts
  - Four programmable timers
- Integrated PCI bus, CPU, and SDRAM clock generation
- Programmable PCI bus, 60x, and memory interface output drivers
- Dynamic power management supporting 60x nap, doze, and sleep modes
- Programmable input and output signals with watchpoint capability

#### **General Parameters**

- Built-in PCI bus performance monitor facility
- Debug features
  - Error injection/capture on data path
  - IEEE 1149.1 (JTAG)/test interface
- Processor interface
  - Supports up to two PowerPC microprocessors with 60x bus interface
  - Supports various operating frequencies and bus divider ratios
  - 32-bit address bus, 64-/32-bit data bus supported at 100 MHz
  - Supports full memory coherency
  - Supports optional local bus slave
  - Decoupled address and data buses for pipelining of 60x accesses
  - Store gathering on 60x-to-PCI writes
  - Concurrent transactions on 60x and PCI buses supported

## 1.3 General Parameters

The following list provides a summary of the general parameters of the MPC107:

Technology 0.29 µm CMOS, five-layer metal

Die size: 50 mm<sup>2</sup>

Transistor count 0.96 million

Logic design Fully-static

Package Surface mount 503 plastic ball grid array (C4/PBGA)

Core power supply  $2.5 \text{ V} \pm 5\% \text{ V}$  DC (nominal; see Table 2 for recommended operating

conditions)

I/O power supply 3.0 to 3.6 V DC

## 1.4 Electrical and Thermal Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC107.

## 1.4.1 DC Electrical Characteristics

The following sections describe the absolute maximum ratings, recommended operating conditions, DC electrical specifics, characteristics of the output drivers, power consumption estimates, and thermal characteristics for the MPC107.

## 1.4.1.1 Absolute Maximum Ratings

The tables in this section describe the MPC107 DC electrical characteristics. Table 1 provides the absolute maximum ratings.

**Table 1. Absolute Maximum Ratings** 

| Characteristic <sup>1</sup>                 | Symbol                              | Range        | Unit | Notes |
|---------------------------------------------|-------------------------------------|--------------|------|-------|
| Supply voltage—core                         | V <sub>DD</sub>                     | -0.3 to 2.75 | V    |       |
| Supply voltage—memory bus drivers           | GV <sub>DD</sub>                    | -0.3 to 3.6  | V    |       |
| Supply voltage—processor bus drivers        | BV <sub>DD</sub>                    | -0.3 to 3.6  | V    |       |
| Supply voltage—PCI and standard I/O buffers | OV <sub>DD</sub>                    | -0.3 to 3.6  | V    |       |
| Supply voltage—PLLs and DLL                 | AV <sub>DD</sub> /LAV <sub>DD</sub> | -0.3 to 2.75 | V    |       |
| Supply voltage—PCI reference                | LV <sub>DD</sub>                    | -0.3 to 5.4  | V    |       |
| Input voltage                               | V <sub>in</sub>                     | -0.3 to 3.6  | V    | 2     |
| Operational die-junction temperature range  | T <sub>j</sub>                      | 0 to 105     | °C   |       |
| Storage temperature range                   | T <sub>stg</sub>                    | -55 to 150   | °C   |       |

<sup>1.</sup> Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

<sup>2.</sup> PCI inputs with LVdd = 5 V  $\pm$  5% V DC may be correspondingly stressed at voltages exceeding LV<sub>DD</sub> + 0.5 V DC.

### 1.4.1.2 Recommended Operating Conditions

Table 2 provides the recommended and tested operating conditions for the MPC107. Proper device operation outside of these conditions is not guaranteed.

**Table 2. Recommended Operating Conditions** 

| Cha                      | racteristic                          | Symbol            | Recommended<br>Value             | Unit | Notes |
|--------------------------|--------------------------------------|-------------------|----------------------------------|------|-------|
| Supply voltage           |                                      | V <sub>DD</sub>   | 2.5 ± 5%                         | V    | 4     |
| Supply voltages for mer  | nory bus drivers                     | GV <sub>DD</sub>  | 3.3 ± 5%                         | V    | 6     |
| Supply voltages for prod | cessor bus drivers                   | BV <sub>DD</sub>  | 3.3 ± 5%                         | V    | 6     |
|                          |                                      |                   | 2.5 ± 5%                         |      |       |
| I/O buffer supply for PC | O buffer supply for PCI and standard |                   | $3.3 \pm 0.3$                    | V    | 4     |
| PLL supply voltage       | L supply voltage                     |                   | 2.5 ± 5%                         | V    | 5     |
| DLL supply voltage       |                                      | LAV <sub>DD</sub> | 2.5 ± 5%                         | V    | 5     |
| PCI reference            |                                      | LV <sub>DD</sub>  | 5.0 ± 5%                         | V    | 7, 8  |
|                          |                                      |                   | $3.3 \pm 0.3$                    | V    | 7, 8  |
| Input voltage            | PCI inputs                           | V <sub>in</sub>   | V <sub>in</sub> 0 to 3.6 or 5.75 |      | 1, 2  |
|                          | All other inputs                     |                   | 0 to 3.6                         | V    | 3     |
| Die-junction temperature |                                      | T <sub>j</sub>    | 0 to 105                         | °C   |       |

#### Notes:

- 1. PCI pins are designed to withstand LV<sub>DD</sub> + 0.5 V dc when LV<sub>DD</sub> is connected to a 5.0 V DC power supply.
- 2. PCI pins are designed to withstand  $LV_{DD}$  + 0.5 V dc when  $LV_{DD}$  is connected to a 3.3 V DC power supply. **Cautions:**

# 3. Input voltage (V<sub>in</sub>) must not be greater than the supply voltage (V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2/LAVdd) by more than 2.5 V at all times, including during power-on reset.

- 4. OV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>D/AV<sub>DD</sub> by more than 1.8 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>D must not exceed OV<sub>DD</sub> by more than 0.6 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 6. GV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>D/AV<sub>DD</sub> by more than 1.8 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 7. LV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2/LAV<sub>DD</sub> by more than 5.4 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 8. LV<sub>DD</sub> must not exceed OV<sub>DD</sub> by more than 3.6 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.

Figure 2 shows supply voltage sequencing and separation cautions.



- 1. Numbers associated with waveform separations correspond to caution numbers listed in Table 2
- 2. Refer to Table 8 for additional information on PLL relock and reset signal assertion timing requirements.
- 3. Refer to Table 9 for additional information on reset configuration pin setup timing requirements.
- 4. HRESET must transition from a logic 0 to a logic 1 in less than one SDRAM\_SYNC\_IN clock cycle for the device to be in the non-reset state.
- 5. HRESET\_CPU negates 2<sup>17</sup> memory clock cycles after HRESET negates.

Figure 2. Supply Voltage Sequencing and Separation Cautions

Figure 3 shows the undershoot and overshoot voltage of the memory interface of the MPC107.



Figure 3. Overshoot/Undershoot Voltage

## 1.4.1.3 DC Electrical Specifications

Table 3 provides the DC electrical characteristics for the MPC107.

**Table 3. DC Electrical Specifications** 

At recommended operating conditions (See Table 2)

| Characteristics                                     | Conditions <sup>1</sup>                                                                                  | Symbol           | Min                                 | Max                                | Unit | Notes |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------|-------------------------------------|------------------------------------|------|-------|
| Input high voltage                                  | PCI only                                                                                                 | V <sub>IH</sub>  | $0.65 \times \text{OV}_{\text{DD}}$ | LV <sub>DD</sub>                   | V    | 2, 3  |
| Input low voltage                                   | PCI only                                                                                                 | V <sub>IL</sub>  | _                                   | $0.3 \times \text{OV}_{\text{DD}}$ | V    |       |
| Input high voltage                                  | All other pins (GV <sub>DD</sub> = 3.3 V)                                                                | V <sub>IH</sub>  | 2.0                                 | _                                  | V    | 2     |
| Input high voltage                                  | All other pins (BV <sub>DD</sub> = 2.5 V)                                                                | V <sub>IH</sub>  | 1.7                                 | _                                  | V    | 2     |
| Input low voltage                                   | All inputs except PCI_SYNC_IN                                                                            | V <sub>IL</sub>  | GND                                 | 0.8                                | V    |       |
| PCI_SYNC_IN input high voltage                      |                                                                                                          | CV <sub>IH</sub> | 2.4                                 | _                                  | V    |       |
| PCI_SYNC_IN input low voltage                       |                                                                                                          | CV <sub>IL</sub> | GND                                 | 0.4                                | V    |       |
| Input leakage current for pins using DRV_PCI driver | $0.5 \text{ V} \le \text{V}_{\text{in}} \le 2.7 \text{ V}$<br>@ $\text{LV}_{\text{DD}} = 4.75 \text{ V}$ | IL               | _                                   | ±70                                | μΑ   | 4     |
| Input leakage current all others                    | $LV_{DD} = 3.6 \text{ V } (GV_{DD} \le 3.465 \text{ V})$                                                 | IL               | _                                   | ±10                                | μΑ   | 4     |
| Output high voltage                                 | I <sub>OH</sub> = driver dependent<br>(GV <sub>DD</sub> = 3.3 V)                                         | V <sub>OH</sub>  | 2.4                                 | _                                  | V    | 5     |
| Output low voltage                                  | I <sub>OL</sub> = driver dependent<br>(GV <sub>DD</sub> = 3.3 V)                                         | V <sub>OL</sub>  | _                                   | 0.4                                | V    | 5     |

#### **Table 3. DC Electrical Specifications (continued)**

At recommended operating conditions (See Table 2)

| Characteristics     | Conditions <sup>1</sup>                                                                                | Symbol          | Min  | Max | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| Output high voltage | I <sub>OH</sub> = driver dependent<br>(BV <sub>DD</sub> = 2.5 V)<br>All outputs except<br>CPU_CLK[0:2] | V <sub>ОН</sub> | 1.85 | _   | V    | 5     |
|                     | I <sub>OH</sub> = driver dependent<br>(BV <sub>DD</sub> = 2.5 V)<br>CPU_CLK[0:2] only                  | V <sub>OH</sub> | 2.0  | _   | V    | 5     |
| Output low voltage  | I <sub>OL</sub> = driver dependent<br>(BV <sub>DD</sub> = 2.5 V)<br>All outputs except<br>CPU_CLK[0:2] | V <sub>OL</sub> | _    | 0.4 | V    | 5     |
|                     | I <sub>OL</sub> =Driver Dependent <sup>5</sup><br>(BV <sub>DD</sub> = 2.5 V)<br>CPU_CLK[0:2] only      | V <sub>OL</sub> | _    | 0.3 | V    | 5     |
| Capacitance         | V <sub>in</sub> = 0 V, f = 1 MHz                                                                       | C <sub>in</sub> | _    | 7.0 | pF   | 6     |

- 1. These specifications are for the default driver strengths indicated in Table 4.
- 2. See Figure 17 for pins with internal pull-up resistors.
- 3. The minimum Input high voltage is not compliant with the *PCI Local Bus Specification* (Rev 2.1) which specifies  $0.5 \times \text{OV}_{\text{DD}}$  for minimum input high voltage.
- 4. Leakage current is measured on input pins and on output pins in the high-impedance state. The leakage current is measured for nominal OV<sub>DD</sub>/LV<sub>DD</sub> and V<sub>DD</sub> or both OV<sub>DD</sub>/LV<sub>DD</sub> and V<sub>DD</sub> must vary in the same direction.
- 5. See Table 4 for the typical drive capability of a specific signal pin based on the type of output driver associated with that pin as listed in Table 17.
- 6. Capacitance is periodically sampled rather than 100% tested.

### 1.4.1.4 Output Driver Characteristics

Table 4 provides information on the characteristics of the output drivers referenced in Table 17. The values are from the MPC107 IBIS model (v1.1) and are not tested. For additional detailed information, see the complete IBIS model listing at http://www.motorola.com/semiconductors.

**Programmable** Supply **Driver Type Output Impedance** Unit **Notes** I<sub>OH</sub>  $I_{OL}$ Voltage  $(\Omega)$ DRV\_CPU 20  $BV_{DD} = 3.3 V$ 18.1 2, 5 36.6 mΑ  $BV_{DD} = 2.5 V$ 21.4 15.6 mΑ 3, 6, 7 40 (default)  $BV_{DD} = 3.3 V$ 18.6 9.2 mΑ 2, 5  $BV_{DD} = 2.5 V$ 10.8 7.9 mΑ 3, 6, 7 DRV PCI  $OV_{DD} = 3.3 \text{ V}$ 25 12.0 12.4 mΑ 1, 4 50 (default)  $OV_{DD} = 3.3 V$ 6.1 6.3 1, 4 mΑ DRV\_CPU\_CLK 8 (default)  $GV_{DD} = 3.3 V$ 89.0 42.3 mΑ 2, 5 DRV\_MEM\_CTRL  $GV_{DD} = 3.3 V$ 13.3 55.8 26.4 mΑ 2, 5  $GV_{DD} = 3.3 V$ DRV MEM CLK 20 36.6 18.1 2, 5 mΑ DRV\_PCI\_CLK 40  $GV_{DD} = 3.3 V$ 18.6 9.2 mΑ 2, 5 DRV\_MEM\_DATA  $GV_{DD} = 3.3 V$ 20 (default) 36.6 18.1 mΑ 2, 5 40  $GV_{DD} = 3.3 V$ 18.6 9.2 mΑ 2, 5

Table 4. Drive Capability of MPC107 Output Pins

- For DRV\_PCI, I<sub>OH</sub> read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.33-V label by interpolating between the 0.3- and 0.4-V table entries' current values which corresponds to the PCI V<sub>OH</sub> = 2.97 = 0.9 × OV<sub>DD</sub> (OV<sub>DD</sub> = 3.3 V), where table entry voltage = OV<sub>DD</sub> PCI V<sub>OH</sub>.
- 0.9 × OV<sub>DD</sub> (OV<sub>DD</sub> = 3.3 V), where table entry voltage = OV<sub>DD</sub> PCI V<sub>OH</sub>.
   For all others with GV<sub>DD</sub> or BV<sub>DD</sub> = 3.3 V, I<sub>OH</sub> read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.9-V table entry which corresponds to the V<sub>OH</sub> = 2.4 V, where table entry voltage = G/BV<sub>DD</sub> V<sub>OH</sub>.
- For all others with BV<sub>DD</sub> = 2.5 V, I<sub>OH</sub> read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.65-V table entry by interpolating between the 0.6- and 0.7-V table entries' current values which corresponds to the V<sub>OH</sub> = 1.85 V, where table entry voltage = BV<sub>DD</sub> V<sub>OH</sub>.
- 4. For DRV\_PCI, I<sub>OL</sub> read from the IBIS listing in the pull-down mode, I(Min) column, at 0.33 V = PCI V<sub>OL</sub> = 0.1 × OV<sub>DD</sub> (OV<sub>DD</sub> = 3.3 V) by interpolating between the 0.3-and 0.4-V table entries.
- 5. For all others with  $GV_{DD}$  or  $BV_{DD} = 3.3 \text{ V}$ ,  $I_{OL}$  read from the IBIS listing in the pull-down mode, I(Min) column, at the 0.4-V table entry.
- For all others with BV<sub>DD</sub> = 2.5 V, I<sub>OL</sub> read from the IBIS listing in the pull-down mode, I(Min) column, at the 0.4-V table entry.
- For BV<sub>DD</sub> = 2.5 V, the I<sub>OH</sub> and I<sub>OL</sub> values are estimated from the io\_mem\_data\_XX\_2.5 and io\_mem\_addr\_XX\_2.5 sections of the IBIS model, where XX = driver output impedance (20 or 40 Ω).

#### 1.4.1.5 Power Characteristics

Table 5 provides the preliminary power consumption estimates for the MPC107. Power consumption on the PLL supply pin (AV $_{DD}$ ) and the DLL supply pin (LAV $_{DD}$ ) < 15 mW. This parameter is guaranteed by design and is not tested.

Table 5. Power Consumption

|         |       |                          | PCI_SYN      | NC_IN/Cor                | e Frequen    | cy (MHz)                 |              |                          |              |       |
|---------|-------|--------------------------|--------------|--------------------------|--------------|--------------------------|--------------|--------------------------|--------------|-------|
| Mode    | 25/50 |                          | 33/33        |                          | 33/          |                          | 66/100       |                          | Unit         | Notes |
|         |       | V <sub>DD</sub><br>Power | I/O<br>Power |       |
| Typical | 468   | 923                      | 351          | 759                      | 644          | 1087                     | 933          | 1122                     | mW           | 1, 2  |
| Doze    | 176   | 697                      | 118          | 636                      | 235          | 800                      | 350          | 915                      | mW           | 1, 2  |
| Nap     | 139   | 744                      | 93           | 693                      | 185          | 420                      | 276          | 970                      | mW           | 1, 2  |
| Sleep   | 79    | 718                      | 45           | 677                      | 102          | 841                      | 138          | 939                      | mW           | 1, 2  |

<sup>1.</sup> Power is measured with  $V_{DD}$  = 2.625 V,  $GV_{DD}$  =  $OV_{DD}$  =  $BV_{DD}$  = 3.45 V at 0°C and one DIMM populated in test system.

<sup>2.</sup> All clock drivers enabled.

#### 1.4.1.6 Thermal Characteristics

Table 6 provides the package thermal characteristics for the MPC107. Refer to Section 1.7, "System Design Information," for more details about thermal management.

**Table 6. FC-PBGA Package Thermal Characteristics** 

| Characteristic                                                 | Symbol           | Value | Unit | Notes |
|----------------------------------------------------------------|------------------|-------|------|-------|
| Junction-to-ambient natural convection (Single-layer board—1s) | $R_{\theta JA}$  | 30    | °C/W | 1, 2  |
| Junction-to-ambient natural convection (Four-layer board—2s2p) | $R_{\theta JMA}$ | 26    | °C/W | 1, 3  |
| Junction-to-ambient (@200 ft/min)<br>(Single-layer board—1s)   | $R_{\theta JMA}$ | 25    | °C/W | 1, 3  |
| Junction-to-ambient (@200 ft/min)<br>(Four-layer board—2s2p)   | $R_{\theta JMA}$ | 22    | °C/W | 1, 3  |
| Junction-to-board                                              | $R_{	heta JB}$   | 20    | °C/W | 4     |
| Junction-to-case                                               | $R_{	heta JC}$   | < 0.1 | °C/W | 5     |

#### Notes:

- Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface without thermal grease.

### 1.4.2 AC Electrical Characteristics

This section provides the AC electrical characteristics for the MPC107. After fabrication, functional parts are sorted by maximum core frequency as shown in Table 7 and Section 1.4.2.1, "Clock AC Specifications," and tested for conformance to the AC specifications for that frequency. The core frequency is determined by the bus (PCI\_SYNC\_IN) clock frequency and the settings of the PLL\_CFG[0:3] signals. Parts are sold by maximum processor core frequency; see Section 1.9, "Ordering Information."

Table 7 provides the operating frequency information for the MPC107.

Table 7. Operating Frequency

At recommended operating conditions (See Table 2) with LV  $_{DD}$  = 3.3 V  $\pm$  0.3 V

| Characteristic                            | 66  | ИНz     | 100 | Unit |       |  |
|-------------------------------------------|-----|---------|-----|------|-------|--|
| Cital acteristic                          | Min | Max     | Min | Max  | Oilit |  |
| Core (memory bus/processor bus) frequency | 25  | 66      | 25  | 100  | MHz   |  |
| PCI input frequency (PCI_SYNC_IN)         |     | 12.5–66 |     |      |       |  |

Caution: The PCI\_SYNC\_IN frequency and PLL\_CFG[0:3] settings must be chosen such that the resulting peripheral logic/memory bus frequency, CPU (core) frequency, and PLL (VCO) frequencies do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0:3] signal description in Section 1.6, "PLL Configuration," for valid PLL\_CFG[0:3] settings and PCI\_SYNC\_IN frequencies.

## 1.4.2.1 Clock AC Specifications

Table 8 provides the clock AC timing specifications as defined in Section 1.4.2.2. These specifications are for the default driver strengths indicated in Table 4.

#### **Table 8. Clock AC Timing Specifications**

At recommended operating conditions (See Table 2) with LV  $_{DD}$  = 3.3 V  $\pm$  0.3 V

| Num | Characteristics and Conditions                        | Min                                                          | Max                    | Unit | Notes |
|-----|-------------------------------------------------------|--------------------------------------------------------------|------------------------|------|-------|
| 1a  | Frequency of Operation (PCI_SYNC_IN)                  | 12.5                                                         | 66                     | MHz  | 7     |
| 1b  | PCI_SYNC_IN Cycle Time                                | 80                                                           | 15                     | ns   | 7     |
| 2,3 | PCI_SYNC_IN Rise and Fall Times                       | _                                                            | 2.0                    | ns   | 1     |
| 4   | PCI_SYNC_IN Duty Cycle Measured at 1.4 V              | 40                                                           | 60                     | %    |       |
| 5a  | PCI_SYNC_IN Pulse Width High Measured at 1.4V         | 6                                                            | 9                      | ns   | 2     |
| 5b  | PCI_SYNC_IN Pulse Width Low Measured at 1.4V          | 6                                                            | 9                      | ns   | 2     |
| 7   | PCI_SYNC_IN Jitter                                    | — <150                                                       |                        | ps   |       |
| 9a  | PCI_CLK[0-4] Skew (Pin to Pin)                        | _                                                            | 500                    | ps   |       |
| 9b  | SDRAM_CLK[0-3] Skew (Pin to Pin)                      | _                                                            | 350                    | ps   |       |
| 9с  | CPU_CLK[0-2] Skew (Pin to Pin)                        | _                                                            | 350                    | ps   |       |
| 9d  | SDRAM_CLK[0-3]/CPU_CLK[0-2] Jitter                    | _                                                            | 150                    | ps   |       |
| 10  | Internal PLL Relock Time                              | _                                                            | 100                    | μs   | 2,3,5 |
| 15  | DLL Lock Range with DLL_EXTEND = 1 disabled (Default) | 0 ≤ (NT <sub>clk</sub> - t <sub>l</sub>                      | $cop - t_{fix0} \le 7$ | ns   | 6     |
| 16  | DLL Lock Range with DLL_EXTEND = 0 enabled            | $0 \le (NT_{clk} - T_{clk}/2 - t_{loop} - t_{fix0})$ $\le 7$ |                        | ns   | 6     |
| 17  | Frequency of Operation (OSC_IN)                       | 12.5                                                         | 66                     | MHz  | 7     |
| 18  | OSC_IN Cycle Time                                     | 80                                                           | 15                     | ns   | 7     |
| 19  | OSC_IN Rise and Fall Times                            | _                                                            | 5                      | ns   | 4     |

#### Table 8. Clock AC Timing Specifications (continued)

At recommended operating conditions (See Table 2) with LV<sub>DD</sub> =  $3.3 \text{ V} \pm 0.3 \text{ V}$ 

| 20 | OSC_IN Duty Cycle Measured at 1.4 V | 40 | 60  | %   |  |
|----|-------------------------------------|----|-----|-----|--|
| 21 | OSC_IN Frequency Stability          | _  | 100 | ppm |  |

#### Notes:

- 1 Rise and fall times for the PCI\_SYNC\_IN input are measured from 0.4 to 2.4 V.
- 2 Specification value at maximum frequency of operation.
- 3 Relock time is guaranteed by design and characterization. Relock time is not tested.
- 4 Rise and fall times for the OSC\_IN input are guaranteed by design and characterization. OSC\_IN input rise and fall times are not tested.
- Relock timing is guaranteed by design. PLL-relock time is the maximum amount of time required for PLL lock after a stable Vdd and PCI\_SYNC\_IN are reached during the reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the reset sequence.
- 6 DLL\_EXTEND is bit 7 of the PMC2 register <72>. N is a non-zero integer (1 or 2). T<sub>clk</sub> is the period of one SDRAM\_SYNC\_OUT clock cycle in ns. t<sub>loop</sub> is the propagation delay of the DLL synchronization feedback loop (PC board runner) from SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN in ns; 6.25 inches of loop length (unloaded PC board runner) corresponds to approximately 1 ns of delay. t<sub>fix0</sub> is a fixed delay inherent in the design when the DLL is at tap point 0 and the DLL is contributing no delay; t<sub>fix0</sub> equals approximately 3 ns. See Figure 6 for DLL locking ranges.
- 7 See Table 18 for PCI\_SYNC\_IN input frequency range for specific PLL\_CFG[0-3] settings.

Figure 4 shows PCI\_SYNC\_IN input clock timing, Figure 5 illustrates how the Table 8 clock specifications relate to the MPC107 clocking, and Figure 6 shows the DLL locking range loop delay versus frequency of operation.



Figure 4. PCI\_SYNC\_IN Input Clock Timing Diagram

VM = Midpoint Voltage (1.4V)



Note: Specification numbers are from Table 8.

Figure 5. Clock Subsystem Block Diagram



Figure 6. DLL Locking Range Loop Delay vs. Frequency of Operation

## 1.4.2.2 Input AC Timing Specifications

Table 9 provides the input AC timing specifications. See Figure 7 and Figure 8.

#### **Table 9. Input AC Timing Specifications**

At recommended operating conditions (see Table 2) with LVdd =  $3.3 \text{ V} \pm 0.3 \text{ V}$ 

| Num  | Characteristic                                                               | Min                | Max | Units | Notes |
|------|------------------------------------------------------------------------------|--------------------|-----|-------|-------|
| 10a  | PCI input signals valid to PCI_SYNC_IN (input setup)                         | 3.0                | _   | ns    | 2,3   |
| 10b  | Memory interface signals  Valid to SDRAM_SYNC_IN (Input Setup)               | 2.0                | _   | ns    | 1,3   |
| 10c  | PIC, misc. debug input signals valid to SDRAM_SYNC_IN (Input Setup)          | 2.0                | _   | ns    | 1,3   |
| 10d  | I <sup>2</sup> C input signals valid to SDRAM_SYNC_IN (input setup)          | 2.0                | _   | ns    | 1,3   |
| 10e  | Mode select inputs valid to HRESET (input setup)                             | 9*t <sub>CLK</sub> | _   | ns    | 1,3–5 |
| 10f  | 60x processor interface signals Valid to SDRAM_SYNC_IN (input setup)         | 2.0                | _   | ns    | 1,3   |
| 11a1 | PCI_SYNC_IN (SDRAM_SYNC_IN) to inputs invalid (input hold)                   | 1.0                | _   | ns    | 2,3   |
| 11a2 | Memory interface signals SDRAM_SYNC_IN to inputs invalid (input hold)        | 0.5                | _   | ns    | 1,3   |
| 11a3 | 60x processor interface signals SDRAM_SYNC_IN to inputs invalid (input hold) | 0                  | _   | ns    | 1,3   |
| 11b  | HRESET to mode select inputs invalid (input hold)                            | 0                  | _   | ns    | 1,3,5 |

#### Notes:

- All memory, processor, and related interface input signal specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the  $V_M = 1.4 \text{ V}$  of the rising edge of the memory bus clock, SDRAM\_SYNC\_IN. SDRAM\_SYNC\_IN is the same as PCI\_SYNC\_IN in 1:1 mode, but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI\_SYNC\_IN). See Figure 7.
- 1 All PCI signals are measured from OVdd/2 of the rising edge of PCI\_SYNC\_IN to 0.4\*OVdd of the signal in question for 3.3 V PCI signaling levels. See Figure 8.
- 2 Input timings are measured at the pin.
- 3  $t_{CLK}$  is the time of one SDRAM\_SYNC\_IN clock cycle.
- 4 All mode select input signals specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the  $V_M = 1.4 \text{ V}$  of the rising edge of the HRESET signal. See Figure 9.

Figure 7 shows input-output timing referenced to SDRAM\_SYNC\_IN and Figure 8 the input-output timing referenced to PCI\_SYNC\_IN.



Figure 7. Input - Output Timing Diagram Referenced to SDRAM\_SYNC\_IN



Figure 8. Input - Output Timing Diagram Referenced to PCI\_SYNC\_IN

Figure 9 shows input timing for mode select signals.



Figure 9. Input Timing Diagram for Mode Select Signals

## 1.4.2.3 Output AC Timing Specification

Table 10 provides the processor bus AC timing specifications for the MPC107. See Figure 7 and Figure 8.

#### **Table 10. Output AC Timing Specifications**

At recommended operating conditions (see Table 2) with LVdd = 3.3 V ± 0.3 V

| Num  | Characteristic <sup>3,6</sup>                                                                                          | Min | Max  | Units | Notes |
|------|------------------------------------------------------------------------------------------------------------------------|-----|------|-------|-------|
| 12a  | PCI_SYNC_IN to output valid, 66 MHz PCI, with SDMA4 pulled-down to logic 0 state. See Figure 11.                       | _   | 6.0  | ns    | 2,4   |
|      | PCI_SYNC_IN to output valid, 33 MHz PCI, with SDMA4 in the default logic 1 state. See Figure 11.                       | _   | 11.0 | ns    | 2,4   |
| 12b  | Memory interface signals, SDRAM_SYNC_IN to output valid                                                                | _   | 5.5  | ns    | 1     |
| 12b1 | Memory interface signal: CKE (100 MHz device), SDRAM_SYNC_IN to output valid                                           | _   | 5.5  | ns    | 1     |
| 12b2 | Memory interface signal: CKE (66 MHz device), SDRAM_SYNC_IN to output valid                                            | _   | 6.0  | ns    | 1     |
| 12c  | PIC, misc. debug signals, SDRAM_SYNC_IN to output valid                                                                | _   | 9.0  | ns    | 1     |
| 12d  | I <sup>2</sup> C, SDRAM_SYNC_IN to output valid                                                                        | _   | 5.0  | ns    | 1     |
| 12e  | 60x Processor interface signals<br>SDRAM_SYNC_IN to output valid                                                       | _   | 5.5  | ns    | 1     |
| 13a  | Output hold, 66 MHz PCI, with SDMA4 and SDMA3 pulled-down to logic 0 states. See Table 11.                             | 1.0 | _    | ns    | 2,4,5 |
|      | Output hold, 33 MHz PCI, with SDMA4 in the default logic 1 state and SDMA3 pulled-down to logic 0 state. See Table 11. | 2.0 | _    | ns    | 2,4,5 |
| 13b  | Output hold (for all others)                                                                                           | 1   | _    | ns    | 1     |
| 14a  | PCI_SYNC_IN to output high impedance (T <sub>off</sub> for PCI)                                                        | _   | 14.0 | ns    | 2,4   |
| 14b  | SDRAM_SYNC_IN to output high impedance (for all others)                                                                | _   | 4.0  | ns    | 1     |

#### Notes:

- 1 All memory and related interface output signal specifications are specified from the  $V_M = 1.4 \text{ V}$  of the rising edge of the memory bus clock, SDRAM\_SYNC\_IN to the TTL level (0.8 or 2.0 V) of the signal in question. SDRAM\_SYNC\_IN is the same as PCI\_SYNC\_IN in 1:1 mode, but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI\_SYNC\_IN). See Figure 7.
- 2 All PCI signals are measured from OVdd/2 of the rising edge of PCI\_SYNC\_IN to 0.285\*OVdd or 0.615\*OVdd of the signal in question for 3.3 V PCI signaling levels. See Figure 8.
- 3 All output timings assume a purely resistive 50 ohm load (See Figure 10). Output timings are measured at the pin: time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 4 PCI bussed signals are composed of the following signals: <u>LOCK</u>, <u>IRDY</u>, <u>C/BE[0-3]</u>, PAR, <u>TRDY</u>, <u>FRAME</u>, <u>STOP</u>, <u>DEVSEL</u>, <u>PERR</u>, <u>SERR</u>, AD[0-31], <u>REQ[4-0]</u>, <u>GNT[4-0]</u>, <u>IDSEL</u>, <u>INTA</u>.
- PCI hold times can be varied; see Section 1.4.2.4, "PCI Signal Output Hold Timing," for information on programmable PCI output hold times. The values shown for item 13a are for PCI compliance.
- 6 These specifications are for the default driver strengths indicated in Table 4.

Figure 10 shows the AC Test Load for the MPC107.



Figure 10. AC Test Load for the MPC107

## 1.4.2.4 PCI Signal Output Hold Timing

In order to meet minimum output hold specifications relative to PCI\_SYNC\_IN for both 33 MHz and 66 MHz PCI systems, the MPC107 has a programmable output hold delay for PCI signals. The initial value of the output hold delay is determined by the values on the SDMA4 and SDMA3 reset configuration signals. Further output hold delay values are available by programming the PCI\_HOLD\_DEL value of the PMCR2 configuration register.

Table 11 describes the bit values for the PCI\_HOLD\_DEL values in PMCR2.

Table 11. Power Management Configuration Register 2—0x72

| Bit | Name         | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|--------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6–4 | PCI_HOLD_DEL | xx0            | PCI output hold delay values relative to PCI_SYNC_IN. The initial values of bits 6 and 5 are determined by the reset configuration pins SDMA4 and SDMA3, respectively. As these two pins have internal pull-up resistors, the default value after reset is 0b110.  While the minimum hold times are guaranteed at shown values, changes in the actual hold time can be made by incrementing or decrementing the value in these bit fields of this register via software or hardware configuration. The increment is in approximately 400 picosecond steps. Lowering the value in the three bit field decreases the amount of output hold available.  000 66 MHz PCI. Pull-down SDMA4 configuration pin with a 2KΩ or less value resistor. This setting guarantees the minimum output hold, item 13a, and the maximum output valid, item 12a, times as specified in Figure 10 are met for a 66 MHz PCI system. See Figure 11.  001  010  011  100 33 MHz PCI. This setting guarantees the minimum output hold, item 13a, and the maximum output valid, item 12a, times as specified in Figure 10 are met for a 33 MHz PCI system. See Figure 11.  101  100 (Default if reset configuration pins left unconnected) |

Figure 11 shows the PCI\_HOLD\_DEL effect on output valid and hold time.



Figure 11. PCI\_HOLD\_DEL Effect on Output Valid and Hold Time

# 1.4.2.5 I<sup>2</sup>C AC Timing Specifications

Table 12 provides the I<sup>2</sup>C input AC timing specifications for the MPC107.

#### Table 12. I<sup>2</sup>C Input AC Timing Specifications

At recommended operating conditions (see Figure 2) with LVdd =  $3.3 \text{ V} \pm 0.3 \text{ V}$ 

| Nu<br>m | Characteristic                                                                                                                                | Min                                                                                                                                                                       | Max | Unit | Notes    |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------|
| 1       | Start condition hold time                                                                                                                     | 4.0                                                                                                                                                                       | _   | CLKs | 1,2      |
| 2       | Clock low period (The time before MPC107 will drive SCL low as a transmitting slave after detecting SCL low as driven by an external master.) | 8.0 + (16 x 2 <sup>FDR[4:2]</sup> ) x (5 -<br>4({FDR[5],FDR[1]} == b'10) -<br>3({FDR[5],FDR[1]} == b'11) -<br>2({FDR[5],FDR[1]} == b'00) -<br>1({FDR[5],FDR[1]} == b'01)) | _   | CLKs | 1,2,4, 5 |

Table 12. I<sup>2</sup>C Input AC Timing Specifications

At recommended operating conditions (see Figure 2) with LVdd =  $3.3 \text{ V} \pm 0.3 \text{ V}$ 

| Nu<br>m | Characteristic                                                          | Min                                 | Max | Unit | Notes  |
|---------|-------------------------------------------------------------------------|-------------------------------------|-----|------|--------|
| 3       | SCL/SDA rise time (from 0.5v to 2.4v)                                   | _                                   | 1   | ms   |        |
| 4       | Data hold time                                                          | 0                                   | _   | ns   | 2      |
| 5       | SCL/SDA fall time (from 2.4 to 0.5v)                                    | CL/SDA fall time (from 2.4 to 0.5v) |     | ms   |        |
| 6       | Clock high period                                                       | 5.0                                 |     | CLKs | 1,2, 5 |
|         | (Time needed to either receive a data bit or generate a START or STOP.) |                                     |     |      |        |
| 7       | Data setup time                                                         | 3.0                                 | _   | ns   | 3      |
| 8       | Start condition setup time (for repeated start condition only)          | 4.0                                 | _   | CLKs | 1,2    |
| 9       | Stop condition setup time                                               | 4.0                                 | _   | CLKs | 1,2    |

#### Notes:

- 1 Units for these specifications are in SDRAM\_CLK/CPU\_CLK units.
- The actual values depend on the setting of the digital filter frequency sampling rate (DFFSR) bits in the frequency divider register I2CFDR. Therefore, the noted timings in the above table are all relative to qualified signals. The qualified SCL and SDA are delayed signals from what is seen in real time on the I<sup>2</sup>C bus. The qualified SCL, SDA signals are delayed by the SDRAM\_CLK/CPU\_CLK clock times DFFSR times 2 plus 1 SDRAM\_CLK/CPU\_CLK clock. The resulting delay value is added to the value in the table (where this note is referenced). See Figure 13.
- 3 Timing is relative to the sampling clock (not SCL).
- 4 FDR[n] refers to the frequency divider register (FDR) I2CFDR bit n.
- 5 Input clock low and high periods in combination with the FDR value in the frequency divider register (I2CFDR) determine the maximum I<sup>2</sup>C input frequency. See Figure 13.

Table 13 provides the I<sup>2</sup>C frequency divider register (I2CFDR) information for the MPC107.

Table 13. MPC107 Maximum I<sup>2</sup>C Input Frequency

|                      |                                    |                                   | Max I <sup>2</sup> C Inpu         | t Frequency <sup>1</sup>          |                                    |
|----------------------|------------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|------------------------------------|
| FDR Hex <sup>2</sup> | Divider <sup>2</sup> (Dec)         | SDRAM_CLK/C<br>PU_CLK<br>@ 25 MHz | SDRAM_CLK/C<br>PU_CLK<br>@ 33 MHz | SDRAM_CLK/C<br>PU_CLK<br>@ 50 MHz | SDRAM_CLK/C<br>PU_CLK<br>@ 100 MHz |
| 20, 21               | 160, 192                           | 862                               | 1.13 MHz                          | 1.72 MHz                          | 3.44 MHz                           |
| 22, 23, 24, 25       | 224, 256, 320, 384                 | 555                               | 733                               | 1.11 MHz                          | 2.22 MHz                           |
| 0, 1                 | 288, 320                           | 409                               | 540                               | 819                               | 1.63 MHz                           |
| 2, 3, 26, 27, 28, 29 | 384, 448, 480, 512,<br>640, 768    | 324                               | 428                               | 649                               | 1.29 MHz                           |
| 4, 5                 | 576, 640                           | 229                               | 302                               | 458                               | 917                                |
| 6, 7, 2A, 2B, 2C, 2D | 768, 896, 960, 1024,<br>1280, 1536 | 177                               | 234                               | 354                               | 709                                |

Table 13. MPC107 Maximum I<sup>2</sup>C Input Frequency (continued)

|                           |                                             |                                   | Max I <sup>2</sup> C Input Frequency <sup>1</sup> |                                   |                                    |  |  |  |
|---------------------------|---------------------------------------------|-----------------------------------|---------------------------------------------------|-----------------------------------|------------------------------------|--|--|--|
| FDR Hex <sup>2</sup>      | Divider <sup>2</sup> (Dec)                  | SDRAM_CLK/C<br>PU_CLK<br>@ 25 MHz | SDRAM_CLK/C<br>PU_CLK<br>@ 33 MHz                 | SDRAM_CLK/C<br>PU_CLK<br>@ 50 MHz | SDRAM_CLK/C<br>PU_CLK<br>@ 100 MHz |  |  |  |
| 8, 9                      | 1152, 1280                                  | 121                               | 160                                               | 243                               | 487                                |  |  |  |
| A, B, 2E, 2F, 30, 31      | 1536, 1792, 1920,<br>2048, 2560, 3072       | 92                                | 122                                               | 185                               | 371                                |  |  |  |
| C, D                      | 2304, 2560                                  | 62                                | 83                                                | 125                               | 251                                |  |  |  |
| E, F, 32, 33, 34, 35      | 3072, 3584, 3840,<br>4096, 5120, 6144       | 47                                | 62                                                | 95                                | 190                                |  |  |  |
| 10, 11                    | 4608, 5120                                  | 32                                | 42                                                | 64                                | 128                                |  |  |  |
| 12, 13, 36, 37, 38, 39    | 6144, 7168, 7680,<br>8192, 10240, 12288     | 24                                | 31                                                | 48                                | 96                                 |  |  |  |
| 14, 15                    | 9216, 10240                                 | 16                                | 21                                                | 32                                | 64                                 |  |  |  |
| 16, 17, 3A, 3B, 3C,<br>3D | 12288, 14336, 15360,<br>16384, 20480, 24576 | 12                                | 16                                                | 24                                | 48                                 |  |  |  |
| 18, 19                    | 18432, 20480                                | 8                                 | 10                                                | 16                                | 32                                 |  |  |  |
| 1A, 1B, 3E, 3F            | 24576, 28672, 30720,<br>32768               | 6                                 | 8                                                 | 12                                | 24                                 |  |  |  |
| 1C, 1D                    | 36864, 40960                                | 4                                 | 5                                                 | 8                                 | 16                                 |  |  |  |
| 1E, 1F                    | 49152, 61440                                | 3                                 | 4                                                 | 6                                 | 12                                 |  |  |  |

#### Notes:

- 1 Values are in KHz unless otherwise specified.
- 2 FDR hex and divider (Dec) values are listed in corresponding order.
- 3 Multiple divider (Dec) values will generate the same input frequency but each divider (Dec) value will generate a unique output frequency as shown in Table 14.

Table 14 provides the I<sup>2</sup>C output AC timing specifications for the MPC107.

### Table 14. I<sup>2</sup>C Output AC Timing Specifications

At recommended operating conditions (see Figure 2) with LVdd =  $3.3 \text{ V} \pm 0.3 \text{ V}$ 

| Num | Characteristic                             | Min                                                                                                                                                                       | Max | Unit | Notes |
|-----|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|
| 1   | Start condition hold time                  | (FDR[5] == 0) x (D <sub>FDR</sub> /16) / 2N +<br>(FDR[5] == 1) x (D <sub>FDR</sub> /16) / 2M                                                                              | _   | CLKs | 1,2,5 |
| 2   | Clock low period                           | D <sub>FDR</sub> / 2                                                                                                                                                      | _   | CLKs | 1,2,5 |
| 3   | SCL/SDA rise time<br>(from 0.5 V to 2.4 V) | _                                                                                                                                                                         | _   | ms   | 3     |
| 4   | Data hold time                             | 8.0 + (16 x 2 <sup>FDR[4:2]</sup> ) x (5 -<br>4({FDR[5],FDR[1]} == b'10) -<br>3({FDR[5],FDR[1]} == b'11) -<br>2({FDR[5],FDR[1]} == b'00) -<br>1({FDR[5],FDR[1]} == b'01)) | _   | CLKs | 1,2,5 |

#### Table 14. I<sup>2</sup>C Output AC Timing Specifications (continued)

At recommended operating conditions (see Figure 2) with LVdd =  $3.3 \text{ V} \pm 0.3 \text{ V}$ 

| Num | Characteristic                      | Min                                              | Max | Unit | Notes |
|-----|-------------------------------------|--------------------------------------------------|-----|------|-------|
| 5   | SCL/SDA fall time                   | _                                                | < 5 | ns   | 4     |
|     | (from 2.4 V to 0.5 V)               |                                                  |     |      |       |
| 6   | Clock high time                     | D <sub>FDR</sub> / 2                             | _   | CLKs | 1,2,5 |
| 7   | Data setup time                     | (D <sub>FDR</sub> / 2) - (Output data hold time) | _   | CLKs | 1,5   |
|     | (MPC107 as a master only.)          |                                                  |     |      |       |
| 8   | Start condition setup time          | D <sub>FDR</sub> + (Output start condition hold  | _   | CLKs | 1,2,5 |
|     | (for repeated start condition only) | time)                                            |     |      |       |
| 9   | Stop condition setup time           | 4.0                                              | _   | CLKs | 1,2   |

- 1 Units for these specifications are in SDRAM\_CLK/CPU\_CLK units.
- The actual values depend on the setting of the digital filter frequency sampling rate (DFFSR) bits in the frequency divider register I2CFDR. Therefore, the noted timings in the above table are all relative to qualified signals. The qualified SCL and SDA are delayed signals from what is seen in real time on the I<sup>2</sup>C bus. The qualified SCL, SDA signals are delayed by the SDRAM\_CLK/CPU\_CLK clock times DFFS times 2 plus 1 SDRAM\_CLK/CPU\_CLK clock. The resulting delay value is added to the value in the table (where this note is referenced). See Figure 13.
- 3 Since SCL and SDA are open-drain type outputs, which the MPC107 can only drive low, the time required for SCL or SDA to reach a high level depends on external signal capacitance and pull-up resistor values.
- 4 Specified at a nominal 50pF load
- D<sub>FDR</sub> is the decimal divider number indexed by FDR[5:0] value. Refer to the I<sup>2</sup>C Interface chapter's serial bit clock frequency divider selections table. FDR[x] refers to the frequency divider register I2CFDR bit x. N is equal to a variable number that would make the result of the divide (data hold time value) equal to a number less than 16. M is equal to a variable number that would make the result of the divide (data hold time value) equal to a number less than 9.

Figure 12 through Figure 15 show the I<sup>2</sup>C timing diagrams I, II, III, and IV respectively.



Figure 12. I<sup>2</sup>C Timing Diagram I



Figure 13. I<sup>2</sup>C Timing Diagram II



#### Note:

DFFSR filter clock is the SDRAM\_CLK/CPU\_CLK clock times DFFSR value.

Figure 14. I<sup>2</sup>C Timing Diagram III



The delay is the local memory clock times DFFSR times 2 plus 1 local memory clock.

Figure 15. I<sup>2</sup>C Timing Diagram IV (Qualified Signal)

## 1.4.2.6 PIC Serial Interrupt Mode AC Timing Specifications

Table 15 provides the PIC serial interrupt mode AC timing specifications for the MPC107.

Table 15. PIC Serial Interrupt Mode AC Timing Specifications

At recommended operating conditions (see Figure 2) with LVdd =  $3.3 \text{ V} \pm 0.3 \text{ V}$ 

| Num | Characteristic          | Min                | Max               | Unit | Notes |
|-----|-------------------------|--------------------|-------------------|------|-------|
| 1   | S_CLK frequency         | 1/14 SDRAM_SYNC_IN | 1/2 SDRAM_SYNC_IN | MHz  | 1     |
| 2   | S_CLK duty cycle        | 40                 | 60                | %    |       |
| 3   | S_CLK output valid time | -                  | 6                 | ns   |       |

Table 15. PIC Serial Interrupt Mode AC Timing Specifications

At recommended operating conditions (see Figure 2) with LVdd =  $3.3 \text{ V} \pm 0.3 \text{ V}$ 

| Num | Characteristic                            | Min                        | Max                        | Unit | Notes |
|-----|-------------------------------------------|----------------------------|----------------------------|------|-------|
| 4   | Output hold time                          | 0                          | _                          | ns   |       |
| 5   | S_FRAME, S_RST output valid time          | _                          | 1 sys_logic_clk period + 6 | ns   | 2     |
| 6   | S_INT input setup time to S_CLK           | 1 sys_logic_clk period + 2 | _                          | ns   | 2     |
| 7   | S_INT inputs invalid (hold time) to S_CLK | _                          | 0                          | ns   | 2     |

#### Notes:

- See the MPC107 User's Manual for a description of the PIC interrupt control register (EICR) describing S\_CLK frequency programming.
- 2 S\_RST, S\_FRAME, and S\_INT shown in Figure 16 and Figure 17 depict timing relationships to sys\_logic\_clk and S\_CLK and do not describe functional relationships between S\_RST, S\_FRAME, and S\_INT. See the *MPC107 User's Manual* for a complete description of the functional relationships between these signals.
- 3 The sys\_logic\_clk waveform is the clocking signal of the internal peripheral logic from the output of the peripheral logic PLL; sys\_logic\_clk is the same as SDRAM\_SYNC\_IN when the SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN feedback loop is implemented and the DLL is locked. See the MPC107 User's Manual for a complete clocking description.

Figure 15 and Figure 16 show the PIC serial interrupt mode output and input timing diagrams respectively.



Figure 16. PIC Serial Interrupt Mode Output Timing Diagram



Figure 17. PIC Serial Interrupt Mode Input Timing Diagram

## 1.4.2.7 IEEE 1149.1 (JTAG) AC Timing Specifications

Table 16 provides the JTAG AC timing specifications for the MPC107 while in the JTAG operating mode.

#### Table 16. JTAG AC Timing Specification (Independent of PCI\_SYNC\_IN)

At recommended operating conditions (see Figure 2) with LVdd = 3.3 V  $\pm$  0.3 V

| Num | Characteristic <sup>1</sup>             | Min | Max | Unit | Notes |
|-----|-----------------------------------------|-----|-----|------|-------|
|     | TCK Frequency of Operation              | 0   | 25  | MHz  |       |
| 1   | TCK Cycle Time                          | 40  | _   | ns   |       |
| 2   | TCK Clock Pulse Width Measured at 1.5 V | 20  | _   | ns   |       |
| 3   | TCK Rise and Fall Times                 | 0   | 3   | ns   |       |
| 4   | TRST_ Setup Time to TCK Falling Edge    | 10  | _   | ns   | 2     |
| 5   | TRST_ Assert Time                       | 10  | _   | ns   |       |
| 6   | Boundary Scan Input Data Setup Time     | 5   | _   | ns   | 3     |
| 7   | Boundary Scan Input Data Hold Time      | 15  | _   | ns   | 3     |
| 8   | TCK to Output Data Valid                | 0   | 30  | ns   | 4     |
| 9   | TCK to Output High Impedance            | 0   | 30  | ns   | 4     |
| 10  | TMS, TDI Data Setup Time                | 5   | _   | ns   |       |
| 11  | TMS, TDI Data Hold Time                 | 15  | _   | ns   |       |
| 12  | TCK to TDO Data Valid                   | 0   | 15  | ns   |       |
| 13  | TCK to TDO High Impedance               | 0   | 15  | ns   |       |

#### Notes:

- 1 Timings are independent of the system clock (PCI\_SYNC\_IN).
- 2 TRST is an asynchronous signal. The setup time is for test purposes only.
- 3 Non-test (other than TDI and TMS) signal input timing with respect to TCK
- 4 Non-test (other than TDO) signal output timing with respect to TCK

Figure 18 shows the JTAG clock input timing diagram.



Figure 18. JTAG Clock Input Timing Diagram

Figure 19 shows the JTAG TRST timing diagram, Figure 20 the JTAG boundary scan timing diagram, and Figure 21 the test access port timing diagram.



Figure 19. JTAG TRST Timing Diagram



Figure 20. JTAG Boundary Scan Timing Diagram



Figure 21. Test Access Port Timing Diagram

# 1.5 Package Description

This section details the MPC107 package parameters and pin assignments and listings.

## 1.5.1 Package Parameters

The MPC107 uses a 33 mm x 33 mm, 503 pin Plastic Ball Grid Array (PBGA) package. The plastic package parameters are as provided in the following list.

Package Outline: 33 mm x 33 mm

Interconnects: 503

Pitch: 1.27 mm

Solder Attach: 62Sn/36Pb/2Ag
Solder Balls: 62Sn/36Pb/2Ag
Solder Ball Diameter: 0.60 - 0.90 mm

Maximum Module Height: 2.75 mm

Co-planarity Specification: 0.20 mm

Maximum Force: 6.0 lbs. total, uniformly distributed over package (5.4 grams/ball)

## 1.5.2 Pin Assignments and Package Dimensions

Figure 22 shows the top surface, side profile, and pinout of the MPC107, 503 PBGA package.



| (M) MOTOROLA                                    | MECHANICAL OUTLINES |       |      |            | 98ARS23919W |   |      |
|-------------------------------------------------|---------------------|-------|------|------------|-------------|---|------|
| Semiconductor Products Sector                   | DICTIONARY          |       |      | PAGE 1106C |             | C |      |
| COPYRIGHT 1999 MOTOROLA INC ALL RIGHTS RESERVED | DO NOT              | SCALE | THIS | DRAWING    | ISSUE       | 0 | DATE |

#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 2. DIMENSIONS IN MILLIMETERS.
- 3. DIMENSION 6 IS THE MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A.
- 4. D2 AND E2 DEFINE THE AREA OCCUPIED BY THE DIE AND UNDERFILL. ACTUAL SIZE OF THIS AREA MAY BE SMALLER THAN SHOWN. D3 AND E3 ARE THE MINIMUM CLEARANCE FROM THE PACKAGE EDGE TO THE CHIP CAPACITORS.
- 5. CAPACITORS MAY NOT BE PRESENT ON ALL DEVICES.
- 6. CAUTION MUST BE TAKEN NOT TO SHORT EXPOSED METAL CAPACITOR PADS ON PACKAGE TOP.

|                                     | MIL                         | LIMETERS                                                                                                                        | INC       | HES |     | MILLIN | METERS | INCH      | HES  |
|-------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----|--------|--------|-----------|------|
| DIM                                 | MIN                         | I MAX                                                                                                                           | MIN       | MAX | DIM | MIN    | MAX    | MIN       | MAX  |
| A 1 2 3 4 6 D 1 2 3 4 e E E E E E E | 30<br><br>3.4:<br>5.00<br>1 | 0.70<br>0.70<br>0.1.20<br>0.80<br>2.0.90<br>0.90<br>33 BSC<br>0.48 BSC<br>12.50<br>3.7<br>27 BSC<br>33 BSC<br>0.48 BSC<br>14.50 |           |     |     |        |        |           |      |
| CASE                                | NO.                         | 1106C-01                                                                                                                        |           |     |     |        |        |           |      |
| STAN                                | DARD                        | JEDEC MO-                                                                                                                       | 151 BAP-1 |     |     |        |        |           |      |
|                                     | RENCE                       |                                                                                                                                 |           |     |     |        |        |           |      |
| TITLE                               |                             |                                                                                                                                 |           |     |     |        |        |           |      |
|                                     |                             | 503 PBGA, 3                                                                                                                     | 3 X 33 M  | М   |     |        |        | SHEET 2 C | )F 2 |

Figure 22. MPC107 Package Dimensions and Pinout Assignments

# 1.5.3 Pinout Listings

Table 17 provides the pinout listing for the MPC107, 503 PBGA package.

Table 17. MPC107 Pinout Listing

| Signal Name                     | Package Pin Number                                                                                                                                                                                | Pin Type | Supply<br>Voltage | Output Driver Type | Notes |  |  |  |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------|--------------------|-------|--|--|--|
| 60x Processor Interface Signals |                                                                                                                                                                                                   |          |                   |                    |       |  |  |  |
| A[0-31]                         | AE22, AE16, AA14, AE17, AD21,<br>AD14, AD20, AB16, AB20, AB15,<br>AA20, AD13, Y15, AE12, AD15,<br>AB9, AB14, AA8, AC13, Y12, Y11,<br>AE15, AE13, AA16, Y13, AB8,<br>AD12, AE10, AB13, Y9, Y8, AD9 | I/O      | BVDD              | DRV_CPU            | 4     |  |  |  |
| AACK                            | AC7                                                                                                                                                                                               | Output   | BVDD              | DRV_CPU            | _     |  |  |  |
| ARTRY                           | Y7                                                                                                                                                                                                | I/O      | BVDD              | DRV_CPU            | 15    |  |  |  |
| BG0                             | AE11                                                                                                                                                                                              | Output   | BVDD              | DRV_CPU            | _     |  |  |  |
| BG1                             | AD11                                                                                                                                                                                              | Output   | BVDD              | DRV_CPU            | _     |  |  |  |
| BR0                             | AB17                                                                                                                                                                                              | Input    | BVDD              | _                  | _     |  |  |  |
| BR1                             | Y14                                                                                                                                                                                               | Input    | BVDD              | _                  | 10    |  |  |  |
| CI                              | AD16                                                                                                                                                                                              | I/O      | BVDD              | DRV_CPU            | _     |  |  |  |
| DBG0                            | AC10                                                                                                                                                                                              | Output   | BVDD              | DRV_CPU            | _     |  |  |  |
| DBG1                            | AD10                                                                                                                                                                                              | Output   | BVDD              | DRV_CPU            | _     |  |  |  |
| DBGLB                           | AB10                                                                                                                                                                                              | Output   | BVDD              | DRV_CPU            | _     |  |  |  |
| DH[0-31]                        | P1, R1, P2, T4, T1, T3, R4, P6, U6, V5, V2, T5, U1, R6, W1, V4, W2, U4, T2, V6, W3, W5, Y1, Y2, Y4, Y5, AA1, AA2, AA4, AB1, AB3, AB4                                                              | I/O      | BVDD              | DRV_CPU            | 4     |  |  |  |
| DL[0-31]                        | AA7, W6, AB6, AA6, AB5, AC4,<br>AD3, AB7, AE1, W4, N6, M1, N3,<br>N4, N5, N1, M2, R2, V1, P5, P4,<br>N2, U2, AE4, AE6, AE2, AE3, AE7,<br>AD5, AB2, AC2, AC1                                       |          | BVDD              | DRV_CPU            | 4     |  |  |  |
| DP[0-7]                         | AE9, AD6, AD8, AD1, AE8, AD7,<br>AD4, AE5                                                                                                                                                         | I/O      | BVDD              | DRV_CPU            | 4     |  |  |  |
| GBL                             | AD17                                                                                                                                                                                              | I/O      | BVDD              | DRV_CPU            | _     |  |  |  |
| LBCLAIM                         | Y17                                                                                                                                                                                               | Input    | BVDD              | _                  | _     |  |  |  |
| TA                              | AE14                                                                                                                                                                                              | I/O      | BVDD              | DRV_CPU            | 15    |  |  |  |
| TBST                            | AE21                                                                                                                                                                                              | I/O      | BVDD              | DRV_CPU            | _     |  |  |  |
| TEA                             | AB11                                                                                                                                                                                              | Output   | BVDD              | DRV_CPU            | _     |  |  |  |
| TS                              | AA10                                                                                                                                                                                              | I/O      | BVDD              | DRV_CPU            | 15    |  |  |  |
| TSIZ[0-2]                       | AE19,AD18,AB18                                                                                                                                                                                    | I/O      | BVDD              | DRV_CPU            | 4     |  |  |  |

Table 17. MPC107 Pinout Listing (continued)

| Signal Name Package Pin Number |                                                                                                                                                                               | Pin Type   | Supply<br>Voltage | Output Driver Type | Notes   |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|---------|
| TT[0-4]                        | AD19,AC19,AB19,AA19,AA18                                                                                                                                                      | I/O        | BVDD              | DRV_CPU            | 4       |
| WT                             | WT AC16                                                                                                                                                                       |            | BVDD              | DRV_CPU            | _       |
|                                | PCI Interfac                                                                                                                                                                  | e Signals  |                   |                    | •       |
| AD[31-0]                       | N23, N21, M20, M21, M22, M24,<br>M25, L20, L22, K25, K24, K23,<br>K21, J20, J24, J25, H20, F24, E25,<br>F21, E24, E22, D25, A25, B25,<br>A23, B23, B22, C22, C25, D23,<br>D21 |            | OVDD              | DRV_PCI            | 4,11    |
| C/BE[3-0]                      | L24, J22, G22, A24,                                                                                                                                                           | I/O        | OVDD              | DRV_PCI            | 4,11    |
| DEVSEL                         | G23                                                                                                                                                                           | I/O        | OVDD              | DRV_PCI            | 6,11    |
| FRAME                          | G20                                                                                                                                                                           | I/O        | OVDD              | DRV_PCI            | 6,11    |
| GNT[4-0]                       | T24, P22, P21, R22, N20                                                                                                                                                       | Output     | OVDD              | DRV_PCI            | 4,11    |
| IDSEL                          | L25                                                                                                                                                                           | Input      | OVDD              | _                  | _       |
| ĪNTA                           | V21                                                                                                                                                                           | Output     | OVDD              | DRV_PCI            | 6,11,12 |
| IRDY                           | H24                                                                                                                                                                           | I/O        | OVDD              | DRV_PCI            | 6,11    |
| LOCK                           | G21                                                                                                                                                                           | Input      | OVDD              | _                  | 6       |
| PAR                            | G24                                                                                                                                                                           | I/O        | OVDD              | DRV_PCI            | 11      |
| PERR                           | G25                                                                                                                                                                           | I/O        | OVDD              | DRV_PCI            | 6,11,13 |
| REQ[4-0]                       | W25, V25, U25, T25, T23                                                                                                                                                       | Input      | OVDD              | _                  | 10      |
| SERR                           | F25                                                                                                                                                                           | I/O        | OVDD              | DRV_PCI            | 6,11,12 |
| STOP                           | H21                                                                                                                                                                           | I/O        | OVDD              | DRV_PCI            | 6,11    |
| TRDY                           | H25                                                                                                                                                                           | I/O        | OVDD              | DRV_PCI            | 6,11    |
|                                | Memory Inter                                                                                                                                                                  | face Signa | ls                |                    | •       |
| ĀS                             | A4                                                                                                                                                                            | Output     | GVDD              | DRV_MEM_ACTRL      | _       |
| CAS/DQM[0-7]                   | A2, B1, A11, A10, B3, C2, F12, D11                                                                                                                                            | Output     | GVDD              | DRV_MEM_CTRL       | 4       |
| CKE                            | A12                                                                                                                                                                           | Output     | GVDD              | DRV_MEM_CTRL       | 1       |
| FOE                            | A13                                                                                                                                                                           | I/O        | GVDD              | DRV_MEM_CTRL       | 1,2     |
| MDH[0-31]                      | M6, L4, L6, K2, K4, K5, J4, J6, H4,<br>H5, G3, G5, G6, F5, F1, E1, B14,<br>D15, B15, E16, D16, C16, D18,<br>D17, B17, F18, E19, E20, B19,<br>B20, B21, A22                    |            | GVDD              | DRV_MEM_DATA       | 4       |

Table 17. MPC107 Pinout Listing (continued)

| Signal Name                           | Package Pin Number                                                                                                                                         | Pin Type   | Supply<br>Voltage | Output Driver Type | Notes |  |  |  |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|-------|--|--|--|
| MDL[0-31]                             | M5, L1, L2, K1, K3, J1, J2, H1, H2,<br>H6, G2, G4, F4, G1, F2, E2, F14,<br>F15, A16, F17, B16, A17, A18,<br>A19, B18, E18, D19, F19, A20,<br>C19, D20, A21 |            | GVDD              | DRV_MEM_DATA       | 3,4   |  |  |  |
| PAR/AR[0-7]                           | D2, C1, A15, A14, D1, D3, F13, C13                                                                                                                         | I/O        | GVDD              | DRV_MEM_DATA       | 4     |  |  |  |
| RAS/CS[0-7]                           | E6, C4, D5, E4, C10, F11, B10, B11                                                                                                                         | Output     | GVDD              | DRV_MEM_ADDR       | 4     |  |  |  |
| RCS0                                  | D10                                                                                                                                                        | I/O        | GVDD              | DRV_MEM_ADDR       | 1,2   |  |  |  |
| RCS1                                  | B9                                                                                                                                                         | Output     | GVDD              | DRV_MEM_DATA       | _     |  |  |  |
| RCS2                                  | B5                                                                                                                                                         | Output     | GVDD              | DRV_MEM_ADDR       | _     |  |  |  |
| RCS3                                  | D7                                                                                                                                                         | Output     | GVDD              | DRV_MEM_ADDR       | _     |  |  |  |
| SDBA0                                 | A9                                                                                                                                                         | Output     | GVDD              | DRV_MEM_ADDR       | 1,2   |  |  |  |
| SDBA1                                 | A8                                                                                                                                                         | Output     | GVDD              | DRV_MEM_ADDR       | _     |  |  |  |
| SDCAS                                 | D4                                                                                                                                                         | Output     | GVDD              | DRV_MEM_ADDR       | 1     |  |  |  |
| SDMA [13-0]                           | E10, F9, D9, F8, E8, D8, B8, E7, C7, B7, A7, B6, A6, A5                                                                                                    | Output     | GVDD              | DRV_MEM_ADDR       | 4,5   |  |  |  |
| SDRAS                                 | B4                                                                                                                                                         | Output     | GVDD              | DRV_MEM_ADDR       | 1     |  |  |  |
| WE                                    | A3                                                                                                                                                         | Output     | GVDD              | DRV_MEM_ADDR       | _     |  |  |  |
|                                       | PIC Contro                                                                                                                                                 | ol Signals |                   |                    |       |  |  |  |
| ĪNT                                   | Y22                                                                                                                                                        | Output     | OVDD              | DRV_CPU            | 16    |  |  |  |
| IRQ_0 /S_INT                          | U24                                                                                                                                                        | Input      | OVDD              | _                  | _     |  |  |  |
| IRQ_1 / S_CLK                         | C24                                                                                                                                                        | I/O        | OVDD              | DRV_PCI            | _     |  |  |  |
| IRQ_2/S_RST                           | T21                                                                                                                                                        | I/O        | OVDD              | DRV_PCI            | _     |  |  |  |
| IRQ_3 / S_FRAME                       | U20                                                                                                                                                        | I/O        | OVDD              | DRV_PCI            | _     |  |  |  |
| IRQ_4/ L_INT                          | V22                                                                                                                                                        | I/O        | OVDD              | DRV_PCI            | _     |  |  |  |
|                                       | I <sup>2</sup> C Contro                                                                                                                                    | ol Signals |                   |                    |       |  |  |  |
| SCL                                   | AB25                                                                                                                                                       | I/O        | OVDD              | DRV_CPU            | 8,12  |  |  |  |
| SDA                                   | AB24                                                                                                                                                       | I/O        | OVDD              | DRV_CPU            | 8,12  |  |  |  |
| Clock Signals                         |                                                                                                                                                            |            |                   |                    |       |  |  |  |
| СКО                                   | CKO V20                                                                                                                                                    |            | OVDD              | DRV_PCI            | _     |  |  |  |
| CPU_CLK[0-2]                          | CLK[0-2] AA12, AA13, AB12                                                                                                                                  |            | BVDD              | DRV_CPU_CLK        | 4     |  |  |  |
| OSC_IN                                | U22                                                                                                                                                        |            | OVDD              | _                  | _     |  |  |  |
| PCI_CLK [0–4] R25, P24, R24, N24, N25 |                                                                                                                                                            | Output     | OVDD              | DRV_MEM_CTRL       | 4     |  |  |  |

Table 17. MPC107 Pinout Listing (continued)

| Signal Name              | Name Package Pin Number |             | Supply<br>Voltage | Output Driver Type | Notes   |  |  |
|--------------------------|-------------------------|-------------|-------------------|--------------------|---------|--|--|
| PCI_SYNC_IN              | P20                     | Input       | OVDD              | _                  | _       |  |  |
| PCI_SYNC_OUT             | P25                     | Output      | OVDD              | DRV_MEM_CTRL       | _       |  |  |
| SDRAM_CLK [0-3]          | D14, D13, E12, E14      | Output      | GVDD              | DRV_MEM_CTRL       | 4       |  |  |
| SDRAM_SYNC_IN            | E13                     | Input       | GVDD              | _                  | _       |  |  |
| SDRAM_SYNC_OUT           | D12                     | Output      | GVDD              | DRV_MEM_CTRL       | _       |  |  |
|                          | Miscellane              | ous Signal  | s                 |                    |         |  |  |
| HRESET                   | AA23                    | Input       | OVDD              | _                  | _       |  |  |
| HRESET_CPU               | AB21                    | Output      | BVDD              | DRV_CPU            | 10,12   |  |  |
| MCP                      | AE20                    | Output      | OVDD              | DRV_CPU            | 12,16   |  |  |
| NMI                      | AC25                    | Input       | OVDD              | _                  | _       |  |  |
| QACK                     | AE18                    |             | BVDD              | DRV_CPU            | 10      |  |  |
| QREQ                     | EQ M4                   |             | BVDD              | _                  | _       |  |  |
| SRESET                   | Y18                     | Output      | BVDD              | DRV_CPU            | 10      |  |  |
|                          | Test/Configu            | ration Sign | als               | 1                  |         |  |  |
| PLL_CFG[0-3]             | AC22, AD23, AD22, AE23  | Input       | OVDD              | _                  | 2,4     |  |  |
| тск                      | W24                     | Input       | OVDD              | _                  | 7,10    |  |  |
| TDI                      | Y25                     | Input       | OVDD              | _                  | 7,10    |  |  |
| TDO                      | W23                     | Output      | OVDD              | DRV_PCI            |         |  |  |
| TEST                     | AA25                    | Input       | OVDD              | _                  | 7,10    |  |  |
| TEST1                    | V24                     | Input       | OVDD              | _                  | 8       |  |  |
| TEST2                    | D6                      | Input       | GVDD              | _                  | 9       |  |  |
| TMS                      | Y24                     |             | OVDD              | _                  | 7,10    |  |  |
| TRIG_IN                  | W22                     |             | OVDD              | _                  |         |  |  |
| TRIG_OUT                 | W21                     | Output      | OVDD              | DRV_CPU            | 10      |  |  |
| TRST                     | AA24                    | Input       | OVDD              | _                  | 7,10,14 |  |  |
| Power and Ground Signals |                         |             |                   |                    |         |  |  |
| AVdd                     | AE24                    | Input       | _                 | _                  | _       |  |  |

Table 17. MPC107 Pinout Listing (continued)

| Signal Name Package Pin Number |                                                                                                                                                                                                                                                                                                                                                | Pin Type                                            | Supply<br>Voltage | Output Driver Type | Notes |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------|--------------------|-------|
| GND                            | AA21, AB22, AC11, AC14, AC17,<br>AC20, AC23, AC3, AC5, AC8,<br>AD24, AE25, C12, C15, C18, C21,<br>C23, C3, C6, C9, E3, F10, F16,<br>F20, F23, F6, G11, G13, G15,<br>G18, G8, H19, H3, H7, J23, K20,<br>K6, L19, L3, L7, M23, N19, N7, P3,<br>R19, R23, R7, T20, T6, U3, V19,<br>V23, V7, W11, W13, W15, W18,<br>W8, Y10, Y16, Y19, Y20, Y3, Y6 |                                                     | _                 | _                  |       |
| GVdd                           | B2, C5, C8, C11, C14, C17, C20,<br>E5, E9, E11, E15, E17, F3, G7, G9,<br>G12, G14, G17, G19, J3, J5, J7,<br>L5, M3, M7                                                                                                                                                                                                                         | 1, E15, E17, F3, G7, G9,<br>, G17, G19, J3, J5, J7, |                   |                    |       |
| LAVdd                          | F7                                                                                                                                                                                                                                                                                                                                             | Input                                               |                   | _                  | _     |
| LVdd                           | D22, F22, H22, K22, N22, T22                                                                                                                                                                                                                                                                                                                   | Input                                               | _                 | _                  | _     |
| OVdd                           | B24, E21, E23, H23, J19, J21, L21,<br>L23, M19, P19, P23, R21, U19,<br>U21, U23, Y23                                                                                                                                                                                                                                                           | Input                                               | _                 | _                  | _     |
| BVdd                           | P7, R3, R5, U5, U7, V3, W7, W9, W12, W14, W17, AA3, AA5, AA9, AA11, AA15, AA17, AC6, AC9, AC12, AC15, AC18, AC21, AD2                                                                                                                                                                                                                          |                                                     | _                 | _                  | _     |
| Vdd                            | K19, W16, T19, G10, G16, K7, T7,<br>W10, W19, W20, Y21, AA22,<br>AB23, AC24, AD25                                                                                                                                                                                                                                                              | Input                                               | _                 | _                  | _     |
|                                | Manufactu                                                                                                                                                                                                                                                                                                                                      | ring Pins                                           |                   |                    |       |
| FTP[2-3]                       | R20, D24                                                                                                                                                                                                                                                                                                                                       | I/O                                                 | OVDD              | DRV_PCI            | 4,8   |
| MTP[1-2]                       | B12, B13                                                                                                                                                                                                                                                                                                                                       | I/O                                                 | GVDD              | DRV_MEM_CTRL       | 4,9   |

- 1 This pin has an internal pull-up resistor which is enabled only when the MPC107 is in reset state. The value of the internal pull-up resistor is not guaranteed, but is sufficient to ensure that a logic '1' is read into configuration bits during reset.
- 2 This pin is a reset configuration pin.
- 3 MDL[0] is a reset configuration pin and has an internal pull-up resistor which is enabled only when the MPC107 is in the reset state. The value of the internal pull-up resistor is not guaranteed, but is sufficient to insure that a logic '1' is read into configuration bits during reset.
- 4 Multi-pin signals such as AD[0–31] or DL[0–31] have their physical package pin numbers listed in order corresponding to the signal names. Ex: AD0 is on pin D21, AD1 is on pin D23,... AD31 is on pin N23.
- 5 SDMA[10-1] are reset configuration pins and have internal pull-up resistors which are enabled only when the MPC107 is in the reset state. The values of the internal pull-up resistors is not guaranteed, but are sufficient to ensure that logic '1's are read into the configuration bits during reset.
- 6 Recommend a weak pull-up resistor (2K 10K Ohm) be placed on this PCI control pin to LVdd.
- 7 V<sub>IH</sub> and V<sub>IL</sub> for these signals are the same as the PCI V<sub>IH</sub> and V<sub>IL</sub> entries in Table 3, "DC Electrical Specifications."
- 8 Recommend a weak pull-up resistor (2K 10K Ohm) be placed on this pin to OVdd.
- 9 Recommend a weak pull-up resistor (2K 10K Ohm) be placed on this pin to GVdd.
- 10 This pin has an internal pull-up resistor; the value of the internal pull-up resistor is not guaranteed, but is suffi-

- cient to prevent unused inputs from floating.
- 11 This pin is affected by programmable PCI\_HOLD\_DEL parameter, see Section 1.4.2.4, "PCI Signal Output Hold Timing."
- 12 This pin is an open drain signal.
- 13 This pin is a sustained tri-state pin as defined by the PCI Local Bus Specification.
- 14 See Section 1.7.3, "Connection Recommendations," for additional information on this pin.
- 15 Recommend a weak pull-up resistor (2K 10K Ohm) be placed on this pin to BVdd.
- 16 If BVdd = 2.5 V ± 5%, this microprocessor interface pin needs to be DC voltage level shifted from OVdd (3.3 V ± 0.3 V) to 2.5 V ± 5%; this can typically be accomplished with a two resistor voltage divider circuit since the signal is an output only signal.

## 1.6 PLL Configuration

The MPC107's internal PLL is configured by the PLL\_CFG[0–3] signals. For a given PCI\_SYNC\_IN (PCI bus) frequency, the PLL configuration signals set the core/memory/processor PLL (VCO) frequency of operation for the PCI-to-core/memory/processor frequency multiplying, if any. All valid PLL configurations for the MPC107 are shown in Table 18.

|     | PLL_CFG[0-3] <sup>2</sup> | 66 MHz Part                         |                             | 100 MHz Part                        |                             |                |                |
|-----|---------------------------|-------------------------------------|-----------------------------|-------------------------------------|-----------------------------|----------------|----------------|
| Ref |                           | PCI_SYNC_IN<br>Range (MHz)          | Core/Mem/CPU<br>Range (MHz) | PCI_SYNC_IN<br>Range (MHz)          | Core/Mem/CPU<br>Range (MHz) | PCI:Core Ratio | VCO Multiplier |
| 1   | 0001                      | $25^5 - 50^4$                       | 25 – 50                     | $25^5 - 50^4$                       | 25 – 50                     | 1              | 4              |
| 2   | 0010                      | 12.5 <sup>5</sup> – 25 <sup>4</sup> | 25 – 50                     | 12.5 <sup>5</sup> – 25 <sup>4</sup> | 25 – 50                     | 2              | 4              |
| 3   | 0011                      | Bypass                              |                             | Bypass                              |                             | Bypass         | Bypass         |
| 5   | 0101                      | 25 <sup>5</sup> – 33                | 50 – 66                     | 25 <sup>5</sup> – 50                | 50 – 100                    | 2              | 2              |
| 8   | 1000                      | 16 <sup>5</sup> – 22                | 50 – 66                     | 16 <sup>5</sup> – 33                | 50 – 100                    | 3              | 2              |
| 9   | 1001                      | 33 <sup>5</sup> – 44                | 50 – 66                     | 33 <sup>5</sup> – 66                | 50 – 100                    | 1.5            | 2              |
| С   | 1100                      | 20 <sup>5</sup> – 26                | 50 – 66                     | 20 <sup>5</sup> – 40                | 50 – 100                    | 2.5            | 2              |
| D   | 1101                      | 50 <sup>5</sup> – 66                | 50 – 66                     | 50 <sup>5</sup> – 66                | 50 – 66                     | 1              | 2              |
| F   | 1111                      | Clock off <sup>3</sup>              | Not usable                  | Clock off <sup>3</sup>              | Not usable                  | Off            | Off            |

Table 18. MPC107 Bridge Controller PLL Configuration

#### Notes:

- 1 PLL\_CFG[0-3] settings not listed (0000, 0100, 0110, 0111, 1010, 1011, and 1110) are reserved.
- 2 In PLL Bypass mode, the PCI\_SYNC\_IN input signal clocks the internal core directly, the PLL is disabled, and the PCI:core mode is set for 1:1 mode operation. The AC timing specifications given in this document do not apply in PLL bypass mode.
- 3 In Clock Off mode, no clocking occurs inside the MPC107 regardless of the PCI\_SYNC\_IN input.
- 4 Limited due to maximum memory VCO = 200 MHz.
- 5 Limited due to minimum memory VCO = 100 MHz.
- 6 Range values are shown rounded down to the nearest whole number (decimal place accuracy removed) for clarity.

# 1.7 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC107.

## 1.7.1 PLL Power Supply Filtering

The AVdd and LAVdd power signals are provided on the MPC107 to provide power to the peripheral logic/memory bus PLL and the SDRAM clock delay-locked loop (DLL), respectively. To ensure stability of the internal clocks, the power supplied to the AVdd and LAVdd input signals should be filtered of any noise in the 500kHz to 10MHz resonant frequency range of the PLLs. A separate circuit similar to the one shown in Figure 23 using surface mount capacitors with minimum effective series inductance (ESL) is recommended for each of the AVdd and LAVdd power signal pins. Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over using multiple values.

The circuits should be placed as close as possible to the respective input signal pins to minimize noise coupled from nearby circuits. Routing directly as possible from the capacitors to the input signal pins with minimal inductance of vias is important but proportionately less critical for the LAVdd pin.



Figure 23. PLL Power Supply Filter Circuit

## 1.7.2 Decoupling Recommendations

Due to the MPC107's dynamic power management feature, large address and data buses, and high operating frequencies, the MPC107 can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC107 system, and the MPC107 itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each Vdd, OVdd, GVdd, and LVdd pin of the MPC107. It is also recommended that these decoupling capacitors receive their power from separate Vdd, OVdd, GVdd, and GND power planes in the PCB, utilizing short traces to minimize inductance. These capacitors should have a value of 0.1 µF. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0508 or 0603, oriented such that connections are made along the length of the part.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the Vdd, OVdd, GVdd, BVdd, and LVdd planes to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors:  $100-330~\mu F$  (AVX TPS tantalum or Sanyo OSCON).

## 1.7.3 Connection Recommendations

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to OVdd. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected.

Power and ground connections must be made to all external Vdd, OVdd, GVdd, LVdd, BVdd, and GND pins of the MPC107.

### **System Design Information**

The PCI\_SYNC\_OUT signal is intended to be routed halfway out to the PCI devices and then returned to the PCI\_SYNC\_IN input of the MPC107.

The SDRAM\_SYNC\_OUT signal is intended to be routed halfway out to the SDRAM devices and then returned to the SDRAM\_SYNC\_IN input of the MPC107. The trace length may be used to skew or adjust the timing window as needed. See Motorola application note AN1794/D for more information on this topic.

The  $\overline{TRST}$  signal must be asserted during reset to ensure proper initialization and operation of the MPC107. It is recommended that the  $\overline{TRST}$  signal be connected to the system  $\overline{HRESET}$  signal or pulled down with a 100- to 1K-Ohm resistor.

## 1.7.4 Pull-up/Pull-down Resistor Requirements

The data bus input receivers are normally turned off when no read operation is in progress; therefore, they do not require pull-up resistors on the bus. The processor data bus signals are: DH[0–31], DL[0–31], and DP[0–7]. The memory data bus signals are: MDH[0–31], MDL[0–31], and PAR/AR[0–7].

If the 32-bit data bus mode is selected, the input receivers of the unused data and parity bits (DL[0–31], DP[4–7], MDL[0–31], and PAR[4–7]) will be disabled, and their outputs will drive logic zeros when they would otherwise normally be driven. For this mode, these pins do not require pull-up resistors, and should be left unconnected by the system to minimize possible output switching.

It is recommended that  $\overline{ARTRY}$ ,  $\overline{TA}$ , and  $\overline{TS}$  have weak pull-up resistors (2K – 10K Ohms) connected to BVdd.

It is recommended that MTP[1–2] and  $\overline{TEST2}$  have weak pull-up resistors (2K – 10K Ohms) connected to GVdd.

It is recommended that the following signals be pulled up to OVdd with weak pull-up resistors (2K - 10K Ohms): SDA, SCL,  $\overline{\text{TEST1}}$ , and FTP[2–3].

It is recommended that the following PCI control signals be pulled up to LVdd with weak pull-up resistors (2K – 10K Ohms): DEVSEL, FRAME, IRDY, LOCK, PERR, SERR, STOP, TRDY, and INTA. The resistor values may need to be adjusted stronger to reduce induced noise on specific board designs.

The following pins have internal pull-up resistors enabled at all times:  $\overline{REQ}[0-4]$ , TCK, TDI, TMS,  $\overline{TRST}$ ,  $\overline{BR1}$ ,  $\overline{HRESET\_CPU}$ ,  $\overline{QACK}$ ,  $\overline{SRESET}$ ,  $\overline{TEST}$ , and  $\overline{TRIG\_OUT}$ . See Table 17, "MPC107 Pinout Listing," for more information.

The following pins have internal pull-up resistors enabled only while device is in the reset state: MDL0, FOE, RCSO, SDRAS, SDCAS, CKE, SDBAO, and SDMA[10–1]. See Table 17, "MPC107 Pinout Listing," for more information.

The following pins are reset configuration pins: MDL0,  $\overline{FOE}$ ,  $\overline{RCSO}$ , SDBAO, SDMA[10–1], and PLL\_CFG[0–3]. These pins are sampled during reset to configure the device.

Any other unused active-low input pins should be tied to a logic one level via weak pull-up resistors (2K - 10K Ohms) to the appropriate power supply listed in Figure 17. Unused active-high input pins should be tied to GND via weak pull-down resistors (2K - 10K Ohms).

## 1.7.5 Thermal Management Information

This section provides thermal management information for the plastic ball grid array (PBGA) package for air-cooled applications. Proper thermal control design is primarily dependent upon the system-level design: the heat sink, airflow, and thermal interface material.

The board designer can choose between several types of heat sinks to place on the MPC8245. There are several commercially available heat sinks for the MPC8245 provided by the following vendors:

Aavid Thermalloy 603-224-9988

80 Commercial St. Concord, NH 03301

Internet: www.aavidthermalloy.com

Alpha Novatech 408-749-7601

473 Sapena Ct. #15 Santa Clara, CA 95054

Internet: www.alphanovatech.com

International Electronic Research Corporation (IERC) 818-842-7277

413 North Moss St. Burbank, CA 91502 Internet: www.ctscorp.com

Tyco Electronics 800-522-6752

Chip Coolers<sup>TM</sup> P.O. Box 3668

Harrisburg, PA 17105-3668 Internet: www.chipcoolers.com

Wakefield Engineering 603-635-5102

33 Bridge St. Pelham, NH 03076

Internet: www.wakefield.com

Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. Other heat sinks offered by Aavid Thermalloy, Alpha Novatech, IERC, Chip Coolers, and Wakefield Engineering offer different heat sink-to-ambient thermal resistances, and may or may not need airflow.

# 1.7.6 Internal Package Conduction Resistance

For the PBGA packaging technology, the intrinsic conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-ball thermal resistance

Figure 24 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



Figure 24. C4 Package with Heat Sink Mounted to a Printed-Circuit Board

For this PBGA package, heat is dissipated from the component via several concurrent paths. Heat is conducted through the silicon and may be removed to the ambient air by convection or radiation. In addition, a second, parallel heat flow path exists by conduction in parallel through the C4 bumps and the epoxy under-fill to the plastic substrate for further convection cooling off the edges. Then from the plastic substrate, heat is conducted via the leads/balls to the next-level interconnect (printed-circuit board), whereupon the primary mode of heat transfer is by convection or radiation.

### 1.7.6.1 Adhesives and Thermal Interface Materials

A thermal interface material is recommended between the top of the package and the bottom of the heat sink to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 25 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. That is, the bare joint results in a thermal resistance approximately seven times greater than the thermal grease joint.

Heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 25). Therefore, the synthetic grease offers the best thermal performance, considering the low interface pressure. Of course, the selection of any thermal interface material depends on many factors: thermal performance requirements, manufacturability, service temperature, dielectric properties, cost, etc.



Figure 25. Thermal Performance of Select Thermal Interface Material

The board designer can choose between several types of thermal interface. Heat sink adhesive materials should be selected based upon high conductivity, yet adequate mechanical strength to meet equipment shock/vibration requirements. There are several commercially-available thermal interfaces and adhesive materials provided by the following vendors:

| Chomerics, Inc. 77 Dragon Ct. Woburn, MA 01888-4014 Internet: www.chomerics.com                                            | 781-935-4850 |
|----------------------------------------------------------------------------------------------------------------------------|--------------|
| Dow-Corning Corporation Dow-Corning Electronic Materials 2200 W. Salzburg Rd. Midland, MI 48686-0997 Internet: www.dow.com | 800-248-2481 |
| Shin-Etsu MicroSi, Inc.<br>10028 S. 51st St.<br>Phoenix, AZ 85044<br>Internet: www.microsi.com                             | 888-642-7674 |
| The Bergquist Company<br>18930 West 78 <sup>th</sup> St.<br>Chanhassen, MN 55317<br>Internet: www.bergquistcompany.com     | 800-347-4572 |

Thermagon Inc. 4707 Detroit Ave. Cleveland, OH 44102

Cleveland, OH 44102 Internet: www.thermagon.com 888-246-9050

## 1.7.6.2 Heat Sink Usage

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from the equation:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The junction-to-ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Unfortunately, two values are in common usage: the value determined on a single layer board and the value obtained on a board with two planes. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated.

When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on the printed-circuit board, or the thermal dissipation on the printed-circuit board surrounding the device.

To determine the junction temperature of the device in the application without a heat sink, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_T$  = thermocouple temperature atop the package (°C)

 $\Psi_{JT}$  = thermal characterization parameter (°C/W)

 $P_D$  = power dissipation in package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

When a heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

In many cases, it is appropriate to simulate the system environment using a computational fluid dynamics thermal simulation tool. In such a tool, the simplest thermal model of a package which has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink will be used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed-circuit board.

## 1.7.7 References

Semiconductor Equipment and Materials International 805 East Middlefield Rd. Mountain View, CA 94043 (415) 964-5111

MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956.

JEDEC specifications are available on the WEB at http://www.jedec.org.

# 1.8 Document Revision History

Table 19 provides a revision history for this hardware specification.

**Table 19. Document Revision History** 

| Rev. No. | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0.0      | Preliminary release with some TBDs in the spec tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 0.1      | Removed references to CBGA packaging. Removed references to BVdd = 2.5 V and GVdd = 2.5 V until device characterization is complete. Corrected Power Supply Ramp Up range in Figure 2 to show Vdd being stable before 100 microsecond PLL Relock time. Modified Table 4: • Filled in current values from IBIS model. • Changed DRV_STD to DRV_CPU and changed OVdd to BVdd. Added Note 10, referencing power consumption on PLL supply voltage pins to Table 5. Updated Table 6 PBGA package thermal characteristics. Corrected DLL Lock Range (DLL_EXTEND=1) equation in Table 8. Modified Figure 6 reducing T <sub>loop</sub> Propagation Delay Time from 40 ns to 15 ns. Modified Figure 22 for PBGA packaging. Updated Table 17, its notes, and corresponding text in Section 1.7.4. Modified Note 5 of Table 18, reducing maximum memory VCO frequency from 225 to 200 MHz. Updated the affected PLL_CFG[0-3] entries (0001 and 0010) in the table. Revised Section 1.7.5, for PBGA packaging. |  |  |  |  |  |
| 0.2      | Lowered PCI Input Frequency (PCI_SYNC_IN) in Table 7 from 25 to 12.5 MHz, see Table 18 for specific details on applicability of lower input frequency.  Modified Table 8:  Completed specification numbering. Combined PCI_SYNC_IN jitter specifications 7 and 8, into specification 7.  Added specification 9d.  Updated values for specifications 7, 9b, and 9c. Deleted OSC_IN Jitter (Cycle-to-Cycle) specification.  Added Note 8 to specifications 1a, 1b, 17, and 18; updated the Min part of these specifications to correspond to the lower PCI 12.5 MHz input frequency.  Added Figure 5.  Replaced Input AC Timing TBDs in Table 9 with values.  Replaced Output AC Timing TBDs for specifications 12c, 12d, 12e, and 14a in Table 10 with values.  Replaced Figure 22 with Motorola standard packaging drawing for 503-pin PBGA.  Updated Table 18: Lowered input frequency on Refs 2 and C. Ref A is changed to reserved.                                                              |  |  |  |  |  |

**Table 19. Document Revision History (continued)** 

| Rev. No. | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 0.3      | Removed references to the suspend (power-saving) mode. In Section 1.3, technology reference updated from 0.35 μm to 0.29 μm CMOS. Updated Figure 2 and Note 5 to indicate only HRESET must transition to a logic 1 in one clock cycle for the device to be in the non-reset state. Modified Table 3:  • Changed minimum Input High Voltage, for PCI only from 0.5*OVdd to 0.65*OVdd and added Note • Changed condition on Input Low Voltage, V <sub>IL</sub> , from All inputs except OSC_IN to All inputs except PCI_SYNC_IN. • Replaced minimum CV <sub>IL</sub> formula, 0.5*OVdd, with 2.4 V value. • Replaced maximum CV <sub>IL</sub> formula, 0.3*OVdd, with 0.4 V value. Updated IBIS model version from v1.0 to v1.1, changed LVdd references to OVdd in Table 4 and notes changed Notes 3 and 4 for the values to be read from the IBIS model's I(Min) column, and updated the loculum values. Replaced most TBDs in Table 5 for with new preliminary power consumption estimates. Deleted specs 22 and 23 from Table 8; they were DC levels covered in Table 3. Replaced TBDs in Table 10 for spec 14b. Separated CKE output valid timing from spec 12b (added 12b1 and 12b2) dependent on device's maximum operating frequency; see Table 10. Replaced TBDs in Table 15 for specs 3, 5, and 6. Modified Table 17: • Renamed SUSPEND pin (V24) to TEST1 and moved it from the Miscellaneous Signals group to the Test/Configuration Signals group. Added notes about pulling it up to OVdd. |  |  |  |  |  |
|          | <ul> <li>Test/Configuration Signals group. Added notes about pulling it up to GVdd.</li> <li>Added Note 14 for TRST pin.</li> <li>Added Note 6 for INTA pin. Also added INTA to LVdd pull-up list in Section 1.7.4.</li> <li>Deleted Note 1 from Table 18; adjusted remaining note numbers.</li> <li>Added paragraph in Section 1.7.3 for TRST connection.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 0.4      | Added BVdd = 2.5 V information to document.  Updated Table 4 and associated notes.  Updated specific operating conditions at the top of the following tables: Table 7 through Table 10, Table 12, and Table 14 through Table 16.  Replaced Figure 22, with a clearer diagram of the 503 PBGA package.  Modified Table 17:  • Added Note 15 for BVdd pull-ups to the following pins: ARTRY, TA, and TS.  • Added Note 16 for INT signal in BVdd = 2.5 V applications.  • Changed AACK pin type from I/O to output.  • Changed Output Driver Type from DRV_MEM_DATA to DRV_MEM_ADDR on the following pins: FOE, RCSO, RCS2, and RCS3.  • Deleted RTC signal (D6) from Memory Interface Signals group, since it is now TEST2 in the Test/Configuration Signals group.  Added PLL_CFG[0-3] = 0000 to Note 1 of Table 18 for reserved settings.  Added BVdd pull-up information to Section 1.7.4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 0.5      | Separated $V_{OH}$ and $V_{OL}$ DC specs for CPUCLK[0–2] signals at BVdd = 2.5 V from the other output pins' DC levels. Updated Table 8 with correct DLL_extend default value. Reversed vector ordering for the PCI Interface Signals in Table 17: $\overline{C/BE}[0-3]$ changed to $\overline{C/BE}[3-0]$ , AD[0–31] changed to AD[31–0], $\overline{GNT}[0-3]$ changed to $\overline{GNT}[3-0]$ , and $\overline{REQ}[0-3]$ changed to $\overline{REQ}[3-0]$ . The package pin number ordering was also reversed, meaning that pin functionality did not change. For example, AD0 is still on signal D21, AD1 is still on signal D23,, AD31 is still on signal N23. This change makes the vectored PCI signals in this hardware specification consistent with the PCI local bus specification and the MPC107 PCI Bridge/Memory Controller User's Manual vector ordering.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |

Table 19. Document Revision History (continued)

| Rev. No. | Substantive Changes  Updated Table 5 to include the maximum numbers. Corrected solder attach and ball information in Section 1.5.1 to 62 Sn/36 Pb/2 Ag. Table 17: Changed the voltage supply information for the MCP signal from BVDD to OVDD. Changed the note for MCP signal to match the supply voltage information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0.6      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 1        | Added Cautions to Table 2, in place of voltage sequencing requirement Removed voltage sequencing note from Figure 2.  Updated Table 5 with most recent power characterization data.  Updated Table 6 to include more thermal characteristics.  Updated definiftions of DLL_Extend in Table 8, items 15 and 16.  Updated locations of DLL_Extend in figure 6.  Table 17: Changed the driver type for DBG0, DBG1, and DBGLB to DRV_CPU—these signals are 60x signals. Changed signal name CPUCLK[0-2] to CPU_CLK[0:2] to correct signal name CPU_CLK[0:2].  Updated driver strengths of signals to be consistent with the user's manual.  Removed Section 1.7.2.  In Section 1.7.4, removed MCP from the list of pins requiring pull-up resistors.  In Sections 1.7.5 and 1.7.6, added information on thermal management and internal package conduction resistance.  Changed format of Section 1.9.  In Section 1.9.2, added information about available part number specifications. |  |  |  |

# 1.9 Ordering Information

Ordering information for the parts fully covered by this specification document is provided in Section 1.9.1, "Part Numbers Fully Addressed by This Document."

## 1.9.1 Part Numbers Fully Addressed by This Document

Table 20 provides the Motorola part numbering nomenclature for the MPC107. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Motorola sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number. The revision level can be determined by reading the Revision ID register at address offset 0x08.

**Table 20. Part Numbering Nomenclature** 

nnn

| λ. •            |                    | ^                     | Ж                    |                        | ^                                 | A                                          |
|-----------------|--------------------|-----------------------|----------------------|------------------------|-----------------------------------|--------------------------------------------|
| Product<br>Code | Part<br>Identifier | Process<br>Descriptor | Package <sup>1</sup> | Frequency <sup>2</sup> | Application<br>Modifier           | Revision Level                             |
| XPC             | 107                | A                     | PX = PBGA            | 100                    | L : 2.5 V ± 125 mV<br>0° to 105°C | C:1.3; Rev. ID:0x13<br>D:1.4; Rev. ID:0x14 |

#### Notes:

XPC:

nnn

1. See Section 1.5, "Package Description," for more information on available package types.

YY

Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.

Y

# 1.9.2 Part Numbers Not Fully Addressed by This Document

Table 21. Part Numbers Addressed by XPC107APXnnnWx series Part Number Specification (Document Order No. MPC107APXPNS/D)

| XPC             | nnn                | Α                | Px        | nnn       | W                               | X                   |
|-----------------|--------------------|------------------|-----------|-----------|---------------------------------|---------------------|
| Product<br>Code | Part<br>Identifier | Part<br>Modifier | Package   | Frequency | Process Descriptor              | Revision Level      |
| XPC             | 107                | А                | PX = PBGA | 133       | W: 2.7 V ± 100 mV<br>0° to 85°C | D:1.4; Rev. ID:0x14 |

# 1.9.3 Part Marking

Parts are marked as the example shown in Figure 26.



### Notes:

MMMMMM is the 6-digit mask number.

ATWLYYWWA is the traceability code.

CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States.

Figure 26. Motorola Part Marking for PBGA Device

Ordering Information