## 900 MHz Analog Cordless Phone Baseband with Compander

The MC33411 900 MHz Analog Cordless Phone Baseband system is designed to fit the requirements of a 900 MHz analog cordless telephone system. Included are three PLLs (Phase-Locked Loops). Two are intended for use with external VCOs and 64/65 or 128/129 dual modulus prescalers, and can control the transmit and receive (LO1) frequencies for 900 MHz communication. The third PLL is configured as the 2nd local oscillator (LO2), and is functional to 80 MHz . Also included are muting, audio gain adjust (internal and external), low battery/carrier detect, and a wide range for the PLL reference frequency. The power supply range is 2.7 to 5.5 V . " A " version devices have programmable MCU clock out and reference oscillator disable functions, whereas these functions are always enabled for " B " version devices.

- Complete Expander/Compressor for Superior Noise Rejection
- Two PLLs and a LO Suitable for a 900 MHz System
- Minimal External Components
- Transmit Path Includes Adjustable Gain Amplifier, Filters, Mute, Compressor with Bypass and Limiter
- Receive Path Contains Data Slicer, Adjustable Gain Amplifier, Sidetone Attenuator, Filters, Expander with Bypass, Mute, Volume Control and Power Amplifier
- Dual A/Ds are Provided to Monitor RSSI and $\mathrm{V}_{\mathrm{CC}}$
- Independent Power Amplifier with Differential Outputs and Mute
- Selectable Frequency for Switched Capacitor Filters, PLLs and the LO
- Reference Frequency Source can be a Crystal or System Clock
- Serial $\mu$ P Port to Control Gain, Mute, Frequency Selection, Phase Detector Gain, Power Down Modes, Low Battery Detect and Others
- Power Supply Range: 2.7 to 5.5 V
- Power Down Modes for Power Conservation


## 900 MHz ANALOG CORDLESS PHONE bASEBAND WITH COMPANDER

SEMICONDUCTOR TECHNICAL DATA


FTA SUFFIX
PLASTIC PACKAGE CASE 932 (LQFP-48)

ORDERING INFORMATION

| Device | Operating <br> Temperature | Package |
| :---: | :---: | :---: |
| MC33411AFTA | $T_{A}=-20$ to $70^{\circ} \mathrm{C}$ | LQFP-48 |
| MC33411BFTA |  |  |



Figure 1. Test Circuit


## MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Power Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | -0.5 to 6.0 | V |
| Junction Temperature | $\mathrm{T}_{\mathrm{J}}$ | -6.5 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation | $\mathrm{P}_{\mathrm{D}}$ | 150 | mW |

NOTES: 1. Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Recommended Operating Conditions, Electrical Characteristics tables or Pin Descriptions section.
2. Meets Human Body Model $(\mathrm{HBM}) \leq 2000$ V and Machine Model (MM) $\leq 200$ V. ESD data available upon request.

RECOMMENDED OPERATING CONDITIONS

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | 2.7 | 3.6 | 5.5 | Vdc |
| Operating Ambient Temperature | $\mathrm{T}_{\mathrm{A}}$ | -20 | - | 70 | ${ }^{\circ} \mathrm{C}$ |
| Input Voltage Low (Data, CLK, EN) | $\mathrm{V}_{\text {il }}$ | - | - | 0.3 | V |
| Input Voltage High (Data, CLK, EN) | $\mathrm{V}_{\text {ih }}$ | Tx PLL <br>  |  | - | - |
| $\mathrm{V}_{\mathrm{CC}}-0.3$ |  |  |  |  |  |

DC ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Static Current |  |  |  |  |  |
| Active Mode (R5/8 to $0=0 ; \mathrm{R6} / 7=0$ ) | ACT ${ }^{\text {ICC }}$ | - | 15 | 20 | mA |
| Receive Mode (R5/8, 7, 3, 2, $0=0 ; R 6 / 7=0 ; R 5 / 6,5,4,1=1$ ) | Rx ICC | - | 10 | 13 | mA |
| Standby Mode (R5/0 = 0; R6/7 = 0; R5/8 to $1=1$ ) | STD ICC | - | 500 | 1500 | $\mu \mathrm{A}$ |
| Inactive Mode, A only (R5/8 to $0=1 ; R 6 / 7=1$ ) | INA ICC | - | 10 | 15 | $\mu \mathrm{A}$ |
| Data Slicer Only | DS ICC | - | 100 | - | $\mu \mathrm{A}$ |
| RSSI/Batt A/D Only | AD ICC | - | 70 | - | $\mu \mathrm{A}$ |
| Tx Audio Only | TxA ICC | - | 1.4 | - | mA |
| Rx Audio Only | RxA ICC | - | 1.4 | - | mA |
| PA Only | PA ICC | - | 1.0 | - | mA |
| 2nd LO/Fref Only | 2 LO ICC | - | 6.0 | - | mA |
| Rx PLL/Fref Only | RxPLL ICC | - | 1.0 | - | mA |
| Tx PLL/Fref Only | TxPLL ICC | - | 1.0 | - | mA |
| Ref Osc Only, "A" version only | ROSC ICC | - | 500 | - | $\mu \mathrm{A}$ |
| Reference Voltage, Unadjusted | $V_{B}$ | 1.38 | 1.5 | 1.62 | V |

ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Active Mode, Rx Gain $=01111$,
Vol Adj $=0111$, fin $=1.0 \mathrm{kHz}$, unless otherwise noted.)

| Characteristics | Input Pin | Measure Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Rx AUDIO PATH |  |  |  |  |  |  |  |
| Absolute Gain ( $\mathrm{V}_{\text {in }}=-20 \mathrm{dBV}$ ) | Rx Audio In | E Out | G | -4.0 | 0 | 4.0 | dB |
| Gain Tracking (Referenced to E Eut for $\begin{gathered} \left.V_{\text {in }}=-20 \mathrm{dBV}\right) \\ V_{\text {in }}=-30 \mathrm{dBV} \\ V_{\text {in }}=-40 \mathrm{dBV} \end{gathered}$ | E In | E Out | $\mathrm{G}_{\mathrm{t}}$ | $\begin{aligned} & -21 \\ & -42 \\ & \hline \end{aligned}$ | $\begin{aligned} & -20 \\ & -40 \end{aligned}$ | $\begin{aligned} & -19 \\ & -38 \\ & \hline \end{aligned}$ | dB |
| Total Harmonic Distortion ( $\mathrm{V}_{\text {in }}=-20 \mathrm{dBV}$ ) | Rx Audio In | PAO- | THD | - | 0.7 | 1.0 | \% |
| Maximum Input Voltage ( $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ ) | Rx Audio In |  |  | - | -11.5 | - | dBV |
| Maximum Output Voltage (Increase input voltage until output voltage THD $=5 \%$, then measure output voltage) | E In | E Out | $\mathrm{V}_{\text {Omax }}$ | -2.0 | 0 | - | dBV |

NOTES: 1. Values specified are pure numbers to the base 10.
2. Typical performance parameters indicate the potential of the device under ideal operating conditions.

## MC33411A/B

ELECTRICAL CHARACTERISTICS (continued) $\left(\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Active Mode, Rx Gain $=01111$, Vol $\operatorname{Adj}=0111, \mathrm{f}_{\mathrm{in}}=1.0 \mathrm{kHz}$, unless otherwise noted.)

| Characteristics | Input <br> Pin | Measure <br> Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## Rx AUDIO PATH (continued)

| Input Impedance |  | RxAudio In E In | $\mathrm{Z}_{\text {in }}$ | - | $\begin{aligned} & 600 \\ & 7.5 \end{aligned}$ | - | $k \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Attack Time $\mathrm{E}_{\text {cap }}=0.5 \mu \mathrm{~F}, \mathrm{R}_{\text {filt }}=40 \mathrm{k}$ | E In | E Out | $t_{a}$ | - | 3.0 | - | mS |
| Release Time $\mathrm{E}_{\text {cap }}=0.5 \mu \mathrm{~F}, \mathrm{R}_{\text {filt }}=40 \mathrm{k}$ | E In | E Out | $t_{r}$ | - | 13.5 | - | mS |
| Compressor to Expander Crosstalk ( $\mathrm{V}_{\text {in }}=-10 \mathrm{dBV}$, $\mathrm{V}_{\mathrm{E}} \mathrm{In}=\mathrm{AC}$ Gnd) | MCl | E Out | $\mathrm{C}^{+}$ | - | -90 | -60 | dB |
| Rx Muting ( $\mathrm{V}_{\text {in }}=-20 \mathrm{dBV}$, Rx Gain $\mathrm{Adj}=01111$ ) | Rx Audio In | E Out | $\mathrm{M}_{\mathrm{e}}$ | - | -84 | -60 | dB |
| Rx High Frequency Corner ( $\mathrm{V}_{\text {in }}=-20 \mathrm{dBV}$ ) SCF Counter $=31 \mathrm{~d}$ | Rx Audio In | Rx Out | Rx f ${ }_{\text {ch }}$ | 3.6 | 3.8 | 4.0 | kHz |
| Low Pass Filter Passband Ripple ( $\mathrm{V}_{\text {in }}=-20 \mathrm{dBV}$ ) | Rx Audio In | Rx Out | Ripple | - | 0.4 | 0.6 | dB |
| Rx Gain Adjust Range | Rx Audio In | Rx Out | Rx Range | - | -9.0 to 10 | - | dB |
| Rx Gain Adjust Steps | Rx Audio In | Rx Out | $R \times n$ | - | 20 | - |  |
| Audio Path Noise, C-Message Weighting $\left(\mathrm{V}_{\mathrm{in}}=\mathrm{AC} \text { Gnd }\right)$ | Rx Audio In | Rx Out E Out PA Out | EN | - - - | $\begin{aligned} & -85 \\ & <-95 \\ & <-95 \end{aligned}$ | $\begin{aligned} & - \\ & - \\ & - \end{aligned}$ | dBV |
| Volume Control Adjust Range | Rx Audio In | E Out | VCtRange | - | -14 to 16 | - | dB |
| Volume Control Levels | E In | E Out | $\mathrm{V}_{\mathrm{cn}}$ | - | 16 | - |  |
| Side Tone Attenuate Selections | Rx Audio In | Rx Out | STA $_{n}$ | - | 4 | - |  |
| Side Tone Attenuate (Referenced to E In) <br> Selection $=00$ <br> Selection $=01$ <br> Selection $=10$ <br> Selection = 11 |  | E Out | STA | - - - - | $\begin{aligned} & 0.0 \\ & 1.5 \\ & 3.0 \\ & 5.2 \end{aligned}$ |  | dB |
| Side Tone Attenuate Threshold (C Out/E In) |  |  | STA thr | - | -3.0 | - | dB |

POWER AMP/MUTE ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active Mode, $\mathrm{f}_{\mathrm{in}}=1.0 \mathrm{kHz}$ )

| Output Swing, $\pm 5.0 \mathrm{~mA}$ load $\left(\mathrm{V}_{\mathrm{PAO}}+@-5.0 \mathrm{~mA}-\mathrm{V}_{\mathrm{PAO}}+@ 5.0 \mathrm{~mA}\right)$ | PAI | PAO+ | $V_{\text {Omax }}$ | 1.3 | 2.4 | - | $\mathrm{V}_{\mathrm{pp}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Swing, $\pm 5.0 \mathrm{~mA}$ load $\text { (VPAO-@ -5.0 mA - VPAO-@ } 5.0 \mathrm{~mA})$ | PAI | PAO- | $V_{\text {Omax }}$ | 1.3 | 2.4 | - | $\mathrm{V}_{\mathrm{pp}}$ |
| Output Swing, No Load | PAI | PAO+ | $V_{\text {Omax }}$ | - | 2.7 | - | $V_{p p}$ |
| Output Swing, No Load | PAI | PAO- | $V_{\text {Omax }}$ | - | 2.7 | - | $\mathrm{V}_{\mathrm{pp}}$ |
| Maximum Output Current |  | $\begin{aligned} & \hline \text { PAO-, } \\ & \text { PAO+ } \end{aligned}$ | IOmax | - | $\pm 5.0$ | - | mA |
| Power Amp Mute ( $\left.\mathrm{V}_{\text {in }}=-20 \mathrm{dBV}, \mathrm{RL}=130 \Omega\right)$ | PAI | PAO- | $\mathrm{M}_{\text {sp }}$ | - | -92 | -60 | dB |

MIC AMP ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active Mode, $\mathrm{f}_{\mathrm{in}}=1.0 \mathrm{kHz}$ )

| Open Loop Gain | MCl | MCO | AVOL | - | 100.000 | - | $\mathrm{V} / \mathrm{V}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Gain Bandwidth | MCl | MCO | GBW | - | 100 | - | kHz |
| Maximum Output Swing (RL = $10 \mathrm{k} \Omega)$ | MCl | MCO | $\mathrm{V}_{\text {Omax }}$ | - | 3.2 | - | $\mathrm{V}_{\mathrm{pp}}$ |

NOTES: 1. Values specified are pure numbers to the base 10.
2. Typical performance parameters indicate the potential of the device under ideal operating conditions.

## MC33411A/B

ELECTRICAL CHARACTERISTICS (continued) $\left(\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Active Mode, Rx Gain $=01111$, Vol $\mathrm{Adj}=0111, \mathrm{f}_{\mathrm{in}}=1.0 \mathrm{kHz}$, unless otherwise noted.)

| Characteristics | Input <br> Pin | Measure <br> Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Tx AUDIO PATH ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$, Limiter, Mutes, ALC disabled, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Gain $=1$, Active Mode, $\mathrm{f}_{\mathrm{in}}=1.0 \mathrm{kHz}$ )

| Absolute Gain ( $\mathrm{V}_{\text {in }}=-10 \mathrm{dBV}$ ) | MCl | TX Out | G | -4.0 | 0 | 4.0 | dB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Gain Tracking (Referenced to Tx Out for $\begin{gathered} \left.V_{\text {in }}=-10 \mathrm{dBV}\right) \\ V_{\text {in }}=-30 \mathrm{dBV} \\ V_{\text {in }}=-40 \mathrm{dBV} \\ \hline \end{gathered}$ | MCI | Tx Out | $\mathrm{G}_{\mathrm{t}}$ | $\begin{aligned} & -11 \\ & -17 \end{aligned}$ | $\begin{aligned} & -10 \\ & -15 \end{aligned}$ | $\begin{aligned} & -9.0 \\ & -13 \end{aligned}$ | dB |
| Total Harmonic Distortion ( $\mathrm{V}_{\text {in }}=-10 \mathrm{dBV}$ ) | MCl | Tx Out | THD | - | 0.5 | 1.2 | \% |
| Maximum Output Voltage (Increase input voltage until output voltage THD $=5 \%$, then measure output voltage. Tx Gain Adj $=8.0 \mathrm{~dB}$ ) | MCI | Tx Out | $\mathrm{V}_{\text {Omax }}$ | -8.0 | -5.0 | - | dBV |
| Input Impedance |  | C In | $\mathrm{Z}_{\text {in }}$ | - | 10 | - | $\mathrm{k} \Omega$ |
| Attack Time $\mathrm{C}_{\text {cap }}=0.5 \mu \mathrm{~F}, \mathrm{R}_{\text {filt }}=40 \mathrm{k}$ | C In | Tx Out | $\mathrm{ta}_{\mathrm{a}}$ | - | 3.0 | - | mS |
| Release Time $\mathrm{C}_{\text {cap }}=0.5 \mu \mathrm{~F}, \mathrm{R}_{\text {filt }}=40 \mathrm{k}$ | C In | Tx Out | $\mathrm{tr}_{r}$ | - | 13.5 | - | mS |
| Expander to Compressor Crosstalk ( $\mathrm{V}_{\text {in }}=-20 \mathrm{dBV}$, PA no load, $\mathrm{VC}_{\text {in }}=\mathrm{AC}$ Gnd) | E In | Tx Out | $\mathrm{C}_{\top}$ | - | -60 | -40 | dB |
| Tx Muting ( $\mathrm{V}_{\text {in }}=-10 \mathrm{dBV}$ ) | MCI | Tx Out | $\mathrm{M}_{\mathrm{C}}$ | - | -88 | -60 | dB |
| ALC Output Level (When Enabled) $\begin{aligned} & V_{\text {in }}=-10 \mathrm{dBV} \\ & V_{\text {in }}=-2.5 \mathrm{dBV} \end{aligned}$ | MCI | Tx Out | ALC ${ }_{\text {out }}$ | $\begin{array}{r} -15 \\ -13 \end{array}$ | $\begin{aligned} & -13 \\ & -11 \\ & \hline \end{aligned}$ | $\begin{array}{r} -8.0 \\ -6.0 \\ \hline \end{array}$ | dBV |
| ALC Slope (When Enabled) $\begin{aligned} & V_{\text {in }}=-10 \mathrm{dBV} \\ & V_{\text {in }}=-2.5 \mathrm{dBV} \end{aligned}$ | MCI | Tx Out | Slope | 0.1 | 0.25 | 0.4 | $d B / d B$ |
| ALC Input Dynamic Range | C In | Tx Out | DR | - | $\begin{gathered} \hline-16 \text { to } \\ -2.5 \end{gathered}$ | - | dBV |
| Limiter Output Level (When Enabled, $\mathrm{V}_{\text {in }}=-2.5$ dBV) | Lim In | Tx Out | $\mathrm{V}_{\text {lim }}$ | -10 | -7.0 | - | dBV |
| Tx High Frequency Corner ( $\mathrm{V}_{\text {in }}=-10 \mathrm{dBV}$, Unity Gain) SCF Counter $=31 \mathrm{~d}$ | Lim In | Tx Out | Tx f.ch | 3.45 | 3.65 | 3.85 | kHz |
| Low Pass Filter Passband Ripple ( $\mathrm{V}_{\text {in }}=-10 \mathrm{dBV}$ ) | Lim In | Tx Out | Ripple | - | 0.4 | 1.0 | dB |
| MCU Clock or SCF Spurs ( $\mathrm{V}_{\text {in }}=-10 \mathrm{dBv}$, relative to SCF or MCU Fundamental) | Lim In | Tx Out | - | - | -25 | - | dBc |
| $\begin{aligned} & \text { Maximum Compressor Gain }\left(\mathrm{V}_{\text {in }}=-70 \mathrm{dBV}\right) \\ & \mathrm{R} 6 / 8=0 \\ & \mathrm{R} 6 / 8=1 \end{aligned}$ | MCI | Tx Out | $\mathrm{AV}_{\text {max }}$ | - | $\begin{aligned} & 21 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & - \\ & - \end{aligned}$ | dB |
| Tx Gain Adjust Range | Lim In | Tx Out | Tx Range | - | -9.0 to 10 | - | dB |
| Tx Gain Adjust Steps | Lim In | Tx Out | Tx N | - | 20 | - |  |

DATA AMP COMPARATOR ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active or Receive Mode)

| Hysteresis | DS In | DS Out | Hys | 20 | 42 | 60 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Threshold Voltage | DS In | DS Out | $\mathrm{V}_{\top}$ | - | $\mathrm{V}_{\mathrm{CC}}-0.7$ | - | V |
| Input Impedance |  | DS In | $\mathrm{Z}_{\text {in }}$ | 200 | 250 | 280 | $\mathrm{k} \Omega$ |
| Output Impedance |  | DS Out | $\mathrm{Z}_{\text {out }}$ | - | 100 | - | $\mathrm{k} \Omega$ |
| Output High Voltage ( $\left.\mathrm{V}_{\text {in }}=\mathrm{V}_{\mathrm{CC}}-1.0 \mathrm{~V}, \mathrm{I}_{\text {oh }}=0 \mathrm{~mA}\right)$ | DS In | DS Out | $V_{\text {oh }}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{CC}} \\ \text { Audio } \\ -0.1 \end{gathered}$ | $\mathrm{v}_{\mathrm{CC}}$ Audio | - | V |
| Output Low Voltage ( $\left.\mathrm{V}_{\text {in }}=\mathrm{V}_{\mathrm{CC}}-0.4 \mathrm{~V}, \mathrm{I}_{\mathrm{ol}}=0 \mathrm{~mA}\right)$ | DS In | DS Out | $\mathrm{V}_{\mathrm{ol}}$ | - | 0.1 | 0.4 | V |
| Maximum Frequency | DS In | DS Out | $\mathrm{F}_{\text {max }}$ | - | 10 | - | kHz |

NOTES: 1. Values specified are pure numbers to the base 10.
2. Typical performance parameters indicate the potential of the device under ideal operating conditions.

## MC33411A/B

ELECTRICAL CHARACTERISTICS (continued) $\left(\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Active Mode, Rx Gain $=01111$, Vol Adj $=0111$, $\mathrm{f}_{\mathrm{in}}=1.0 \mathrm{kHz}$, unless otherwise noted.)

| Characteristics | Input Pin | Measure Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RSSI/LOW BATTERY A/D ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active or Receive Mode) |  |  |  |  |  |  |  |
| RSSI Voltage Range <br> Minimum (R5/17-12 = 0) <br> Interim (R5/17-12 = 100000) <br> Maximum (R5/17-12 = 1) | RSSI In | SPI | RSSI Range | $\begin{gathered} - \\ .744 \end{gathered}$ | $\begin{gathered} 0 \\ - \\ 1.6 \end{gathered}$ | $.792$ | V |
| Low Battery Detect Operating Range <br> Minimum <br> Interim (R5/23-18 = 101111) <br> Maximum (R5/23-18 = 1) | VCC Audio | SPI | LOWB Range | 2.7 | $\begin{gathered} 2.7 \\ - \\ 3.75 \end{gathered}$ | $3.1$ | V |
| Differential Non-linearity | RSSI In/ $V_{C C}$ Audio | SPI | A/D DNL | -1.0 | $\pm 0.5$ | 1.0 | LSB |
| Resolution | RSSI In/ $V_{C C}$ Audio | SPI | Resolution | - | 6 | - | Bits |
| Input Current |  | RSSI In | lin | -80 | 20 | 80 | nA |

REFERENCE FREQUENCY $\left(\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Active Mode)

| Input Current High $\left(\mathrm{V}_{\text {in }}=\mathrm{V}_{\mathrm{CC}}\right)$ |  | $\mathrm{F}_{\text {ref }}$ in | $\mathrm{I}_{\text {ih }}$ | 2.0 | 5.0 | 15 | $\mu \mathrm{~A}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Current Low $\left(\mathrm{V}_{\text {in }}=0 \mathrm{~V}\right)$ |  | $\mathrm{F}_{\text {ref }}$ in | $\mathrm{I}_{\mathrm{il}}$ | -15 | -5.0 | -2.0 | $\mu \mathrm{~A}$ |
| Minimum Input Voltage $\mathrm{F}_{\text {ref }}$ In | $\mathrm{F}_{\text {ref in }}$ | $\mathrm{F}_{\text {ref out }}$ | $\mathrm{V}_{\text {in }}$ | 300 | - | - | mVpp |
| Input Impedance |  | $\mathrm{F}_{\text {ref in }}$ | $\mathrm{Z}_{\text {in }}$ | - | $2.9 \mathrm{pF\|l\|11.6}$ <br> $\mathrm{k} \Omega$ | - |  |
| Output Impedance |  | $\mathrm{F}_{\text {ref out }}$ | $\mathrm{Z}_{\text {out }}$ | - | $2.5 \mathrm{pF\|l\|4.5}$ <br> $\mathrm{k} \Omega$ | - |  |

MICROPROCESSOR INTERFACE ( $\mathrm{V}_{\mathrm{C}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active or Receive Mode)

| Input Low Voltage | Data/EN /CLK |  | $\mathrm{V}_{\text {il }}$ | 0 | - | 0.3 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input High Voltage | Data/EN /CLK |  | $\mathrm{V}_{\text {ih }}$ | $\begin{gathered} \hline \text { Tx PLL } \\ \mathrm{V}_{\mathrm{CC}}- \\ 0.3 \end{gathered}$ | - | $\begin{gathered} \hline \text { Tx PLL } \\ \mathrm{V}_{\mathrm{CC}} \end{gathered}$ | V |
| Input Current Low ( $\mathrm{V}_{\text {in }}=0.3 \mathrm{~V}$, Standby Mode) Data, EN, CLK |  | Data, EN, CLK | $\mathrm{l}_{\mathrm{il}}$ | -5.0 | 0.4 | - | $\mu \mathrm{A}$ |
| Input Current High ( $\mathrm{V}_{\text {in }}=3.3 \mathrm{~V}$, Standby Mode) Data, EN, CLK |  | Data, EN, CLK | $\mathrm{l}_{\text {ih }}$ | - | 1.6 | 5.0 | $\mu \mathrm{A}$ |
| Hysteresis Voltage Data, EN, CLK |  | Data, EN, CLK | Vhys | - | 1.0 | - | V |
| Maximum Clock Frequency | CLK |  | $F_{\text {max }}$ | 2.0 | - | - | MHz |
| Input Capacitance Data, EN, CLK |  | Data, CLK, EN | $\mathrm{Cin}_{\text {in }}$ | - | 8.0 | - | pF |
| EN to CLK Setup Time |  | EN, CLK | $\mathrm{t}_{\text {suEC }}$ | - | 200 | - | nS |
| Data to CLK Setup Time |  | Data, CLK | $t_{\text {suDC }}$ | - | 100 | - | nS |
| Hold Time |  | Data, CLK | th | - | 90 | - | nS |
| Recovery Time |  | EN, CLK | $\mathrm{trec}^{\text {c }}$ | - | 90 | - | nS |
| Input Pulse Width |  | EN, CLK | ${ }^{\text {tw }}$ | - | 100 | - | nS |
| MCU Interface Power-Up Delay |  |  | tpuMCU | - | 100 | - | $\mu \mathrm{S}$ |
| Output High Voltage ( $\mathrm{I}_{\text {oh }}=0 \mathrm{~mA}$ ) |  | MCU CIk Out | Voh | $\begin{gathered} \text { Tx PLL } \\ \mathrm{V}_{\mathrm{CC}}- \\ 0.3 \end{gathered}$ | 3.5 | - | V |

NOTES: 1. Values specified are pure numbers to the base 10.
2. Typical performance parameters indicate the potential of the device under ideal operating conditions.

## MC33411A/B

ELECTRICAL CHARACTERISTICS (continued) $\left(\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Active Mode, Rx Gain $=01111$, Vol Adj $=0111$, $\mathrm{f}_{\mathrm{in}}=1.0 \mathrm{kHz}$, unless otherwise noted.)

| Characteristics | Input Pin | $\begin{aligned} & \hline \text { Measure } \\ & \text { Pin } \end{aligned}$ | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MICROPROCESSOR INTERFACE ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active or Receive Mode) |  |  |  |  |  |  |  |
| Output Low Voltage ( $\mathrm{I}_{\mathrm{ol}}=0 \mathrm{~mA}$ ) |  | MCU CIk Out | $\mathrm{V}_{\text {ol }}$ | - | 0.1 | 0.3 | V |
| Output High Voltage ( $\left.\mathrm{l}_{\mathrm{oh}}=0 \mathrm{~mA}\right)$ |  | Data | $V_{\text {oh }}$ | $\begin{aligned} & \mathrm{TxPLL} \\ & \mathrm{~V}_{\mathrm{CC}}- \\ & 0.3 \end{aligned}$ | 3.5 | - | V |
| Output Low Voltage ( $\mathrm{I}_{\mathrm{O}}=0 \mathrm{~mA}$ ) |  | Data | $\mathrm{V}_{\text {ol }}$ | - | 0.1 | 0.3 | V |

Rx/Tx PLL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active or Receive Mode)

| $\begin{aligned} & \text { Output Source Current ( } \mathrm{V}_{\mathrm{PD}}=0.5 \mathrm{~V} \text { or } \\ & \left.\mathrm{V}_{\mathrm{CC}}-0.5 \mathrm{~V}\right) \\ & \pm 100 \mu \mathrm{~A} \text { mode } \\ & \pm 400 \mu \mathrm{~A} \text { mode } \end{aligned}$ |  | $\begin{aligned} & \text { Rx PD \& } \\ & \text { Tx PD } \end{aligned}$ | Ioh | $\begin{aligned} & -130 \\ & -520 \end{aligned}$ | $\begin{aligned} & -100 \\ & -400 \end{aligned}$ | $\begin{aligned} & -70 \\ & -280 \end{aligned}$ | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Output Sink Current }\left(\mathrm{V}_{\mathrm{PD}}=0.5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{CC}}-0.5 \mathrm{~V}\right) \\ & \pm 100 \mu \mathrm{~A} \text { mode } \\ & \pm 400 \mu \mathrm{~A} \text { mode } \end{aligned}$ |  | $\begin{aligned} & \text { Rx PD \& } \\ & \text { Tx PD } \end{aligned}$ | 101 | $\begin{gathered} 70 \\ 280 \end{gathered}$ | $\begin{aligned} & 100 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 520 \end{aligned}$ | $\mu \mathrm{A}$ |
| Current Match, $\pm 100 \mu \mathrm{~A}$ mode or $\pm 400 \mu \mathrm{~A}$ mode, $V_{P D}=V_{C C} / 2$ (i.e., $100 \times\left(A B S\left(I_{\text {oh }} / I_{o l}\right)\right)$ ) |  | $\begin{aligned} & \text { RxPD } \\ & \text { Tx PD } \end{aligned}$ | Match | 80 | 100 | 125 | \% |
| Output Off Current (VPD $\left.=\mathrm{V}_{\mathrm{CC}} / 2\right), \pm 100 \mu \mathrm{~A}$ mode or $\pm 400 \mu \mathrm{~A}$ mode |  | $\begin{aligned} & \text { RxPD } \\ & \text { Tx PD } \end{aligned}$ | $\mathrm{I}_{0 Z}$ | -80 | 5.0 | 80 | nA |
| Input Current Low ( $\mathrm{V}_{\text {in }}=0 \mathrm{~V}$ ) |  | FRx FTx | $\mathrm{l}_{\mathrm{il}}$ | -10 | -7.5 | - | $\mu \mathrm{A}$ |
| Input Current High ( $\mathrm{V}_{\text {in }}=\mathrm{V}_{\mathrm{CC}}$ ) |  | FRx FTx | lih | - | 10 | 14 | $\mu \mathrm{A}$ |
| Input Bias Voltage |  | FRx FTx | $V_{\text {bias }}$ | - | 1.5 | - | V |
| Output Voltage High ( $\mathrm{l}_{\text {oh }}=0 \mathrm{~mA}$, Voltage Mode) |  | FRxMC | $V_{\text {oh }}$ | - | $\begin{gathered} \text { RxPLL } \\ \mathrm{V}_{\mathrm{CC}}-0.1 \end{gathered}$ | - | V |
| Output Voltage High ( $\mathrm{I}_{\text {oh }}=0 \mathrm{~mA}$, Voltage Mode) |  | FTxMC | $\mathrm{V}_{\text {oh }}$ | - | $\begin{gathered} \mathrm{Tx} \text { PLL } \\ \mathrm{V} \sim \mathrm{c}-0.1 \end{gathered}$ | - | V |
| Output Voltage Low ( $\mathrm{l}_{\mathrm{ol}}=0 \mathrm{~mA}$, Voltage Mode) |  | FRxMC <br> FTxMC | $\mathrm{V}_{\mathrm{ol}}$ | - | 0.1 | - | V |
| Output Current High ( $\mathrm{V}_{\text {oh }}=0.8 \mathrm{~V}$, Current Mode) |  | FRxMC <br> FTxMC | Ioh | -130 | -100 | -70 | $\mu \mathrm{A}$ |
| Output Current Low (V $\mathrm{V}_{\text {Ol }}=0.8 \mathrm{~V}$, Current Mode) |  | FRxMC <br> FTxMC | 101 | 70 | 100 | 130 | $\mu \mathrm{A}$ |
| Maximum Input Frequency |  | $\begin{aligned} & \hline \text { FRx } \\ & \text { FTx } \end{aligned}$ | $\mathrm{F}_{\text {max }}$ | 20 | - | - | MHz |
| Input Voltage Swing |  | $\begin{aligned} & \text { FRx } \\ & \text { FTI } \end{aligned}$ | $\mathrm{V}_{\text {in }}$ | 200 | - | 1200 | mVpp |
| Modulus Control Prop Delay | $\begin{aligned} & \text { FRx } \\ & \text { FTx } \end{aligned}$ | FRxMC <br> FTxMC | - | - | 20 | - | nS |

LO2 PLL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active Mode)

| $\begin{aligned} & \text { Output Source Current ( } \mathrm{V} \mathrm{PD}=0.5 \mathrm{~V} \text { or } \\ & \mathrm{V}_{\mathrm{CC}}-0.5 \mathrm{~V} \text { ) } \\ & \pm 100 \mu \mathrm{~A} \text { mode } \\ & \pm 400 \mu \mathrm{~A} \text { mode } \end{aligned}$ | LO2PD | Ioh | $\begin{aligned} & -130 \\ & -520 \end{aligned}$ | $\begin{aligned} & -100 \\ & -400 \end{aligned}$ | $\begin{gathered} -70 \\ -280 \end{gathered}$ | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Output Sink Current ( } \left.\mathrm{V}_{\mathrm{PD}}=0.5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{CC}}-0.5 \mathrm{~V}\right) \\ & \pm 100 \mu \mathrm{~A} \text { mode } \\ & \pm 400 \mu \mathrm{~A} \text { mode } \end{aligned}$ | LO2PD | 101 | $\begin{gathered} 70 \\ 280 \end{gathered}$ | $\begin{aligned} & 100 \\ & 400 \end{aligned}$ | $\begin{aligned} & 130 \\ & 520 \end{aligned}$ | $\mu \mathrm{A}$ |
| Current Match, $\pm 100 \mu \mathrm{~A}$ mode or $\pm 400 \mu \mathrm{~A}$ mode, $\mathrm{V}_{\mathrm{PD}}=\mathrm{V}_{\mathrm{CC}} / 2$ (i.e., $100 \times\left(\mathrm{ABS}\left(\mathrm{I}_{\mathrm{oh}} / \mathrm{I}_{\mathrm{ol}}\right)\right)$ ) | LO2PD | Match | 80 | 100 | 125 | \% |

NOTES: 1. Values specified are pure numbers to the base 10.
2. Typical performance parameters indicate the potential of the device under ideal operating conditions.

ELECTRICAL CHARACTERISTICS (continued) $\left(\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, Active Mode, Rx Gain $=01111$, Vol Adj $=0111, \mathrm{f}_{\text {in }}=1.0 \mathrm{kHz}$, unless otherwise noted.)

| Characteristics | Input <br> Pin | Measure <br> Pin | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

LO2 PLL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active Mode)

| Output Off Current ( $\mathrm{V}_{\mathrm{PD}}=\mathrm{V}_{\mathrm{CC}} / 2$ ) |  | LO2PD | $\mathrm{I}_{\mathrm{oz}}$ | -80 | 5.0 | 80 | nA |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Current Low $\left(\mathrm{V}_{\text {in }}=0.5 \mathrm{~V}\right)$ |  | LO2Ctl | $\mathrm{I}_{\mathrm{il}}$ | -1.0 | -0.02 | - | $\mu \mathrm{A}$ |
| Input Current High $\left(\mathrm{V}_{\text {in }}=\mathrm{V}_{\mathrm{CC}}-0.5 \mathrm{~V}\right)$ |  | LO2Ctl | $\mathrm{I}_{\text {ih }}$ | - | 0.02 | 1.0 | $\mu \mathrm{~A}$ |
| Input Voltage Range |  | LO2Ctl | $\mathrm{V}_{\text {range }}$ | 0.4 | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Maximum 2nd LO Frequency |  |  |  | 65 | 80 | - | MHz |
| LO2 Out Drive (25 $\Omega$ load) |  |  | $\mathrm{V}_{\text {out }}$ | 112 | 180 | 245 | mVpp |

COUNTERS ( $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=1.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Active Mode)

| 12-Bit Reference Counter Range [Note 1] |  |  |  | - | 3 to 4095 | - |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 13-Bit N Counter Range [Note 1] |  |  |  | - | 3 to 8191 | - |  |
| 7-Bit A Counter Range [Note 1] |  |  |  |  |  |  |  |
| 64/65 Modulus Prescaler |  |  | - | 0 to 63 | - |  |  |
| 128/129 Modulus Prescaler |  |  | - | 0 to 127 | - |  |  |
| 14-Bit LO2 Counter Range [Note 1] |  |  |  | - | 12 to |  |  |
|  |  |  | - |  |  |  |  |
| 6-Bit Counters (for SCF) [Note 1] |  |  |  | - | 3 to 6383 | - |  |

NOTES: 1. Values specified are pure numbers to the base 10.
2. Typical performance parameters indicate the potential of the device under ideal operating conditions.

PIN FUNCTION DESCRIPTION

| Pin | Symbol/Type | FRx MC <br> (Output) |  | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 |  |  |  |  |

NOTE: 1. All $\mathrm{V}_{\mathrm{CC}}$ pins must be within $\pm 0.5 \mathrm{~V}$ of each other.

PIN FUNCTION DESCRIPTION (continued)

| Pin | Symbol/Type | Description | Description |
| :---: | :---: | :---: | :---: |
| 3 | Rx PLL VCC (Input) |  | Supply pin for the Rx PLL section. Allowable range is 2.7 to 5.5 V and must be within 0.5 V of all other $\mathrm{V}_{\mathrm{CC}}$ pins. Good bypassing is required and isolation with a $10 \Omega$ resistor is recommended. |
| 4 | Rx PD (Output) |  | Rx Phase Detector Output. The output either sources or sinks current, or neither, depending on the phase difference of the phase detector input signals. During lock, very narrow pulses with a frequency equal to the PLL reference frequency are present. Output current is either $\pm 100 \mu \mathrm{~A}$ or $\pm 400 \mu \mathrm{~A}$, selectable with bit $2 / 20$. |
| 5 | PLL Gnd |  | Ground pin for the PLL section. A direct connection to a ground plane is strongly recommended. |
| 6 | Tx PD (Output) | Same as Pin 4, except powered from Tx PLL V ${ }_{\text {CC }}$. | Tx Phase Detector Output. Description same as for Pin 4, except bit 1/20 controls the current level. |
| 7 | $\begin{gathered} \text { Tx PLL } \mathrm{V}_{\mathrm{CC}} \\ \text { (Input) } \end{gathered}$ |  | Supply pin for the Tx PLL section, MCU Serial Interface, MCU Clock Counter, and the Reference Oscillator. Allowable range is 2.7 to 5.5 V and must be within 0.5 V of all other $\mathrm{V}_{\mathrm{CC}}$ pins. Good bypassing is required and isolation with a $10 \Omega$ resistor is recommended. |
| 8 | $\begin{aligned} & \text { FTx } \\ & \text { (Input) } \end{aligned}$ | Same as Pin 2. | Receives the signal from the external 64/65 or $128 / 129$ prescaler. DC bias is at 1.5 V . |
| 9 | FTx MC <br> (Output) |  | Modulus Control Output for the Tx PLL section. Can be set to output in a current mode or a voltage mode, selectable with bit 3/16. |

NOTE: 1. All $\mathrm{V}_{\mathrm{CC}}$ pins must be within $\pm 0.5 \mathrm{~V}$ of each other.

PIN FUNCTION DESCRIPTION (continued)

| Pin | Symbol/Type | Description | Description |
| :---: | :---: | :---: | :---: |
| 10 | $\begin{gathered} \mathrm{EN} \\ \text { (Input) } \end{gathered}$ |  | Enable Input for the MCU Interface section. Hysteresis threshold is within 0.5 V of ground and $\mathrm{V}_{\mathrm{CC}}$. See text for proper waveform required at this pin. |
| 11 | $\begin{gathered} \text { CLK } \\ \text { (Input) } \end{gathered}$ | Same as Pin 10. | Clock Input for the MCU Interface section. Hysteresis threshold is within 0.5 V of ground and $\mathrm{V}_{\mathrm{CC}}$. Data is written or read out on clock's rising edge. Maximum clock rate is 2.0 MHz . |
| 12 | Data <br> (I/O) |  | Data I/O line for the MCU Interface section. Both address and data are provided to/from this pin. Input threshold is within 0.5 V of ground and $\mathrm{V}_{\mathrm{CC}}$. Data is written or read out on clock's rising edge. |
| 13 | MCU CIk Out (Output) |  | The microprocessor clock output is derived from the reference oscillator and a programmable divider with divide ratios of 2 to 312.5 . It can be used to drive a microprocessor and thereby reduce the number of crystals required in the system design. The driver has an internal resistor in series with the output which can be combined with an external capacitor to form a low-pass filter to reduce radiated noise on the PCB. This output also functions as the output for the counter test modes. <br> 1) For the MC33411A the CIk Out can be disabled via the MCU interface. <br> 2) For the MC33411B this output is always active (on). |
| 14 | Gnd Digital |  | Ground for the Data, MCU CIk Out, and Fref Out digital Outputs. A direct connection to the ground plane is strongly recommended. |

NOTE: 1. All $\mathrm{V}_{\mathrm{CC}}$ pins must be within $\pm 0.5 \mathrm{~V}$ of each other.

PIN FUNCTION DESCRIPTION (continued)

| Pin | Symbol/Type | Description | Description |
| :---: | :---: | :---: | :---: |
| 15, 16 | $F_{\text {ref }} \operatorname{In}$, Fref Out |  | Reference Frequency Input for various portions of the circuit, including the PLLs, SCF clock, etc. A crystal ( 4 to 18.25 MHz ) may be connected as shown, or an external frequency source may be capacitor coupled to Pin 15. See text for crystal requirements. <br> 1) For the MC33411A the Fref Out can be disabled via the MCU interface. <br> 2) For the MC33411B this output is always active (on). |
| 17 | DS Out (Output) |  | Data Slicer Output (open collector with internal $100 \mathrm{k} \Omega$ pull-up resistor). |
| 18 | Tx Out (Output) |  | Tx Out is the Tx path audio output. Internally this pin has a low-pass filter circuitry with -3.0 dB bandwidth of 4.0 kHz . Tx gain and mute are programmable through the MCU interface. This pin is sensitive to load capacitance. |
| 20 | C Out (Output) |  | C Out is the compressor output. |
| 19 | Lim In (Input) |  | Lim In is the limiter input. This pin is internally biased and has an input impedance of $400 \mathrm{k} \Omega$. Lim In must be ac-coupled. |
| 21 | $\mathrm{C}_{\text {cap }}$ |  | $\mathrm{C}_{\text {cap }}$ is the compressor rectifier filter capacitor pin. It is recommended that an external filter capacitor to $\mathrm{V}_{\mathrm{CC}}$ audio be used. A practical capacitor range is 0.1 to $1.0 \mu \mathrm{~F}$. The recommended value is $0.47 \mu \mathrm{~F}$. |

NOTE: 1. All $\mathrm{V}_{\mathrm{CC}}$ pins must be within $\pm 0.5 \mathrm{~V}$ of each other.

PIN FUNCTION DESCRIPTION (continued)

| Pin | Symbol/Type | Description | Description |
| :---: | :---: | :---: | :---: |
| 22 | C In (Input) |  | C In is the compressor input. This pin is internally biased and has an input impedance of $12.5 \mathrm{k} \Omega$. C In must be ac-coupled. |
| 23 | $V_{\text {CC }}$ Audio (Input) |  | Supply input for the audio section, filters, $A / D$ Converters, and Data Slicer. Allowable range is 2.7 to 5.5 V . Good bypassing is required. |
| 24 | MCO <br> (Output) |  | Output of the Microphone amplifier. Maximum output swing is $\approx 3.0 \mathrm{~V}_{\mathrm{pp}}$ for $\mathrm{V}_{\mathrm{CC}} \geq 3.0 \mathrm{~V}$. Maximum output current is $>1.0 \mathrm{~mA}$ peak. |
| 25 | MCI (Input) |  | Inverting input of the microphone amplifier. Gain and frequency response are set with external resistors and capacitors from this pin to the audio source and to MCO. |
| 26 | VAG <br> (Output) |  | Analog ground for the audio section filters. VAG is equal to VB and is buffered from VB. Maximum current which can be sourced from this pin is $500 \mu \mathrm{~A}$. |
| 27 | $V_{B}$ <br> (Output) |  | An internal 1.5 V reference for several sections. This voltage is adjustable with bits $3 / 20-17$. Maximum source current is $100 \mu \mathrm{~A}$. PSRR, noise and crosstalk depends on the external capacitor. |
| 28 | $V_{C C} P A$ <br> (Input) |  | Supply pin for the power amplifier outputs. Allowable range is 2.7 to 5.5 V . Good bypassing is required. |

NOTE: 1. All $\mathrm{V}_{\mathrm{CC}}$ pins must be within $\pm 0.5 \mathrm{~V}$ of each other.

PIN FUNCTION DESCRIPTION (continued)

| Pin | Symbol/Type | Description | Description |
| :---: | :---: | :---: | :---: |
| 29 | PAO+ (Output) |  | Output of the second power amplifier. This amplifier is set for unity inverting gain and is driven by PAO-. Maximum swing is $2.9 \mathrm{~V}_{\mathrm{pp}}$ and maximum output current is $>5.0 \mathrm{~mA}$ peak. DC level is $\approx 1.5 \mathrm{~V}$. |
| 30 | PAO(Output) | Same as Pin 29. | Output of the first power amplifier. Its gain is set with external resistors and capacitors from this pin to PAI. Output capability is the same as Pin 28. |
| 31 | Gnd PA |  | Ground pin for the power amplifier outputs. A direct connection to a ground plane is strongly recommended. |
| 32 | $\begin{gathered} \text { PAI } \\ \text { (Input) } \end{gathered}$ |  | Inverting input of the power amplifier. Gain and frequency response are set with external resistors and capacitors from this pin to the audio source and to PAO- |
| 33 | E Out (Output) |  | Expander output. This output is sensitive to load capacitance. Maximum output signal level is $\approx 2.5 \mathrm{~V}$ pp . Maximum output current is $>1.0 \mathrm{~mA}$. |
| 34 | $\mathrm{E}_{\text {cap }}$ |  | $\mathrm{E}_{\text {cap }}$ is the expander rectifier filter capacitor pin. Connect an external filter capacitor between $\mathrm{V}_{\mathrm{CC}}$ audio and $\mathrm{E}_{\text {cap }}$. The recommended capacitance range is 0.1 to $1.0 \mu \mathrm{~F}$. The suggested value is $0.47 \mu \mathrm{~F}$. |
| 35 | $\begin{gathered} E \operatorname{In} \\ \text { (Input) } \end{gathered}$ |  | The expander input pin is internally biased and has input impedance of $30 \mathrm{k} \Omega$. |
| 36 | Rx Out (Output) |  | Rx Out is the Rx audio output. An internal low-pass filter has a -3.0 dB bandwidth of 4.0 kHz . |

NOTE: 1. All $\mathrm{V}_{\mathrm{CC}}$ pins must be within $\pm 0.5 \mathrm{~V}$ of each other.

PIN FUNCTION DESCRIPTION (continued)

| Pin | Symbol/Type | Description | Description |
| :---: | :---: | :---: | :---: |
| 37 | RSSI In (Input) |  | Voltage input to RSSI A/D converter. Full scale is 0 to 1.6 V . |
| 38 | Rx Audio In (Input) |  | Input to the Rx Audio Path. Input impedance is $600 \mathrm{k} \Omega$. Input signal must be capacitor coupled |
| 39 | DS In (Input) |  | Input for the digital data from the RF Receiver section. Input impedance is $250 \mathrm{k} \Omega$. Hysteresis is internally provided. Input signal level must be between 50 and 700 mVpp . |
| 40 | Gnd Audio |  | Ground pin for the audio section. A direct connection to a ground plan is strongly recommended. |
| 41 | LO2 Out (Output) |  | Buffered output of the 2nd LO. This high frequency output is a current, requiring an external pullup resistor. |
| 42 | LO2 $\mathrm{V}_{\mathrm{CC}}$ <br> (Input) |  | Supply pin for the LO2 section. Allowable range is 2.7 to 5.5 V and must be within 0.5 V of all other $\mathrm{V}_{\mathrm{CC}}$ pins. Good bypassing is required and isolation with a $10 \Omega$ resistor is recommended. |

NOTE: 1. All $\mathrm{V}_{\mathrm{CC}}$ pins must be within $\pm 0.5 \mathrm{~V}$ of each other.

MC33411A/B
PIN FUNCTION DESCRIPTION (continued)


NOTE: 1. All $\mathrm{V}_{\mathrm{CC}}$ pins must be within $\pm 0.5 \mathrm{~V}$ of each other.

The following text, graphics, tables and schematics are provided to the user as a source of valuable technical information about the MC33411. This information originates from thorough evaluation of the device performance. This data was obtained by using units from typical wafer lots. It is important to note that the forgoing data and information was from a limited number of units. By no means is the user to assume that the data following is a guaranteed parametric. Only the minimum and maximum limits identified in the electrical characteristics tables found earlier in the spec are guaranteed.

Note: In the following descriptions, control bits in the MCU Serial Interface for the various functions will be identified by register number and bit number. For example, bit 3/19 indicates bit 19 of register 3. Bits 5/14-11 indicates register 5, bits 14 through 11. Please refer to Figure 1.

## General Circuit Description

The MC33411A/B is a low power baseband IC designed to interface with the MC13145 UHF Wideband Receiver and MC13146 Transmitter for applications up to 2.0 GHz . The devices are primarily designated to be used for 900 MHz ISM band in a CT-900, low power, dual conversion cordless phone, but other applications such as data links with analog processing could be developed. This device contains complete baseband transmit and receive processing sections, a transmit and receive PLL section, a programmable PLL second local oscillator usable to 80 MHz ,

Figure 2. Supply Current versus Supply Voltage (Inactive Mode)


RSSI and low battery detect circuitry and serial interface for a microprocessor.
" $A$ " versions of the device have the ability to disable either the reference oscillator or MCU clock outputs. This feature is useful for systems where the MCU has an internal clock, allowing the user to place the MC33411 into Inactive (lowest power consumption) mode. The " $A$ " version is also useful for systems where the MCU has a dedicated clock source, allowing for lower power consumption from the MC33411 by disabling the MCU clock output.
" B " versions of the device are intended for systems where the MCU clock will always be driven from the MC33411. These bits are purposefully "hard-wired" to the enable state to ensure proper operation of the reference oscillator and MCU clock output even during battery discharge/recharge cycles.

All internal registers are completely static - no refreshing is required under normal operation conditions.

## DC Current

Figures 2 through 5 are the current consumption for Inactive (MC33411 "A" version only), Standby, Receive, and Active modes versus supply voltages. Figures 6 and 7 show the typical behavior of current consumption in relation to temperature.

Figure 8 illustrates the effect of the MCU clock output frequency to supply current during Active mode.

Figure 3. Supply Current versus Supply Voltage (Standby Mode)


Figure 4. Supply Current versus
Supply Voltage (Receive Mode)


Figure 6. Supply Current versus Temperature Normalized to $\mathbf{2 5}{ }^{\circ} \mathrm{C}$ (Standby Mode)


Figure 5. Supply Current versus Supply Voltage (Active Mode)


Figure 7. Supply Current versus Temperature Normalized to $25^{\circ} \mathrm{C}$ (Receive \& Active Mode)


Figure 8. Supply Current versus MCU Clock Output Frequency (Active Mode)


Table 1. Tx Gain Adjust Programming (Register 7)

| Gain Control Bit \#9 | Gain Control Bit \#8 | Gain Control Bit \#7 | Gain Control Bit \#6 | Gain Control Bit \#5 | Gain CtI \# | Gain/Attenuation Amount |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | <6 | $-9.0 \mathrm{~dB}$ |
| 0 | 0 | 1 | 1 | 0 | 6 | $-9.0 \mathrm{~dB}$ |
| 0 | 0 | 1 | 1 | 1 | 7 | -8.0 dB |
| 0 | 1 | 0 | 0 | 0 | 8 | $-7.0 \mathrm{~dB}$ |
| 0 | 1 | 0 | 0 | 1 | 9 | $-6.0 \mathrm{~dB}$ |
| 0 | 1 | 0 | 1 | 0 | 10 | $-5.0 \mathrm{~dB}$ |
| 0 | 1 | 0 | 1 | 1 | 11 | $-4.0 \mathrm{~dB}$ |
| 0 | 1 | 1 | 0 | 0 | 12 | $-3.0 \mathrm{~dB}$ |
| 0 | 1 | 1 | 0 | 1 | 13 | $-2.0 \mathrm{~dB}$ |
| 0 | 1 | 1 | 1 | 0 | 14 | $-1.0 \mathrm{~dB}$ |
| 0 | 1 | 1 | 1 | 1 | 15 | 0 dB |
| 1 | 0 | 0 | 0 | 0 | 16 | 1.0 dB |
| 1 | 0 | 0 | 0 | 1 | 17 | 2.0 dB |
| 1 | 0 | 0 | 1 | 0 | 18 | 3.0 dB |
| 1 | 0 | 0 | 1 | 1 | 19 | 4.0 dB |
| 1 | 0 | 1 | 0 | 0 | 20 | 5.0 dB |
| 1 | 0 | 1 | 0 | 1 | 21 | 6.0 dB |
| 1 | 0 | 1 | 1 | 0 | 22 | 7.0 dB |
| 1 | 0 | 1 | 1 | 1 | 23 | 8.0 dB |
| 1 | 1 | 0 | 0 | 0 | 24 | 9.0 dB |
| 1 | 1 | 0 | 0 | 1 | 25 | 10 dB |
| - | - | - | - | - | >25 | 10 dB |

## Transmit Speech Processing System

This portion of the audio path goes from "Tx Audio" to "Tx Out". The gain of the microphone amplifier is set with external resistors to receive the audio from the microphone hybrid or any other audio source. The MCO output has rail-to-rail capability. The "Tx Audio" pin will be ac-coupled. The audio transmit signal path includes automatic level control (ALC) (also referred to as the Compressor), Tx mute, limiter, filters, and Tx gain adjust. The ALC provides "soft" limiting to the output signal swing as the input voltage slowly increases. With this technique the gain is slightly lowered to help reduce distortion of the audio signal. The limiter section provides hard limiting due to rapidly changing singal levels, or transients. The ALC, TX mute, and limiter functions can be enabled or disabled vis the MCU serial interface. The Tx gain adjust can also be remotely controlled to set different desired signal levels.

The adjustable gain stage provides 20 levels of gain in 1.0 dB increments. It is controlled with bits $7 / 9-5$ as shown in Table 1. The effect of the gain setting under various ALC/Limiter On/Off settings is shown in Figure 9.

The Low-Pass Filter before the gain stage is a switched capacitor filter with a corner frequency at 3.7 kHz . This
frequency is dependent upon the SCF clock, nominaly set to 165 kHz and is directly proportional to the SCF clock. The filter response for inband, ripple, wideband, as well as phase and group delay, are shown in Figures 10 through 14.

The mute switch at Pin 18 will mute a minimum of 60 dB . Bit $6 / 2$ controls the mute. The limiter can be disabled by programming a logic 1 into 6/5.

The compressor with ALC transfer characteristic is shown in Figure 15. The ALC gain is controlled by bits $6 / 11-12$. If both bits are programmed to a logic 0 , the ALC gain is set to 5.0 dB . If bit $6 / 11$ is set to a logic 1 , the ALC gain will be set to 10 dB , whereas if bit 6/12 is set to a logic 1 the ALC gain will be 25 dB . The ALC function may be disabled by programming a logic 1 into bit 6/6.

The compressor low maximum gain can be set with bit 6/8. Programming this bit to a logic 0 sets the maximum gain to 23 dB . A lower maximum gain, nominally 13.5 dB , is achieved by programming the bit to a logic 1. The entire compressor can be bypassed (i.e., 0 dB ) by programming bit 6/4 to a logic 1.

Figures 16 through 22 describe the characteristics of the compressor, ALC, and limiter.

Figure 9. Tx Audio Output Voltage versus Gain Control Setting


Figure 11. Lim In to Tx Out Gain versus Frequency (Ripple)


Figure 13. Lim In to Tx Out Phase versus Frequency


Figure 10. Lim In to Tx Out Gain versus Frequency (Inband)


Figure 12. Lim In to Tx Out Gain versus Frequency (Wideband)


Figure 14. Lim In to Tx Out Group Delay versus Frequency


Figure 15. Compressor Characteristic with Programmable Compressor Maximum Gain


Figure 17. Tx Audio Compressor Response (Distortion \& Amplitude, ALC off, Lim off)


Figure 19. Tx Output Audio Response (Lim on, ALC off)


Figure 16. Tx Audio Compressor Response (Distortion \& Amplitude, ALC off, Lim off)


Figure 18. Tx Output Audio Response (Lim \& ALC off)


Figure 20. Tx Output Audio Response (Lim off, ALC on)


Figure 21. Tx Output Audio Response
(Lim off, R6/11 = 1)


Data Slicer
The data slicer will receive the low level digital signal from the RF receiver section at Pin 39. The input signal to the data slicer must be >200 mVpp. Hysteresis of 40 mV is internally provided. The output of the data slicer will be same waveform, but with an amplitude of 0 to $\mathrm{V}_{\mathrm{CC}}$, and can be observed at Pin 17 if bits $5 / 9-8$ are set to 00 . The output can be inverted by setting bit $5 / 9=1$. The data slicer can be disabled by setting bit 5/8 $=1$.

## Receive Audio Path

The Receive Audio Path (Pins 38, 36-33) consists of an anti-aliasing filter, a low-pass filter, side tone attenuator, gain adjust stage, a mute switch, expander and volume control.

The switched capacitor low-pass filter is an 8 pole filter, with a corner frequency at 3.8 kHz . This is designed to provide bandwidth limiting in the audio range.

Figure 22. Tx Output Audio Response
(Lim off, R6/12 = 1)


The gain stage provides 20 dB of gain adjustment in 1.0 dB steps, measured from Pin 38 to 36 . Bits $7 / 4-0$ are used to set the gain according to Table 3. The mute switch, controlled by bit $6 / 1$, will mute a minimum of 60 dB .

When the compressor output is within 3.0 dB of the expander input level, the Rx output (Pin 36) can be attenuated (referenced to the expander output) by bits 6/10-9. For $6 / 10-9=00$, the attenuation is 0 dB . For the other combinations, $6 / 10-9=01$, attenuation $=3.0 \mathrm{~dB} ; 6 / 10-9=$ 10 , attenuation $=6.0 \mathrm{~dB}$; and $6 / 10-9=11$, attenuation $=10.4$ dB (See Table 2).

The expander can be bypassed by setting bit $6 / 3=1$.
Table 3 shows the various gain control settings which can be accessed in Register 7. Table 4 is the volume control settings, also located in Register 7.

Figures 23 through 31 illustrate the various characteristics of the reveive audio path.

Table 2. Side Tone Attenuate Programming

| Side Tone <br> Attenuate Bit \#1 | Side Tone <br> Attenuate Bit \#0 | Select \# | Side Tone Attenuate <br> Amount at Expander Input | Side Tone Attenuate <br> Amount at Expander Output |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 dB | 0 dB |
| 0 | 1 | 1 | 1.5 dB | 3.0 dB |
| 1 | 0 | 2 | 3.0 dB | 6.0 dB |
| 1 | 1 | 3 | 5.2 dB | 10.4 dB |

Table 3. Rx Gain Adjust Programming (Register 7)

| Gain Control Bit \#4 | Gain Control Bit \#3 | Gain Control Bit \#2 | Gain Control Bit \#1 | Gain Control Bit \#0 | Gain CtI \# | Gain/Attenuation Amount |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | - | - | - | <6 | $-9.0 \mathrm{~dB}$ |
| 0 | 0 | 1 | 1 | 0 | 6 | $-9.0 \mathrm{~dB}$ |
| 0 | 0 | 1 | 1 | 1 | 7 | -8.0 dB |
| 0 | 1 | 0 | 0 | 0 | 8 | $-7.0 \mathrm{~dB}$ |
| 0 | 1 | 0 | 0 | 1 | 9 | -6.0 dB |
| 0 | 1 | 0 | 1 | 0 | 10 | $-5.0 \mathrm{~dB}$ |
| 0 | 1 | 0 | 1 | 1 | 11 | $-4.0 \mathrm{~dB}$ |
| 0 | 1 | 1 | 0 | 0 | 12 | $-3.0 \mathrm{~dB}$ |
| 0 | 1 | 1 | 0 | 1 | 13 | $-2.0 \mathrm{~dB}$ |

## MC33411A/B

Table 3. Rx Gain Adjust Programming (Register 7) (continued)

| Gain Control <br> Bit \#4 | Gain Control <br> Bit \#3 | Gain Control <br> Bit \#2 | Gain Control <br> Bit \#1 | Gain Control <br> Bit \#0 | Gain <br> CtI \# | Gain/Attenuation <br> Amount |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 1 | 0 | 14 | -1.0 dB |
| 0 | 1 | 1 | 1 | 1 | 15 | 0 dB |
| 1 | 0 | 0 | 0 | 0 | 16 | 1.0 dB |
| 1 | 0 | 0 | 0 | 1 | 17 | 2.0 dB |
| 1 | 0 | 0 | 1 | 0 | 18 | 3.0 dB |
| 1 | 0 | 0 | 1 | 1 | 19 | 4.0 dB |
| 1 | 0 | 1 | 0 | 0 | 20 | 5.0 dB |
| 1 | 0 | 1 | 0 | 1 | 21 | 6.0 dB |
| 1 | 0 | 1 | 1 | 0 | 22 | 7.0 dB |
| 1 | 0 | 1 | 1 | 1 | 23 | 8.0 dB |
| 1 | 1 | 0 | 0 | 0 | 24 | 9.0 dB |
| 1 | 1 | 0 | 0 | 1 | 25 | 10 dB |
| - | - | - | - | - | $>25$ | 10 dB |

Table 4. Volume Control Programming

| Volume Control Bit \#13 | Volume Control Bit \#12 | Volume Control Bit \#11 | Volume Control Bit \#10 | Volume CtI \# | Gain/Attenuation Amount |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | $-14 \mathrm{~dB}$ |
| 0 | 0 | 0 | 1 | 1 | -12 dB |
| 0 | 0 | 1 | 0 | 2 | -10 dB |
| 0 | 0 | 1 | 1 | 3 | -8.0 dB |
| 0 | 1 | 0 | 0 | 4 | -6.0 dB |
| 0 | 1 | 0 | 1 | 5 | $-4.0 \mathrm{~dB}$ |
| 0 | 1 | 1 | 0 | 6 | $-2.0 \mathrm{~dB}$ |
| 0 | 1 | 1 | 1 | 7 | 0 dB |
| 1 | 0 | 0 | 0 | 8 | 2.0 dB |
| 1 | 0 | 0 | 1 | 9 | 4.0 dB |
| 1 | 0 | 1 | 0 | 10 | 6.0 dB |
| 1 | 0 | 1 | 1 | 11 | 8.0 dB |
| 1 | 1 | 0 | 0 | 12 | 10 dB |
| 1 | 1 | 0 | 1 | 13 | 12 dB |
| 1 | 1 | 1 | 0 | 14 | 14 dB |
| 1 | 1 | 1 | 1 | 15 | 16 dB |

Figure 23. Rx Out Maximum Output Voltage versus Gain Control Setting


Figure 25. Rx Audio In to Rx Out Gain versus Frequency (Inband)


Figure 27. Rx Audio In to Rx Out Gain versus Frequency (Wideband)


Figure 24. E Out Maximum Output Voltage versus Volume Control Setting


Figure 26. Rx Audio In to Rx Out Gain versus Frequency (Ripple)


Figure 28. Rx Audio In to Rx Out Phase versus Frequency


Figure 29. Rx Audio In to Rx Out Group Delay versus Frequency


Figure 30. AALPF Response
Gain versus Frequency


Figure 31. E In to E Out
Transfer Curve


## MC33411A/B

## Power Amplifiers

The power amplifiers (Pins 29, 30, 32) are designed to drive the earpiece in a handset, or the telephone line via a hybrid circuit in the base unit. Each output (PAO+ and PAO-) can source and sink 5.0 mA , and can swing 1.3 V pp each. For high impedance loads, each output can swing 2.7 Vpp (5.4 $\mathrm{V}_{\mathrm{pp}}$ differential). The gain of the amplifiers is set with a feedback resistor from Pin 30 to 32, and an input resistor at Pin 32. The differential gain is $2 x$ the resistor ratio. Capacitors

Figure 32. Power Amplifier Maximum Output Swing

can be used for frequency shaping. The pins' dc level is VB ( $\cong 1.5 \mathrm{~V}$ ).

The Mute switch, controlled with bit 6/0, will provide 60 dB of muting with a $50 \mathrm{k} \Omega$ feedback resistor. The amount of muting will depend on the value of the feedback resistor.

Figures 32 and 33 show the power amplifier swing/distortion for $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$, and Figure 34 illustrates the maximum swing capability for various value of $V_{C C}$.

Figure 33. Power Amplifier
Distortion


Figure 34. Power Amplifier


## Reference Oscillator／MCU CIk Out

The reference oscillator provides the frequency basis for the three PLLs，the switched capacitor filters，and the MCU clock output．The source for the reference clock can be a crystal in the range of 4.0 to 18.25 MHz connected to Pins 15 \＆16，or it can be an external source connected to Fref In （Pin 15）．The reference frequency is directed to：
a．A programmable 12－bit counter（register bits 4／11－0）to provide the reference frequency for the three PLLs．The 12 －bit counter is to be set such that，in conjunction with the programmable counters within each PLL，the proper frequencies can be produced by each VCO．
b．A programmable 6－bit counter（register bits 4／17－12）， followed by a $\div 2$ stage，to set the frequency for the switched capacitor filters to 165 kHz ，or as close to that as possible．
c．A programmable 3 －bit counter（register bits 7／16－14） which provides the MCU clock output（see Tables 5 and 6）．

A representation of the reference oscillator is given by Figures 35 and 36.

Figure 35．Reference Oscillator Schematic


Figure 36．Reference Oscillator Input and Output Impedance

| Input Impedance（RPI／／CPI） | $11.6 \mathrm{k} \Omega / / 2.9 \mathrm{pF}$ |
| :--- | :---: |
| Output Impedance（RPO／／CPO） | $4.5 \mathrm{k} \Omega / / 2.5 \mathrm{pF}$ |

Figures 37 and 38 show a typical gain／phase response of the oscillator．Load capacitance（ $\mathrm{CL}_{\mathrm{L}}$ ），equivalent series resistance（ESR），and even supply voltage will have an effect on the oscillator response as shown in Figures 39 and 40．It should be noted that optimum performance is achieved when C1 equals $\mathrm{C} 2(\mathrm{C} 1 / \mathrm{C} 2=1)$ ．

Figure 41 represents the ESR versus crystal load capacitance for the reference oscillator．This relationship was defined by using a 6.0 dB minimum loop gain margin at 3.6 V ． This is considered the minimum gain margin to guarantee oscillator start－up．

Oscillator start－up is also significantly affected by the crystal load capacitance selection．In Figure 39，the relationship between crystal load capacitance and ESR can be seen．The lower the load capacitance the better the performance．

Given the desired crystal load capacitance，C1 and C2 can be determined from Figure 42．It should also be pointed out that current consumption increases when $\mathrm{C} 1 \neq \mathrm{C} 2$ ．

Be careful not to overdrive the crystal．This could cause a noise problem．An external series resistor on the crystal output can be added to reduce the drive level，if necessary．

Figure 37. Reference Oscillator Open Loop Gain versus Frequency


Figure 39. Reference Oscillator Startup Time versus Total ESR - Inactive to Rx Mode


Figure 41. Maximum ESR versus Crystal Load Capacitance (C1 = C2)


Figure 38. Reference Oscillator
Open Loop Phase versus Frequency


Figure 40. Reference Oscillator Open Loop Gain versus ESR


Figure 42. Optimum Values for C1, C2 versus Equivalent Required Parallel Capacitance


Table 5. MCU Clock Divider Programming

| MCU Clk Bit \#16 | MCU Clk Bit \#15 | MCU Clk Bit \#14 | Clk Out Divider Value |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 2.0 |
| 0 | 0 | 1 | 3.0 |
| 0 | 1 | 0 | 4.0 |
| 0 | 1 | 1 | 5.0 |
| 1 | 0 | 0 | 2.5 |
| 1 | 1 | 1 | 20 |
| 1 | 1 | 1 | 80 |

Table 6. MCU Clock Divider Frequencies

| Crystal Frequency | Clock Output Divider |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 2.0 | 2.5 | 3.0 | 4.0 | 5.0 | 20 | 80 | 312.5 |
| 10.24 MHz | 5.12 MHz | 4.096 MHz | 3.413 MHz | 2.56 MHz | 2.048 MHz | 512 kHz | 128 kHz | 32.768 kHz |
| 11.15 MHz | 5.575 MHz | 4.46 MHz | 3.717 MHz | 2.788 MHz | 2.23 MHz | 557 kHz | 139 kHz | 35.68 kHz |
| 12 MHz | 6.0 MHz | 4.8 MHz | 4.0 MHz | 3.0 MHz | 2.4 MHz | 600 kHz | 150 kHz | 38.4 kHz |

## Transmit and Receive (LO1) PLL Sections

The transmit and receive PLLs (Pins 6-9 and 1-4, respectively) are designed to be part of a 900 MHz system. In a typical application the Transmit PLL section will be set up to generate the transmit frequency, and the Receive PLL section will be set up to generate the LO1 frequency. The two sections are identical, and function independently. External requirements for each include a low-pass filter, a 900 MHz VCO, and a 64/65 or 128/129 dual modulus prescaler.

The frequency output of the VCO is to be reduced by the dual modulus prescaler, and then input to the MC33411 (at Pin 8 or 2). That frequency is then further reduced by the programmable 13-bit counter (bits 1/19-7 or 2/19-7), and provided to one side of the Phase Detector, where it is compared with the PLL reference frequency. The output of the phase detector (at Pin 6 or 4) is a Three-State charge pump which drives the VCO through the low-pass filter. Bits $1 / 20$ and $2 / 20$ set the gain of each of the two charge pumps to either $100 / 2 \pi \mu \mathrm{~A} /$ radian or $400 / 2 \pi \mu \mathrm{~A} /$ radian. The polarity of the two phase detector outputs is set with bits $1 / 21$ and $2 / 21$. If the bit $=0$, the appropriate PLL is configured to operate with a non-inverting low-pass filter/VCO combination. If the low-pass filter/VCO combination is inverting, the polarity bit should be set to 1 .

The 7-bit A and A' counters (bits 1/6-0 and 2/6-0) are to be set to drive the Modulus Control input of the $64 / 65$ or 128/129 dual modulus prescalers. The Modulus Control outputs (Pins 9 and 1) can be set to either a voltage mode (logic 1) or a current mode (logic 0 ) with bit 3/16.

To calculate the settings of the N and A registers, the following procedure is used:
$\frac{\mathrm{f}_{\mathrm{VCO}}}{\mathrm{f}_{\mathrm{PLL}}}=\mathrm{Nt}(\mathrm{Nt}$ must be an integer)

$$
\begin{equation*}
\frac{\mathrm{Nt}}{\mathrm{P}}=\mathrm{N} \tag{1}
\end{equation*}
$$

$A=$ Remainder of Equation 2
(decimal part of $\mathrm{N} \times \mathrm{P}$ )
where: $\mathrm{fVCO}=$ the VCO frequency
$\mathrm{fPLL}=$ the PLL Reference Frequency set within the MC33411
$\mathrm{P}=$ the smaller divisor of the dual modulus prescaler ( 64 for a $64 / 65$ prescaler)
$\mathrm{N}=$ the whole number portion is the setting for the N (or N') counter within the MC33411
$\mathrm{A}=$ the setting for the A (or $\mathrm{A}^{\prime}$ ) counter within the MC33411
For example, if the VCO is to provide 910 MHz , and the internal PLL reference frequency is 50 kHz , then the equations yield:

$$
\begin{aligned}
& \mathrm{Nt}=\frac{910 \times 10^{6}}{50 \times 10^{3}}=18,200 \\
& \mathrm{~N}=\frac{18,200}{64}=284.375 \\
& \mathrm{~A}=0.375 \times 64=24
\end{aligned}
$$

The N register setting is 284 ( 000010001 1100), and the A register setting is 24 (001 1000).

## MC33411A/B

## 2nd LO (LO2)

This PLL is designed to be the 2nd Local Oscillator in a typical 900 MHz system, and is designed for frequencies up to 80 MHz . The VCO and varactor diodes are included, and are to be used with an external tank circuit (Pins 43-45).

Bits 4/20-18 are used to select an internal capacitor, with a value in the range of 0 to 7.6 pF , to parallel the varactor diodes and the tank's external capacitor. This permits a certain amount of fine tuning of the oscillator's performance. See Table 7.

A buffered output is provided to drive, e.g., a mixer. The frequency is set with the programmable 14-bit counter (bits $3 / 13-0$ ) in conjunction with the PLL reference frequency. For example, if the reference frequency is 50 kHz ,
and the 2nd LO frequency is to be 63.3 MHz , the 14 -bit counter needs to be set to 1266d (00 010011110010 ). The output level is dependent on the value of the impedance at Pin 41, partly determined by the external pull-up resistor.

The output of the phase detector is a Three-State charge pump which drives the varactor diodes through an external low-pass filter. Bit $3 / 14$ sets the gain of the charge pump to either $100 / 2 \pi \mu \mathrm{~A} /$ radian (logic 0 ) or $400 / 2 \pi \mu \mathrm{~A} /$ radian (logic 1). Bit $3 / 15$ sets its polarity - if 0 , the PLL is configured to operate with a non-inverting low-pass filter/VCO combination. If the low-pass filter/VCO combination is inverting, the polarity bit should be set to 1 . Please note that the 2nd LO VCO on the MC33411 is of the non-inverting type. Figures 43 through 45 describe the response of the 2nd LO.

Table 7. LO2 Capacitor Select Programming

| LO2 Capacitor Select <br> Bit \#20 | LO2 Capacitor Select <br> Bit \#19 | LO2 Capacitor Select <br> Bit \#18 | Select \# | LO2 Capacitor Select <br> Value |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 pF |
| 0 | 0 | 1 | 1 | 1.1 pF |
| 0 | 1 | 0 | 2 | 2.2 pF |
| 0 | 1 | 1 | 3 | 3.3 pF |
| 1 | 0 | 0 | 4 | 4.3 pF |
| 1 | 0 | 1 | 5 | 5.4 pF |
| 1 | 1 | 0 | 6 | 6.5 pF |
| 1 | 1 | 1 | 7 | 7.6 pF |

Figure 43. Varicap Capacitance


Figure 44. Minimum Overall Q versus Coil Inductance for LO2


Figure 45. LO2 Amplitude versus Overall Tank Parallel Resistance


## Loop Filter Characteristics

Let's consider the following discussion on loop filters. The fundamental loop characteristics, such as capture range, loop bandwidth, lock-up time, and transient response are controlled externally by loop filtering.

Figure 46 is the general model for a Phase Lock Loop (PLL).

Figure 46. PLL Model


Where:
$\mathrm{K}_{\mathrm{pd}}=$ Phase Detector Gain Constant
$\mathrm{K}_{\mathrm{f}}=$ Loop Filter Transfer Function
$\mathrm{K}_{\mathrm{O}}=$ VCO Gain Constant
$\mathrm{K}_{\mathrm{n}}=$ Divide Ratio (N)
$\mathrm{fi}=$ Input frequency
fo = Output frequency
fo/ $\mathrm{N}=$ Feedback frequency divided by N
From control theory the loop transfer function can be represented as follows:

$$
A=\frac{K_{p d} K_{f} K_{o}}{K_{n}} \text { Open loop gain }
$$

Kpd can be either expressed as being $200 \mu \mathrm{~A} / 4 \pi$ or $800 \mu \mathrm{~A} / 4 \pi$. More details about performance of different type PLL loops, refer to Motorola application note AN535.

The loop filter can take the form of a simple low pass filter. A current output, type 2 filter will be used in this discussion since it has the advantage of improved step response, velocity, and acceleration.

The type 2 low pass filter discussed here is represented as follows:

Figure 47. Loop Filter with Additional Integrating Element


From Figure 47, capacitor C1 forms an additional integrator, providing the type 2 response, and filters the discrete current steps from the phase detector output. The function of the additional components R 2 and C 2 is to create a pole and a zero (together with C 1 ) around the 0 dB point of the open loop gain. This will create sufficient phase margin for stable loop operation.

In Figure 48, the open loop gain and the phase is displayed in the form of a Bode plot. Since there are two integrating functions in the loop, originating from the loopfilter and the VCO gain, the open loop gain response follows a second order slope ( $-40 \mathrm{~dB} / \mathrm{dec}$ ) creating a phase of -180 degrees at the lower and higher frequencies. The filter characteristic needs to be determined such that it is adding a
pole and a zero around the 0 dB point to guarantee sufficient phase margin in this design (Qp in Figure 48).

Figure 48. Bode Plot of Gain and Phase in Open Loop Condition


The open loop gain including the filter response can be expressed as:

$$
\begin{equation*}
A_{\text {openloop }}=\frac{\mathrm{K}_{\mathrm{pd}} \mathrm{~K}_{\mathrm{o}}(1+\mathrm{j} \omega(\mathrm{R} 2 \mathrm{C} 2))}{j \omega \mathrm{~K}_{\mathrm{n}}\left(\mathrm{j} \omega\left(1+\mathrm{j} \omega\left(\frac{\mathrm{R} 2 \mathrm{C} 1 \mathrm{C} 2}{\mathrm{C} 1+\mathrm{C} 2}\right)\right)\right)} \tag{4}
\end{equation*}
$$

The two time constants creating the pole and the zero in the Bode plot can now be defined as:

$$
\begin{equation*}
\mathrm{T} 1=\frac{\mathrm{R} 2 \mathrm{C} 1 \mathrm{C} 2}{\mathrm{C} 1+\mathrm{C} 2} \quad \mathrm{~T} 2=\mathrm{R} 2 \mathrm{C} 2 \tag{5}
\end{equation*}
$$

By substituting equation (5) into (4), it follows:

$$
\begin{equation*}
A_{\text {openloop }}=\left(\frac{K_{p d} K_{o} T 1}{\omega^{2} C 1 K_{n} T 2}\right)\left(\frac{1+j \omega T 2}{1+j \omega T 1}\right) \tag{6}
\end{equation*}
$$

The phase margin (phase +180 ) is thus determined by:

$$
\begin{equation*}
Q_{p}=\arctan (\omega T 2)-\arctan (\omega \mathrm{T} 1) \tag{7}
\end{equation*}
$$

At $\omega=\omega_{p}$, the derivative of the phase margin may be set to zero in order to assure maximum phase margin occurs at $\omega_{p}$ (see also Figure 48). This provides an expression for $\omega_{p}$ :

$$
\begin{gather*}
\frac{\mathrm{dQ}_{p}}{\mathrm{~d} \omega}=0=\frac{\mathrm{T} 2}{1+(\omega \mathrm{T} 2)^{2}}-\frac{\mathrm{T} 1}{1+(\omega \mathrm{T} 1)^{2}}  \tag{8}\\
\omega=\omega_{p}=\frac{1}{\sqrt{\mathrm{~T} 2 \mathrm{~T} 1}} \tag{9}
\end{gather*}
$$

Or rewritten:

$$
\begin{equation*}
\mathrm{T} 1=\frac{1}{\omega_{\mathrm{p}}^{2} \mathrm{~T}^{2}} \tag{10}
\end{equation*}
$$

By substituting into equation (7), solve for T2:

$$
\begin{equation*}
\mathrm{T} 2=\frac{\tan \left(\frac{Q_{p}}{2}+\frac{\pi}{4}\right)}{\omega_{\mathrm{p}}} \tag{11}
\end{equation*}
$$

By choosing a value for $\omega_{p}$ and $Q_{p}, T 1$ and T2 can be calculated. The choice of $\mathrm{Q}_{\mathrm{p}}$ determines the stability of the loop. In general, choosing a phase margin of 45 degrees is a good choice to start calculations. Choosing lower phase margins will provide somewhat faster lock-times, but also generate higher overshoots on the control line to the VCO. This will present a less stable system. Larger values of phase margin provide a more stable system, but also increase lock-times. The practical range for phase margin is 30 degrees up to 70 degrees.

The selection of $\omega$ p is strongly related to the desired lock-time. Since it is quite complicated to accurately calculate lock time, a good first order approach is:

$$
\begin{equation*}
T_{-} \text {lock } \approx \frac{3}{\omega_{\mathrm{p}}} \tag{12}
\end{equation*}
$$

Equation (12) only provides an order of magnitude for lock time. It does not clearly define what the exact frequency difference is from the desired frequency and it does not show the effect of phase margin. It assumes, however, that the phase detector steps up to the desired control voltage without hesitation. In practice, such step response approach is not really valid. If the two input frequencies are not locked, their phase maybe momentarily zero and force the phase detector into a high impedance mode. Hence, the lock times may be found to be somewhat higher.

In general, $\omega_{p}$ should be chosen far below the reference frequency in order for the filter to provide sufficient attenuation at that frequency. In some applications, the reference frequency might represent the spacing between channels. Any feedthrough to the VCO that shows up as a spur might affect adjacent channel rejection. In theory, with the loop in lock, there is no signal coming from the phase detector. But in practice small current pulses and leakage currents will be supplied to both the VCO and the phase detector. The external capacitors may show some leakage, too. Hence, the lower $\omega_{p}$, the better the reference frequency is filtered, but the longer it takes for the loop to lock.

As shown in Figure 48, the open loop gain at $\omega_{p}$ is 1 (or 0 dB ), and thus the absolute value of the complex open loop gain as shown in equation (6) solves C 1 :

$$
\begin{equation*}
C 1=\left(\frac{K_{p d} K_{o} T 1}{\omega^{2} K_{n} T 2}\right) \sqrt{\frac{\left(1+\omega_{p} T 2\right)^{2}}{\left(1+\omega_{p} T 1\right)^{2}}} \tag{13}
\end{equation*}
$$

With C1 known, and equation (5) solve C2 and R2:

$$
\begin{gather*}
\mathrm{C} 2=\mathrm{C} 1\left(\frac{\mathrm{~T} 2}{\mathrm{~T} 1}-1\right)  \tag{14}\\
\mathrm{R} 2=\frac{\mathrm{T} 2}{\mathrm{C} 2} \tag{15}
\end{gather*}
$$

The VCO gain is dependent on the selection of the external inductor and the frequency required. The free running frequency of the VCO is determined by:

$$
\begin{equation*}
f=\frac{1}{2 \pi \sqrt{\text { LC }_{T}}} \tag{16}
\end{equation*}
$$

In which $L$ represents the external inductor value and $\mathrm{C}_{\boldsymbol{T}}$ represents the total capacitance (including internal capacitance) in parallel with the inductor. The VCO gain can be easily calculated via the internal varicap transfer curve shown in Figure 43.

As can be derived from Figure 43, the varicap capacitance changes 2.0 pF over the voltage range from 1.0 V to 3.0 V :

$$
\begin{equation*}
\Delta \mathrm{Cvar}=\frac{2.0 \mathrm{pF}}{2.0 \mathrm{~V}} \tag{17}
\end{equation*}
$$

Combining (16) with (17) the VCO gain can be determined by:

$$
\begin{equation*}
\mathrm{K}_{\mathrm{O}}=\frac{1}{j 2.0 \mathrm{~V}}\left\{\frac{1}{2 \pi \sqrt{\mathrm{LC}_{\mathrm{T}}}}-\frac{1}{2 \pi \sqrt{L\left(C_{T}+\frac{\Delta \mathrm{Cvar}}{2}\right)}}\right\} \tag{18}
\end{equation*}
$$

Although the basic loopfilter previously described provides adequate performance for most applications, an extra pole may be added for additional reference frequency filtering. Given that the channel spacing is based on the reference frequency, and any feedthrough to the first LO may effect parameters like adjacent channel rejection and intermodulation. Figure 49 shows a loopfilter architecture incorporating an additional pole.

Figure 49. Loop Filter with Additional Integrating Element


For the additional pole formed by R3 and C3 to be efficient, the cut-off frequency must be much lower than the reference frequency. However, it must also be higher than $\omega_{p}$ in order not to compromise phase margin too much. The following equations were derived in a similar manner as for the basic filter previously described.

Similarly, it can be shown:
$A_{\text {openloop }}=-\frac{K_{p d} K_{o}}{K_{n} \omega^{2}\left((C 1+C 2+C 3)-\omega^{2} C 1 C 2 C 3 R 2 R 3\right)}+\frac{1+j \omega T 2}{1+j \omega T 1}$
In which:
$T 1=\frac{(C 1+C 2) T 2+(C 1 C 2) T 3}{C 1+C 2+C 3-\omega^{2} C 1 T 2 T 3}$
$\mathrm{T} 2=\mathrm{R} 2 \mathrm{C} 2$

$$
\begin{equation*}
\mathrm{T} 3=\mathrm{R} 3 \mathrm{C} 3 \tag{21}
\end{equation*}
$$

From T1 it can be derived that:
$\mathrm{C} 2=\frac{(\mathrm{T} 1+\mathrm{T} 2) \mathrm{C} 3-\mathrm{C} 1\left(\mathrm{~T} 2+\mathrm{T} 3-\mathrm{T} 1+\omega^{2} \mathrm{~T} 1 \mathrm{~T} 2 \mathrm{~T} 3\right)}{\mathrm{T} 3-\mathrm{T} 1}$
In analogy with (13), by forcing the loopgain to $1(0 \mathrm{~dB})$ at $\omega_{p}$, we obtain:

$$
\begin{equation*}
\mathrm{C} 1(\mathrm{~T} 1+\mathrm{T} 2)+\mathrm{C} 2 \mathrm{~T} 3+\mathrm{C} 3 \mathrm{~T} 2=\left(\frac{\mathrm{K}_{\mathrm{pd}} \mathrm{~K}_{\mathrm{o}}}{\mathrm{~K}_{\mathrm{n}} \omega_{\mathrm{p}}{ }^{2}}\right) \sqrt{\frac{1+\left(\omega_{\mathrm{p}} T 2\right)^{2}}{1+\left(\omega_{\mathrm{p}} T 1\right)^{2}}} \tag{24}
\end{equation*}
$$

Solving for C1:

$$
\mathrm{C} 1=\frac{(\mathrm{T} 2-\mathrm{T} 1) \mathrm{T} 3 \mathrm{C} 3-(\mathrm{T} 3-\mathrm{T} 1) \mathrm{T} 2 \mathrm{C} 3+(\mathrm{T} 3-\mathrm{T} 1)\left(\frac{\mathrm{K}_{\mathrm{pd}} \mathrm{~K}_{\mathrm{o}} \mathrm{~T} 1}{\omega_{p}{ }^{2} \mathrm{~K}_{n}}\right) \sqrt{\frac{1+\left(\omega_{p} T 2\right)^{2}}{1+\left(\omega_{p} T 1\right)^{2}}}}{(\mathrm{~T} 3-\mathrm{T} 1) \mathrm{T} 2+(\mathrm{T} 3-\mathrm{T} 1) \mathrm{T} 3-\left(\mathrm{T} 2+\mathrm{T} 3-\mathrm{T} 1+\omega_{p}{ }^{2} \mathrm{~T} 1 \mathrm{~T} 2 \mathrm{~T} 3\right) \mathrm{T} 3}
$$

By selecting $\omega_{p}$ via (12), the additional time constant expressed as T3, can be set to:

$$
\begin{equation*}
\mathrm{T} 3=\frac{1}{\mathrm{~K} \omega_{\mathrm{p}}} \tag{26}
\end{equation*}
$$

The K-factor shown determines how far the additional pole frequency will be separated from $\omega_{p}$. Selecting too small of a K-factor, the equations may provide negative capacitance or resistor values. Too large of a K-factor may not provide the maximum attenuation.

By selecting R3 to be $100 \mathrm{k} \Omega, \mathrm{C} 3$ becomes known and C1 and C 2 can be solved from the equations. By using equations (11) and (10), time constants T2 and T1 can be derived by selecting a phase margin. Finally, R2 follows from T2 and C2.

A test circuit with the following components and conditions was constructed with these results:

$$
\begin{aligned}
& \text { Loop Filter (See Figure 49): } \\
& \mathrm{C} 1=470 \mathrm{pF} \\
& \mathrm{R} 2=68 \mathrm{k} \Omega \\
& \mathrm{C} 2=3.9 \mathrm{nF} \\
& \mathrm{R} 3=270 \mathrm{k} \Omega \\
& \mathrm{C} 3=82 \mathrm{pF}
\end{aligned}
$$

LO2 Tank:
Ctotal $=39.3 \mathrm{pF}$
Lext $=150 \mathrm{nH}, \mathrm{Q}=50 @ 250 \mathrm{MHz}$
Reference Frequency $=10.24 \mathrm{MHz}$ (unadjusted)
R Counter $=205$
LO2 Counter $=1266$
AC Load $=25 \Omega$
Frequency of LO2 $=63.258 \mathrm{MHz}$
Phase Noise @ 50 kHz offset $=-107 \mathrm{dBc}$
Sidebands @ $50 \mathrm{kHz} \& 100 \mathrm{kHz}$ offsets $=-69 \mathrm{dBc}$

## Low Battery/ RSSI Voltage Measurement

Both the Low Battery (bits 5/23-18) and RSSI (bits 5/17-12) measurement circuits have a 6-bit A/D converter whose value may be read back via the SPI. The A/D's sample their voltages at a frequency equal to the internal SCF clock frequency divided by 128. The Low Battery Measurement A/D senses and divides by 2.5 the supply voltage (at Pin 23). Please note that the minimum Low Battery Detect (LBD) voltage is 2.7 V , since there is no guarantee that the device will operate below this value. The RSSI Measurement senses the voltage at Pin 37.

## MC33411A/B

These values are compared to the internal reference VB ( $\approx 1.5 \mathrm{~V}$ ) which is available at Pin 37. The value read back from the LBD A/D will therefor be approximately:

$$
\begin{equation*}
N(\text { for } L B D) \approx \frac{63\left(\mathrm{~V}_{\mathrm{CC}}\right)}{2.5(\mathrm{VB})(1.07)} \tag{27}
\end{equation*}
$$

and for the RSSI

$$
\begin{equation*}
\mathrm{N}(\text { for RSSI }) \approx \frac{63 \text { (RSSIVoltage })}{(\mathrm{VB})(1.07)} \tag{28}
\end{equation*}
$$

VB Voltage Adjust and Characteristics
VB has a production tolerance of $\pm 8 \%$, and can be adjusted over a $\pm 9 \%$ range using bits $3 / 20-17$. The adjustment steps will be $\approx 1.2 \%$ each (See Table 8). If desired, VB can be used to bias external circuitry, as long as the load current on this pin does not exceed $10 \mu \mathrm{~A}$. $\mathrm{V}_{\mathrm{B}}$ varies by less than $\pm 0.5 \%$ over supply voltage, referenced to $\mathrm{V}_{\mathrm{CC}}=$ 3.6 V .

The value of the de-coupling capacitor connected from VB to ground affects both the noise and crosstalk from the receive and transmit audio paths, so the value should be chosen with caution. Figures 50 and 51 show this relationship.

Table 8. VB Voltage Reference Programming

| Vref Adjust Bit \#20 | Vref <br> Adjust Bit \#19 | Vref <br> Adjust Bit \#18 | Vref <br> Adjust Bit \#17 | Vref Adjust \# | Voltage Reference Adjustment Amount |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | -9.0\% |
| 0 | 0 | 0 | 1 | 1 | -7.8\% |
| 0 | 0 | 1 | 0 | 2 | -6.6\% |
| 0 | 0 | 1 | 1 | 3 | -5.4\% |
| 0 | 1 | 0 | 0 | 4 | -4.2\% |
| 0 | 1 | 0 | 1 | 5 | -3.0\% |
| 0 | 1 | 1 | 0 | 6 | -1.8\% |
| 0 | 1 | 1 | 1 | 7 | -0.6\% |
| 1 | 0 | 0 | 0 | 8 | 0.6\% |
| 1 | 0 | 0 | 1 | 9 | 1.8\% |
| 1 | 0 | 1 | 0 | 10 | 3.0\% |
| 1 | 0 | 1 | 1 | 11 | 4.2\% |
| 1 | 1 | 0 | 0 | 12 | 5.4\% |
| 1 | 1 | 0 | 1 | 13 | 6.6\% |
| 1 | 1 | 1 | 0 | 14 | 7.8\% |
| 1 | 1 | 1 | 1 | 15 | 9.0\% |

Figure 50. Crosstalk/Noise from C In to E Out versus VB Capacitor


Figure 51. Crosstalk/Noise from E In to Tx Out versus VB Capacitor


## MCU Serial Interface

The MCU Serial Interface is a 3-wire interface, consisting of a Clock line, an Enable line, and a bi-directional Data line. The interface is always active, i.e., it cannot be powered down as all other sections of the MC33411 are disabled and enabled through this interface.

After the device power-up (or whenever a reset condition is required), the MCU should perform the following steps:

1. Initialize the Data line to a high impedance state.
2. Initialize the Clock line to a logic low.
3. Initialize the Enable line to a logic low.
4. Pulse the Clock line a minimum of once (RZ format) while leaving the Enable line continuously low. This places the SPI port into a known condition.
5. Load all registers with their desired initial values.

The clock (Return-to-Zero format) must be supplied to the MC33411 at Pin 11 to write or read data, and can be any frequency up to 2.0 MHz . The clock need not be present when data is not being transferred. The Enable line must be low when data is not being transferred.

Internally there are 7 data registers, 24-bits each, addressed with 4-bits ranging from \$h1 to \$h7 (see Tables 9 and 10). Register 5, bits 23-12 are read-only bits, while all other register bits are Read/Write. All unused/unimplemented bits are reserved for Motorola use only. The contents of the 7 registers can be read out at any time. All bits are written in, or read out, on the clock's positive transition. The write and read operations are as follows:

Figure 52. Writing Data to the MC33411

a. Write Operation:

- To write data to the MC33411, the following sequence is required (see Figure 52):

6. The Enable line is taken high.
7. Five bits are entered:

- The first bit must be a 0 to indicate a Write operation.
- The next four bits identify the register address (0001-0111). The MSB is entered first.

8. The Enable line is taken low. At this transition, the address is latched in and decoded.
9. The Enable line is maintained low while the data bits are clocked in. The MSB is entered first, and the LSB last. If 24-bits are written to a register which has less than 24 active bits (e.g., register 6 ), the unassigned bits are to be 0.
10. After the last bit is entered, the Enable line is to be taken high and then low. The falling edge of this pulse latches in the just entered data. The clock line must be at a logic low and must not transition in either direction during this Enable pulse.
11.The Enable line must then be kept low until the next communication.
Note: If less than 24 bits are to be written to a data register, it is not necessary to enter the full 24 bits, as long as they are all lower order bits. For example, if bits 0-6 of a register are to be updated, they can be entered as 7 bits with 7 clock cycles in step 4 above. However, if this procedure is used, a minimum of 4 bits, with 4 clock pulses, must be entered.

b. Read Operation:

- To read the output bits (bits 5/23-12), or the contents of any register, the following sequence is required (see Figure 53):

1. The Enable line is taken high.
2. Five bits are entered:

- The first bit must be a 1 to indicate a Read operation.
- The next four bits identify the register address (0001-0111). The MSB is entered first.

3. The Enable line is taken low. At this transition, the address is latched in and decoded, and the contents of the selected register is loaded into the 24-bit output shift register. At this point, the Data line (Pin 12) is still an input.
4. While maintaining the Enable line low, the data is read out. The first clock rising edge will change the Data line to an output, and the MSB will be present on this line.
5. The full contents of the register are then read out (MSB first, LSB last) with a total of 24 clock rising edges, including the one in step 4 above. It is recommended that the MCU read the bits after the clock's falling edge.
6. After the last clock pulse, the Enable line is to be taken high and then low. The falling edge of this pulse returns the Data Pin to be an input. The clock line must be at a logic low and must not transition in either direction during this Enable pulse.
7. The Enable line must then be kept low until the next communication.

## Power Supply/Power Saving Modes

The power supply voltage, applied to all $\mathrm{V}_{\mathrm{CC}}$ pins, can range from 2.7 to 5.5 V . All $\mathrm{V}_{\mathrm{CC}}$ pins must be within $\pm 0.5 \mathrm{~V}$ of each other, and each must be bypassed. It is recommended a ground plane be used, and all leads to the MC33411 be as short and direct as possible. To reduce the possibility of device latch-up, it is highly recommended that the Audio, Synthesizer and RF VCC portions of the chip be isolated from the main supply through 10 to $25 \Omega$ resistors (see the Evaluation PCB Schematic, Figure 54). This also provides RF-to-Audio noise isolation. The supply and ground pins are distributed as follows:

1. Pin 23 provides power to the audio section. Pin 40 is the ground pin.
2. Pin 28 provides power to the speaker amplifier section. Pin 31 is the ground pin.
3. Pin 3 provides power to the Rx PLL section. Pin 5 is the ground pin.
4. Pin 7 provides power to the Tx PLL section, and the MCU interface. Pin 5 is the ground pin.
5. Pin 42 provides power to the 2 nd LO section. Pins 46 and 48 are the ground pins.
6. Pin 14 is the ground pin for the digital circuitry. Power for the digital circuitry is derived from Pin 23.
To conserve power, various sections can be individually disabled by using bits 5/7-0 and 6/7 (setting a bit to 1 disables the section).
7. Reference Oscillator Disable (bit 5/0) - The reference oscillator at Pins 15 and 16 is disabled, thereby denying a clock to the three PLLs and the switched capacitor filters. This function is not available on the "B" version.
8. Tx PLL Disable (bit 5/1) - The 13-bit and 7-bit counters, input buffer, phase detector, and modulus control blocks are disabled. The charge pump output at Pin 6 will be in a Hi-Z state.
9. Rx PLL Disable (bit 5/2) - The 13-bit and 7-bit counters, input buffer, phase detector, and modulus control blocks are disabled. The charge pump output at Pin 4 will be in a Hi-Z state.
10. LO2 PLL Disable (bit 5/3) - The VCO, 14-bit counter, output buffer, and phase detector are disabled. The charge pump output at Pin 47 will be in a $\mathrm{Hi}-\mathrm{Z}$ state.
11. Power Amplifier Disable (bit $5 / 4$ ) - The two speaker amplifiers are disabled. Their outputs will go to a high impedance state.
12. Rx Audio Path Disable (bit $5 / 5$ ) - The anti-aliasing filter, low-pass filter, and variable gain stage are disabled.
13. Tx Audio Path Disable (bit $5 / 6$ ) - Disables the microphone amplifier and low-pass filter.
14. Low Battery/RSSI Measurement Disable (bit 5/7) - Both 6-bit A/Ds are disabled.
15. Data Slicer Disable (bit $5 / 8$ ) - The data slicer is disabled and DS Out goes to high impedance.
16. MCU Clock Disable (bit 6/7) - The MCU clock counter is disabled and the MCU Clock Output will be in a $\mathrm{Hi}-\mathrm{Z}$ state. This function is not available on the "B" version.

Note: The 12-bit reference counter is disabled if the three PLLs are disabled (bits $5 / 1-3=1$ ).



Table 10. Register Map: Power-Up Defaults


[^0]
## MC33411A／B

## Evaluation PCB

The evaluation PCB is a versatile board which allows the MC33411 to be configured to analyze individual operating parameters or the complete audio transmit and receive paths．

The general purpose schematic and associated parts list for the PCB are given in Figure 54．With the jumpers
positioned as shown in the parts list（either shunt or open）． the PCB is configured to analyze complete transmit and receive audio paths．

Parts lists as＂user defined＂can be installed to analyze other functions of the device．Table 11 lists these devices along with their respective functions．

Table 11.

| Component（s） | Function | Notes |
| :--- | :--- | :--- |
| R20 | Microphone Bias |  |
| R19，J24，J27 | Pre－emphasis／De－emphasis |  |
| R3，C7，J5 | Detector Low－Pass Filter（LPF） |  |
| R4，C8 | Data Slicer LPF | See Equations 16 and 17 |
| L1，C21 | 2nd LO Tank | See Eq．10，11，12，21，23，25，and 26 |
| C18，R9，C19，R10，C20 | 2nd LO LPF | See Eq．10，11，12，21，23，25，and 26 |
| C26，R13，C27，R14，C28 | Rx 1st LO LPF | See Eq．10，11，12，21，23，25，and 26 |
| C22，R11，C23，R12，C24 | Tx 1st LO LPF |  |



Figure 55. MC33411A/B Evaluation PCB Component Side


Figure 56. MC33411A/B Evaluation PCB Solder Side


## OUTLINE DIMENSIONS



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and $(\mathbb{4})$ are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Mfax is a trademark of Motorola, Inc.

## How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution;
P.O. Box 5405, Denver, Colorado 80217. 1-303-675-2140 or 1-800-441-2447

JAPAN: Motorola Japan Ltd.; SPD, Strategic Planning Office, 141, 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan. 81-3-5487-8488

## Customer Focus Center: 1-800-521-6274

Mfax $^{\text {TM }: ~ R M F A X 0 @ e m a i l . s p s . m o t . c o m ~-~ T O U C H T O N E ~ 1-602-244-6609 ~}$
Motorola Fax Back System

- US \& Canada ONLY 1-800-774-1848 - http://sps.motorola.com/mfax/

ASIA /PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2, Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852-26668334
HOME PAGE: http://motorola.com/sps/


[^0]:    * These bits not included in " B " version.

