

# ETHERNET SWITCH CLOCK SOURCE

# **Description**

The ICS650-40 is a clock chip designed for use in Ethernet Switch applications. Using ICS' patented Phase-Locked Loop (PLL) techniques, the device takes a 25 MHz crystal input and produces various output clock frequencies as listed in Output Select Table.

#### **Features**

- Packaged in 16-pin TSSOP
- Operating voltage of 3.3 V
- Low power consumption
- Input frequency of 25 MHz
- Low long-term jitter
- 2.5 V to 3.3 V clock outputs

## **Block Diagram**





# **Pin Assignment**

| X1/ICLK | 1 | 16 | X2  |
|---------|---|----|-----|
| VDD     | 2 | 15 | GND |
| GND _   | 3 | 14 | Œ   |
| VDDOA   | 4 | 13 | GND |
| CLKA    | 5 | 12 | VDD |
| CLKB    | 6 | 11 | VDD |
| VDDOB   | 7 | 10 | S1  |
| GND     | 8 | 9  | S0  |
|         |   |    |     |

16-pin (173 mil) TSSOP

# **Output Select Table (MHz)**

| S1 | S0 | CLKA<br>(MHz) | CLKB<br>(MHz) |
|----|----|---------------|---------------|
| 0  | 0  | 127           | 127           |
| 0  | 1  | 133           | 133           |
| 1  | 0  | 157           | 157           |
| 1  | 1  | 189           | 189           |

# **Pin Descriptions**

| Pin    | Pin     | Pin    | Pin Description                                                                          |
|--------|---------|--------|------------------------------------------------------------------------------------------|
| Number | Name    | Type   |                                                                                          |
| 1      | X1/ICLK | Input  | Crystal or clock input. Connect to a 25 MHz crystal or single ended clock.               |
| 2      | VDD     | Power  | Connect to +3.3 V.                                                                       |
| 3      | GND     | Power  | Connect to ground.                                                                       |
| 4      | VDDOA   | Power  | Connect to +2.5 V or +3.3 V. For clock output buffer A only.                             |
| 5      | CLKA    | Output | Clock A output with weak pull-down resistor.                                             |
| 6      | CLKB    | Output | Clock B output with weak pull-down resistor.                                             |
| 7      | VDDOB   | Power  | Connect to +2.5 V or +3.3 V. For clock output buffer B only.                             |
| 8      | GND     | Power  | Connect to ground.                                                                       |
| 9      | S0      | Input  | Select pin 0.                                                                            |
| 10     | S1      | Input  | Select pin 1.                                                                            |
| 11     | VDD     | Power  | Connect to +3.3 V.                                                                       |
| 12     | VDD     | Power  | Connect to +3.3 V.                                                                       |
| 13     | GND     | Power  | Connect to ground.                                                                       |
| 14     | OE      | Input  | Output enable tri-states outputs and device is not shut down. Internal pull-up resistor. |
| 15     | GND     | Power  | Connect to ground.                                                                       |
| 16     | X2      | Output | Crystal connection. Leave unconnected for clock input.                                   |



## **External Components**

A minimum number of external components are required for proper operation. Decoupling capacitors of 0.01  $\mu$ F should be connected between VDD and GND pairs. The capacitors should be placed between pins VDD and GND, and VDDO and GND, as close to the device as possible. A 33 $\Omega$  series terminating resistor should be used on each clock output if the trace is longer than 1 inch. A 25 MHz fundamental mode parallel resonant crystal should be used with  $C_1$  =18 pF.

**On chip capacitors.** On Chip capacitors are used for a 18 pF load crystal. Small 2 to 3 pf trimming capacitors are used from pins X1 to ground and X2 to ground to optimize the initial accuracy.

## **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the ICS650-40. These ratings, which are standard values for ICS commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                          | Rating              |
|-------------------------------|---------------------|
| Supply Voltage, VDD           | 7 V                 |
| All Inputs and Outputs        | -0.5 V to VDD+0.5 V |
| Ambient Operating Temperature | 0 to +70°C          |
| Storage Temperature           | -65 to +150°C       |
| Junction Temperature          | 125°C               |
| Soldering Temperature         | 260°C               |

# **Recommended Operation Conditions**

| Parameter                                         | Min.  | Тур. | Max.  | Units |
|---------------------------------------------------|-------|------|-------|-------|
| Ambient Operating Temperature                     | 0     |      | +70   | °C    |
| Power Supply Voltage (measured in respect to GND) | +3.15 |      | +3.45 | V     |



### **DC Electrical Characteristics**

Unless otherwise specified, VDD=3.3 V ±5%, Ambient Temperature 0 to +70°C

| Parameter                                  | Symbol           | Conditions               | Min.      | Тур. | Max.      | Units |
|--------------------------------------------|------------------|--------------------------|-----------|------|-----------|-------|
| Operating Voltage                          | VDD              |                          | 3.15      |      | 3.45      | V     |
| Output Operating Voltage                   | VDDOA,B          |                          | 2.375     |      | 3.45      | V     |
| Input High Voltage, ICLK                   | V <sub>IH</sub>  | Note 1                   | VDD/2+0.5 |      |           | V     |
| Input Low Voltage, ICLK                    | $V_{IL}$         | Note 1                   |           |      | VDD/2-0.5 | V     |
| Input High Voltage, S1:S0:OE               | V <sub>IH</sub>  |                          | 2         |      | VDD       | V     |
| Input Low Voltage, S1:S0:OE                | $V_{IL}$         |                          |           |      | 0.4       | V     |
| Output High Voltage                        | V <sub>OH</sub>  | I <sub>OH</sub> = -12 mA | 2         |      |           | V     |
| Output Low Voltage                         | V <sub>OL</sub>  | I <sub>OL</sub> = 12 mA  |           |      | 0.4       | V     |
| Operating Supply Current                   | IDD              | No load                  |           | 40   |           | mA    |
| IDD at Output Disable<br>Condition(OE low) |                  | No load                  |           | 16   |           | mA    |
| Short Circuit Current                      | los              | Each output              |           | ±35  |           | mA    |
| Internal Pull-up Resistor                  | R <sub>PUP</sub> | OE pin                   |           | 250  |           | kΩ    |
| Internal Pull-down Resistor                | R <sub>PD</sub>  | CLK outputs              |           | 525  |           | kΩ    |

Note: 1. Nominal switching threshold is VDD/2.

#### **AC Electrical Characteristics**

, VDD = 3.3 V  $\pm$ 5%, VDDO = 2.5 - 3.3 V  $\pm$ 5%, C<sub>L</sub>=10 pF Ambient Temperature 0 to  $\pm$ 70° C

| Parameter                                                  | Symbol          | Conditions          | Min. | Тур.  | Max. | Units |
|------------------------------------------------------------|-----------------|---------------------|------|-------|------|-------|
| Input Frequency                                            |                 |                     |      | 25    |      | MHz   |
| Output Rise Time                                           | t <sub>OR</sub> | 20% to 80% of VDD   |      | 1.6   |      | ns    |
| Output Fall Time                                           | t <sub>OF</sub> | 80% to 20% of VDD   |      | 1.6   |      | ns    |
| Output Clock Duty Cycle                                    |                 | at VDD/2            | 40   | 49-51 | 60   | %     |
| Frequency Error                                            |                 | all clocks          |      | 0     |      | ppm   |
| Output to Output Skew between clocks of the same frequency |                 |                     |      |       | 250  | ps    |
| Absolute Jitter, Short-term P-P                            |                 | variation from mean |      | ±100  |      | ps    |
| Absolute Jitter, Short-term C-C                            |                 |                     |      | ±200  |      | ps    |
| Long-term Jitter                                           |                 | 1000 clock cycles   |      | 600   |      | ps    |

Thermal Characteristics (16-pin TSSOP)

| Parameter                           | Symbol            | Conditions     | Min. | Тур. | Max. | Units |
|-------------------------------------|-------------------|----------------|------|------|------|-------|
| Thermal Resistance Junction to      | $\theta_{\sf JA}$ | Still air      |      | 78   |      | °C/W  |
| Ambient                             | $\theta_{\sf JA}$ | 1 m/s air flow |      | 70   |      | °C/W  |
|                                     | $\theta_{\sf JA}$ | 3 m/s air flow |      | 68   |      | °C/W  |
| Thermal Resistance Junction to Case | $\theta_{\sf JC}$ |                |      | 37   |      | °C/W  |

# **Marking Diagram**



#### Notes:

- 1. ##### is the lot code.
- 2. YYWW is the last two digits of the year, and the week number that the part was assembled.



### Package Outline and Package Dimensions (16-pin TSSOP, 173 Mil. Narrow Body)

Package dimensions are kept current with JEDEC Publication No. 95



# **Ordering Information**

| Part / Order Number | Marking    | Shipping Packaging | Package      | Temperature |
|---------------------|------------|--------------------|--------------|-------------|
| ICS650G-40          | See Page 6 | Tubes              | 16-pin TSSOP | 0 to +70° C |
| ICS650G-40T         |            | Tape and Reel      | 16-pin TSSOP | 0 to +70° C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.