Integrated Circuit Systems, Inc. CRYSTAL OSCILLATOR-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

## **GENERAL DESCRIPTION**



The ICS8431I-01 is a general purpose clock frequency synthesizer for IA64/32 applications and a member of the HiPerClockS<sup>™</sup> family of High Performance Clock Solutions from ICS. The ICS8431I-01 consists of one independent low

bandwidth PLL timing channel. A 16.666MHz crystal is used as the input to the on-chip oscillator. The M divide is configured to produce a fixed output frequency of 200MHz.

Programmable features of the ICS8431I-01 support four operational modes. The four modes are spread spectrum clocking (SSC), non-spread spectrum clocking and two test modes which are controlled by the SSC\_CTL[1:0] pins. Unlike other synthesizers, the ICS8431I-01 can immediately change spread-spectrum operation without having to reset the device.

In SSC mode, the output clock is modulated in order to achieve a reduction in EMI. In one of the PLL bypass test modes, the PLL is disconnected as the source to the differential output allowing an external source to be connnected to the TEST\_I/O pin. This is useful for incircuit testing and allows the differential output to be driven at a lower frequency throughout the system clock tree. In the other PLL bypass mode, the oscillator divider is used as the source to both the M divide and the Fout divide by 2. This is useful for characterizing the oscillator and internal dividers.

## FEATURES

- Fully integrated PLL
- Differential 3.3V LVPECL output
- Crystal oscillator interface
- Output frequency of 200MHz
- 48% to 52% duty cycle
- Spread Spectrum Clocking (SSC) fixed at <sup>1</sup>/<sub>2</sub>% modulation for environments requiring ultra low EMI. Typical10dB EMI reduction can be achieved with spread spectrum modulation
- PLL bypass modes supporting in-circuit testing and on-chip functional block characterization
- Cycle-to-cycle jitter: 25ps (maximum)
- 3.3V supply voltage
- -40° to 85°C ambient operating temperature

## **BLOCK DIAGRAM**

## **PIN ASSIGNMENT**





| Number                 | Name                  | Тур               | e      | Description                                                                                          |
|------------------------|-----------------------|-------------------|--------|------------------------------------------------------------------------------------------------------|
| 1-9, 19,<br>23, 24, 28 | nc                    | Unused            |        | No connect.                                                                                          |
| 10, 11                 | SSC_CTL0,<br>SSC_CTL1 | Input             | Pullup | SSC control pins. LVTTL/LVCMOS interface levels.                                                     |
| 12, 15, 21             | V <sub>EE</sub>       | Power             |        | Negative supply pins. Connect all $V_{EE}$ pins to board ground.                                     |
| 13                     | TEST_ I/O             | Input /<br>Output |        | Programmed as defined in Table 3 Function Table.                                                     |
| 14, 27                 | V <sub>cc</sub>       | Power             |        | Core supply pins.                                                                                    |
| 16, 17                 | nFOUT, FOUT           | Output            |        | Differential output for the synthesizer. Compatible with terminated positive reference LVPECL logic. |
| 18                     | V <sub>cco</sub>      | Power             |        | Output supply pin.                                                                                   |
| 20                     | RESERVED              | Reserve           |        | Reserve pin.                                                                                         |
| 22                     | V <sub>CCA</sub>      | Power             |        | Analog supply pin.                                                                                   |
| 25, 26                 | XTAL1, XTAL2          | Input             |        | Crystal oscillator inputs.                                                                           |

### TABLE 1. PIN DESCRIPTIONS

NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

### TABLE 2. PIN CHARACTERISTICS

| Symbol              | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------|-----------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>     | Input Pin Capacitance |                 |         |         | 4       | pF    |
| R <sub>PULLUP</sub> | Input Pullup Resistor |                 |         | 51      |         | KΩ    |

### TABLE 3. SSC CONTROL INPUTS FUNCTION TABLE

| Inp      | outs     | TEST I/O |          | Outputs        |                   | Operational Modes                                          |
|----------|----------|----------|----------|----------------|-------------------|------------------------------------------------------------|
| SSC_CTL1 | SSC_CTL0 | Source   | SSC      | FOUT,<br>nFOUT | TEST_I/O          | Operational modes                                          |
| 0        | 0        | Internal | Disabled | fXTAL ÷ 32     | fXTAL ÷ 16<br>÷ M | PLL bypass; oscillator, M and N dividers test mode. NOTE 1 |
| 0        | 1        | PLL      | Enabled  | 200MHz         | Hi-Z              | Default SSC; Modulation Factor = $\frac{1}{2}$ Percent     |
| 1        | 0        | External | Disabled | Test Clk       | Input             | Diagnostic Mode; NOTE 1<br>(1MHz ≤ Test Clk ≤ 200MHz)      |
| 1        | 1        | PLL      | Disabled | 200MHz         | Hi-Z              | No SSC Modulation                                          |

NOTE 1: Used for in house debug and characterization.



#### Absolute Maximum Ratings

Integrated

Circuit Systems, Inc.

| Supply Voltage, $V_{cc}$                                   | 4.6V                              |
|------------------------------------------------------------|-----------------------------------|
| Inputs, V <sub>I</sub>                                     | -0.5V to V $_{\rm CC}$ + 0.5 V    |
| Outputs, V <sub>o</sub>                                    | -0.5V to $\rm V_{\rm cco}$ + 0.5V |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{J\!A}}$ | 39.7°C/W (0 lfpm)                 |
| Storage Temperature, $T_{STG}$                             | -65°C to 150°C                    |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

### Table 4A. Power Supply DC Characteristics, $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>cco</sub> | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub>  | Power Supply Current  |                 |         |         | 140     | mA    |

TABLE 4B. LVCMOS / LVTTL DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , TA = -40°C to 85°C

| Symbol          | Parameter          |                                | Test Conditions                            | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|--------------------------------|--------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                                |                                            | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |                                |                                            | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Curren  | SSC_CTL0,<br>SSC_CTL1, TEST_IO | V <sub>cc</sub> = V <sub>IN</sub> = 3.465V |         |         | 5                     | μA    |
| I <sub>IL</sub> | Input Low Current  | SSC_CTL0,<br>SSC_CTL1, TEST_IO | $V_{cc} = V_{IN} = 3.465V$                 | -150    |         |                       | μA    |

TABLE 4C. LVPECL DC CHARACTERISTICS,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , TA = -40°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 1.0 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 600                    | 700     | 850                    | mV    |

NOTE 1: Output terminated with 50  $\Omega$  to V \_ cco - 2V.



#### TABLE 5. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------------------------|-----------------|---------|---------|---------|-------|
| Mode of Oscillation                |                 | F       | undamen | tal     |       |
| Frequency                          |                 |         | 16.666  |         | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |         | 70      | Ω     |
| Shunt Capacitance                  |                 | 3       |         | 7       | pF    |

Table 6. AC Characteristics,  $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol              | Parameter                           | Test Conditions           | Minimum | Typical | Maximum | Units |
|---------------------|-------------------------------------|---------------------------|---------|---------|---------|-------|
|                     | Average Output Period; NOTE 2       | F <sub>OUT</sub> = 200MHz | 4995    |         | 5005    | ps    |
| <i>t</i> jit(cc)    | Cycle-to-Cycle Jitter; NOTE 2, 3    | F <sub>OUT</sub> = 200MHz |         | 13      | 25      | ps    |
| odc                 | Output Duty Cycle; NOTE 2           | F <sub>OUT</sub> = 200MHz | 48      |         | 52      | %     |
| t <sub>R</sub>      | Output Rise Time; NOTE 1, 2         | 20% to 80%                | 300     | 450     | 600     | ps    |
| t <sub>F</sub>      | Output Fall Time; NOTE 1, 2         | 20% to 80%                | 300     | 450     | 600     | ps    |
| F <sub>xtal</sub>   | Crystal Input Range                 |                           | 14      | 16.666  | 18      | MHz   |
| Fm                  | SSC Modulation Frequency; NOTE 1, 2 |                           | 30      |         | 33.33   | KHz   |
| Fmf                 | SSC Modulation Factor; NOTE 1, 2    |                           |         | 0.4     | 0.6     | %     |
| SS <sub>Cred</sub>  | Spectral Reduction; NOTE 1, 2       |                           | 7       | 10      |         | dB    |
| t <sub>STABLE</sub> | Power-up to Stable Clock Output     |                           |         |         | 10      | ms    |

NOTE 1: Spread Spectrum clocking enabled.

NOTE 2: Outputs terminated with  $50\Omega$  to V<sub>cco</sub> - 2V. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.



## **PARAMETER MEASUREMENT INFORMATION**





## Integrated Circuit Systems, Inc. CRYSTAL OSCILLATOR-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

## **APPLICATION** INFORMATION

## **CRYSTAL INPUT AND OSCILLATOR INTERFACE**

The ICS8431I-01 features an internal oscillator that uses an external quartz crystal as the source of its reference frequency. A 16.666MHz crystal divided by 16 before being sent to the phase detector provides the reference frequency. The oscillator is a series resonant, multi-vibrator type design. This design provides better stability and eliminates the need for large on chip capacitors. Though a series resonant crystal is preferred, a parallel resonant crystal can be used. A parallel resonant mode crystal used in a series resonant circuit will exhibit a frequency of oscillation a few hundred ppm lower than specified. A few hundred ppm translates to KHz inaccuracy. In general computing applications this level of inaccuracy is irrelevant. If better ppm accuracy is required, an external capacitor can be added to a parallel resonant crystal in series to pin 25. *Figure 1A* shows how to interface with a crystal.

Figures 1A, 1B, and 1C show various crystal parameters which are recommended only as guidelines. *Figure 1A* shows how to interface a capacitor with a parallel resonant crystal. *Figure 1B* shows the capacitor value needed for the optimum ppm performance over various parallel resonant crystals. *Figure 1C* shows the recommended tuning capacitance for a 16.666MHz parallel resonant crystals.







(1) Raltron Series Resonant: AS-16.66-S-SMD-T-MI (2) Raltron Parallel Resonant: AS-16.66-18-SMD-T-MI

FIGURE 1A. CRYSTAL INTERFACE



**FIGURE 1C.** Recommended tuning capacitance for 16.666MHz parallel resonant crystal.



## SPREAD SPECTRUM

Spread-spectrum clocking is a frequency modulation technique for EMI reduction. When spread-spectrum is enabled, a 30KHz triangle waveform is used with 0.5% down-spread (+0.0%/-0.5%) from the nominal 200MHz clock frequency. An example of a triangle frequency modulation profile is shown in *Figure 2A* below. The ramp profile can be expressed as:

- Fnom = Nominal Clock Frequency in Spread OFF mode (200MHz with 16.666MHz IN)
- Fm = Nominal Modulation Frequency (30KHz)
- $\delta$  = Modulation Factor (0.5% down spread)
- $(1 \delta)$  fnom + 2 fm x  $\delta$  x fnom x t when 0 < t <  $\frac{1}{2 \text{ fm}}$ ,



The ICS8431I-01 triangle modulation frequency deviation will not exceed 0.6% down-spread from the nominal clock frequency (+0.0%/-0.5%). An example of the amount of down spread relative to the nominal clock frequency can be seen in the frequency domain, as shown in *Figure 2A*. The ratio of this width to the fundamental frequency is typically 0.4%, and will not exceed 0.6%. The resulting spectral reduction will be greater than 7dB, as shown in *Figure 2B*. It is important to note the ICS8431I-01 7dB minimum spectral reduction is the component-specific EMI reduction, and will not necessarily be the same as the system EMI reduction.



(B) SPREAD-SPECTRUM OF

### POWER SUPPLY FILTERING TECHNIQUES

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS8431I-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC}$ ,  $V_{CCA}$ , and  $V_{CCO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, better power supply isolation is required. *Figure 3* illustrates how a 10 $\Omega$  along with a 10 $\mu$ F and a .01 $\mu$ F bypass capacitor should be connected to each  $V_{CCA}$  pin.



FIGURE 3. POWER SUPPLY FILTERING



### TERMINATION FOR LVPECL OUTPUTS

The clock layout topology shown below is typical for IA64/32 platforms. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to



FIGURE 4A. LVPECL OUTPUT TERMINATION

drive 50 $\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 4B. LVPECL OUTPUT TERMINATION

## LAYOUT GUIDELINE

The schematic of the ICS8431I-01 layout example used in this layout guideline is shown in *Figure 5A*. The ICS8431I-01 recommended PCB board layout for this example is shown in *Figure 5B*. This layout example is used as a general guideline. The lay-

out in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stack up of the P.C. board.



FIGURE 5A. RECOMMENDED SCHEMATIC LAYOUT



The following component footprints are used in this layout example:

All the resistors and capacitors are size 0603. The Crystal X1 is Raltron Part #AS-16.666-18-SMD.

#### POWER AND GROUNDING

Place the decoupling capacitors C1, C2, C3, C4, and C5, as close as possible to the power pins. If space allows, placment of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin generated by the via.

Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins.

The RC filter consisting of R5, C3, and C4 should be placed as close to the  $\rm V_{\rm cCA}$  pin as possible.

#### **CLOCK TRACES AND TERMINATION**

Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces.

- The differential 50  $\Omega$  output traces should have same length.
- Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines.
- Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity.
- To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace.
- Make sure no other signal traces are routed between the clock trace pair.
- The matching termination resistors should be located as close to the receiver input pins as possible.

The matching termination resistors R1, R2, R3 and R4 should be located as close to the receiver input pins as possible. Other termination scheme can also be used but is not shown in the example.

#### CRYSTAL

The crystal X1 should be located as close as possible to the pins 25 (XTAL1) and 26 (XTAL2). The trace length between the X1 and U1 should be kept to a minimum to avoid unwanted parasitic inductance and capacitance. Other signal traces should not be routed near the crystal traces.



www.icst.com/products/hiperclocks.html



## Power Considerations

This section provides information on power dissipation and junction temperature for the ICS8431I-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS8431I-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 140mA = 485.1mW
- Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair
   If all outputs are loaded, the total power is 1 \* 30.2mW = 30.2mW

Total Power MAX (3.465V, with all outputs switching) = 485.1mW + 30.2mW = 515.3mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C.

The equation for Tj is as follows:  $Tj = \theta_{JA} * Pd_{total} + T_{A}$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A =$  Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 39.7°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.515W * 39.7^{\circ}C/W = 105.4^{\circ}C$ . This is well below the limit of  $125^{\circ}C$ 

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

### Table 7. Thermal Resistance $\theta_{\text{JA}}$ for 28-pin SOIC, Forced Convection

|                                              | 0        | 200      | 500      |
|----------------------------------------------|----------|----------|----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 76.2°C/W | 60.8°C/W | 53.2°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 46.2°C/W | 39.7°C/W | 36.8°C/W |



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 6.



To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V<sub>cco</sub> - 2V.

• For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 1.0V$ 

$$(V_{CCO_MAX} - V_{OH_MAX}) = 1.0V$$

• For logic low,  $V_{OUT} = V_{OL_{MAX}} = V_{CCO_{MAX}} - 1.7V$ 

$$(V_{CCO_MAX} - V_{OL_MAX}) = 1.7V$$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

$$Pd_{H} = [(V_{OH_{MAX}} - (V_{CCO_{MAX}} - 2V))/R_{L}] * (V_{CCO_{MAX}} - V_{OH_{MAX}}) = [(2V - (V_{CCO_{MAX}} - V_{OH_{MAX}}))/R_{L}] * (V_{CCO_{MAX}} - V_{OH_{MAX}}) = [(2V - 1V)/50\Omega] * 1V = 20.0mW$$

$$Pd_{L} = [(V_{OL_{MAX}} - (V_{CCO_{MAX}} - 2V))/R_{L}] * (V_{CCO_{MAX}} - V_{OL_{MAX}}) = [(2V - (V_{CCO_{MAX}} - V_{OL_{MAX}}))/R_{L}] * (V_{CCO_{MAX}} - V_{OL_{MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30.2mW



## **R**ELIABILITY INFORMATION

## TABLE 8. $\theta_{_{JA}} \text{vs.}$ Air Flow Table

## $\boldsymbol{\theta}_{\mathsf{JA}}$ by Velocity (Linear Feet per Minute)

|                                              | 0        | 200      | 500      |  |
|----------------------------------------------|----------|----------|----------|--|
| Single-Layer PCB, JEDEC Standard Test Boards | 76.2°C/W | 60.8°C/W | 53.2°C/W |  |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 46.2°C/W | 39.7°C/W | 36.8°C/W |  |

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

#### TRANSISTOR COUNT

The transistor count for ICS8431I-01 is: 3713



### PACKAGE OUTLINE - M SUFFIX



| TABLE 9 | ). | Package | DIMENSIONS |
|---------|----|---------|------------|
|---------|----|---------|------------|

| SYMPOL | Millimeters |         |  |
|--------|-------------|---------|--|
| STWBOL | MINIMUM     | MAXIMUM |  |
| N      | 28          |         |  |
| A      |             | 2.65    |  |
| A1     | 0.10        |         |  |
| A2     | 2.05        | 2.55    |  |
| В      | 0.33        | 0.51    |  |
| С      | 0.18        | 0.32    |  |
| D      | 17.70       | 18.40   |  |
| E      | 7.40        | 7.60    |  |
| е      | 1.27 BASIC  |         |  |
| Н      | 10.00       | 10.65   |  |
| h      | 0.25        | 0.75    |  |
| L      | 0.40        | 1.27    |  |
| α      | 0°          | 8°      |  |

REFERENCE DOCUMENT: JEDEC PUBLICATION 95, MS-013, MO-119



#### TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking       | Package                       | Count       | Temperature   |
|-------------------|---------------|-------------------------------|-------------|---------------|
| ICS8431DMI-01     | ICS8431DMI-01 | 28 Lead SOIC                  | 26 Per Tube | -40°C to 85°C |
| ICS8431DMI-01T    | ICS8431DMI-01 | 28 Lead SOIC on Tape and Reel | 1000        | -40°C to 85°C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.



# ICS8431I-01

Circuit 200MHz, Low JITTER, CRYSTAL OSCILLATOR-TO-3.3V LVPECL FREQUENCY SYNTHESIZER

| REVISION HISTORY SHEET |       |                                  |                                                                                                       |         |  |  |
|------------------------|-------|----------------------------------|-------------------------------------------------------------------------------------------------------|---------|--|--|
| Rev                    | Table | Table Page Description of Change |                                                                                                       | Date    |  |  |
| Α                      |       | 9                                | Updated Figures 8A and 8B, LVPECL Output Termination.                                                 | 12/7/01 |  |  |
| Α                      | 5     | 4                                | Updated Frequency value from 50 Max. to 70 Max.                                                       | 1/9/02  |  |  |
| Α                      | 1     | 2                                | Pin Description table, revised V <sub>EE</sub> pin description.                                       | 6/18/02 |  |  |
| Α                      |       |                                  | Throughout the data sheet, changed ambient operating temperature from -40° to 100°C to -40° to 85°C.  | 7/8/02  |  |  |
| A                      | T1    | 2                                | Pin Description table, revised V <sub>cc</sub> description.                                           |         |  |  |
|                        | T2    | 2                                | Pin Characteristics table, deleted R <sub>PULLDOWN</sub> row.                                         |         |  |  |
|                        | T4A   | 3                                | Power Supply table, changed $V_{cc}$ parameter to correspond with description.                        |         |  |  |
|                        |       | 5                                | 3.3V Output Load AC Test diagram, corrected $V_{EE}$ equation to read - 1.3V±0.165V from 1.3V±0.135V. | 2/4/03  |  |  |
|                        |       | 8                                | Updated Figure 2B 200MHz Clock Output in Frequency Domain plot.                                       |         |  |  |
|                        |       | 9                                | Updated Figures 4A & 4B LVPECL Output Termination Diagrams.                                           |         |  |  |
|                        |       |                                  | Updated format.                                                                                       |         |  |  |