## ICS843246 FEMTOCLOCKSTM CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER ### GENERAL DESCRIPTION The ICS843246 is a Crystal-to-3.3V LVPECL Clock Synthesizer/Fanout Buffer designed for Fibre Channel and Gigabit Ethernet applications and is a member of the HiperClockS™ family of High Performance Clock Solutions from ICS. The output frequency can be set using the frequency select pins and a 25MHz crystal for Ethernet frequencies, or a 26.5625MHz crystal for a Fibre Channel. The low phase noise characteristics of the ICS843246 make it an ideal clock for these demanding applications. #### **F**EATURES - Six LVPECL outputs - · Crystal oscillator interface - Output frequency range: 53.125MHz to 333.3333MHz - Crystal input frequency range: 25MHz to 33.333MHz - RMS phase jitter at 125MHz, using a 25MHz crystal (1.875MHz to 20MHz): 0.41ps (typical) - Full 3.3V or 3.3V core, 2.5V output supply mode - 0°C to 70°C ambient operating temperature - · Industrial temperature information available upon request - · Available in both standard and lead-free RoHS-compliant packages #### SELECT FUNCTION TABLE | | Inputs | | | Function | | |--------|--------|--------|----------|----------|-----| | FB_SEL | N_SEL1 | N_SEL0 | M Divide | N Divide | M/N | | 0 | 0 | 0 | 20 | 2 | 10 | | 0 | 0 | 1 | 20 | 4 | 5 | | 0 | 1 | 0 | 20 | 5 | 4 | | 0 | 1 | 1 | 20 | 8 | 2.5 | | 1 | 0 | 0 | 24 | 3 | 8 | | 1 | 0 | 1 | 24 | 4 | 6 | | 1 | 1 | 0 | 24 | 6 | 4 | | 1 | 1 | 1 | 24 | 12 | 2 | ## **BLOCK DIAGRAM** The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. # ICS843246 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |-----------|----------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | V <sub>cco</sub> | Power | | Output supply pins. | | 3, 4 | nQ2, Q2 | Output | | Differential output pair. LVPECL interface levels. | | 5, 6 | nQ1, Q1 | Output | | Differential output pair. LVPECL interface levels. | | 7, 8 | nQ0, Q0 | Output | | Differential output pair. LVPECL interface levels. | | 9 | PLL_BYPASS | Input | Pullup | Selects between the PLL and crystal inputs as the input to the dividers. When LOW, selects PLL. When HIGH, selects XTAL_IN, XTAL_OUT. LVCMOS / LVTTL interface levels. | | 10 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 11 | V <sub>cc</sub> | Power | | Core supply pin. | | 12 | FB_SEL | Input | Pulldown | Feedback frequency select pin. LVCMOS/LVTTL interface levels. | | 13,<br>14 | XTAL_IN,<br>XTAL_OUT | Input | | Crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output. | | 15,<br>18 | N_SEL0<br>N_SEL1 | Input | Pullup | Output frequency select pin. LVCMOS/LVTTL interface levels. | | 16, 17 | $V_{_{EE}}$ | | | Negative supply pin. | | 19, 20 | nQ5, Q5 | Output | | Differential output pair. LVPECL interface levels. | | 21, 22 | nQ4, Q4 | Output | · | Differential output pair. LVPECL interface levels. | | 23, 24 | nQ3, Q3 | Output | | Differential output pair. LVPECL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | ICS843246 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER TABLE 3. CRYSTAL FUNCTION TABLE | | Input | ts | | | Fund | ction | | |------------|--------|--------|--------|----|-----------|-------|--------------| | XTAL (MHz) | FB_SEL | N_SEL1 | N_SEL0 | М | VCO (MHz) | N | Output (MHz) | | 25 | 0 | 0 | 0 | 20 | 500 | 2 | 250 | | 25 | 0 | 0 | 1 | 20 | 500 | 4 | 125 | | 25 | 0 | 1 | 0 | 20 | 500 | 5 | 100 | | 25 | 0 | 1 | 1 | 20 | 500 | 8 | 62.5 | | 25 | 1 | 0 | 0 | 24 | 600 | 3 | 200 | | 25 | 1 | 0 | 1 | 24 | 600 | 4 | 150 | | 25 | 1 | 1 | 0 | 24 | 600 | 6 | 100 | | 25 | 1 | 1 | 1 | 24 | 600 | 12 | 50 | | 26.5625 | 0 | 1 | 0 | 20 | 531.25 | 5 | 106.25 | | 26.5625 | 1 | 0 | 0 | 24 | 637.5 | 3 | 212.5 | | 26.5625 | 1 | 0 | 1 | 24 | 637.5 | 4 | 159.375 | | 26.5625 | 1 | 1 | 0 | 24 | 637.5 | 6 | 106.25 | | 26.5625 | 1 | 1 | 1 | 24 | 637.5 | 12 | 53.125 | | 30 | 0 | 0 | 0 | 20 | 600 | 2 | 300 | | 30 | 0 | 0 | 1 | 20 | 600 | 4 | 150 | | 30 | 0 | 1 | 0 | 20 | 600 | 5 | 120 | | 30 | 0 | 1 | 1 | 20 | 600 | 8 | 75 | | 31.25 | 0 | 0 | 0 | 20 | 625 | 2 | 312.5 | | 31.25 | 0 | 0 | 1 | 20 | 625 | 4 | 156.25 | | 31.25 | 0 | 1 | 0 | 20 | 625 | 5 | 125 | | 31.25 | 0 | 1 | 1 | 20 | 625 | 8 | 78.125 | | 33.3333 | 0 | 0 | 0 | 20 | 666.6667 | 2 | 333.3333 | | 33.3333 | 0 | 0 | 1 | 20 | 666.6667 | 4 | 166.6667 | | 33.3333 | 0 | 1 | 0 | 20 | 666.6667 | 5 | 133.3333 | | 33.3333 | 0 | 1 | 1 | 20 | 666.6667 | 8 | 83.3333 | ## ICS843246 ## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_1$ -0.5V to $V_{CC}$ + 0.5V Outputs, I<sub>O</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{IA}$ 24 Lead SOIC 50°C/W (0 lfpm) 24 Lead TSSOP 70°C/W (0 mps) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>cco</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | 107 | | mA | | I <sub>CCA</sub> | Analog Supply Current | | | 7 | | mA | Table 4B. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , $V_{CCO} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>cco</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>EE</sub> | Power Supply Current | | | 107 | | mA | | I <sub>CCA</sub> | Analog Supply Current | | | 7 | | mA | ### Table 4C. LVCMOS / LVTTL DC Characteristics, $V_{\text{CC}} = V_{\text{CCA}} = 3.3 \text{V} \pm 5\%$ , $V_{\text{CCO}} = 3.3 \text{V} \pm 5\%$ or $2.5 \text{V} \pm 5\%$ , $T_{\text{A}} = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|-------------------------------|------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | | | FB_SEL | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IH</sub> | Input High Current | PLL_BYPASS,<br>N_SEL0, N_SEL1 | $V_{CC} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | | FB_SEL | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I | Input Low Current | PLL_BYPASS,<br>N_SEL0, N_SEL1 | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150 | | | μΑ | ## ICS843246 ## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER $\textbf{TABLE 4D. LVPECL DC CHARACTERISTICS, V}_{\text{CC}} = V_{\text{CCA}} = 3.3 \text{V} \pm 5\%, V_{\text{CCO}} = 3.3 \text{V} \pm 5\% \text{ or } 2.5 \text{V} \pm 5\%, T_{\text{A}} = 0^{\circ}\text{C to } 70^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to V<sub>cco</sub> - 2V. #### TABLE 5. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 25 | | 33.333 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 1 | mW | NOTE: Characterized using an 18pf parallel resonant crystal. Table 6A. AC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|---------------------------|------------------------------------------------|---------|---------|---------|-------| | F <sub>out</sub> | Output Frequency | | 53.125 | | 333.33 | MHz | | tjit(Ø) | RMS Phase Jitter (Random) | 125MHz, Integration Range:<br>1.875MHz - 20MHz | | 0.41 | | ps | | tsk(o) | Output Skew; NOTE 1, 2 | | | TBD | | ps | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | | 380 | | ps | | odc | Output Duty Cycle | | | 50 | | % | | t <sub>LOCK</sub> | PLL Lock Time | | | | 1 | ms | See Parameter Measurement Information section. NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential crossing points. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. Table 6B. AC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , $V_{CCO} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|---------------------------|------------------------------------------------|---------|---------|---------|-------| | F <sub>out</sub> | Output Frequency | | 53.125 | | 333.33 | MHz | | <i>t</i> jit(Ø) | RMS Phase Jitter (Random) | 125MHz, Integration Range:<br>1.875MHz - 20MHz | | 0.41 | | ps | | tsk(o) | Output Skew; NOTE 1, 2 | | | TBD | | ps | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | | 360 | | ps | | odc | Output Duty Cycle | | | 50 | | % | | t <sub>LOCK</sub> | PLL Lock Time | | | | 1 | ms | See Parameter Measurement Information section. NOTE 1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential crossing points. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. ## ICS843246 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER ### Typical Phase Noise at 125MHz @ 3.3V ## ICS843246 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER ## PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT #### 3.3V/2.5V OUTPUT LOAD AC TEST CIRCUIT #### OUTPUT SKEW #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD #### **OUTPUT RISE/FALL TIME** ## ICS843246 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER ### **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843246 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm CC},\,V_{\rm CCA}$ and $V_{\rm CCO}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm CCA}$ pin. The $10\Omega$ resistor can also be replaced by a ferrite bead. FIGURE 1. POWER SUPPLY FILTERING #### **CRYSTAL INPUT INTERFACE** The ICS843246 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in $\it Figure~2$ below were determined using an 18pF parallel resonant crystal and were chosen to minimize the ppm error. ## ICS843246 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS INPUTS: OUTPUTS: #### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### LVPECL OUTPUT All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. #### **TERMINATION FOR 3.3V LVPECL OUTPUT** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3A. LVPECL OUTPUT TERMINATION FIGURE 3B. LVPECL OUTPUT TERMINATION ## ICS843246 ## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER #### **TERMINATION FOR 2.5V LVPECL OUTPUT** Figure 4A and Figure 4B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{\rm CC}$ - 2V. For $V_{\rm CC}$ = 2.5V, the $V_{\rm CC}$ - 2V is very close to ground level. The R3 in Figure 4B can be eliminated and the termination is shown in *Figure 4C*. FIGURE 4A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4C. 2.5V LVPECL TERMINATION EXAMPLE ## ICS843246 ## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER ### POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS843246. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS843246 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = $V_{CC\_MAX} * I_{EE\_MAX} = 3.465V * 107mA = 370.75mW$ - Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair If all outputs are loaded, the total power is 6 \* 30mW = 180mW Total Power $_{MAX}$ (3.465V, with all outputs switching) = 370.75mW + 180mW = 550.75mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{IA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{1\Delta}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_{\Delta}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\rm JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 43°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.551\text{W} * 43^{\circ}\text{C/W} = 93.7^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{\text{JA}}$ for 24-Pin SOIC, Forced Convection ## $\boldsymbol{\theta}_{_{JA}}$ by Velocity (Linear Feet per Minute) Multi-Layer PCB, JEDEC Standard Test Boards 50°C/W 43°C/W 38°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ## ICS843246 ## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 5. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of V $_{\text{CCO}}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$ $$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$ $$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW ## ICS843246 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER ## RELIABILITY INFORMATION #### Table 8A. $\theta_{JA}$ vs. Air Flow Table for 24 Lead Soic $\theta_{AA}$ by Velocity (Linear Feet per Minute) Multi-Layer PCB, JEDEC Standard Test Boards 50°C/W 43°C/W 38°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### Table 8B. $\theta_{JA}$ vs. Air Flow Table for 24 Lead TSSOP $\theta_{AA}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 70°C/W 65°C/W 62°C/W #### TRANSISTOR COUNT The transistor count for ICS843246 is: 3863 # Integrated Circuit Systems, Inc. ## ICS843246 ## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER PACKAGE OUTLINE - M SUFFIX FOR 24 LEAD SOIC PACKAGE OUTLINE - G SUFFIX FOR 24 LEAD TSSOP TABLE 9A. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |---------|---------|---------| | STIMBOL | Minimum | Maximum | | N | 2 | 4 | | Α | | 2.65 | | A1 | 0.10 | | | A2 | 2.05 | 2.55 | | В | 0.33 | 0.51 | | С | 0.18 | 0.32 | | D | 15.20 | 15.85 | | E | 7.40 | 7.60 | | е | 1.27 E | BASIC | | Н | 10.00 | 10.65 | | h | 0.25 | 0.75 | | L | 0.40 | 1.27 | | α | 0° | 8° | Reference Document: JEDEC Publication 95, MS-013, MO-119 TABLE 9B. PACKAGE DIMENSIONS | Millimeters | | | |-------------|---------------------------------------------------------------------|--| | Minimum | Maximum | | | 24 | | | | | 1.20 | | | 0.05 | 0.15 | | | 0.80 | 1.05 | | | 0.19 | 0.30 | | | 0.09 | 0.20 | | | 7.70 | 7.90 | | | 6.40 BASIC | | | | 4.30 | 4.50 | | | 0.65 BASIC | | | | 0.45 | 0.75 | | | 0° 8° | | | | | 0.10 | | | | Minimum 2 0.05 0.80 0.19 0.09 7.70 6.40 4.30 0.65 0.45 | | Reference Document: JEDEC Publication 95, MO-153 ## ICS843246 ## FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V LVPECL FREQUENCY SYNTHESIZER W/INTEGRATED FANOUT BUFFER #### Table 10. Ordering Information | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|-------------|---------------------------|--------------------|-------------| | ICS843246AM | TBD | 24 Lead SOIC | tube | 0°C to 70°C | | ICS843246AMT | TBD | 24 Lead SOIC | 1000 tape & reel | 0°C to 70°C | | ICS843246AMLF | TBD | 24 Lead "Lead-Free" SOIC | tube | 0°C to 70°C | | ICS843246AMLFT | TBD | 24 Lead "Lead-Free" SOIC | 1000 tape & reel | 0°C to 70°C | | ICS843246AG | ICS843246AG | 24 Lead TSSOP | tube | 0°C to 70°C | | ICS843246AGT | ICS843246AG | 24 Lead TSSOP | 2500 tape & reel | 0°C to 70°C | | ICS843246AGLF | TBD | 24 Lead "Lead-Free" TSSOP | tube | 0°C to 70°C | | ICS843246AGLFT | TBD | 24 Lead "Lead-Free" TSSOP | 2500 tape & reel | 0°C to 70°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademarks, HiPerClockS and FemtoClocks are trademarks of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.