

# HM-65162

# 2K x 8 Asynchronous **CMOS Static RAM**

March 1997

## Features

- TTL Compatible Inputs and Outputs
- JEDEC Approved Pinout (2716, 6116 Type)
- No Clocks or Strobes Required
- Equal Cycle and Access Time
- Single 5V Supply
- Gated Inputs
- · No Pull-Up or Pull-Down Resistors Required

## Ordering Information

## Description

The HM-65162 is a CMOS 2048 x 8 Static Random Access Memory manufactured using the Intersil Advanced SAJI V process. The device utilizes asynchronous circuit design for fast cycle time and ease of use. The pinout is the JEDEC 24 pin DIP, and 32 pad 8-bit wide standard which allows easy memory board layouts flexible to accommodate a variety of industry standard PROMs, RAMs, ROMs and EPROMs. The HM-65162 is ideally suited for use in microprocessor based systems with its 8-bit word length organization. The convenient output enable also simplifies the bus interface by allowing the data outputs to be controlled independent of the chip enable. Gated inputs lower operating current and also eliminate the need for pull-up or pull-down resistors.

| PACKAGE | TEMP. RANGE                               | <b>70ns/20</b> μ <b>A</b> (NOTE 1) | <b>90ns/40</b> μ <b>Α</b> (NOTE 1) | <b>90ns/300</b> μ <b>A</b> (NOTE 1) | PKG. NO. |
|---------|-------------------------------------------|------------------------------------|------------------------------------|-------------------------------------|----------|
| CERDIP  | -40 <sup>0</sup> C to +85 <sup>0</sup> C  | HM1-65162B-9                       | HM1-65162-9                        | HM1-65162C-9                        | F24.6    |
| JAN#    | -55 <sup>0</sup> C to +125 <sup>0</sup> C | 29110BJA                           | 29104BJA                           | -                                   | F24.6    |
| SMD#    | -55 <sup>0</sup> C to +125 <sup>0</sup> C | 8403606JA                          | 8403602JA                          | 8403603JA                           | F24.6    |
| CLCC    | -40 <sup>0</sup> C to +85 <sup>0</sup> C  | HM4-65162B-9                       | HM4-65162-9                        | HM4-65162C-9                        | J32.A    |
| SMD#    | -55 <sup>0</sup> C to 125 <sup>0</sup> C  | 8403606ZA                          | 8403602ZA                          | 8403603ZA                           | J32.A    |

NOTE:

1. Access time/data retention supply current.

## Pinouts



| PIN                  | DESCRIPTION            |
|----------------------|------------------------|
| NC                   | No Connect             |
| A0 - A10             | Address Input          |
| Ē                    | Chip Enable/Power Down |
| V <sub>SS</sub> /GND | Ground                 |
| DQ0 - DQ7            | Data In/Data Out       |
| V <sub>CC</sub>      | Power (+5V)            |
| W                    | Write Enable           |
| G                    | Output Enable          |



#### **Absolute Maximum Ratings**

| Supply Voltage               | +7.0V                              |
|------------------------------|------------------------------------|
| Input, Output or I/O Voltage | GND -0.3V to V <sub>CC</sub> +0.3V |
| Typical Derating Factor      | 05mA/MHz Increase in ICCOP         |
| ESD Classification           | Class 1                            |
|                              |                                    |

## **Operating Conditions**

HM-65162-9, HM65162C-9....--40°C to +85°C

## **Thermal Information**

| Thermal Resistance                    |      | θ <sub>JC</sub> ( <sup>o</sup> C/W)   |
|---------------------------------------|------|---------------------------------------|
| CERDIP Package                        | 48   | 8                                     |
| CLCC Package                          | 66   | 12                                    |
| Maximum Storage Temperature Range .   | 65   | <sup>o</sup> C to +150 <sup>o</sup> C |
| Maximum Junction Temperature          |      | +175 <sup>0</sup> C                   |
| Maximum Lead Temperature (Soldering 2 | 10s) | +300 <sup>0</sup> C                   |

## **Die Characteristics**

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### **DC Electrical Specifications** $V_{CC} = 5V \pm 10\%$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ (HM-65162S-9, HM-65162B-9, HM-65162C-9, HM-65162C-9)

|                 |                                   | LIN                  | IITS                 |    |                                                                                          |  |  |
|-----------------|-----------------------------------|----------------------|----------------------|----|------------------------------------------------------------------------------------------|--|--|
| SYMBOL          | MBOL PARAMETER                    |                      | MAX UNITS            |    | TEST CONDITIONS                                                                          |  |  |
| ICCSB1          | Standby Supply Current            | -                    | 50                   | μΑ | HM-65162B-9, IO = 0mA,<br>$\overline{E} = V_{CC} - 0.3V$ , $V_{CC} = 5.5V$               |  |  |
|                 |                                   | -                    | 100                  | μΑ | HM-65162S-9, HM65162-9,<br>IO = 0mA, $\overline{E} = V_{CC} - 0.3V$ ,<br>$V_{CC} = 5.5V$ |  |  |
|                 |                                   | -                    | 900                  | μΑ | HM-65162C-9, IO = 0mA,<br>$\overline{E} = V_{CC} - 0.3V, V_{CC} = 5.5V$                  |  |  |
| ICCSB           | Standby Supply Current            | -                    | 8                    | mA | $\overline{E}$ = 2.2V, IO = 0mA, V <sub>CC</sub> = 5.5V                                  |  |  |
| ICCEN           | Enabled Supply Current            | -                    | 70                   | mA | $\overline{E} = 0.8V$ , IO = 0mA, V <sub>CC</sub> = 5.5V                                 |  |  |
| ICCOP           | Operating Supply Current (Note 1) | -                    | 70                   | mA | $\overline{E}$ = 0.8V, IO = 0mA, f = 1MHz,<br>V <sub>CC</sub> = 5.5V                     |  |  |
| ICCDR           | Data Retention Supply Current     | -                    | 20                   | μΑ | HM-65162B-9, IO = 0mA,<br>$V_{CC} = 2.0V, \overline{E} = VCC - 0.3V$                     |  |  |
|                 |                                   | -                    | 40                   | μΑ | HM-65162S-9, HM-65162-9,<br>IO = 0mA, $V_{CC}$ = 2.0V,<br>$\overline{E} = V_{CC}$ - 0.3V |  |  |
|                 |                                   | -                    | 300                  | μΑ | HM-65162C-9, IO = 0mA,<br>$V_{CC} = 2.0V, \overline{E} = V_{CC} - 0.3V$                  |  |  |
| VCCDR           | Data Retention Supply Voltage     | 2.0                  | -                    | V  |                                                                                          |  |  |
| П               | Input Leakage Current             | -1.0                 | +1.0                 | μΑ | $VI = V_{CC}$ or GND, $V_{CC} = 5.5V$                                                    |  |  |
| lioz            | Input/Output Leakage Current      | -1.0                 | +1.0                 | μΑ | $VIO = V_{CC} \text{ or GND}, V_{CC} = 5.5V$                                             |  |  |
| V <sub>IL</sub> | Input Low Voltage                 | -0.3                 | 0.8                  | V  | $V_{CC} = 4.5V$                                                                          |  |  |
| VIH             | Input High Voltage                | 2.2                  | V <sub>CC</sub> +0.3 | V  | $V_{CC} = 5.5V$                                                                          |  |  |
| VOL             | Output Low Voltage                | -                    | 0.4                  | V  | IO = 4.0mA, V <sub>CC</sub> = 4.5V                                                       |  |  |
| VOH1            | Output High Voltage               | 2.4                  | -                    | V  | IO = -1.0mA, V <sub>CC</sub> = 4.5V                                                      |  |  |
| VOH2            | Output High Voltage (Note 2)      | V <sub>CC</sub> -0.4 | -                    | V  | IO = -100μA, V <sub>CC</sub> = 4.5V                                                      |  |  |

#### **Capacitance** T<sub>A</sub> = +25°C

| SYMBOL | PARAMETER                         | MAX | UNITS | TEST CONDITIONS                |
|--------|-----------------------------------|-----|-------|--------------------------------|
| CI     | Input Capacitance (Note 2)        | 10  | pF    | f = 1MHz, All measurements are |
| CIO    | Input/Output Capacitance (Note 2) | 12  | pF    | referenced to device GND       |

NOTES:

1. Typical derating 5mA/MHz increase in ICCOP.

2. Tested at initial design and after major design changes.

## HM-65162

|             |                                      | LIMITS      |     |             |     |            |     |             |     |       |                 |
|-------------|--------------------------------------|-------------|-----|-------------|-----|------------|-----|-------------|-----|-------|-----------------|
| SYMBOL      |                                      | HM-65162S-9 |     | HM-65162B-9 |     | HM-65162-9 |     | HM-65162C-9 |     | 1     |                 |
|             | PARAMETER                            | MIN         | MAX | MIN         | MAX | MIN        | MAX | MIN         | MAX | UNITS | CONDITIONS      |
| READ CYCLE  |                                      |             |     |             |     |            |     |             |     |       |                 |
| (1) TAVAX   | Read Cycle Time                      | 55          | -   | 70          | -   | 90         | -   | 90          | -   | ns    | (Notes 1, 3)    |
| (2) TAVQV   | Address Access Time                  | -           | 55  | -           | 70  | -          | 90  | -           | 90  | ns    | (Notes 1, 3, 4) |
| (3) TELQV   | Chip Enable Access<br>Time           | -           | 55  | -           | 70  | -          | 90  | -           | 90  | ns    | (Notes 1, 3)    |
| (4) TELQX   | Chip Enable Output<br>Enable Time    | 5           | -   | 5           | -   | 5          | -   | 5           | -   | ns    | (Notes 2, 3)    |
| (5) TGLQV   | Output Enable Access<br>Time         | -           | 35  | -           | 50  | -          | 65  | -           | 65  | ns    | (Notes 1, 3)    |
| (6) TGLQX   | Output Enable Output<br>Enable Time  | 5           | -   | 5           | -   | 5          | -   | 5           | -   | ns    | (Notes 2, 3)    |
| (7) TEHQZ   | Chip Enable Output<br>Disable Time   | -           | 35  | -           | 35  | -          | 50  | -           | 50  | ns    | (Notes 2, 3)    |
| (8) TGHQZ   | Output Enable Output<br>Disable Time | -           | 30  | -           | 35  | -          | 40  | -           | 40  | ns    | (Notes 2, 3)    |
| (9) TAVQX   | Output Hold From<br>Address Change   | 5           | -   | 5           | -   | 5          | -   | 5           | -   | ns    | (Notes 1, 3)    |
| WRITE CYCLE |                                      |             |     |             |     |            |     |             |     |       |                 |
| (10) TAVAX  | Write Cycle Time                     | 55          | -   | 70          | -   | 90         | -   | 90          | -   | ns    | (Notes 1, 3)    |
| (11) TELWH  | Chip Selection to End of<br>Write    | 45          | -   | 45          | -   | 55         | -   | 55          | -   | ns    | (Notes 1, 3)    |
| (12) TAVWL  | Address Setup Time                   | 5           | -   | 10          | -   | 10         | -   | 10          | -   | ns    | (Notes 1, 3)    |
| (13) TWLWH  | Write Enable Pulse<br>Width          | 40          | -   | 40          | -   | 55         | -   | 55          | -   | ns    | (Notes 1, 3)    |
| (14) TWHAX  | Write Enable Read<br>Setup Time      | 10          | -   | 10          | -   | 10         | -   | 10          | -   | ns    | (Notes 1, 3)    |
| (15) TGHQZ  | Output Enable Output<br>Disable Time | -           | 30  | -           | 35  | -          | 40  | -           | 40  | ns    | (Notes 2, 3)    |
| (16) TWLQZ  | Write Enable Output<br>Disable Time  | -           | 30  | -           | 40  | -          | 50  | -           | 50  | ns    | (Notes 2, 3)    |
| (17) TDVWH  | Data Setup Time                      | 25          | -   | 30          | -   | 30         | -   | 30          | -   | ns    | (Notes 1, 3)    |
| (18) TWHDX  | Data Hold Time                       | 10          | -   | 10          | -   | 15         | -   | 15          | -   | ns    | (Notes 1, 3)    |
| (19) TWHQX  | Write Enable Output<br>Enable Time   | 0           | -   | 0           | -   | 0          | -   | 0           | -   | ns    | (Notes 1, 3)    |
| (20) TWLEH  | Write Enable Pulse<br>Setup Time     | 45          | -   | 40          | -   | 55         | -   | 55          | -   | ns    | (Notes 1, 3)    |
| (21) TDVEH  | Chip Enable Data<br>Setup Time       | 25          | -   | 30          | -   | 30         | -   | 30          | -   | ns    | (Notes 1, 3)    |
| (22) TAVWH  | Address Valid to End of Write        | 45          | -   | 50          | -   | 65         | -   | 65          | -   | ns    | (Notes 1, 3)    |

NOTES:

1. Input pulse levels: 0 to 3.0V; Input rise and fall times: 5ns (max); Input and output timing reference level: 1.5V; Output load: 1 TTL gate equivalent and  $C_L = 50pF$  (min) - for  $C_L$  greater than 50pF, access time is derated by 0.15ns per pF.

2. Tested at initial design and after major design changes.

3.  $V_{CC}$  = 4.5 and 5.5V.

4. TAVQV = TELQV + TAVEL.



1.  $\overline{W}$  is high for a Read Cycle.

FIGURE 1. READ CYCLE

Addresses must remain stable for the duration of the read cycle. To read,  $\overline{G}$  and  $\overline{E}$  must be  $\leq V_{IL}$  and  $\overline{W} \geq V_{IH}$ . The output buffers can be controlled independently by  $\overline{G}$  while  $\overline{E}$  is low. To execute consecutive read cycles,  $\overline{E}$  may be tied

low continuously until all desired locations are accessed. When  $\overline{\mathsf{E}}$  is low, addresses must be driven by stable logic levels and must not be in the high impedance state.



NOTE:

1.  $\overline{G}$  is low throughout Write Cycle.

#### FIGURE 2. WRITE CYCLE I

To write, addresses must be stable,  $\overline{E}$  low and  $\overline{W}$  falling low for a period no shorter than TWLWH. Data in is referenced with the rising edge of  $\overline{W}$ , (TDVWH and TWHDX). While addresses are changing,  $\overline{W}$  must be high. When  $\overline{W}$  falls low, the I/O pins are still in the output state for a period of TWLQZ and input data of the opposite phase to the outputs must not be applied, (Bus contention). If  $\overline{E}$  transitions low simultaneously with the  $\overline{W}$  line transitioning low, or after the  $\overline{W}$  transition, the output will remain in a high impedance state.  $\overline{G}$  is held continuously low.



# Low Voltage Data Retention

Intersil CMOS RAMs are designed with battery backup in mind. Data retention voltage and supply current are guaranteed over temperature. The following rules ensure data retention:

- 1. Chip Enable ( $\overline{E}$ ) must be held high during data retention; within V<sub>CC</sub> -0.3V to V<sub>CC</sub> +0.3V.
- 2. On RAMs which have selects or output enables (e.g., S,  $\overline{G}$ ), one of the selects or output enables should be held in the deselected state to keep the RAM outputs high impedance, minimizing power dissipation.
- 3. Inputs which are to be held high (e.g.,  $\overline{E}$ ) must be kept between V<sub>CC</sub> +0.3V and 70% of V<sub>CC</sub> during the power up and down transitions.
- 4. The RAM can begin operation > 55ns after  $V_{CC}$  reaches the minimum operating voltage (4.5V).



FIGURE 4. DATA RETENTION TIMING



All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

## Sales Office Headquarters

#### NORTH AMERICA

Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240

#### EUROPE

Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05

#### ASIA

Intersil (Taiwan) Ltd. Taiwan Limited 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029