

# FSDM311A Green Mode Fairchild Power Switch (FPS™)

### Features

- Internal Avalanche-Rugged SenseFET
- Precision Fixed Operating Frequency: 67KHz
- Consumes Under 0.2W at 265V<sub>AC</sub> & No Load with Advanced Burst-Mode Operation
- Internal Start-up Circuit
- Pulse-by-Pulse Current Limiting
- Over-Voltage Protection (OVP)
- Overload Protection (OLP)
- Internal Thermal Shutdown Function (TSD)
- Auto-Restart Mode
- Under-Voltage Lockout (UVLO) with Hysteresis
- Built-in Soft-Start
- Secondary-Side Regulation

### Applications

- Charger & Adapter for Mobile Phone, PDA, & MP3
- Auxiliary Power for White Goods, PC, C-TV, & Monitors



### Description

The FSDM311A consists of an integrated Pulse Width Modulator (PWM) and SenseFET, and is specifically designed for high-performance, off-line, Switch-Mode Power Supplies (SMPS) with minimal external components. This device is an integrated high-voltage power switching regulator that combines a VDMOS SenseFET with a voltage-mode PWM control block. The integrated PWM controller features include a fixed oscillator, Under-Voltage Lockout (UVLO) protection, Leading-Edge Blanking (LEB), an optimized gate turnon/turn-off driver, Thermal Shutdown (TSD) protection, and temperature-compensated precision-current sources for loop compensation and fault protection circuitry. When compared to a discrete MOSFET and controller or RCC switching converter solution, the FSDM311A device reduces total component count and design size and weight, while increasing efficiency, productivity, and system reliability. This device provides a basic platform that is well suited for the design of cost-effective flyback converters.

### **Related Resources**

AN-4134: Design Guidelines for Off-line Forward Converters Using Fairchild Power Switch (FPS™) AN-4137: Design Guidelines for Off-line Flyback Converters Using Fairchild Power Switch (FPS™) AN-4138: Design Considerations for Battery Charger Using Green Mode Fairchild Power Switch (FPS™) AN-4140: Transformer Design Consideration for Offline Flyback Converters Using Fairchild Power Switch (FPS™) AN-4141: Troubleshooting and Design Tips for Fairchild Power Switch (FPS™) Flyback Applications AN-4147: Design Guidelines for RCD Snubber of Flyback

AN-4148: Audible Noise Reduction Techniques for FPS™ Applications

### **Ordering Information**

| Product Number | Package | Marking Code | BV <sub>DSS</sub> | f <sub>osc</sub> | R <sub>DS(ON)</sub> |
|----------------|---------|--------------|-------------------|------------------|---------------------|
| FSDM311A       | 8DIP    | DM311A       | 650V              | 67KHz            | 14Ω                 |

All packages are lead free per JEDEC: J-STD-020B standard.

FPS<sup>™</sup> is a trademark of Fairchild Semiconductor Corporation.



FSDM311A — Green Mode Fairchild Power Switch (FPS<sup>TM</sup>)

**Pin Configuration** 





## **Pin Definitions**

| Pin # | Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1     | GND   | Ground. SenseFET source terminal on primary side and internal control ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 2     | Vcc   | <b>Positive supply voltage input</b> . Although connected to an auxiliary transformer winding, current is supplied from pin 5 (Vstr) via an internal switch during start-up (see the Internal Block Diagram in Figure 2). It is not until $V_{CC}$ reaches the UVLO upper threshold (9V) that the internal start-up switch opens and device power is supplied via the auxiliary transformer winding.                                                                                                                                                                                         |  |  |
| 3     | Vfb   | <b>Feedback</b> . Inverting input to the PWM comparator with its normal input level lies between 0.5V and 2.5V. It has a 0.4mA current source connected internally, while a capacitor and opto-coupler are typically connected externally. A feedback voltage of 4.5V triggers overload protection (OLP). There is a time delay while charging external capacitor C <sub>FB</sub> from 3V to 4.5V using an internal 5µA current source. This time delay prevents false triggering under transient conditions, but allows the protection mechanism to operate under true overload conditions. |  |  |
| 4     | NC    | No Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 5     | Vstr  | <b>Start-up</b> . This pin connects directly to the rectified AC line voltage source. At start-up, the internal switch supplies internal bias and charges an external storage capacitor placed between the Vcc pin and ground. Once the $V_{CC}$ reaches 9V, the internal switch stops charging the capacitor.                                                                                                                                                                                                                                                                               |  |  |
| 6,7,8 | Drain | <b>SenseFET Drain</b> . The drain pins are designed to connect directly to the primary lead of the transformer and are capable of switching a maximum of 650V. Minimize the length of the trace connecting these pins to the transformer to decrease leakage inductance.                                                                                                                                                                                                                                                                                                                     |  |  |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.  $T_A=25^{\circ}C$ , unless otherwise specified.

| Symbol             | Parameter                                        | Value                     | Unit |
|--------------------|--------------------------------------------------|---------------------------|------|
| V <sub>DRAIN</sub> | Drain Pin Voltage                                | 650                       | V    |
| V <sub>STR</sub>   | Vstr Pin Voltage                                 | 650                       | V    |
| V <sub>DG</sub>    | Drain-Gate Voltage                               | 650                       | V    |
| V <sub>GS</sub>    | Gate-Source Voltage                              | ±20                       | V    |
| I <sub>DM</sub>    | Drain Current Pulsed <sup>(3)</sup>              | 1.5                       | А    |
| ID                 | Continuous Drain Current (T <sub>c</sub> =25°C)  | 0.5                       | А    |
| ID                 | Continuous Drain Current (T <sub>c</sub> =100°C) | 0.32                      | А    |
| E <sub>AS</sub>    | Single Pulsed Avalanche Energy <sup>(4)</sup>    | 10                        | mJ   |
| V <sub>CC</sub>    | Supply Voltage                                   | 20                        | V    |
| V <sub>FB</sub>    | Feedback Voltage Range                           | -0.3 to V <sub>STOP</sub> | V    |
| PD                 | Total Power Dissipation                          | 1.40                      | W    |
| TJ                 | Operating Junction Temperature                   | Internally limited        | °C   |
| T <sub>A</sub>     | Operating Ambient Temperature                    | -25 to +85                | °C   |
| T <sub>STG</sub>   | Storage Temperature                              | -55 to +150               | °C   |

#### Notes:

3. Repetitive rating: Pulse width is limited by maximum junction temperature.

4. L = 24mH, starting  $T_J = 25^{\circ}C$ 

### **Thermal Impedance**

T<sub>A</sub>=25°C, unless otherwise specified.

| Symbol | Parameter                                                  | Value | Unit |  |
|--------|------------------------------------------------------------|-------|------|--|
| 8DIP   |                                                            |       |      |  |
| Αιθ    | Junction-to-Ambient Thermal Impedance <sup>(5)</sup> 88.84 |       | °C/W |  |
| θις    | Junction-to-Case Thermal Impedance <sup>(6)</sup>          | 13.94 | °C/W |  |

Notes:

5. Free standing with no heatsink; without copper clad. (Measurement Condition – just before junction temperature  $T_J$  enters into OTP).

6. Measured on the DRAIN pin close to plastic interface.

7. All items are tested with the standards JESD 51-2 and 51-10 (DIP).

### **Electrical Characteristics**

T<sub>A</sub>=25°C unless otherwise specified.

| Symbol                          | Parameter                                                          | Conditions                                                        | Min.  | Тур.  | Max.  | Unit  |
|---------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------|-------|-------|-------|-------|
| SENSEFE                         | ET SECTION                                                         |                                                                   |       |       |       |       |
| Zara Cata Maltara Drain Current |                                                                    | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V                        |       |       | 25    |       |
| IDSS                            | Zero-Gate-Voltage Drain Current                                    | V <sub>DS</sub> =520V, V <sub>GS</sub> =0V, T <sub>C</sub> =125°C |       |       | 200   | mA    |
| R <sub>DS(ON)</sub>             | Drain-Source On-State Resistance <sup>(8)</sup>                    | V <sub>GS</sub> =10V, I <sub>D</sub> =0.5A                        |       | 14    | 19    | Ω     |
| <b>g</b> <sub>fs</sub>          |                                                                    | V <sub>DS</sub> =50V, I <sub>D</sub> =0.5A                        | 1.0   | 1.3   |       | S     |
| CISS                            | Input Capacitance                                                  |                                                                   |       | 162   |       |       |
| Coss                            | Output Capacitance                                                 | V <sub>GS</sub> =0V, V <sub>DS</sub> =25V, f=1MHz                 |       | 18    |       | pF    |
| C <sub>RSS</sub>                | Reverse Transfer Capacitance                                       |                                                                   |       | 3.8   |       |       |
| t <sub>d(on)</sub>              | Turn-On Delay Time                                                 |                                                                   |       | 9.5   |       |       |
| tr                              | Rise Time                                                          |                                                                   |       | 19    |       |       |
| t <sub>d(off)</sub>             | Turn-Off Delay Time                                                | V <sub>DS</sub> =325V, I <sub>D</sub> =1.0A                       |       | 33    |       | ns    |
| t <sub>f</sub>                  | Fall Time                                                          |                                                                   |       | 42    |       |       |
| Qg                              | Total Gate Charge                                                  |                                                                   |       | 7.0   |       |       |
| Q <sub>gs</sub>                 | Gate-Source Charge                                                 | V <sub>GS</sub> =10V, I <sub>D</sub> =1.0A, V <sub>DS</sub> =325V |       | 3.1   |       | nC    |
| Q <sub>gd</sub>                 | Gate-Drain (Miller) Charge                                         |                                                                   |       | 0.4   |       |       |
|                                 | L SECTION                                                          |                                                                   |       | 1     |       |       |
| f <sub>OSC</sub>                | Switching Frequency                                                |                                                                   | 61    | 67    | 73    | KHz   |
| Δf <sub>OSC</sub>               | Switching Frequency Variation <sup>(9)</sup>                       | -25°C ≤ T <sub>A</sub> ≤ 85°C                                     |       | ±5    | ±10   | %     |
| D <sub>MAX</sub>                | Maximum Duty Cycle                                                 |                                                                   | 60    | 67    | 74    | %     |
| V <sub>START</sub>              |                                                                    | V <sub>FB</sub> =GND                                              | 8     | 9     | 10    | V     |
| V <sub>STOP</sub>               | UVLO Threshold Voltage                                             | V <sub>FB</sub> =GND                                              | 6     | 7     | 8     | V     |
| I <sub>FB</sub>                 | Feedback Source Current                                            | $0V \le V_{FB} \le 3V$                                            | 0.35  | 0.40  | 0.45  | mA    |
| t <sub>S/S</sub>                | Internal Soft-Start Time                                           |                                                                   | 10    | 15    | 20    | ms    |
| V <sub>REF</sub>                | Reference Voltage <sup>(10)</sup>                                  |                                                                   | 4.2   | 4.5   | 4.8   | V     |
| ΔV <sub>REF</sub> /ΔT           | Reference Voltage Variation<br>with Temperature <sup>(9, 10)</sup> | -25°C ≤ T <sub>A</sub> ≤ 85°C                                     |       | 0.3   | 0.6   | mV/°C |
| BURST N                         | ODE SECTION                                                        |                                                                   |       |       |       |       |
| V <sub>BURH</sub>               |                                                                    |                                                                   | 0.6   | 0.7   | 0.8   | V     |
| VBURL                           | Burst Mode Voltage                                                 | TJ=22°C                                                           | 0.45  | 0.55  | 0.65  | V     |
| V <sub>BUR(HYS)</sub>           |                                                                    | Hysteresis                                                        |       | 150   |       | mV    |
|                                 | TION SECTION                                                       | 1 -                                                               | 1     |       | 1     | 1     |
| ILIM                            | Peak Current Limit                                                 | di/dt=90mA/µs                                                     | 0.500 | 0.575 | 0.650 | Α     |
|                                 | Thermal Shutdown Temperature <sup>(10)</sup>                       |                                                                   | 125   | 145   |       | °C    |
| V <sub>SD</sub>                 | Shutdown Feedback Voltage                                          |                                                                   | 4.0   | 4.5   | 5.0   | V     |
| V <sub>OVP</sub>                | Over-Voltage Protection                                            |                                                                   | 20    |       | 0.0   | V     |
| IDELAY                          | Shutdown Delay Current                                             | $3V \le V_{FB} \le V_{SD}$                                        | 4     | 5     | 6     | μA    |
|                                 | EVICE SECTION                                                      |                                                                   | I     |       | l     | F., , |
|                                 | Operating Supply Current (control part only)                       | V <sub>CC</sub> ≤ 16V                                             |       | 1.5   | 3.0   | mA    |
|                                 | Start-up Charging Current                                          | V <sub>CC</sub> =0V, V <sub>STR</sub> =50V                        | 450   | 550   | 650   |       |
| I <sub>CH</sub><br>Notes:       |                                                                    | VCC-UV, VSTR-50V                                                  | +50   | 550   | 000   | μA    |

8. Pulse test: Pulse width  $\leq$  300µs, duty  $\leq$  2%.

These parameters, although guaranteed, are tested in EDS (wafer test) process.
These parameters, although guaranteed, are not 100% tested in production.





### **Functional Description**

**1. Start-up:** At start-up, the internal high-voltage current source supplies the internal bias and charges the external  $V_{CC}$  capacitor, as shown in Figure 15. When  $V_{CC}$  reaches 9V, the device starts switching and the internal high-voltage current source stops charging the capacitor. The device is in normal operation provided  $V_{CC}$  does not drop below 7V. After start-up, the bias is supplied from the auxiliary transformer winding.



Figure 15. Internal Start-up Circuit

Calculating the V<sub>CC</sub> capacitor is an important step in design with the FSDM311A. At initial start-up, the maximum value of start operating current I<sub>START</sub> is about 100µA, which supplies current to UVLO and V<sub>REF</sub> blocks. The charging current I<sub>Vcc</sub> of the V<sub>CC</sub> capacitor is equal to I<sub>STR</sub> – 100µA. After V<sub>CC</sub> reaches the UVLO start voltage, only the bias winding supplies V<sub>CC</sub> current to the device. When the bias winding voltage is not sufficient, the V<sub>CC</sub> level decreases to the UVLO stop voltage and the internal current source is activated again to charge the V<sub>CC</sub> capacitor. To prevent this V<sub>CC</sub> fluctuation (charging/discharging), the V<sub>CC</sub> capacitor should be chosen for a value between 10µF and 47µF.



**2. Feedback Control:** The FSDM311A is the voltagemode controlled device, as shown in Figure 17. Usually, an opto-coupler and shunt regulator, such as KA431, are used to implement the feedback network. The feedback voltage is compared with an internally generated sawtooth waveform that directly controls the duty cycle. When the shunt regulator reference pin voltage exceeds the internal reference voltage of 2.5V, the opto-coupler LED current increases, the feedback voltage V<sub>FB</sub> is pulled down, and it reduces the duty cycle. This happens when the input voltage increases or the output load decreases.



**3. Leading-Edge Blanking (LEB):** At the instant the internal SenseFET is turned on, the primary-side capacitance and secondary-side rectifier diode reverse recovery typically cause a high-current spike through the SenseFET. Excessive voltage across the  $R_{SENSE}$  resistor leads to incorrect pulse-by-pulse current limit protection. To avoid this, a leading-edge blanking (LEB) circuit disables pulse-by-pulse current limit protection block for a fixed time ( $t_{LEB}$ ) after the SenseFET turns on.

4. Protection Circuit: The FSDM311A has several protective functions, such as overload protection (OLP), over-voltage protection (OVP), under-voltage lockout (UVLO), and thermal shutdown (TSD). Because these protection circuits are fully integrated in the IC without external components, the reliability is improved without increasing costs. Once a fault condition occurs, switching is terminated and the SenseFET remains off, which causes  $V_{\text{CC}}$  to fall. When  $V_{\text{CC}}$  reaches the UVLO stop voltage,  $V_{\text{STOP}}$  (7V), the protection is reset and the internal high-voltage current source charges the Vcc capacitor via the Vstr pin. When V<sub>CC</sub> reaches the UVLO start voltage, V<sub>START</sub> (9V), the device resumes normal operation. In this manner, the auto-restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated.



Figure 18. Protection Block

4.1 Overload Protection (OLP): Overload is defined as the load current exceeding a pre-set level due to an unexpected event. In this situation, the protection circuit should be activated to protect the SMPS. However, even when the SMPS is operating normally, the overload protection (OLP) circuit can be activated during the load transition. To avoid this undesired operation, the OLP circuit is designed to be activated after a specified time to determine whether it is a transient situation or an overload situation. If the output consumes more than the maximum power determined by ILIM, the output voltage (Vo) decreases below its rating voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (V<sub>FB</sub>). If V<sub>FB</sub> exceeds 3V, the feedback input diode is blocked and the 5µA current source (IDELAY) starts to charge  $C_{FB}$  slowly up to  $V_{CC}$ . In this condition,  $V_{FB}$ increases until it reaches 4.5V, when the switching operation is terminated, as shown in Figure 19. The shutdown delay time is the time required to charge C<sub>FB</sub> from 3V to 4.5V with 5µA current source.



Figure 19. Overload Protection (OLP)

**4.2 Thermal Shutdown (TSD):** The SenseFET and the control IC are integrated, making it easier for the control IC to detect the temperature of the SenseFET. When the temperature exceeds approximately 145°C, thermal shutdown is activated.

**5. Soft-Start:** The FPS has an internal soft-start circuit that slowly increases the feedback voltage with the SenseFET current right after it starts up. The typical soft-start time is 15ms, as shown in Figure 20, where progressive increment of the SenseFET current is allowed during the start-up phase. The soft-start circuit progressively increases current limits to establish proper working conditions for transformers, inductors, capacitors, and switching devices. It also helps to prevent transformer saturation and reduces the stress on the secondary diode.





**6. Burst Operation:** To minimize the power dissipation in standby mode, the FSDM311A enters burst mode operation. As the load decreases, the feedback voltage decreases. The device automatically enters burst mode when the feedback voltage drops below  $V_{BURL}$  (0.55V). At this point, switching stops and the output voltages start to drop. This causes the feedback voltage to rise. Once is passes  $V_{BURH}$  (0.70V), switching starts again. The feedback voltage falls and the process repeats. Burst mode operation alternately enables and disables switching of the power MOSFET to reduce the switching loss in standby mode.





Figure 21. Burst Operation Block

### **Application Information**

### Methods of Reducing Audible Noise

Switching-mode power converters have electronic and magnetic components that generate audible noise when the operating frequency is in the range of 20~20,000Hz. Even though they operate above 20kHz, they can make noise, depending on the load condition. Designers can employ several methods to reduce noise.

#### **Glue or Varnish**

The most common method involves using glue or varnish to tighten magnetic components. The motion of core, bobbin, and coil; and the chattering or magnetostriction of core, can cause the transformer to produce audible noise. The use of rigid glue and varnish helps reduce transformer noise, but can crack the core. This is because sudden changes in the ambient temperature cause the core and the glue to expand or shrink at a different rate.

#### **Ceramic Capacitor**

Using a film capacitor instead of a ceramic capacitor as a snubber capacitor is another noise-reduction solution. Some dielectric materials show a piezoelectric effect, depending on the electric field intensity. A snubber capacitor becomes one of the most significant sources of audible noise. It is possible to use a Zener clamp circuit instead of an RCD snubber for higher efficiency as well as lower audible noise.

#### **Adjusting Sound Frequency**

Moving the fundamental frequency out of the  $2\sim 4$ kHz range another method of reducing perceptible noise. Generally, humans are more sensitive to noise in the range of  $2\sim 4$ kHz. When the fundamental frequency of noise is located in this range, it is perceived as louder, although the noise intensity level is identical *(refer to Figure 23, Equal Loudness Curves)*.

If burst-mode operation is suspected to be a source of noise, this method may be helpful. If the frequency of burst-mode operation lies between  $2\sim4$  kHz, adjusting the feedback loop can shift the frequency. To reduce the burst operation frequency, increase a feedback gain capacitor (C<sub>F</sub>), opto-coupler supply resistor (R<sub>D</sub>), and feedback capacitor (C<sub>B</sub>); and decrease a feedback gain resistor (R<sub>F</sub>), as shown in Figure 24.



Figure 23. Equal Loudness Curves



Figure 24. Typical Feedback Network of FPS™

### **Reference Materials**

AN-4134: Design Guidelines for Off-line Forward Converters Using Fairchild Power Switch (FPS™) AN-4137: Design Guidelines for Off-line Flyback Converters Using Fairchild Power Switch (FPS™) AN-4138: Design Considerations for Battery Charger Using Green Mode Fairchild Power Switch (FPS™) AN-4140: Transformer Design Consideration for Offline Flyback Converters Using Fairchild Power Switch (FPS™)

AN-4141: Troubleshooting and Design Tips for Fairchild Power Switch (FPS™) Flyback Applications AN-4147: Design Guidelines for RCD Snubber of Flyback

AN-4148: Audible Noise Reduction Techniques for FPS<sup>™</sup> Applications









FSDM311A — Green Mode Fairchild Power Switch (FPS<sup>TM</sup>

#### TRADEMARKS

The following are registered and unregistered trademarks and service marks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

Power247®

| ACEX®                              |
|------------------------------------|
| Build it Now™                      |
| CorePLUS™                          |
| CROSSVOLT™                         |
| CTL™                               |
| Current Transfer Logic™            |
| EcoSPARK®                          |
| <b>F</b> <sup>®</sup>              |
| Fairchild®                         |
| Fairchild Semiconductor®           |
| FACT_Quiet Series™                 |
| FACT                               |
| FAST®                              |
| FastvCore™                         |
| FPS™                               |
| FRFET®                             |
| Global Power Resource <sup>s</sup> |

Green FPS™ Green FPS™e-Series™ GTO™ і-∟о™ IntelliMAX™ **ISOPLANAR™** MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ Motion-SPM™ OPTOLOGIC<sup>®</sup> OPTOPLANAR<sup>®</sup> PDP-SPM™ Power220®

POWEREDGE<sup>®</sup> Power-SPM<sup>™</sup> PowerTrench<sup>®</sup> Programmable Active Droop<sup>™</sup> QFET<sup>®</sup> QS<sup>™</sup> QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> RapidConfigure<sup>™</sup> SMART START<sup>™</sup> SMART START<sup>™</sup> SPM<sup>®</sup> STEALTH<sup>™</sup> SuperFET<sup>™</sup> SuperFET<sup>™</sup> SuperSOT<sup>™</sup>-6 SuperSOT™-8 SyncFET™ The Power Franchise<sup>®</sup>

D<sup>®</sup> Wer franchise TinyBoost™ TinyBuck™ TinyLogic® TINYOPTO™ TinyPOwer™ TinyPWM™ TinyWI™ µSerDes™ UHC® UniFET™ VCX™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                     |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                             |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be<br>published at a later date. Fairchild Semiconductor reserves the right to<br>make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                         |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                            |

### PRODUCT STATUS DEFINITIONS