

# M64893AGP

# SERIAL INPUT PLL FREQUENCY SYNTHES IZER FOR TV/VCR

REJ03F0008-0100Z Rev.1.00 Jul.25.2003

#### **Description**

The M64093FP is a semiconductor integrated circuit consisting of PLL frequency synthesizer for TV/VCR using Bi-CMOS process. It contains prescaler with operating up to. 1.0 GHz, 4 band driver and a tuning amplifier for direct tuning.

#### **Features**

- 4 integrated PNP band switching drivers (lo = 40 mA, Vsat = 0.2 V typ@Vcc1 to 13.2 V)
- Built-in tuning amplifier for direct tuning (33 V)
- Low power dissipation (lcc = 24 mA, at Vcc = 5 V)
- Built-in prescaler with input amplifier (Fmax = 1.0 GHz)
- PLL lock/unlock status display output (built-in pull-up resistor)
- Reference driver (Division radio 1/640)
- Serial data input (3 wire Bus)
- Built-in power on reset
- 16pin –plastic mold mini flat package (16pin SSOP)
- Without protection diode at CLK,DATA,ENA

#### **Application**

• TV,VCR tuners

#### **Block Diagram**



### **Pin Description**

| Symbol | Pin No. | Pin name                                     | Function                                                                                                                                                                                                                                                                                        |
|--------|---------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| fin    | 1       | Prescaler input                              | Input for the VCO frequency.                                                                                                                                                                                                                                                                    |
| GND    | 2       | GND                                          | Ground to 0 V                                                                                                                                                                                                                                                                                   |
| Vcc1   | 3       | Power supply voltage 1                       | Power supply voltage terminal. 5.0 V+/-0.5 V                                                                                                                                                                                                                                                    |
| Vcc2   | 4       | Power supply voltage 2                       | Power supply voltage terminal. Vcc1 to 13.2 V                                                                                                                                                                                                                                                   |
| BS4    | 5       | Band switching outputs                       | PNP open collector method is used.                                                                                                                                                                                                                                                              |
| BS3    | 6       | <del>_</del>                                 | When the band switching data is "H", the output is "ON".                                                                                                                                                                                                                                        |
| BS2    | 7       | <del>_</del>                                 | When it is "L", the output is "OFF".                                                                                                                                                                                                                                                            |
| BS1    | 8       | <del>_</del>                                 |                                                                                                                                                                                                                                                                                                 |
| Vin    | 9       | Filter input<br>(Charge pump output)         | This is the output terminal for the LPF input and charge pump output. When the phase of the programmable divider output (f1/N) is lead compared to the reference frequency (fref), the "source" current state becomes active. If it is lag, the same, the high impedance state be comes active. |
| Vtu    | 10      | Tuning output                                | This supplies the tuning voltage.                                                                                                                                                                                                                                                               |
| Vcc3   | 11      | Power supply voltage 3                       | Power supply voltage for tuning voltage 28 to 35 V                                                                                                                                                                                                                                              |
| LD     | 12      | Lock detect output                           | When 19 bit data is input, lock detector is output.                                                                                                                                                                                                                                             |
|        |         |                                              | When 27 bit data is input, lock detector is output.                                                                                                                                                                                                                                             |
|        |         |                                              | the programmable divider output and reference divider                                                                                                                                                                                                                                           |
|        |         |                                              | output is selected by the test mode.                                                                                                                                                                                                                                                            |
| CLOCK  | 13      | Clock input                                  | Data is read into the shift register when the clock signal falls.                                                                                                                                                                                                                               |
| DATA   | 14      | Data input                                   | Input for band SW and programmable freg. divider set falls.                                                                                                                                                                                                                                     |
| ENABLE | 15      | Enable input                                 | This is normally at an "L". When this is at "H", data and clock signals are received. Data is read into the latch when the 19th pulse of the clock signal falls.                                                                                                                                |
| X in   | 16      | This is connected to the Crystal oscillator. | 4.0MHz crystal oscillator connected.                                                                                                                                                                                                                                                            |

### **Pin Arrangement**



#### **Method of Setting Data**

The programmable divider uses 15bits Setting up the band switching output uses 4bits.

The test mode data use s 8bits. The total bits used is 27bits. Data is read in when the enable signal is "H" and the clock signal falls.

The band switching data is read in the 4th pulse of the clock signal. The programmable driver data is read into the fall of the 19th pulse of the clock signal .When the enable signal goes to "L" Before the 19th pulse of the enable signal, only the band switching data is updated and other data is ignored.



#### How to Set The Dividing Radio of The Programmable Divider

Total division N is given by the following from formulas in addition to the prescaler used the previous stage.

N = 8\*(32 M+S) M: 10 bit main counter division

S: 5 bit swallow counter division

The M and S counters are binary the possible ranges of division are follows.

 $32 \le M \le 1023$ 

 $0 \le S \le 31$ 

Therefore, the rage of division N is 8,192 to 262, 136.

The tuning frequency fvco is given in the following equations.

fvco = fref\*N

= 6.25\*8\*(32M+S)

= 50.0\*8\*(32M+S) [KHz]

Therefore, the tuning frequency range is from 51.2 MHz to 1000 MHz

#### **Test Mode Data Set Up Method**

The data for the test mode uses from 20 to 27 bits. Data is latched when the 27th clock signal falls.



#### **Setting Up the Charge Pump Current of The Phase Comparator**

| CP | Charge pump current | Mode   |
|----|---------------------|--------|
| 0  | 50 μΑ               | Normal |
| 1  | 250 μΑ              | Test   |

### **Setting Up The Test Mode**

| T2 | T1 | T0 | Charge pump      | 12 pin output | Mode |
|----|----|----|------------------|---------------|------|
| 0  | 0  | Х  | Normal operation | LD            | Test |
| 0  | 1  | Х  | High impedance   | LD            | Test |
| 1  | 1  | 0  | Sink             | LD            | Test |
| 1  | 1  | 1  | Source           | LD            | Test |
| 1  | 0  | 0  | High impedance   | fref          | Test |
| 1  | 0  | 1  | High impedance   | f1/N          | Test |

# Set Up for The Reference Frequency Division Radio

| RSa | RSb | Division radio |
|-----|-----|----------------|
| 0   | 1   | 1/512          |
| 1   | 1   | 1/1024         |
| Χ   | 0   | 1/640          |

# **Set Up The Tuning Amplifier**

| OS | Tuning voltage output | mode   |
|----|-----------------------|--------|
| 0  | ON                    | Normal |
| 1  | OFF                   | Test   |

# Power On Reset Operation (Initial State The Power is Turned ON)

• BS4 to BS1 :OFF

• Charge pump :high impedance

Tuning amplifier :OFF
 Charge pump current :250 µA
 Frequency division radio :1/640
 Lock output :H

# **Timing Diagram**



# **Crystal Oscillator Connection Diagram**



# **Absolute Maximum Ratings**

 $(Ta = -20^{\circ}C \text{ to } 75^{\circ}C \text{ unless otherwise noted})$ 

| Parameter                      | Symbols           | Max.ratings | Units | Conditions                      |
|--------------------------------|-------------------|-------------|-------|---------------------------------|
| Standby voltage1               | Vcc1              | 6.0         | V     | Pin3                            |
| Standby voltage2               | Vcc2              | 14.4        | V     | Pin4                            |
| Standby voltage3               | Vcc3              | 36.0        | V     | Pin11                           |
| Input voltage                  | VI                | 6.0         | V     | Not to exceed Vcc1              |
| Output voltage                 | $V_{BSOFF}$       | 6.0         | V     | Pin 12                          |
| Voltage applied when           | I <sub>BSON</sub> | 14.4        | V     |                                 |
| the band output current is OFF |                   |             |       |                                 |
| Band output current            | t <sub>BSON</sub> | 50.0        | mA    | Per 1 band output circuit       |
| ON the time when the band      | Pd                | 10          | sec   | 50 mA per 1 band output circuit |
| output is ON                   |                   |             |       | 3 cicuits are pn at same time   |
| Power dissipation              | Topr              | 350         | mW    | Ta = 75°C                       |
| Operating temperature          | Tstg              | -20 to +75  | °C    |                                 |
| Storage temperature            | Tstg              | -40 to +125 | °C    |                                 |

# **Recommended Operating Conditions**

 $(Ta = -20^{\circ}C \text{ to } 75^{\circ}Cunless \text{ otherwise noted})$ 

| Parameter                                         | Symbols          | Ratings    | Units | Conditions                                                                                                                               |  |  |
|---------------------------------------------------|------------------|------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                   | Vcc1             | 4.5 to 5.5 | V     |                                                                                                                                          |  |  |
| Standby voltage1                                  | Vcc2             | 5.0 to 3.2 | V     |                                                                                                                                          |  |  |
| Standby voltage2                                  | Vcc3             | 30 to 35   | V     |                                                                                                                                          |  |  |
| Standby voltage3                                  | fopr2            | 4.0        | MHz   | Crystal oscillation circuit                                                                                                              |  |  |
| Operating frequency(1)                            | fopr2            | 80 to 100  | MHz   |                                                                                                                                          |  |  |
| Operating frequency(2) Band output current 5 to 8 | I <sub>BDL</sub> | 0 to 40    | mA    | Normally 1 circuit is on. 2 circuits on at the same time is max. It is prohibited to have 3 or more circuits turned on at the same time. |  |  |

### **Electrical Characteristics**

 $(Ta = -20^{\circ}C \text{ to } 75^{\circ}C\text{unless otherwise noted})Vcc1 = 5.0 \text{ V}, Vcc = 12 \text{ V}, Vcc3 \text{ s} = 33 \text{ V}$ 

| Parameters          | Symbol             | Test pin | pin Test conditions        |      | Limits |          |    |
|---------------------|--------------------|----------|----------------------------|------|--------|----------|----|
|                     |                    |          |                            | Min  | Тур    | Max      | _  |
| input terminals     |                    |          |                            |      |        |          |    |
| "H" input voltage   | $V_{IH}$           | 13 to 15 |                            | 3.0  | _      | Vcc1+0.3 | V  |
| "L" input voltage   | $V_{IL}$           | 13 to 15 |                            | _    | _      | 1.5      | V  |
| "H" input voltage   | I <sub>IH</sub>    | 13 to 15 | Vcc1 = 5.5 V, Vi = 4.0 V   | _    | _      | 10       | μΑ |
| "L" input current   | $I_{1L}$           | 13 to 15 | Vcc1 = 5.5 V, Vi = 0.4 V   | _    | -2     | -10-     | μΑ |
| Lock output         |                    |          |                            |      |        |          |    |
| "H" output voltage  | $V_{OH}$           | 12       | Vcc1 = 5.5 V               | 5.0  | _      | _        | V  |
| "L" output voltage  | $V_{OL}$           | 12       | Vcc1 = 5.5 V               | _    | 0.3    | 0.5      | V  |
| Band SW             |                    |          |                            |      |        |          |    |
| output voltage      | $V_{BS}$           | 5 to 8   | Vcc2 = 12 V lo = -40 mA    | 11.6 | 11.8   | _        | V  |
| Leak current        | I <sub>OIK</sub> 1 | 5 to 8   | Vcc2 = 12 V Band SW is OFF | _    | _      | 1        | μΑ |
| Tuning output       |                    |          | Vcc3 = 33 V                |      |        |          |    |
| output voltage "H"  | V to H             | 10       | Vcc3 = 33 V                | 32.5 | _      | _        | V  |
| output voltage "L"  | V to L             | 10       |                            | _    | 0.2    | 0.4      | V  |
| Charge pump         |                    |          | Vcc1 = 5.0 V Vo = 1 V      |      |        |          |    |
| "H" output current  | I <sub>OH</sub>    | 9        | Vcc1 = 5.0 V Vo = 1 V      | _    | ±250   | ±470     | μΑ |
| "L" output current  | $I_{OL}$           | 9        | Vcc1 = 5.0 V Vo = 2.5 V    | _    | ±50    | ±130     | μΑ |
| Leak current        | $I_{cpLK}$         | 9        |                            | _    | _      | ±50      | nΑ |
| Supply current 1    | I <sub>CC1</sub>   |          | Vcc1 = 5.5 V               | _    | 24     | 31       | mA |
| Supply current 2    |                    |          |                            |      |        |          |    |
| 4circuits OFF       | I <sub>CC2A</sub>  | 4        | Vcc2 = 12 V                | _    | _      | 0.5      | mA |
| 1 circuits ON,      |                    |          |                            |      |        |          |    |
| Output open         | I <sub>CC2B</sub>  | 4        | Vcc2 = 12 V                | _    | 5.0    | 6.0      | mA |
| Output current 40mA | $I_{CC2C}$         | 4        | Vcc2 = 12 V lo = -40 mA    | _    | 45.0   | 46.0     | mA |
| Supply current 3    | I <sub>CC3C</sub>  | 11       | Vcc3 = 33 V Output ON      | _    | 3.6    | 4.5      | mA |

Note: The typical values are at Vcc1 = 5.0 V, Vcc2 = 12 V, Vcc3 = 33 V, Ta = 25°C

# **Switching Characteristics**

 $(Ta = -20^{\circ}C \text{ to } 75^{\circ}C, Vcc1 = 5.0 \text{ V}, Vcc = 12 \text{ V}, Vcc3 = 33 \text{ V}, unless otherwise noted)$ 

| Parameter                     | Symbol Test pin |          | Test conditions        | Limits     |   |      | Unit |
|-------------------------------|-----------------|----------|------------------------|------------|---|------|------|
|                               |                 |          |                        | Min Min Ma |   | Max  | used |
| Prescaler operating frequency | fopr            | 1        | Vcc1 = 4.5 to 5.5 V    | 80         |   | 1000 | MHz  |
|                               |                 | 1        | Vin = Vinmin to Vinmax |            |   |      |      |
| Operating input voltage       | Vin             | 13       | Vcc = 4.5 to 5.5 V     |            |   |      | dBm  |
|                               |                 |          | 80 to 100 MHz          | -24        | _ | 4    |      |
|                               |                 |          | 100 to 200 MHz         | -27        | _ | 4    |      |
|                               |                 |          | 200 to 800 MHz         | -30        | _ | 4    |      |
|                               |                 |          | 800 to 1000 MHz        | -27        | _ | 4    |      |
|                               |                 |          | 1000 to 1300 MHz       | -24        | _ | 4    |      |
| Clock pulse width             | t PWC           | 14       | Vcc1 = 4.5 to 5.5 V    | 1          | _ | _    | μs   |
| Data setup time               | t SU(D)         | 14       | Vcc1 = 4.5 to 5.5 V    | 2          | _ | _    | μs   |
| Data hold time                | t H(D)          | 15       | Vcc1 = 4.5 to 5.5 V    | 1          | _ | _    | μs   |
| Enable setup time             | t SU(E)         | 15       | Vcc1 = 4.5 to 5.5 V    | 3          | _ | _    | μs   |
| Enable hold time              | t H(E)          | 15,14    | Vcc1 = 4.5 to 5.5 V    | 3          | _ | _    | μs   |
| Enable data interval time     | t INT           | 13,14,15 | Vcc1 = 4.5 to 5.5 V    | 1          | _ | _    | μs   |
| Rise time                     | tr              | 13,14,15 | Vcc1 = 4.5 to 5.5 V    | _          | _ | 1    | μs   |
| Fall time                     | tf              | 15       | Vcc1 = 4.5 to 5.5 V    | _          | _ | 1    | μs   |
| Next enable prohibit time     | tbt             | 13.15    | Vcc1 = 4.5 to 5.5 V    | 5          | _ | _    | μs   |
| Next clock prohibit time      | tbcl            |          | Vcc1 = 4.5 to 5.5 V    | 5          | _ | _    | μs   |

### **Application Example**



### **Package Dimensions**



Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

The party in a survival circula designs; and the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

Notes regarding these materials

1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.

2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.

3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors.

Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss resident product product of the responsibility of the information of the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.

5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances i

- use.

  6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.

  7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

  Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



**RENESAS SALES OFFICES** 

http://www.renesas.com

**Renesas Technology America, Inc.** 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501

Renesas Technology Europe Limited.

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900

Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11

Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836

Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

Renesas Technology Singapore Pte. Ltd.
1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001