# 8-bit Proprietary Microcontroller

# CMOS

# F<sup>2</sup>MC-8L MB89630R Series

# MB89635R/T635R/636R/637R/T637R MB89P637/W637/PV630

# 

The MB89630R series has been developed as a general-purpose version of the F<sup>2</sup>MC\*-8L family consisting of proprietary 8-bit, single-chip microcontrollers.

In addition to a compact instruction set, the microcontrollers contain a variety of peripheral functions such as dual-clock control system, five operating speed control stages, a UART, timers, a PWM timer, a serial interface, an A/D converter, an external interrupt, and a watch prescaler.

\*: F<sup>2</sup>MC stands for FUJITSU Flexible Microcontroller.

## FEATURES

- · High-speed operating capability at low voltage
- Minimum execution time: 0.4  $\mu s@3.5$  V, 0.8  $\mu s@2.7$  V
- F<sup>2</sup>MC-8L family CPU core

Instruction set optimized for controllers

Multiplication and division instructions 16-bit arithmetic operations Test and branch instructions Bit manipulation instructions, etc.

· Five types of timers

8-bit PWM timer: 2 channels (Also usable as a reload timer)

8-bit pulse-width count timer (Continuous measurement capable, applicable to remote control, etc.) 16-bit timer/counter

21-bit timebase timer

• UART

CLK-synchronous/CLK-asynchronous data transfer capable (6, 7, and 8 bits)

- Serial interface Switchable transfer direction to allows communication with various equipment.
- 10-bit A/D converter Start by an external input capable

(Continued)

#### (Continued)

- External interrupt: 4 channels Four channels are independent and capable of wake-up from low-power consumption modes (with an edge detection function).
- Low-power consumption modes
   Stop mode (Oscillation stops to minimize the current consumption.)
   Sleep mode (The CPU stops to reduce the current consumption to approx. 1/3 of normal.)
   Subclock mode
   Watch mode
- Bus interface function With hold and ready function



#### ■ PACKAGE

# ■ PRODUCT LINEUP

| Part number                         |                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         |                                                                                                                                                                                                                                                                       |                      |                             |                  |                                                                               |  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------|------------------|-------------------------------------------------------------------------------|--|
| ltem                                | MB89635R                                                                                                                                                                       | MB89636R                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MB89637R                                | MB89T635R                                                                                                                                                                                                                                                             | MB89T637R            | MB89P637                    | MB89W637         | MB89PV630                                                                     |  |
| Classification                      | Mass-produced products<br>(mask ROM products)                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         |                                                                                                                                                                                                                                                                       | al ROM<br>lucts      | One-time<br>PROM<br>product | EPROM<br>product | Piggyback/<br>evaluation<br>product (for<br>evaluation<br>and<br>development) |  |
| ROM size                            | 16 K × 8 bits<br>(internal<br>mask ROM)                                                                                                                                        | 24 K × 8 bits<br>(internal<br>mask ROM)                                                                                                                                                                                                                                                                                                                                                                                                                                          | 32 K × 8 bits<br>(internal<br>mask ROM) | Fixed to ex                                                                                                                                                                                                                                                           |                      | (Internal PF                | d with<br>pose   | 32 K × 8 bits<br>(external<br>ROM)                                            |  |
| RAM size                            | $512 \times 8$ bits                                                                                                                                                            | $768 \times 8$ bits                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $1024 \times 8$ bits                    | $512 \times 8  \text{bits}$                                                                                                                                                                                                                                           |                      | $1024 \times 8$ bits        | S                | 1 K×8 bits                                                                    |  |
| CPU functions                       | Instructic<br>Instructic<br>Data bit I<br>Minimum                                                                                                                              | The number of instruction ns:136Instruction bit length:8 bitsInstruction length:1 to 3 bytesData bit length:1, 8, 16 bitsMinimum execution time:0.4 to 6.4 µs/10 MHz, 61 µs@32.768 kHzInterrupt processing time:3.6 to 57.6 µs/10 MHz, 562.5 µs@32.768 kHz                                                                                                                                                                                                                       |                                         |                                                                                                                                                                                                                                                                       |                      |                             |                  |                                                                               |  |
| Ports                               | I/O ports<br>Output p                                                                                                                                                          | ts:<br>orts (N-ch op<br>(N-ch open-<br>orts (CMOS)<br>(CMOS):                                                                                                                                                                                                                                                                                                                                                                                                                    | drain):                                 | <ul> <li>5 (All also serve as peripherals.)</li> <li>8 (All also serve as peripherals.)</li> <li>4 (All also serve as peripherals.)</li> <li>8 (All also serve as bus control.)</li> <li>28 (27 ports also serve as bus pins and peripherals.)</li> <li>53</li> </ul> |                      |                             |                  |                                                                               |  |
| Clock timer                         |                                                                                                                                                                                | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1 bits $	imes$ 1 (in                    | main clock)                                                                                                                                                                                                                                                           | /15 bits $	imes$ 1 ( | (at 32.768 k                | Hz)              |                                                                               |  |
| 8-bit PWM<br>timer                  |                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | channe                                  | ls                                                                                                                                                                                                                                                                    |                      |                             | ·                | o 3.3 ms) × 2<br>nannels                                                      |  |
| 8-bit pulse<br>width count<br>timer | 8-bit relo                                                                                                                                                                     | <ul> <li>7/8-bit resolution PWM operation (conversion cycle: 51.2 μs to 839 ms) × 2 channels</li> <li>8-bit timer operation (overflow output capable, operating clock cycle: 0.4 to 12.8 μs)</li> <li>8-bit reload timer operation (toggled output capable, operating clock cycle: 0.4 to 12.8 μs)</li> <li>8-bit pulse width measurement operation (capable of continuous measurement, and measurement of "H" pulse width/ "L" pulse width/ from ↑ to ↑/from ↓ to ↓)</li> </ul> |                                         |                                                                                                                                                                                                                                                                       |                      |                             |                  |                                                                               |  |
| 16-bit timer/<br>counter            | 16                                                                                                                                                                             | 1<br>6-bit event co                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6-bit timer op<br>ounter opera          |                                                                                                                                                                                                                                                                       |                      |                             |                  | ble)                                                                          |  |
| 8-bit serial I/O                    | 8 bits<br>LSB first/MSB first selectable<br>One clock selectable from four transfer clocks<br>(one external shift clock, three internal shift clocks: 0.8 μs, 3.2 μs, 12.8 μs) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         |                                                                                                                                                                                                                                                                       |                      |                             |                  |                                                                               |  |
| UART                                |                                                                                                                                                                                | Capable of switching two I/O systems by software<br>Transfer data length (6, 7, and 8 bits)<br>Transfer rate (300 to 62500 bps. at 10 MHz osciliation)                                                                                                                                                                                                                                                                                                                           |                                         |                                                                                                                                                                                                                                                                       |                      |                             |                  |                                                                               |  |
| 10-bit A/D<br>converter             | Ca                                                                                                                                                                             | apable of co                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | A/D convers<br>Sense                    | sion mode (<br>mode (conv                                                                                                                                                                                                                                             | version time:        | ime: 13.2 μs<br>7.2 μs)     |                  | mer                                                                           |  |

(Continued)

#### (Continued)

| Part number<br>Item         | MB89635R                                             | MB89636R                                                                                                                                                                                                       | MB89637R | MB89T635R | MB89T637R | MB89P637                           | MB89W637 | MB89PV630 |
|-----------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|-----------|------------------------------------|----------|-----------|
| External<br>interrupt input | Used also                                            | 4 independent channels (edge selection, interrupt vector, source flag).<br>Rising edge/falling edge selectable<br>Used also for wake-up from stop/sleep mode. (Edge detection is also permitted in stop mode.) |          |           |           |                                    |          |           |
| Standby mode                | Sleep mode, stop mode, watch mode, and subclock mode |                                                                                                                                                                                                                |          |           |           |                                    |          |           |
| Process                     |                                                      | CMOS                                                                                                                                                                                                           |          |           |           |                                    |          |           |
| Operating<br>voltage*       | 2                                                    | 2.2 V to 6.0 V 2.7 V to 6.0 V                                                                                                                                                                                  |          |           |           |                                    |          |           |
| EPROM for use               |                                                      |                                                                                                                                                                                                                |          |           |           | MBM27C256A-20CZ<br>MBM27C256A-20TV |          |           |

\* : Varies with conditions such as the operating frequency. (See section "■ Electrical Characteristics.") In the case of the MB89PV630, the voltage varies with the restrictions of the EPROM for use.

# ■ PACKAGE AND CORRESPONDING PRODUCTS

| Package     | MB89635R<br>MB89T635R | MB89636R<br>MB89637R<br>MB89T637R | MB89P637 | MB89W637 | MB89PV630 |
|-------------|-----------------------|-----------------------------------|----------|----------|-----------|
| DIP-64P-M01 | 0                     | 0                                 | 0        | ×        | ×         |
| FPT-64P-M06 | 0                     | 0                                 | 0        | ×        | ×         |
| FPT-64P-M09 | 0                     | 0                                 | ×*       | ×*       | ×*        |
| DIP-64C-A06 | ×                     | ×                                 | ×        | 0        | ×         |
| MQP-64C-P01 | ×                     | ×                                 | ×        | ×        | 0         |
| MDP-64C-P02 | ×                     | ×                                 | ×        | ×        | 0         |

 $\bigcirc$ : Available  $\times$ : Not available

\* : To convert pin pitches, an adapter socket (manufacturer: Sun Hayato Co., Ltd.) is available. 64SD-64QF2-8L: For conversion from (DIP-64P-M01, DIP-64C-A06, or MDP-64C-P02) to FPT-64P-M09 Inquiry: Sun Hayato Co., Ltd.: TEL (81)-3-3986-0403 FAX (81)-3-5396-9106

Note: For more information about each package, see section "■ Package Dimensions."

### ■ DIFFERENCES AMONG PRODUCTS

#### 1. Memory Size

Before evaluating using the piggyback product, verify its differences from the product that will actually be used. Take particular care on the following points:

On the MB89P637/W637, the program area starts from address 8007<sup>H</sup> but on the MB89PV630 and MB89637R starts from 8000<sup>H</sup>.

- On the MB89P637/W637, addresses 8000H to 8006H comprise the option setting area, option settings can be read by reading these addresses. On the MB89PV630/MB89637R, addresses 8000H to 8006H could also be used as a program ROM. However, do not use these addresses in order to maintain compatibility of the MB89P637/W637.
- The stack area, etc., is set at the upper limit of the RAM.
- The external area is used.

#### 2. Current Consumption

- In the case of the MB89PV630, add the current consumed by the EPROM which connected to the top socket.

#### 3. Mask Options

Functions that can be selected as options and how to designate these options vary by the product.

Before using options check section "Mask Options."

Take particular care on the following points:

- A pull-up resistor cannot be set for P50 to P53 on the MB89P637 and MB89W637.
- Options are fixed on the MB89PV630, MB89T635R, and MB89T637R.

#### 4. Differences between the MB89630 and MB89630R Series

• Memory access area

There are no difference between the access area of MB89635/MB89635R, and that of MB89637/MB89637R. The access area of MB89636 is different from that of the MB89636R when using in external bus mode.

| Address        | Memory area   |                   |  |  |  |
|----------------|---------------|-------------------|--|--|--|
| Address        | MB89636       | MB89636R          |  |  |  |
| 0000н to 007Fн | I/O area      | I/O area          |  |  |  |
| 0080н to 037Fн | RAM area      | RAM area          |  |  |  |
| 0380н to 047Fн |               | Access prohibited |  |  |  |
| 0480н to 7FFFн | External area | External area     |  |  |  |
| 8000н to 9FFFн |               | Access prohibited |  |  |  |
| A000н to FFFFн | ROM area      | ROM area          |  |  |  |

- Other specifications Both MB89630 series and MB89630R is the same.
- Electrical specifications/electrical characteristics Electrical specifications of the MB89630R series are the same as that of the MB89630 series. Electrical characteristics of both the series are much the same.

### ■ CORRESPONDENCE BETWEEN THE MB89630 AND MB89630R SERIES

- The MB89630R series is the reduction version of the MB89630 series.
- The the MB89630 and MB89630R series consist of the following products:

| MB89630 series  | MB89635  | MB89T635  | MB89636  | MB89637  | MB89T637  | MB89P637 | MB89W637  | MB89PV630 |
|-----------------|----------|-----------|----------|----------|-----------|----------|-----------|-----------|
| MB89630R series | MB89635R | MB89T635R | MB89636R | MB89637R | MB89T637R |          | 100000000 |           |

#### PIN ASSIGNMENT





#### • Pin assignment on package top (MB89PV630 only)

| Pin no. | Pin name |
|---------|----------|---------|----------|---------|----------|---------|----------|
| 65      | N.C.     | 73      | A2       | 81      | N.C.     | 89      | OE       |
| 66      | Vpp      | 74      | A1       | 82      | O4       | 90      | N.C.     |
| 67      | A12      | 75      | A0       | 83      | O5       | 91      | A11      |
| 68      | A7       | 76      | N.C.     | 84      | O6       | 92      | A9       |
| 69      | A6       | 77      | 01       | 85      | 07       | 93      | A8       |
| 70      | A5       | 78      | O2       | 86      | O8       | 94      | A13      |
| 71      | A4       | 79      | O3       | 87      | CE       | 95      | A14      |
| 72      | A3       | 80      | Vss      | 88      | A10      | 96      | Vcc      |
|         |          |         |          |         |          |         |          |

N.C.: Internally connected. Do not use.

### ■ PIN DESCRIPTION

|                                            | Pin no.            | Pin no.                                  |                        | Oineuit         |                                                                                                                                                                                                                                                 |
|--------------------------------------------|--------------------|------------------------------------------|------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SH-DIP <sup>*1</sup><br>MDIP <sup>*2</sup> | QFP2 <sup>*3</sup> | QFP1 <sup>*4</sup><br>MQFP <sup>*5</sup> | Pin name               | Circuit<br>type | Function                                                                                                                                                                                                                                        |
| 30                                         | 22                 | 23                                       | X0                     | Α               | Main clock crystal oscillator pins                                                                                                                                                                                                              |
| 31                                         | 23                 | 24                                       | X1                     |                 |                                                                                                                                                                                                                                                 |
| 28                                         | 20                 | 21                                       | MOD0                   | D               | Operating mode selection pins                                                                                                                                                                                                                   |
| 29                                         | 21                 | 22                                       | MOD1                   | _               | Connect directly to Vcc or Vss.                                                                                                                                                                                                                 |
| 27                                         | 19                 | 20                                       | RST                    | C               | Reset I/O pin<br>This pin is an N-ch open-drain output type with a<br>pull-up resistor, and a hysteresis input type.<br>"L" is output from this pin by an internal reset<br>source. The internal circuit is initialized by the<br>input of "L". |
| 56 to 49                                   | 48 to 41           | 49 to 42                                 | P00/AD0 to<br>P07/AD7  | F               | General-purpose I/O ports<br>When an external bus is used, these ports<br>function as the multiplex pins of the lower address<br>output and the data I/O.                                                                                       |
| 48 to 41                                   | 40 to 33           | 41 to 34                                 | P10/A08 to<br>P17/A157 | F               | General-purpose I/O ports<br>When an external bus is used, these ports<br>function as an upper address output.                                                                                                                                  |
| 40                                         | 32                 | 33                                       | P20/BUFC               | Н               | General-purpose output port<br>When an external bus is used, this port can also<br>be used as a buffer control output by setting the<br>BCTR.                                                                                                   |
| 39                                         | 31                 | 32                                       | P21/HAK                | Н               | General-purpose output port<br>When an external bus is used, this port can also<br>be used as a hold acknowledge by setting the<br>BCTR.                                                                                                        |
| 38                                         | 30                 | 31                                       | P22/HRQ                | F               | General-purpose output port<br>When an external bus is used, this port can also<br>be used as a hold request input by setting the<br>BCTR.                                                                                                      |
| 37                                         | 29                 | 30                                       | P23/RDY                | F               | General-purpose output port<br>When an external bus is used, this port functions<br>as a ready input.                                                                                                                                           |
| 36                                         | 28                 | 29                                       | P24/CLK                | Н               | General-purpose output port<br>When an external bus is used, this port functions<br>as a clock output.                                                                                                                                          |
| 35                                         | 27                 | 28                                       | P25/WR                 | Н               | General-purpose output port<br>When an external bus is used, this port functions<br>as a write signal output.                                                                                                                                   |
| 34                                         | 26                 | 27                                       | P26/RD                 | Н               | General-purpose output port<br>When an external bus is used, this port functions<br>as a read signal output.                                                                                                                                    |

\*1: DIP-64P-M01, DIP-64C-A06 \*4: FPT-64P-M06

\*2: MDP-64C-P02 \*5: MQP-M64C-P01

\*3: FPT-64P-M09

(Continued)

|                                            | Pin no.            | _                                        | <b>」</b> | Circuit |                                                                                                                                                    |
|--------------------------------------------|--------------------|------------------------------------------|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| SH-DIP <sup>*1</sup><br>MDIP <sup>*2</sup> | QFP2 <sup>∗3</sup> | QFP1 <sup>*4</sup><br>MQFP <sup>*5</sup> | Pin name | type    | Function                                                                                                                                           |
| 33                                         | 25                 | 26                                       | P27/ALE  | H       | General-purpose output port<br>When an external bus is used, this port functions<br>as an address latch signal output.                             |
| 2                                          | 58                 | 59                                       | P30/UCK1 | G       | General-purpose I/O port<br>Also serves as the clock I/O 1 for the UART.<br>This port is a hysteresis input type.                                  |
| 1                                          | 57                 | 58                                       | P31/UO1  | F       | General-purpose I/O port<br>Also serves as the data output 1 for the UART.                                                                         |
| 63                                         | 55                 | 56                                       | P32/UI1  | G       | General-purpose I/O port<br>Also serves as the data input 1 for the UART.<br>This port is a hysteresis input type.                                 |
| 62                                         | 54                 | 55                                       | P33/SCK1 | G       | General-purpose I/O port<br>Also serves as the data input for the 8-bit serial<br>I/O.<br>This port is a hysteresis input type.                    |
| 61                                         | 53                 | 54                                       | P34/SO1  | F       | General-purpose I/O port<br>Also serves as the data output for the 8-bit serial<br>I/O.                                                            |
| 60                                         | 52                 | 53                                       | P35/SI1  | G       | General-purpose I/O port<br>Also serves as the data input for the 8-bit serial<br>I/O.<br>This port is a hysteresis input type.                    |
| 59                                         | 51                 | 52                                       | P36/PWC  | G       | General-purpose I/O port<br>Also serves as the measured pulse input for the<br>8-bit pulse width counter.<br>This port is a hysteresis input type. |
| 58                                         | 50                 | 51                                       | P37/WTO  | F       | General-purpose I/O port<br>Also serves as the toggle output for the 8-bit pulse<br>width counter.                                                 |
| 6                                          | 62                 | 63                                       | P40/UCK2 | G       | General-purpose I/O port<br>Also serves as the clock I/O 2 for the UART.<br>This port is a hysteresis input type.                                  |
| 5                                          | 61                 | 62                                       | P41/UO2  | F       | General-purpose I/O port<br>Also serves as the data output 2 for the UART.                                                                         |
| 4                                          | 60                 | 61                                       | P42/UI2  | G       | General-purpose I/O port<br>Also serves as the data input 2 for the UART.<br>This port is a hysteresis input type.                                 |
| 3                                          | 59                 | 60                                       | P43/PTO1 | F       | General-purpose I/O port<br>Also serves as the toggle output for the 8-bit PWM<br>timer.                                                           |
| 10                                         | 2                  | 3                                        | P50/ADST | K       | General-purpose I/O port<br>Also serves as an A/D converter external<br>activation.<br>This port is a hysteresis input type.                       |

\*1: DIP-64P-M01, DIP-64C-A06

\*2: MDP-64C-P02

\*4: FPT-64P-M06 \*5: MQP-M64C-P01

\*

\*3: FPT-64P-M09

(Continued)

(Continued)

|                                            | Pin no.             |                                          | Circu                         |                 |                                                                                                                                                                                                             |
|--------------------------------------------|---------------------|------------------------------------------|-------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SH-DIP <sup>*1</sup><br>MDIP <sup>*2</sup> | QFP2 <sup>∗</sup> 3 | QFP1 <sup>*4</sup><br>MQFP <sup>*5</sup> | Pin name                      | Circuit<br>type | Function                                                                                                                                                                                                    |
| 9                                          | 1                   | 2                                        | P51/BZ                        | J               | General-purpose I/O port<br>Also serves as a buzzer output.                                                                                                                                                 |
| 8                                          | 64                  | 1                                        | P52                           | J               | General-purpose I/O port                                                                                                                                                                                    |
| 7                                          | 63                  | 64                                       | P53/PTO2                      | J               | General-purpose I/O port<br>Also serves as the toggle output for the 8-bit PWM<br>timer.                                                                                                                    |
| 11 to 18                                   | 3 to 10             | 4 to 11                                  | P60/AN0 to<br>P67/AN7         | I               | N-ch open-drain output ports<br>Also serve as an A/D converter analog input.                                                                                                                                |
| 26,<br>25                                  | 18,<br>17           | 19,<br>18                                | P70/INT0/X1A,<br>P71/INT1/X0A | B/E             | Input-only ports<br>These ports are a hysteresis input type.<br>Also serve as an external interrupt input (at single-<br>clock operation).<br>Subclock crystal oscillator pins (at dual-clock<br>operation) |
| 24,<br>23                                  | 16,<br>15           | 17,<br>16                                | P72/INT2,<br>P73/INT3         | E               | Input-only ports<br>Also serve as an external interrupt input.<br>These ports are a hysteresis input type.                                                                                                  |
| 22                                         | 14                  | 15                                       | P74/EC                        | E               | General-purpose input port<br>Also serves as the external clock input for the<br>16-bit timer/counter.<br>This port is a hysteresis input type.                                                             |
| 64                                         | 56                  | 57                                       | Vcc                           |                 | Power supply pin                                                                                                                                                                                            |
| 32, 57                                     | 24,49               | 25, 50                                   | Vss                           |                 | Power supply (GND) pin                                                                                                                                                                                      |
| 19                                         | 11                  | 12                                       | AVcc                          | —               | A/D converter power supply pin                                                                                                                                                                              |
| 20                                         | 12                  | 13                                       | AVR                           |                 | A/D converter reference voltage input pin                                                                                                                                                                   |
| 21                                         | 13                  | 14                                       | AVss                          | _               | A/D converter power supply pin<br>Use this pin at the same voltage as Vss.                                                                                                                                  |

\*1: DIP-64P-M01, DIP-64C-A06

\*4: FPT-64P-M06 \*5: MQP-M64C-P01

\*2: MDP-64C-P02 \*3: FPT-64P-M09

5. IV

| Pin                                                | no.                                                | Din nome                                            | 1/0 | Function                                                 |
|----------------------------------------------------|----------------------------------------------------|-----------------------------------------------------|-----|----------------------------------------------------------|
| MDIP                                               | MQFP                                               | Pin name                                            | I/O | Function                                                 |
| 65                                                 | 66                                                 | Vpp                                                 | 0   | "H" level output pin                                     |
| 66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74 | 67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75 | A12<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0 | 0   | Address output pins                                      |
| 75<br>76<br>77                                     | 77<br>78<br>79                                     | 01<br>02<br>03                                      | I   | Data input pins                                          |
| 78                                                 | 80                                                 | Vss                                                 | 0   | Power supply (GND) pin                                   |
| 79<br>80<br>81<br>82<br>83                         | 82<br>83<br>84<br>85<br>86                         | O4<br>O5<br>O6<br>O7<br>O8                          | I   | Data input pins                                          |
| 84                                                 | 87                                                 | CE                                                  | 0   | ROM chip enable pin<br>Outputs "H" during standby.       |
| 85                                                 | 88                                                 | A10                                                 | 0   | Address output pin                                       |
| 86                                                 | 89                                                 | OE                                                  | 0   | ROM output enable pin<br>Outputs "L" at all times.       |
| 87<br>88<br>89                                     | 91<br>92<br>93                                     | A11<br>A9<br>A8                                     | 0   | Address output pins                                      |
| 90                                                 | 94                                                 | A13                                                 | 0   |                                                          |
| 91                                                 | 95                                                 | A14                                                 | 0   |                                                          |
| 92                                                 | 96                                                 | Vcc                                                 | 0   | EPROM power supply pin                                   |
|                                                    | 65<br>76<br>81<br>90                               | N.C.                                                |     | Internally connected pins<br>Be sure to leave them open. |

• External EPROM pins (MB89PV630 only)

# ■ I/O CIRCUIT TYPE

| A X1<br>X0<br>Standby control signal<br>B X1A<br>Standby control signal<br>C R F<br>P-ch<br>M-ch<br>N-ch<br>E L                                       | <ul> <li>Crystal or ceramic oscillation type (main clock)<br/>External clock input selection versions of MB89PV630,<br/>MB89P637, MB89W637, MB89635R, MB89T635R,<br/>MB89636R, MB89637R, and MB89T637R<br/>At an oscillation feedback resistor of approximately<br/>1 MΩ@5.0 V</li> <li>Crystal or ceramic oscillation type (subclock)<br/>MB89PV630, MB89P637, MB89W637, MB89635R,<br/>MB89636R, and MB89637R with dual-clock system<br/>At an oscillation feedback resistor of approximately<br/>4.5 MΩ@5.0 V</li> <li>At an output pull-up resistor (P-ch) of approximately<br/>50 kΩ@5.0 V</li> <li>Hysteresis input</li> </ul> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X1A       X0A       Image: Constrained standby control signal       C       R       Image: Constrained standby control signal       D       D       E | <ul> <li>MB89PV630, MB89P637, MB89W637, MB89635R,<br/>MB89636R, and MB89637R with dual-clock system<br/>At an oscillation feedback resistor of approximately<br/>4.5 MΩ@5.0 V</li> <li>• At an output pull-up resistor (P-ch) of approximately<br/>50 kΩ@5.0 V</li> </ul>                                                                                                                                                                                                                                                                                                                                                           |
| $ \begin{array}{c}                                     $                                                                                              | 50 kΩ@5.0 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| E Į                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                       | Hysteresis input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                       | Pull-up resistor optional (except P70 and P71)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| F<br>R<br>P-ch<br>P-ch<br>N-ch<br>TT<br>N-ch                                                                                                          | CMOS output     CMOS input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

(Continued)





### ■ HANDLING DEVICES

#### 1. Preventing Latchup

Latchup may occur on CMOS ICs if voltage higher than Vcc or lower than Vss is applied to input and output pins other than medium- and high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in section "■ Electrical Characteristics" is applied between Vcc and Vss.

When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings.

Also, take care to prevent the analog power supply (AVcc and AVR) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off.

#### 2. Treatment of Unused Input Pins

Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor.

#### 3. Treatment of Power Supply Pins on Microcontrollers with A/D and D/A Converters

Connect to be AVcc = DAVC = Vcc and AVss = AVR = Vss even if the A/D and D/A converters are not in use.

#### 4. Treatment of N.C. Pins

Be sure to leave (internally connected) N.C. pins open.

#### 5. Power Supply Voltage Fluctuations

Although V<sub>CC</sub> power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that V<sub>CC</sub> ripple fluctuations (P-P value) will be less than 10% of the standard V<sub>CC</sub> value at the commercial frequency (50 Hz to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched.

#### 6. Precautions when Using an External Clock

When an external clock is used, oscillation stabilization time is required even for power-on reset (option selection) and wake-up from stop mode.

### ■ PROGRAMMING TO THE EPROM ON THE MB89P637

The MB89P637 is an OTPROM version of the MB89630 series.

#### 1. Features

- 32-Kbytes PROM on chip
- Options can be set using the EPROM programmer.
- Equivalency to the MBM27C256A in EPROM mode (when programmed with the EPROM programmer)

#### 2. Memory Space

Memory space in each mode is illustrated below.



#### 3. Programming to the EPPROM

In EPROM mode, the MB89P637 functions equivalent to the MBM27C256A. This allows the PROM to be programmed with a general-purpose EPROM programmer by using the dedicated socket adapter.

However, the electronic signature mode cannot be used.

When the operating ROM area for a single chip is 32 Kbytes (8007<sub>H</sub> to FFFF<sub>H</sub>) the EPROM can be programmed as follows:

#### • Programming procedure

- (1) Set the EPROM programmer to the MBM27C256A-20CZ and MBM27C256A-20TV.
- (2) Load program data into the EPROM programmer at 0007<sup>H</sup> to 7FFF<sup>H</sup>. (Note that addresses 8000<sup>H</sup> to FFFF<sup>H</sup> in the operating mode assign to 0000<sup>H</sup> to 7FFF<sup>H</sup> in EPROM mode).
- (3) Load option data into addresses 0000H to 0006H of the EPROM programmer.
   (For information about each corresponding option, see "8. OTPROM Option Bit Map.")
- (4) Program with the EPROM programmer.

#### 4. Recommended Screening Conditions

High-temperature aging is recommended as the pre-assembly screening procedure for a product with a blanked OTPROM microcomputer program.



#### 5. Programming Yield

All bits cannot be programmed at Fujitsu shipping test to a blanked OTPROM microcomputer, due to its nature. For this reason, a programming yield of 100% cannot be assured at all times.

#### 6. Erasure

In order to clear all locations of their programmed contents, it is necessary to expose the internal EPROM to an ultraviolet light source. A dosage of 10 W-seconds/cm<sup>2</sup> is required to completely erase an internal EPROM. This dosage can be obtained by exposure to an ultraviolet lamp (wavelength of 2537 Angstroms (Å)) with intensity of 12000  $\mu$ W/cm<sup>2</sup> for 15 to 21 minutes. The internal EPROM should be about one inch from the source and all filters should be removed from the UV light source prior to erasure.

It is important to note that the internal EPROM and similar devices, will erase with light sources having wavelengths shorter than 4000 Å. Although erasure time will be much longer than with UV source at 2537 Å, nevertheless the exposure to fluorescent light and sunlight will eventually erase the internal EPROM, and exposure to them should be prevented to realize maximum system reliability. If used in such an environment, the package windows should be covered by an opaque label or substance.

### 7. EPROM Programmer Socket Adapter

| Part No.                                          | MB89P637-SH      | MB89P637PF       |
|---------------------------------------------------|------------------|------------------|
| Package                                           | SH-DIP-64        | QFP-64           |
| Compatible socket adapter<br>Sun Hayato Co., Ltd. | ROM-64SD-28DP-8L | ROM-64QF-28DP-8L |

Inquiry: Sun Hayato Co., Ltd.: TEL: (81)-3-3986-0403 FAX: (81)-3-5396-9106

### 8. OTPROM Option Bit Map

| Address | Bit 7                               | Bit 6                               | Bit 5                               | Bit 4                                                            | Bit 3                                  | Bit 2                                | Bit 1                               | Bit 0                                                                      |
|---------|-------------------------------------|-------------------------------------|-------------------------------------|------------------------------------------------------------------|----------------------------------------|--------------------------------------|-------------------------------------|----------------------------------------------------------------------------|
| 0000н   | Vacancy<br>Readable<br>and writable | Vacancy<br>Readable<br>and writable | Vacancy<br>Readable<br>and writable | Single/dual-<br>clock system<br>1: Dual clock<br>0: Single clock | Reset pin<br>output<br>1: Yes<br>0: No | Power-on<br>reset<br>1: Yes<br>0: No | 11:2 <sup>18</sup> /Fc              | bilization (/Fсн)<br>н 01:2 <sup>17</sup> /Fсн<br>н 00:2 <sup>4</sup> /Fсн |
| 0001н   | P07                                 | P06                                 | P05                                 | P04                                                              | P03                                    | P02                                  | P01                                 | P00                                                                        |
|         | Pull-up                             | Pull-up                             | Pull-up                             | Pull-up                                                          | Pull-up                                | Pull-up                              | Pull-up                             | Pull-up                                                                    |
|         | 1: No                               | 1: No                               | 1: No                               | 1: No                                                            | 1: No                                  | 1: No                                | 1: No                               | 1: No                                                                      |
|         | 0: Yes                              | 0: Yes                              | 0: Yes                              | 0: Yes                                                           | 0: Yes                                 | 0: Yes                               | 0: Yes                              | 0: Yes                                                                     |
| 0002н   | P17                                 | P16                                 | P15                                 | P14                                                              | P13                                    | P12                                  | P11                                 | P10                                                                        |
|         | Pull-up                             | Pull-up                             | Pull-up                             | Pull-up                                                          | Pull-up                                | Pull-up                              | Pull-up                             | Pull-up                                                                    |
|         | 1: No                               | 1: No                               | 1: No                               | 1: No                                                            | 1: No                                  | 1: No                                | 1: No                               | 1: No                                                                      |
|         | 0: Yes                              | 0: Yes                              | 0: Yes                              | 0: Yes                                                           | 0: Yes                                 | 0: Yes                               | 0: Yes                              | 0: Yes                                                                     |
| 0003н   | P37                                 | P36                                 | P35                                 | P34                                                              | P33                                    | P32                                  | P31                                 | P30                                                                        |
|         | Pull-up                             | Pull-up                             | Pull-up                             | Pull-up                                                          | Pull-up                                | Pull-up                              | Pull-up                             | Pull-up                                                                    |
|         | 1: No                               | 1: No                               | 1: No                               | 1: No                                                            | 1: No                                  | 1: No                                | 1: No                               | 1: No                                                                      |
|         | 0: Yes                              | 0: Yes                              | 0: Yes                              | 0: Yes                                                           | 0: Yes                                 | 0: Yes                               | 0: Yes                              | 0: Yes                                                                     |
| 0004н   | Vacancy<br>Readable<br>and writable | Vacancy<br>Readable<br>and writable | Vacancy<br>Readable<br>and writable | Vacancy<br>Readable<br>and writable                              | P43<br>Pull-up<br>1: No<br>0: Yes      | P42<br>Pull-up<br>1: No<br>0: Yes    | P41<br>Pull-up<br>1: No<br>0: Yes   | P40<br>Pull-up<br>1: No<br>0: Yes                                          |
| 0005н   | Vacancy<br>Readable<br>and writable | Vacancy<br>Readable<br>and writable | Vacancy<br>Readable<br>and writable | P74<br>Pull-up<br>1: No<br>0: Yes                                | P73<br>Pull-up<br>1: No<br>0: Yes      | P72<br>Pull-up<br>1: No<br>0: Yes    | Vacancy<br>Readable<br>and writable | Vacancy<br>Readable<br>and writable                                        |
| 0006н   | Vacancy                             | Vacancy                             | Vacancy                             | Vacancy                                                          | Vacancy                                | Vacancy                              | Vacancy                             | Reserved bit                                                               |
|         | Readable                            | Readable                            | Readable                            | Readable                                                         | Readable                               | Readable                             | Readable                            | Readable                                                                   |
|         | and writable                        | and writable                        | and writable                        | and writable                                                     | and writable                           | and writable                         | and writable                        | and writable                                                               |

Note: Each bit is set to '1' as the initialized value.

### ■ PROGRAMMING TO THE EPROM WITH PIGGYBACK/EVALUATION DEVICE

#### 1. EPROM for Use

MBM27C256A-20CZ, MBM27C256A-20TV

#### 2. Programming Socket Adapter

To program to the PROM using an EPROM programmer, use the socket adapter (manufacturer: Sun Hayato Co., Ltd.) listed below.

| Package            | Adapter socket part number |  |  |  |
|--------------------|----------------------------|--|--|--|
| LCC-32 (Rectangle) | ROM-32LC-28DP-YG           |  |  |  |

Inquiry: Sun Hayato Co., Ltd.: TEL: (81)-3-3986-0403 FAX: (81)-3-5396-9106

#### 3. Memory Space

Memory space in each mode, such as 32-Kbyte PROM, option area is diagrammed below.



#### 4. Programming to the EPROM

- (1) Set the EPROM programmer to the MBM27C256A.
- (2) Load program data into the EPROM programmer at 0007<sub>H</sub> to 7FFF<sub>H</sub>.
- (3) Program to 0000 to 7FFF<sub>H</sub> with the EPROM programmer.

# BLOCK DIAGRAM



# CPU CORE

#### 1. Memory Space

The microcontrollers of the MB89630R series offer 64 Kbytes of memory for storing all of I/O, data, and program areas. The I/O area is located at the lowest address. The data area is provided immediately above the I/O area. The data area can be divided into register, stack, and direct areas according to the application. The program area is located at exactly the opposite end of I/O area, that is, near the highest address. Provide the tables of interrupt reset vectors and vector call instructions toward the highest address within the program area. The memory space of the MB89630R series is structured as illustrated below.



- \*2: Addresses 8000<sup>H</sup> to 8006<sup>H</sup> for the MB89P637 and MB89W637 comprise an option area, do not use this area for the MB89PV630 and MB89637R.
- \*3: The access is forbidden in the external bus mode.

# 2. Registers

The F<sup>2</sup>MC-8L family has two types of registers; dedicated registers in the CPU and general-purpose registers in the memory. The following dedicated registers are provided:

| Program counter (PC):      | A 16-bit register for indicating the instruction storage positions                                                                                               |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Accumulator (A):           | A 16-bit temporary register for storing arithmetic operations, etc. When the instruction is an 8-bit data processing instruction, the lower byte is used.        |
| Temporary accumulator (T): | A16-bit register which performs arithmetic operations with the accumulator When the instruction is an 8-bit data processing instruction, the lower byte is used. |
| Index register (IX):       | A16-bit register for index modification                                                                                                                          |
| Extra pointer (EP):        | A16-bit pointer for indicating a memory address                                                                                                                  |
| Stack pointer (SP):        | A16-bit register for indicating a stack area                                                                                                                     |
| Program status (PS):       | A16-bit register for storing a register pointer, a condition code                                                                                                |

| 16 bits | ►' In                      | nitial value                                         |
|---------|----------------------------|------------------------------------------------------|
| PC      | : Program counter          | FFFDH                                                |
| A       | : Accumulator In           | ndeterminate                                         |
| Т       | : Temporary accumulator In | ndeterminate                                         |
| IX      | : Index register In        | ndeterminate                                         |
| EP      | : Extra pointer In         | ndeterminate                                         |
| SP      | : Stack pointer In         | ndeterminate                                         |
| PS      |                            | 0, IL1, IL0 = 11<br>ner bit values are indeterminate |

The PS can further be divided into higher 8 bits for use as a register bank pointer (RP) and the lower 8 bits for use as a condition code register (CCR). (See the diagram below.)



The RP indicates the address of the register bank currently in use. The relationship between the pointer contents and the actual address is based on the conversion rule illustrated below.



The CCR consists of bits indicating the results of arithmetic operations and the contents of transfer data and bits for control of CPU operations at the time of an interrupt.

- H-flag: Set to '1' when a carry or a borrow from bit 3 to bit 4 occurs as a result of an arithmetic operation. Cleared to '0' otherwise. This flag is for decimal adjustment instructions.
- I-flag: Interrupt is enabled when this flag is set to '1'. Interrupt is disabled when the flag is cleared to '0'. Cleared to '0' at the reset.
- IL1, IL0: Indicates the level of the interrupt currently allowed. Processes an interrupt only if its request level is higher than the value indicated by this bit.

| IL1 | IL0 | Interrupt level | High-low |
|-----|-----|-----------------|----------|
| 0   | 0   | 1               | High     |
| 0   | 1   |                 | t        |
| 1   | 0   | 2               |          |
| 1   | 1   | 3               | Low      |

- N-flag: Set to '1' if the MSB becomes to '1' as the result of an arithmetic operation. Cleared to '0' when the bit is cleared to '0'.
- Z-flag: Set to '1' when an arithmetic operation results in 0. Cleared to '0' otherwise.
- V-flag: Set to '1' if the complement on 2 overflows as a result of an arithmetic operation. Cleared to '0' if the overflow doesnot occur.
- C-flag: Set to '1' when a carry or a borrow from bit 7 occurs as a result of an arithmetic operation. Cleared to '0' otherwise.

Set to the shift-out value in the case of a shift instruction.

The following general-purpose registers are provided:

General-purpose registers: An 8-bit register for storing data

The general-purpose registers are 8 bits and located in the register banks of the memory. One bank contains eight registers and up to a total of 32 banks can be used on the MB89653A (RAM  $512 \times 8$  bits). The bank currently in use is indicated by the register bank pointer (RP).



# ■ I/O MAP

| Address     | Read/write | Register name | Register description               |
|-------------|------------|---------------|------------------------------------|
| 00н         | (R/W)      | PDR0          | Port 0 data register               |
| 01н         | (W)        | DDR0          | Port 0 data direction register     |
| 02н         | (R/W)      | PDR1          | Port 1 data register               |
| 03н         | (W)        | DDR1          | Port 1 data direction register     |
| 04н         | (R/W)      | PDR2          | Port 2 data register               |
| 05н         | (W)        | BCTR          | External bus pin control register  |
| 06н         |            | Vac           | cancy                              |
| 07н         | (R/W)      | SYCC          | System clock control register      |
| 08н         | (R/W)      | STBC          | System clock control register      |
| 09н         | (R/W)      | WDTE          | Watchdog timer control register    |
| 0Ан         | (R/W)      | TBCR          | Timebase timer control register    |
| 0Вн         | (R/W)      | WPCR          | Watch prescaler control register   |
| 0Сн         | (R/W)      | CHG3          | Port 3 switching register          |
| 0Dн         | (R/W)      | PDR3          | Port 3 data register               |
| 0Ен         | (W)        | DDR3          | Port 3 data direction register     |
| 0Fн         | (R/W)      | PDR4          | Port 4 data register               |
| 10н         | (W)        | DDR4          | Port 4 data direction register     |
| 11н         | (R/W)      | BUZR          | Buzzer register                    |
| 12н         | (R/W)      | PDR5          | Port 5 data register               |
| 13н         | (R/W)      | PDR6          | Port 6 data register               |
| 14н         | (R)        | PDR7          | Port 7 data register               |
| 15н         | (R/W)      | PCR1          | PWC pulse width control register 1 |
| <b>16</b> н | (R/W)      | PCR2          | PWC pulse width control register 2 |
| <b>17</b> н | (R/W)      | RLBR          | PWC reload buffer register         |
| <b>18</b> н | (R/W)      | TMCR          | 16-bit timer control register      |
| <b>19</b> н | (R/W)      | TCHR          | 16-bit timer count register (H)    |
| 1Ан         | (R/W)      | TCLR          | 16-bit timer count register (L)    |
| 1Bн         |            | Vac           | cancy                              |
| 1Сн         | (R/W)      | SMR1          | Serial mode register               |
| 1Dн         | (R/W)      | SDR1          | Serial data register               |
| 1Eн         |            | Vac           | cancy                              |
| 1F⊦         |            | Vac           | cancy                              |

(Continued)

| Address      | Read/write | Register name | Register description                                                                |  |
|--------------|------------|---------------|-------------------------------------------------------------------------------------|--|
| 20н          | (R/W)      | ADC1          | A/D converter control register 1                                                    |  |
| 21н          | (R/W)      | ADC2          | A/D converter control register 2                                                    |  |
| 22н          | (R/W)      | ADDH          | A/D converter data register (H)                                                     |  |
| 23н          | (R/W)      | ADDL          | A/D converter data register (L)                                                     |  |
| 24н          | (R/W)      | EIC1          | External interrupt control register 1                                               |  |
| 25н          | (R/W)      | EIC2          | External interrupt control register 2                                               |  |
| 26н          |            | Vac           | cancy                                                                               |  |
| 27н          |            | Vac           | cancy                                                                               |  |
| 28н          | (R/W)      | CNTR1         | PWM timer control register 1                                                        |  |
| 29н          | (R/W)      | CNTR2         | PWM timer control register 2                                                        |  |
| 2Ан          | (R/W)      | CNTR3         | PWM timer control register 3                                                        |  |
| 2Вн          | (W)        | COMR1         | PWM timer compare register 1                                                        |  |
| 2Сн          | (W)        | COMR2         | PWM timer compare register 2                                                        |  |
| 2Dн          | (R/W)      | SMC           | UART serial mode control register                                                   |  |
| 2Ен          | (R/W)      | SRC           | UART serial rate control register                                                   |  |
| 2 <b>F</b> н | (R/W)      | SSD           | UART serial status/data register                                                    |  |
| 30н          | (R)<br>(W) | SIDR<br>SODR  | UART serial input data control register<br>UART serial output data control register |  |
| 31н to 7Вн   |            | Vac           | cancy                                                                               |  |
| 7Сн          | (W)        | ILR1          | Interrupt level setting register 1                                                  |  |
| 7Dн          | (W)        | ILR2          | Interrupt level settingregister 2                                                   |  |
| <b>7</b> Ен  | (W)        | ILR3          | Interrupt level setting register 3                                                  |  |
| 7Fн          |            | Vac           | cancy                                                                               |  |

(Continued)

Note: Do not use vacancies.

# ■ ELECTRICAL CHARACTERISTICS

#### 1. Absolute Maximum Ratings

(AVss = Vss = 0.0 V)

| Peremeter                              | Symbol          | Va      | Value     |      | Remarks                                                   |
|----------------------------------------|-----------------|---------|-----------|------|-----------------------------------------------------------|
| Parameter                              | Symbol          | Min.    | Max.      | Unit | Remarks                                                   |
| Power supply voltage                   | Vcc             | Vss-0.3 | Vss + 7.0 | V    | *                                                         |
| rower supply voltage                   | AVcc            | Vss-0.3 | Vss + 7.0 | V    | *                                                         |
| A/D converter reference input voltage  | AVR             | Vss-0.3 | Vss + 7.0 | V    | AVR must not exceed<br>"AVcc + 0.3 V".                    |
|                                        | Vi              | Vss-0.3 | Vcc + 0.3 | V    | Except P50 to P53                                         |
| Input voltage                          | V <sub>I2</sub> | Vss-0.3 | Vss + 7.0 | V    | P50 to P53                                                |
| Output voltage                         | Vo              | Vss-0.3 | Vcc + 0.3 | V    | Except P50 to P53                                         |
| Output voltage                         | V <sub>02</sub> | Vss-0.3 | Vss + 7.0 | V    | P50 to P53                                                |
| "L" level maximum output current       | IOL             |         | 20        | mA   |                                                           |
| "L" level average output current       | IOLAV           |         | 4         | mA   | Average value (operating current × operating rate)        |
| "L" level total maximum output current | ΣIOL            |         | 100       | mA   |                                                           |
| "L" level total average output current | $\sum$ Iolav    |         | 40        | mA   | Average value (operating current $\times$ operating rate) |
| "H" level maximum output current       | Іон             |         | -20       | mA   |                                                           |
| "H" level average output current       | Іонач           |         | -4        | mA   | Average value (operating current × operating rate)        |
| "H" level total maximum output current | ∑Іон            |         | -50       | mA   |                                                           |
| "H" level total average output current | ∑Іона∨          |         | -20       | mA   | Average value (operating current × operating rate)        |
| Power consumption                      | PD              |         | 500       | mW   |                                                           |
| Operating temperature                  | ΤΑ              | -40     | +85       | °C   |                                                           |
| Storage temperature                    | Tstg            | -55     | +150      | °C   |                                                           |

\* : Use AVcc and Vcc set at the same voltage.

Take care so that AVcc does not exceed Vcc, such as when power is turned on.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

### 2. Recommended Operating Conditions

(AVss = Vss = 0.0 V)

| Parameter                             | Symbol | Va   | lue  | Unit | Remarks                                                                     |
|---------------------------------------|--------|------|------|------|-----------------------------------------------------------------------------|
| Farameter                             | Symbol | Min. | Max  | Unit | Remarks                                                                     |
|                                       |        | 2.2* | 6.0* | V    | Normal operation<br>assurance range*<br>MB89635R/637R                       |
| Power supply voltage                  | Vcc    | 2.7* | 6.0* | V    | Normal operation<br>assurance range*<br>MB89PV630/P637/<br>W637/T635R/T637R |
|                                       | AVcc   | 1.5  | 6.0  | V    | Retains the RAM state in stop mode                                          |
| A/D converter reference input voltage | AVR    | 3.0  | AVcc | V    |                                                                             |
| Operating temperature                 | TA     | -40  | +85  | °C   |                                                                             |

\* : These values vary with the operating frequency, instruction cycle, and analog assurance range. See Figure 1 and "5. A/D Converter Electrical Characteristics."



Figure 1 indicates the operating frequency of the external oscillator at an instruction cycle of 4/FcH. Since the operating voltage range is dependent on the instruction cycle, see minimum execution time if the operating speed is switched using a gear. WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand.

# 3. DC Characteristics

|                                                              | 1      |                                                                                                            | (AVcc            | = Vcc = 5.0 |       | = Vss = 0.0 | V, IA: | = -40°C to +85°C)                      |
|--------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------|------------------|-------------|-------|-------------|--------|----------------------------------------|
| Parameter                                                    | Symbol | Pin name                                                                                                   | Condition        |             | Value |             | Unit   | Remarks                                |
| i uluilotoi                                                  | Cymbol |                                                                                                            | Contaition       | Min.        | Тур.  | Max.        | Unit   | Romanio                                |
|                                                              | Vih1   | P00 to P07, P10 to P17,<br>P22, P23, P31, P34,<br>P37, P41, P43,<br>P51 to P53                             |                  | 0.7 Vcc     | _     | Vcc + 0.3   | V      | P51 to P53<br>with pull-up<br>resistor |
| "H" level input                                              | VIH2   | P51 to P53                                                                                                 | -                | 0.7 Vcc     |       | Vss + 6.0   | V      | Without pull-up<br>resistor            |
| voltage                                                      | Vihs   | RST, MOD0, MOD1,<br>P30, P32, P33, P35,<br>P36, P40, P42,P50,<br>P72 to P74                                | -                | 0.8 Vcc     |       | Vcc + 0.3   | V      | P50 with<br>pull-up resistor           |
|                                                              | VIHS2  | P50, P70, P71                                                                                              |                  | 0.8 Vcc     |       | Vss + 6.0   | V      | Without pull-up<br>resistor            |
|                                                              | Vil    | P00 to P07, P10 to P17,<br>P22, P23, P31, P34,<br>P37, P41, P43                                            |                  | Vss-0.3     |       | 0.3 Vcc     | V      |                                        |
| "L" level input<br>voltage                                   | Vils   | P30, P32, P33, P35,<br>P36, P40, P42,<br>P50 to P53,<br><u>P70</u> to P74,<br>RST,<br>MOD0, MOD1           |                  | Vss-0.3     |       | 0.2 Vcc     | V      |                                        |
| Open-drain<br>output pin<br>application<br>voltage           | Vd     | P50 to P53                                                                                                 | -                | Vss-0.3     |       | Vss + 6.0   | V      |                                        |
| "H" level output<br>voltage                                  | Vон    | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P37,<br>P40 to P43                                           | Іон = -2.0 mA    | 4.0         |       |             | V      |                                        |
| "L" level output<br>voltage                                  | Vol    | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P37,<br>P40 to P43, P50 to P53,<br>P60 to P67, RST           | lo∟= 4.0 mA      |             | _     | 0.4         | V      |                                        |
| Input leakage<br>current<br>(Hi-z output<br>leakage current) | lu     | P00 to P07, P10 to P17,<br>P20 to P23, P30 to P37,<br>P40 to P43, P50 to P53,<br>P70 to P74,<br>MOD0, MOD1 | 0.0 V < Vı < Vcc |             | _     | ±5          | μΑ     | Without pull-up<br>resistor            |

 $(AVcc = Vcc = 5.0 \text{ V}, \text{ AVss} = Vss = 0.0 \text{ V}, \text{ T}_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

(Continued)

|                       |        |                                                                              | Condition                                                                                              |                                                                                      |      | Value |      | Unit |                                              |
|-----------------------|--------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-------|------|------|----------------------------------------------|
| Parameter             | Symbol | Pin name                                                                     |                                                                                                        |                                                                                      | Min. | Тур.  | Max. |      | Remarks                                      |
| Pull-up<br>resistance | Rpull  | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P43,<br>P50 to P53, P72 to P74 | V1 = 0.0 V                                                                                             |                                                                                      | 25   | 50    | 100  | kΩ   | With pull-up<br>resistor                     |
|                       | Icc1   |                                                                              | Vcc                                                                                                    | = 10 MHz<br>= 5.0 V<br>²= 0.4 μs                                                     | _    | 12    | 20   | mA   |                                              |
|                       | Icc2   | -                                                                            | Fсн = 10 MHz<br>Vcc = 3.0 V                                                                            |                                                                                      | _    | 1.0   | 2    | mA   | MB89635R/T635R/<br>636R/637R/T637R/<br>PV630 |
|                       |        |                                                                              | <b>t</b> inst '                                                                                        | ² = 6.4 μs                                                                           | —    | 1.5   | 2.5  | mA   | MB89P637/W637                                |
|                       | Iccs1  | -                                                                            | node                                                                                                   | $F_{CH} = 10 \text{ MHz}$<br>$V_{CC} = 5.0 \text{ V}$<br>$t_{inst}^{*2} = 0.4 \mu s$ | _    | 3     | 7    | mA   |                                              |
|                       | Iccs2  |                                                                              | lee                                                                                                    | FcH = 10 MHz<br>Vcc = 3.0 V<br>t <sub>inst<sup>*2</sup></sub> = 6.4 μs               | _    | 0.5   | 1.5  | mA   |                                              |
| Power supply          | Iccl   | -                                                                            |                                                                                                        | = 32.768 kHz,<br>= 3.0 V                                                             | _    | 50    | 100  | μA   | MB89635R/T635R/<br>636R/637R/T637R/<br>PV630 |
| current <sup>*1</sup> |        | Vcc                                                                          | Subclock mode                                                                                          |                                                                                      | —    | 500   | 700  | μΑ   | MB89P637/W637                                |
|                       | Iccls  |                                                                              |                                                                                                        | = 32.768 kHz,<br>= 3.0 V<br>oclock sleep<br>de                                       | _    | 25    | 50   | μA   |                                              |
|                       | Ісст   |                                                                              | FcL = 32.768 kHz,<br>Vcc = 3.0 V<br>• Watch mode<br>• Main clock stop<br>mode at dual-<br>clock system |                                                                                      | _    | 3     | 15   | μΑ   |                                              |
|                       | Іссн   |                                                                              | • Su<br>ma<br>• Ma<br>ma                                                                               | = +25°C<br>ubclock stop<br>ode<br>ain clock stop<br>ode at single-<br>ock system     | _    | _     | 1    | μΑ   |                                              |

 $(AV_{CC} = V_{CC} = 5.0 \text{ V}, \text{ AV}_{SS} = V_{SS} = 0.0 \text{ V}, \text{ T}_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

(Continued)

(Continued)

| $(\Lambda)/_{00} = 1/_{00} = 5.0 V$ | $\Lambda V_{00} = V_{00} = 0.0 V_{00}$ | ', $T_A = -40^{\circ}C$ to +85°C) |
|-------------------------------------|----------------------------------------|-----------------------------------|
| (A V U U - V U U - J U V)           | $\pi v s s = v s s = 0.0 v$            | $, IA = -40 \ C \ (0 \ +00 \ C)$  |

|                                    |        |                                        |                                                                                                    | , ,   | ,    |      |      |         |
|------------------------------------|--------|----------------------------------------|----------------------------------------------------------------------------------------------------|-------|------|------|------|---------|
| Parameter                          | Symbol | Symbol Pin name                        | Condition                                                                                          | Value |      |      | Unit | Remarks |
|                                    | Cymbol | i in name                              |                                                                                                    | Min.  | Тур. | Max. | Onit | Kemarks |
| Power supply current <sup>*1</sup> | IA     |                                        | $F_{CH} = 10 \text{ MHz},$<br>when A/D<br>conversion<br>operates.                                  | _     | 6    | _    | mA   |         |
|                                    | Іан    | AVcc                                   | $F_{CH} = 10 \text{ MHz},$<br>$T_A = +25^{\circ}\text{C},$<br>when A/D<br>conversion in<br>a stop. |       | _    | 1    | μΑ   |         |
| Input capacitance                  | CIN    | Other than AVcc,<br>AVss, Vcc, and Vss | f = 1 MHz                                                                                          |       | 10   |      | pF   |         |

\*1: The power supply current is measured at the external clock.

In the case of the MB89PV630, the current consumed by the connected EPROM and ICE is not counted.

\*2: For information on tinst, see "(4) Instruction Cycle" in "4. AC Characteristics."

#### 4. AC Characteristics

#### (1) Reset Timing

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, \text{ AV}_{SS} = \text{V}_{SS} = 0.0 \text{ V}, \text{ } T_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C})$ 

| Parameter           | Svmbol        | Condition | Valu             | ue   | Unit | Remarks   |  |
|---------------------|---------------|-----------|------------------|------|------|-----------|--|
| Farameter           | Gymbol        | Condition | Min.             | Max. | Onic | Neilla KS |  |
| RST "L" pulse width | <b>t</b> zlzh | _         | <b>48 t</b> нсү∟ |      | ns   |           |  |



#### (2) Specification for Power-on Reset

 $(AVss = Vss = 0.0 V, T_A = -40^{\circ}C to +85^{\circ}C)$ Value Condition Parameter Symbol Unit Remarks Min. Max. Power supply rising time 50 Power-on reset function only tĸ ms \_\_\_\_\_ Min. interval time for the next Power supply cut-off time 1 toff \_\_\_\_ ms power-on reset

Note: Make sure that power supply rises within the selected oscillation stabilization time. If power supply voltage needs to be varied in the course of operation, a smooth voltage rise is recommended.



#### (3) Clock Timing

 $(AV_{SS} = V_{SS} = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ 

| Parameter                       | Symbol                 | Pin name Conditio |                                       | Value |        |      | Unit | Remarks        |  |
|---------------------------------|------------------------|-------------------|---------------------------------------|-------|--------|------|------|----------------|--|
| Falailletei                     | Symbol                 | Fin hame          | Condition                             | Min.  | Тур.   | Max. | Unit | i cinal Ko     |  |
| Clock frequency                 | Fсн                    | X0, X1            |                                       | 1     | —      | 10   | MHz  |                |  |
|                                 | Fcl                    | X0A, X1A          |                                       |       | 32.768 | _    | kHz  |                |  |
| Clock cycle time                | <b>t</b> HCYL          | X0, X1            | · · · · · · · · · · · · · · · · · · · | 100   | _      | 1000 | ns   |                |  |
|                                 | <b>t</b> LCYL          | X0A, X1A          |                                       |       | 30.5   | —    | μs   |                |  |
| Input clock pulse width         | Р <sub>WH</sub><br>РwL | X0                |                                       | 20    | _      | _    | ns   | External clock |  |
|                                 | Pwlh<br>Pwll           | X0A               |                                       | _     | 15.2   | _    | μs   | External clock |  |
| Input clock rising/falling time | tcr<br>tcf             | X0                |                                       |       |        | 10   | ns   | External clock |  |





#### (4) Instruction Cycle

| Parameter Symbol                              |          | Value (typical)              | Unit | Remarks                                                                     |
|-----------------------------------------------|----------|------------------------------|------|-----------------------------------------------------------------------------|
| Instruction cycle<br>(minimum execution time) | <b>t</b> | 4/Fсн, 8/Fсн, 16/Fсн, 64/Fсн | μs   | (4/FcH) t <sub>inst</sub> = 0.4 $\mu$ s, operating at FcH = 10 MHz          |
|                                               | Tinst    | 2/FcL                        | μs   | t <sub>inst</sub> = 61.036 μs, operating at<br>F <sub>CL</sub> = 32.768 kHz |

Note: Operating at 10 MHz, the cycle varies with the set execution time.

### (5) Clock Output Timing

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, \text{ AV}_{SS} = \text{V}_{SS} = 0.0 \text{ V}, \text{ T}_{A} = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C})$ 

| Parameter                         | Symbol        | Pin  | Condition | Va                              | Unit                    | Remarks |  |
|-----------------------------------|---------------|------|-----------|---------------------------------|-------------------------|---------|--|
| Parameter                         | Symbol        | name | Condition | Min.                            | Max.                    | Unit    |  |
| Clock time                        | tcyc          | CLK  |           | 1/2 t <sub>inst</sub> *         |                         | μs      |  |
| $CLK \uparrow \to CLK \downarrow$ | <b>t</b> CHCL | CLK  |           | 1/4 t <sub>inst</sub> * – 70 ns | 1/4 t <sub>inst</sub> * | μs      |  |

\* : For information on tinst, see "(4) Instruction Cycle."



#### (6) Bus Read Timing

|                                                                                  | 0%, 10 MHz, AVs | ss = vss = 0.0 v,                  | IA = -4   | +0°C (0 +65°C)                 |      |         |           |
|----------------------------------------------------------------------------------|-----------------|------------------------------------|-----------|--------------------------------|------|---------|-----------|
| Parameter                                                                        | Symbol          | Pin name                           | Condition | Val                            | Unit | Remarks |           |
| Farameter                                                                        | Symbol          | Fininame                           | Condition | Min.                           | Max. | onic    | itemai ko |
| Valid address $\rightarrow \overline{RD} \downarrow$ time                        | <b>t</b> avrl   | RD, A15 to A08,<br>AD7 to AD0      |           | 1/4 t <sub>inst</sub> *– 64 ns | _    | μs      |           |
| RD pulse width                                                                   | <b>t</b> rlrh   | RD                                 |           | 1/2 t <sub>inst</sub> *– 20 ns | —    | μs      |           |
| Valid address $\rightarrow$ data read time                                       | tavdv           | AD7 to AD0,<br>A15 to A08          |           | 1/2 t <sub>inst</sub> *        | 200  | μs      | No wait   |
| $\overline{RD} \downarrow \rightarrow data \ read \ time$                        | <b>t</b> RLDV   | RD, AD7 to AD0                     |           | 1/2 t <sub>inst</sub> *– 80 ns | 120  | μs      | No wait   |
| $\overline{RD} \uparrow \rightarrow data  hold time$                             | <b>t</b> rhdx   | AD7 to AD0,<br>RD                  |           | 0                              |      | μs      |           |
| $\overline{RD} \uparrow \rightarrow ALE \uparrow time$                           | <b>t</b> RHLH   | RD, ALE                            |           | 1/4 t <sub>inst</sub> *– 40 ns |      | μs      |           |
| $\overline{RD} \uparrow \rightarrow address$ loss time                           | <b>t</b> rhax   | RD, A15 to A08                     |           | 1/4 t <sub>inst</sub> *– 40 ns | —    | μs      |           |
| $\overline{RD} \downarrow \rightarrow CLK \uparrow time$                         | <b>t</b> rlch   | RD, CLK                            |           | 1/4 t <sub>inst</sub> *– 40 ns | —    | μs      |           |
| $CLK \downarrow \rightarrow \overline{RD} \uparrow time$                         | <b>t</b> clrh   | KD, GLK                            |           | 0                              | —    | ns      |           |
| $\overline{RD} \downarrow \to BUFC \downarrow time$                              | <b>t</b> rlbl   | RD, BUFC                           | 1         | -5                             | —    | μs      |           |
| $\begin{array}{l} BUFC \uparrow \rightarrow valid \ address \\ time \end{array}$ | <b>t</b> bhav   | A15 to A08,<br>AD7 to AD0,<br>BUFC |           | 5                              |      | μs      |           |

(Vcc = 5.0 V $\pm$ 10%, 10 MHz, AVss = Vss= 0.0 V, T<sub>A</sub> = -40°C to +85°C)

\* : For information on tinst, see "(4) Instruction Cycle."



### (7) Bus Write Timing

| Demonstern                                                | Symbol Di     |                   | Din nome Condition |                                    | e    |      | ,       |
|-----------------------------------------------------------|---------------|-------------------|--------------------|------------------------------------|------|------|---------|
| Parameter                                                 | Symbol        | Pin name          | Condition          | Min.                               | Max. | Unit | Remarks |
| Valid address $\rightarrow$ ALE $\downarrow$ time         | <b>t</b> avll | AD7 to AD0,       |                    | 1/4 t <sub>inst</sub> *1-64 ns*2   |      | μs   |         |
| ALE $\downarrow$ time $\rightarrow$ address loss time     | <b>t</b> llax | ALE<br>A15 to A08 |                    | 5                                  | —    | ns   |         |
| Valid address $\rightarrow \overline{WR} \downarrow time$ | <b>t</b> avwl | WR, ALE           |                    | 1/4 t <sub>inst</sub> *1-60 ns*2   |      | μs   |         |
| WR pulse width                                            | <b>t</b> wlwh | WR                |                    | 1/2 t <sub>inst</sub> *1 – 20 ns*2 |      | μs   |         |
| Write data $\rightarrow \overline{WR} \uparrow$ time      | tovwн         | AD7 to AD0, WR    |                    | 1/2 t <sub>inst</sub> *1-60 ns*2   |      | μs   |         |
| $\overline{WR} \uparrow \rightarrow address  loss time$   | <b>t</b> whax | WR, A15 to A08    |                    | 1/4 t <sub>inst</sub> *1-40 ns*2   |      | μs   |         |
| $\overline{WR} \uparrow \rightarrow data  hold time$      | <b>t</b> whdx | AD7 to AD0, WR    |                    | 1/4 t <sub>inst</sub> *1-40 ns*2   |      | μs   |         |
| $\overline{WR} \uparrow \rightarrow ALE \uparrow time$    | twнLн         | WR, ALE           |                    | 1/4 t <sub>inst</sub> *1-40 ns*2   |      | μs   |         |
| $\overline{WR} \downarrow \rightarrow CLK \uparrow time$  | <b>t</b> wLCH | WR, CLK           |                    | 1/4 t <sub>inst</sub> *1-40 ns*2   |      | μs   |         |
| $CLK \downarrow \rightarrow \overline{WR} \uparrow time$  | <b>t</b> CLWH | WIN, OLN          |                    | 0                                  |      | ns   |         |
| ALE pulse width                                           | <b>t</b> lhll | ALE               |                    | 1/4 t <sub>inst</sub> *1-35 ns*2   |      | μs   |         |
| $ALE \downarrow \rightarrow CLK \uparrow time$            | <b>t</b> llch | ALE,CLK           |                    | 1/4 t <sub>inst</sub> *1-30 ns*2   |      | μs   |         |

(Vcc = 5.0 V $\pm$ 10%, FcH = 10 MHz, AVss = Vss= 0.0 V, TA = -40°C to +85°C)

\*1: For information on tinst, see "(4) Instruction Cycle."

\*2: This characteristics are also applicable to the bus read timing.



### (8) Ready Input Timing

|                                             |        | (Vcc = 5 | .0 V±10%, Fсн | i = 10 MHz, AVs | s = Vss = 0.0 V, | $T_A = -4$ | 0°C to +85°C) |
|---------------------------------------------|--------|----------|---------------|-----------------|------------------|------------|---------------|
| Parameter                                   | Symbol | Pin name | Condition     | Va              | lue              | Unit       | Remarks       |
| Faidilielei                                 | Symbol |          | Condition     | Min.            | Max.             | Unit       | itema ka      |
| RDY valid $\rightarrow$ CLK $\uparrow$ time | tуусн  | RDY, CLK |               | 60              | —                | ns         | *             |
| $CLK \uparrow \to RDY$ loss time            | tснух  | NDI, OLK |               | 0               | _                | ns         | *             |

\* : This characteristics are also applicable to the read cycle.



### (9) Serial I/O Timing

| Parameter                                                                                                                                                                                              | Symbol Pin name Condition |                                                    |                     | Va                      | lue  | Unit | Remarks  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------|---------------------|-------------------------|------|------|----------|
| Parameter                                                                                                                                                                                              | Symbol                    | Fin name                                           | Condition           | Min.                    | Max. | Unit | Relliars |
| Serial clock cycle time                                                                                                                                                                                | tscyc                     | SCK1, UCK1,<br>UCK2                                |                     | 2 t <sub>inst</sub> *   | —    | μs   |          |
| $\begin{array}{l} SCK1 \downarrow \to SO1 \text{ time} \\ UCK1 \downarrow \to UO1 \text{ time} \\ UCK2 \downarrow \to UO2 \text{ time} \end{array}$                                                    | tslov                     | SCK1, SO1<br>UCK1, UO1<br>UCK2, UO2                | Internal            | -200                    | 200  | ns   |          |
| Valid SI1 → SCK1 $\uparrow$<br>Valid UI1 → UCK1 $\uparrow$<br>Valid UI2 → UCK2 $\uparrow$                                                                                                              | tıvsн                     | SI1, SCK1<br>UI1, UCK1<br>UI2, UCK2                | shift clock<br>mode | 1/2 t <sub>inst</sub> * | _    | μs   |          |
| $\begin{array}{l} SCK1 \uparrow \to valid \ SI1 \ hold \ time \\ UCK1 \uparrow \to valid \ UI1 \ hold \ time \\ UCK2 \uparrow \to valid \ UI2 \ hold \ time \end{array}$                               | tsнıx                     | SCK1, SI1<br>UCK1, UI1<br>UCK2, UI2                |                     | 1/2 t <sub>inst</sub> * | _    | μs   |          |
| Serial clock "H" pulse width                                                                                                                                                                           | <b>t</b> shsl             | SCK1, UCK1,<br>UCK2                                |                     | 1 t <sub>inst</sub> *   | _    | μs   |          |
| Serial clock "L" pulse width                                                                                                                                                                           | <b>t</b> slsh             | SCK1, UCK1,<br>UCK2                                |                     | 1 tinst*                | —    | μs   |          |
| $\begin{array}{l} SCK1 \downarrow \to SO1 \text{ time} \\ UCK1 \downarrow \to UO1 \text{ time} \\ UCK2 \downarrow \to UO2 \text{ time} \end{array}$                                                    | tslov                     | SCK1, SO1<br>UCK1, UO1<br>UCK2, UO2<br>Shift clock |                     | 0                       | 200  | ns   |          |
| Valid SI1 → SCK1 $\uparrow$<br>Valid UI1 → UCK1 $\uparrow$<br>Valid UI2 → UCK2 $\uparrow$                                                                                                              | tıvsн                     | SI1, SCK1<br>UI1, UCK1<br>UI2, UCK2                | mode                | 1/2 t <sub>inst</sub> * | _    | μs   |          |
| $\begin{array}{l} SCK1 \downarrow \rightarrow valid \ SI1 \ hold \ time \\ UCK1 \downarrow \rightarrow valid \ UI1 \ hold \ time \\ UCK2 \downarrow \rightarrow valid \ UI2 \ hold \ time \end{array}$ | tsнıx                     | SCK1, SI1<br>UCK1, UI1<br>UCK2, UI2                |                     | 1/2 t <sub>inst</sub> * |      | μs   |          |

(Vcc = 5.0 V $\pm$ 10%, FcH = 10 MHz, AVss = Vss= 0.0 V, TA = -40°C to +85°C)

\* : For information on tinst, see "(4) Instruction Cycle."



### (10) Peripheral Input Timing

|                                    |                 | (▼00 - 0.0 ▼10       | 70, AV 35 -           | v ss = 0.0 | , v, ia- | -40°C (0 +65°C) |
|------------------------------------|-----------------|----------------------|-----------------------|------------|----------|-----------------|
| Parameter                          | Symbol Pin name |                      | Value                 |            | Unit     | Remarks         |
| Farameter                          | Symbol          | Fin name             | Min.                  | Max.       | Unit     | Relliars        |
| Peripheral input "H" pulse width 1 | tilih1          | PWC, INT0 to INT3,EC | 2 tinst*              | —          | μs       |                 |
| Peripheral input "L" pulse width 1 | tihili          |                      | 2 tinst*              | —          | μs       |                 |
| Peripheral input "H" pulse width 2 | tilih2          | ADST                 | 2 <sup>8</sup> tinst* | —          | μs       | A/D mode        |
| Peripheral input "L" pulse width 2 | tihil2          | ADST                 | 2 <sup>8</sup> tinst* | —          | μs       | A/D mode        |
| Peripheral input "H" pulse width 3 | tiliнз          | ADST                 | 2 <sup>8</sup> tinst* | —          | μs       | Sense mode      |
| Peripheral input "L" pulse width 3 | tініlз          |                      | 2 <sup>8</sup> tinst* | —          | μs       | Sense mode      |

#### (Vcc = 5.0 V $\pm$ 10%, AVss = Vss = 0.0 V, T<sub>A</sub> = -40°C to +85°C)

\* : For information on tinst, see "(4) Instruction Cycle."



### 5. A/D Converter Electrical Characteristics

|                                  | (/     | AVcc = Vc     | c = 3.5 V to 6.0 V | , Fсн = 10 MHz, <i>I</i> | AVss = Vss = 0.0 V | ′, T <sub>A</sub> = · | –40°C to +85°C)          |
|----------------------------------|--------|---------------|--------------------|--------------------------|--------------------|-----------------------|--------------------------|
| Parameter                        | Symbol | Pin           |                    | Value                    |                    | Unit                  | Remarks                  |
| Falameter                        | Symbol | name          | Min.               | Тур.                     | Max.               | Unit                  | itemai ka                |
| Resolution                       |        |               |                    |                          | 10                 | bit                   |                          |
| Linearity error                  |        |               |                    | —                        | ±2.0               | LSB                   |                          |
| Differential linearity error     |        |               |                    |                          | ±1.5               | LSB                   |                          |
| Total error                      |        |               |                    |                          | ±3.0               | LSB                   | At AVcc = Vcc            |
| Zero transition voltage          | Vот    | AN0 to        | AVss – 1.5 LSB     | AVss + 0.5 LSB           | AVss + 2.5 LSB     | mV                    |                          |
| Full-scale transition voltage    | VFST   | ANO IO<br>AN7 | AVR – 3.5 LSB      | AVR – 1.5 LSB            | AVR + 0.5 LSB      | mV                    |                          |
| Interchannel disparity           |        |               |                    |                          | 4                  | LSB                   |                          |
| A/D mode conversion time         |        |               |                    | 13.2                     | _                  | μs                    | At 10 MHz<br>oscillation |
| Analog port input current        | lain   | AN0 to        |                    |                          | 10                 | μA                    |                          |
| Analog input voltage             |        | AN7           | 0.0                |                          | AVR                | V                     |                          |
| Reference voltage                | 1 —    |               | 0.0                | —                        | AVcc               | V                     |                          |
| Reference voltage supply current | Ir     |               | _                  | 200                      |                    | μA                    | AVR = 5.0 V              |

#### 6. A/D Converter Glossary

Resolution

Analog changes that are identifiable with the A/D converter

Linearity error

The deviation of the straight line connecting the zero transition point ("00 0000 0000"  $\leftrightarrow$  "00 0000 0001") with the full-scale transition point ("11 1111 1110"  $\leftrightarrow$  "11 1111 1111") from actual conversion characteristics

- Differential linearity error The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value
- Total error (unit: LSB)

The difference between theoretical and actual conversion values caused by the zero transition error, full-scale transition error, linearity error, quantization error, and noise



(Continued)

(Continued)



### 7. Notes on Using A/D Converter

#### · Input impedance of the analog input pins

The output impedance of the external circuit for the analog input must satisfy the followingconditions. If the output impedance of the external circuit is too high, an analog voltage sampling time might beinsufficient (sampling time = 6  $\mu$ s at 10MHz oscillation.) Therefore, it is recommended to keep the output impedance of the external circuit below 10 k $\Omega$ .



#### • Error

The smaller the | AVR-AVss |, the greater the error would become relatively.

### ■ CHARACTERISTICS EXAMPLE

(1) "L" Level Output Voltage



#### (2) "H" Level Output Voltage



#### (3) "H" Level Input Voltage/"L" Level Input Voltage (CMOS Input)



#### (4) "H" Level Input Voltage/"L" Level Input Voltage (Hysteresis Input)



#### (5) Power Supply Current (External Clock)





#### (Continued)



#### (6) Pull-up Resistance



### ■ INSTRUCTIONS (136 INSTRUCTIONS)

Execution instructions can be divided into the following four groups:

- Transfer
- Arithmetic operation
- Branch ٠ ٠
- Others

Table 1 lists symbols used for notation of instructions.

| Table 1 Instruction Symbol | able 1 | Instruction Symb | ols |
|----------------------------|--------|------------------|-----|
|----------------------------|--------|------------------|-----|

| Symbol  | Meaning                                                                                                                                                     |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| dir     | Direct address (8 bits)                                                                                                                                     |
| off     | Offset (8 bits)                                                                                                                                             |
| ext     | Extended address (16 bits)                                                                                                                                  |
| #vct    | Vector table number (3 bits)                                                                                                                                |
| #d8     | Immediate data (8 bits)                                                                                                                                     |
| #d16    | Immediate data (16 bits)                                                                                                                                    |
| dir: b  | Bit direct address (8:3 bits)                                                                                                                               |
| rel     | Branch relative address (8 bits)                                                                                                                            |
| @       | Register indirect (Example: @A, @IX, @EP)                                                                                                                   |
| A       | Accumulator A (Whether its length is 8 or 16 bits is determined by the instruction in use.)                                                                 |
| AH      | Upper 8 bits of accumulator A (8 bits)                                                                                                                      |
| AL      | Lower 8 bits of accumulator A (8 bits)                                                                                                                      |
| Т       | Temporary accumulator T (Whether its length is 8 or 16 bits is determined by the instruction in use.)                                                       |
| TH      | Upper 8 bits of temporary accumulator T (8 bits)                                                                                                            |
| TL      | Lower 8 bits of temporary accumulator T (8 bits)                                                                                                            |
| IX      | Index register IX (16 bits)                                                                                                                                 |
| EP      | Extra pointer EP (16 bits)                                                                                                                                  |
| PC      | Program counter PC (16 bits)                                                                                                                                |
| SP      | Stack pointer SP (16 bits)                                                                                                                                  |
| PS      | Program status PS (16 bits)                                                                                                                                 |
| dr      | Accumulator A or index register IX (16 bits)                                                                                                                |
| CCR     | Condition code register CCR (8 bits)                                                                                                                        |
| RP      | Register bank pointer RP (5 bits)                                                                                                                           |
| Ri      | General-purpose register Ri (8 bits, i = 0 to 7)                                                                                                            |
| ×       | Indicates that the very $\times$ is the immediate data. (Whether its length is 8 or 16 bits is determined by the instruction in use.)                       |
| (×)     | Indicates that the contents of $\times$ is the target of accessing.<br>(Whether its length is 8 or 16 bits is determined by the instruction in use.)        |
| (( × )) | The address indicated by the contents of $\times$ is the target of accessing. (Whether its length is 8 or 16 bits is determined by the instruction in use.) |
| Columna | s indicate the following:                                                                                                                                   |

Columns indicate the following:

Mnemonic: Assembler notation of an instruction

The number of instructions ~:

#: The number of bytes

Operation: Operation of an instruction

- A content change when each of the TL, TH, and AH instructions is executed. Symbols in the column indicate the following: "--" indicates no change. TL, TH, AH:

  - dH is the 8 upper bits of operation description data.
  - AL and AH must become the contents of AL and AH prior to the instruction executed.
  - 00 becomes 00.

An instruction of which the corresponding flag will change. If + is written in this column, N, Z, V, C: the relevant instruction will change its corresponding flag.

OP code: Code of an instruction. If an instruction is more than one code, it is written according to the following rule:

Example: 48 to  $4F \leftarrow$  This indicates 48, 49, ... 4F.

| Mnemonic         | ~ | #      | Operation                                                                                | TL | ТН | AH    | NZVC    | OP code  |
|------------------|---|--------|------------------------------------------------------------------------------------------|----|----|-------|---------|----------|
| MOV dir,A        | 3 | 2      | $(dir) \leftarrow (A)$                                                                   | _  | _  | Ι     |         | 45       |
| MOV @IX +off,A   | 4 | 2      | $((IX) + off) \leftarrow (A)$                                                            | _  | _  | _     |         | 46       |
| MOV ext,A        | 4 | 3      | $(ext) \leftarrow (A)$                                                                   | _  | _  | _     |         | 61       |
| MOV @EP,A        | 3 | 1      | $((EP)) \leftarrow (A)$                                                                  | _  | _  | _     |         | 47       |
| MOV Ri,A         | 3 | 1      | $(Ri) \leftarrow (A)$                                                                    | _  | _  | _     |         | 48 to 4F |
| MOV A,#d8        | 2 | 2      | $(A) \leftarrow dB$                                                                      | AL | _  | _     | + +     | 04       |
| MOV A,dir        | 3 | 2      | $(A) \leftarrow (dir)$                                                                   | AL | _  | _     | + +     | 05       |
| MOV A,@IX +off   | 4 | 2      | $(A) \leftarrow ((IX) + off)$                                                            | AL | _  | _     | ++      | 06       |
| MOV A,ext        | 4 | 3      | $(A) \leftarrow (ext)$                                                                   | AL | _  | _     | ++      | 60       |
| MOV A, @A        | 3 | 1      | $(A) \leftarrow (A)$                                                                     | AL | _  | _     | ++      | 92       |
| MOV A,@EP        | 3 | 1      | $(A) \leftarrow ((EP))$                                                                  | AL | _  | _     | ++      | 07       |
| MOV A,Ri         | 3 | 1      | $(A) \leftarrow (Ri)$                                                                    | AL | _  | _     | ++      | 08 to 0F |
| MOV dir,#d8      | 4 | 3      | (dir) ← d8                                                                               | _  | _  | _     |         | 85       |
| MOV @IX +off,#d8 | 5 | 3      | $((IX) + off) \leftarrow d8$                                                             | _  | _  | _     |         | 86       |
| MOV @EP,#d8      | 4 | 2      | $((EP)) \leftarrow d8$                                                                   | _  | _  | _     |         | 87       |
| MOV Ri,#d8       | 4 | 2      | $(Ri) \leftarrow d8$                                                                     | _  | _  | _     |         | 88 to 8F |
| MOVW dir,A       | 4 | 2      | $(dir) \leftarrow (AH), (dir + 1) \leftarrow (AL)$                                       | _  | _  | _     |         | D5       |
| MOVW @IX +off,A  | 5 | 2      | $((IX) + off) \leftarrow (AH),$                                                          | _  | _  | _     |         | D6       |
|                  | 5 | ~      | $((IX) + off + 1) \leftarrow (AL)$                                                       |    |    |       |         | DU       |
| MOVW ext,A       | 5 | 3      | $((IX) + OII + 1) \leftarrow (AL)$<br>$(ext) \leftarrow (AH), (ext + 1) \leftarrow (AL)$ | _  |    | _     |         | D4       |
| MOVW @EP,A       | 4 | 1      | $((EP)) \leftarrow (AH), ((EP) + 1) \leftarrow (AL)$                                     | _  |    | _     |         | D4<br>D7 |
| MOVW EP,A        | 2 |        |                                                                                          |    | _  | _     |         | E3       |
|                  |   | 1<br>3 | $(EP) \leftarrow (A)$                                                                    | _  |    |       |         |          |
| MOVW A,#d16      | 3 |        | $(A) \leftarrow d16$                                                                     | AL | AH | dH    | ++      | E4       |
| MOVW A,dir       | 4 | 2      | $(AH) \leftarrow (dir), (AL) \leftarrow (dir + 1)$                                       | AL | AH | dH    | ++      | C5       |
| MOVW A,@IX +off  | 5 | 2      | $(AH) \leftarrow ((IX) + off),$                                                          | AL | AH | dH    | ++      | C6       |
|                  | - | _      | $(AL) \leftarrow ((IX) + off + 1)$                                                       |    |    | -11.1 |         | 01       |
| MOVW A,ext       | 5 | 3      | $(AH) \leftarrow (ext), (AL) \leftarrow (ext + 1)$                                       | AL | AH | dH    | ++      | C4       |
| MOVW A,@A        | 4 | 1      | $(AH) \leftarrow ((A)), (AL) \leftarrow ((A)) + 1)$                                      | AL | AH | dH    | ++      | 93       |
| MOVW A,@EP       | 4 | 1      | $(AH) \leftarrow ((EP)), (AL) \leftarrow ((EP) + 1)$                                     | AL | AH | dH    | ++      | C7       |
| MOVW A,EP        | 2 | 1      | $(A) \leftarrow (EP)$                                                                    | —  | —  | dH    |         | F3       |
| MOVW EP,#d16     | 3 | 3      | $(EP) \leftarrow d16$                                                                    | —  | —  | -     |         | E7       |
| MOVW IX,A        | 2 | 1      | $(IX) \leftarrow (A)$                                                                    | _  | -  | —     |         | E2       |
| MOVW A,IX        | 2 | 1      | $(A) \leftarrow (IX)$                                                                    | —  | —  | dH    |         | F2       |
| MOVW SP,A        | 2 | 1      | $(SP) \leftarrow (A)$                                                                    | -  | -  | _     |         | E1       |
| MOVW A,SP        | 2 | 1      | $(A) \leftarrow (SP)$                                                                    | —  | —  | dH    |         | F1       |
| MOV @A,T         | 3 | 1      | $((A)) \leftarrow (T)$                                                                   | —  | —  | -     |         | 82       |
| MOVW @A,T        | 4 | 1      | $((A)) \leftarrow (TH), ((A) + 1) \leftarrow (TL)$                                       | —  | —  | -     |         | 83       |
| MOVW IX,#d16     | 3 | 3      | $(IX) \leftarrow d16$                                                                    | —  | —  | -     |         | E6       |
| MOVW A,PS        | 2 | 1      | $(A) \leftarrow (PS)$                                                                    | _  | -  | dH    |         | 70       |
| MOVW PS,A        | 2 | 1      | $(PS) \leftarrow (A)$                                                                    | _  | _  | -     | + + + + | 71       |
| MOVW SP,#d16     | 3 | 3      | $(SP) \leftarrow d16$                                                                    | —  | —  | —     |         | E5       |
| SWAP             | 2 | 1      | $(AH) \leftrightarrow (AL)$                                                              | —  | —  | AL    |         | 10       |
| SETB dir: b      | 4 | 2      | (dir): b ← 1                                                                             | _  | —  | _     |         | A8 to AF |
| CLRB dir: b      | 4 | 2      | $(dir): b \leftarrow 0$                                                                  | _  | —  | —     |         | A0 to A7 |
| XCH A,T          | 2 | 1      | $(AL) \leftrightarrow (TL)$                                                              | AL | —  | —     |         | 42       |
| XCHW A,T         | 3 | 1      | $(A) \leftrightarrow (T)$                                                                | AL | AH | dH    |         | 43       |
| XCHW A, EP       | 3 | 1      | $(A) \leftrightarrow (EP)$                                                               | _  | _  | dH    |         | F7       |
| XCHW A,IX        | 3 | 1      | $(A) \leftrightarrow (IX)'$                                                              | _  | _  | dH    |         | F6       |
| XCHW A,SP        | 3 | 1      | $(A) \leftrightarrow (SP)$                                                               | _  | —  | dH    |         | F5       |
| MOVW A,PC        | 2 | 1      | $(A) \leftarrow (PC)$                                                                    | _  | _  | dH    |         | F0       |
| . ,              | _ | _      | ( /                                                                                      |    |    |       |         |          |

 Table 2
 Transfer Instructions (48 instructions)

Note: During byte transfer to A, T ← A is restricted to low bytes.
 Operands in more than one operand instruction must be stored in the order in which their mnemonics are written. (Reverse arrangement of F<sup>2</sup>MC-8 family)

| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | de       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                | 2F       |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                | 24       |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                 | 25       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | 26       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | 27       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | 23       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | 22       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               |          |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                | 34       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | 35       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | 36       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | 37       |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                 | 33       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | 32       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               |          |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | C3       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | C2       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               |          |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               |          |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | D3<br>D2 |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                | D2<br>D0 |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                               | 01       |
| ANDW A       3       1 $(A) \leftarrow (A) \land (T)$ -       -       -       dH       + + R -         ORW A       3       1 $(A) \leftarrow (A) \lor (T)$ -       -       dH       + + R -         XORW A       3       1 $(A) \leftarrow (A) \lor (T)$ -       -       dH       + + R -         CMP A       2       1 $(TL) - (AL)$ -       -       -       + + + + | 11       |
| ORW A       3       1 $(A) \leftarrow (A) \lor (T)$ -       -       -       dH       + + R -         XORW A       3       1 $(A) \leftarrow (A) \lor (T)$ -       -       dH       + + R -         CMP A       2       1 $(TL) - (AL)$ -       -       -       + + + +                                                                                                | 63       |
| XORW A31 $(A) \leftarrow (A) \forall (T)$ dH++R-CMP A21 $(TL) - (AL)$ ++++                                                                                                                                                                                                                                                                                            | 73       |
| CMP A     2     1     (TL) - (ÁL)     -     -     -     + + + +                                                                                                                                                                                                                                                                                                       | 53       |
|                                                                                                                                                                                                                                                                                                                                                                       | 12       |
| CMPW A     3     1     (T) – (Å)     –     –     –     –     ++++                                                                                                                                                                                                                                                                                                     | 13       |
| RORC A21(1)(1)(1) $\rightarrow$ C $\rightarrow$ A $\neg$ ++-+                                                                                                                                                                                                                                                                                                         | 03       |
|                                                                                                                                                                                                                                                                                                                                                                       |          |
| ROLC A     2     1 $- C \leftarrow A \leftarrow$ -     -     ++-+                                                                                                                                                                                                                                                                                                     | 02       |
| CMP A,#d8         2         2         (A) - d8         -         -         -         + + + +                                                                                                                                                                                                                                                                          | 14       |
| CMP A,dir         3         2         (A) – (dir)         –         –         –         –         + + + +                                                                                                                                                                                                                                                             | 15       |
| CMP A,@EP     3     1     (A) - ( (EP) )     -     -     -     + + + +                                                                                                                                                                                                                                                                                                | 17       |
| CMP A,@IX +off     4     2     (A) - ((IX) +off)     -     -     -     + + + +                                                                                                                                                                                                                                                                                        | 16       |
| CMP A,Ri     3     1     (A) - (Ri)     -     -     -     ++++     18 to                                                                                                                                                                                                                                                                                              |          |
| DAA   2   1   Decimal adjust for addition   -   -   -   + + + +                                                                                                                                                                                                                                                                                                       | 84       |
| DAS   2   1   Decimal adjust for subtraction   -   -   + + + +                                                                                                                                                                                                                                                                                                        | 94       |
| XOR A21 $(A) \leftarrow (AL) \forall (TL)$ $   +$ $+$ $R$                                                                                                                                                                                                                                                                                                             | 52       |
| XOR A,#d822(A) $\leftarrow$ (AL) $\forall$ d8++                                                                                                                                                                                                                                                                                                                       | 54       |
| XOR A,dir32 $(A) \leftarrow (AL) \forall (dir)$ $   +$ $+$ $R$                                                                                                                                                                                                                                                                                                        | 55       |
| XOR A, @EP31 $(A) \leftarrow (AL) \forall ((EP))$ $   +$ $+$ $R$                                                                                                                                                                                                                                                                                                      | 57       |
| XOR A, @IX +off42(A) $\leftarrow$ (AL) $\forall$ ((IX) +off)++                                                                                                                                                                                                                                                                                                        | 56       |
| XOR A,Ri31 $(A) \leftarrow (AL) \forall (Ri)$ $   +$ $+$ $R$ $ 58$ to                                                                                                                                                                                                                                                                                                 |          |
| AND A 2 1 (A) $\leftarrow$ (AL) $\land$ (TL) + + R -                                                                                                                                                                                                                                                                                                                  | 62       |
| AND A,#d8 2 2 (A) $\leftarrow$ (AL) $\land$ d8 + + R -                                                                                                                                                                                                                                                                                                                | 64       |
| AND A,dir32 $(A) \leftarrow (AL) \land (dir)$ ++R                                                                                                                                                                                                                                                                                                                     | 65       |

 Table 3
 Arithmetic Operation Instructions (62 instructions)

(Continued)

(Continued)

| Mnemonic         | ۲ | # | Operation                                | TL | TH | AH | NZVC    | OP code  |
|------------------|---|---|------------------------------------------|----|----|----|---------|----------|
| AND A,@EP        | 3 | 1 | $(A) \leftarrow (AL) \land ((EP))$       | -  | _  | -  | + + R – | 67       |
| AND A,@IX +off   | 4 | 2 | $(A) \leftarrow (AL) \land ((IX) + off)$ | _  | _  | _  | + + R – | 66       |
| AND A,Ri         | 3 | 1 | $(A) \leftarrow (AL) \land (Ri)$         | _  | _  | _  | + + R – | 68 to 6F |
| OR A             | 2 | 1 | $(A) \leftarrow (AL) \lor (TL)$          | —  | _  | —  | + + R – | 72       |
| OR A,#d8         | 2 | 2 | $(A) \leftarrow (AL) \lor d8$            | _  | _  | _  | + + R – | 74       |
| OR A,dir         | 3 | 2 | $(A) \leftarrow (AL) \lor (dir)$         | _  | _  | _  | + + R – | 75       |
| OR A,@EP         | 3 | 1 | $(A) \leftarrow (AL) \lor ((EP))$        | —  | _  | —  | + + R – | 77       |
| OR A,@IX +off    | 4 | 2 | $(A) \leftarrow (AL) \lor ((IX) + off)$  | _  | _  | _  | + + R – | 76       |
| OR A,Ri          | 3 | 1 | $(A) \leftarrow (AL) \lor (Ri)$          | —  | _  | —  | + + R – | 78 to 7F |
| CMP dir,#d8      | 5 | 3 | (dir) – d8                               | —  | _  | —  | ++++    | 95       |
| CMP @EP,#d8      | 4 | 2 | ((EP)) – d8                              | _  | _  | _  | ++++    | 97       |
| CMP @IX +off,#d8 | 5 | 3 | ((IX) + off) – d8                        | _  | _  | _  | ++++    | 96       |
| CMP Ri,#d8       | 4 | 2 | (Ri) – d8                                | —  | _  | —  | ++++    | 98 to 9F |
| INCW SP          | 3 | 1 | $(SP) \leftarrow (SP) + 1$               | —  | _  | —  |         | C1       |
| DECW SP          | 3 | 1 | $(SP) \leftarrow (SP) - 1$               | -  | -  | -  |         | D1       |

| Table 4 Branch Instructions (17 instructions | Tal | ole 4 | e 4 Branch Instructions | s (17 instructions) |
|----------------------------------------------|-----|-------|-------------------------|---------------------|
|----------------------------------------------|-----|-------|-------------------------|---------------------|

| Mnemonic       | ~ | # | Operation                                          | TL | TH | AH | NZVC    | OP code  |
|----------------|---|---|----------------------------------------------------|----|----|----|---------|----------|
| BZ/BEQ rel     | 3 | 2 | If Z = 1 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FD       |
| BNZ/BNE rel    | 3 | 2 | If $Z = 0$ then PC $\leftarrow$ PC + rel           | _  | _  | _  |         | FC       |
| BC/BLO rel     | 3 | 2 | If C = 1 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | F9       |
| BNC/BHS rel    | 3 | 2 | If C = 0 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | F8       |
| BN rel         | 3 | 2 | If N = 1 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FB       |
| BP rel         | 3 | 2 | If N = 0 then PC $\leftarrow$ PC + rel             | _  | _  | _  |         | FA       |
| BLT rel        | 3 | 2 | If $V \forall N = 1$ then $PC \leftarrow PC + rel$ | _  | _  | _  |         | FF       |
| BGE rel        | 3 | 2 | If $V \forall N = 0$ then $PC \leftarrow PC + rel$ | _  | _  | _  |         | FE       |
| BBC dir: b,rel | 5 | 3 | If (dir: b) = 0 then $PC \leftarrow PC + rel$      | _  | _  | _  | -+      | B0 to B7 |
| BBS dir: b,rel | 5 | 3 | If (dir: b) = 1 then PC $\leftarrow$ PC + rel      | _  | _  | _  | -+      | B8 to BF |
| JMP @A         | 2 | 1 | $(PC) \leftarrow (A)$                              | _  | _  | _  |         | E0       |
| JMP ext        | 3 | 3 | $(PC) \leftarrow ext$                              | _  | _  | _  |         | 21       |
| CALLV #vct     | 6 | 1 | Vector call                                        | _  | _  | _  |         | E8 to EF |
| CALL ext       | 6 | 3 | Subroutine call                                    | _  | _  | _  |         | 31       |
| XCHW A,PC      | 3 | 1 | $(PC) \leftarrow (A), (A) \leftarrow (PC) + 1$     | _  | _  | dH |         | F4       |
| RET            | 4 | 1 | Return from subrountine                            | _  | —  | —  |         | 20       |
| RETI           | 6 | 1 | Return form interrupt                              | -  | -  | -  | Restore | 30       |

| Table 5 | Other | Instructions | (9 | instructions | ) |
|---------|-------|--------------|----|--------------|---|
|---------|-------|--------------|----|--------------|---|

| Mnemonic | ~ | # | Operation | TL | TH | AH | NZVC | OP code |
|----------|---|---|-----------|----|----|----|------|---------|
| PUSHW A  | 4 | 1 |           | _  | _  | -  |      | 40      |
| POPW A   | 4 | 1 |           | _  | _  | dH |      | 50      |
| PUSHW IX | 4 | 1 |           | _  | _  | _  |      | 41      |
| POPW IX  | 4 | 1 |           | _  | _  | _  |      | 51      |
| NOP      | 1 | 1 |           | _  | _  | _  |      | 00      |
| CLRC     | 1 | 1 |           | _  | _  | _  | R    | 81      |
| SETC     | 1 | 1 |           | _  | _  | _  | S    | 91      |
| CLRI     | 1 | 1 |           | _  | _  | _  |      | 80      |
| SETI     | 1 | 1 |           | —  | _  | —  |      | 90      |

#### 53

# **MB89630R Series**

### ■ INSTRUCTION MAP

| 11131 |                   |                   | MAP                |                    |                    |                   |                   |                   |                   |                   |                   |                    |                    |                   |                    |                   |
|-------|-------------------|-------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|-------------------|--------------------|-------------------|
| н     | MOVW<br>A,PC      | MOVW<br>A,SP      | MOVW<br>A,IX       | MOVW<br>A,EP       | XCHW<br>A,PC       | XCHW<br>A,SP      | XCHW<br>A,IX      | XCHW<br>A,EP      | BNC<br>rel        | BC<br>rel         | BP<br>rel         | BN<br>rel          | BNZ<br>rel         | BZ<br>rel         | BGE<br>rel         | BLT<br>rel        |
| ш     | JMP<br>@A         | MOVW<br>SP,A      | MOVW<br>IX,A       | MOVW<br>EP,A       | MOVW<br>A,#d16     | MOVW<br>SP;#d16   | MOVW<br>IX,#d16   | MOVW<br>EP;#d16   | CALLV<br>#0       | CALLV<br>#1       | CALLV<br>#2       | CALLV<br>#3        | CALLV<br>#4        | CALLV<br>#5       | CALLV<br>#6        | CALLV<br>#7       |
| D     | DECWA             | DECW<br>SP        | DECW               | DECW<br>EP         | MOVW<br>ext,A      | MOVW<br>dir,A     | MOVW<br>@IX +d,A  | MOVW<br>@EP,A     | DEC<br>R0         | DEC<br>R1         | DEC<br>R2         | DEC<br>R3          | DEC<br>R4          | DEC<br>R5         | DEC<br>R6          | DEC<br>R7         |
| ပ     | INCW A            | INCW<br>SP        | INCW<br>IX         | INCW               | MOVW<br>A,ext      | MOVW<br>A,dir     | MOWV<br>A,@IX +d  | MOVW<br>A,@EP     | INC<br>R0         | INC<br>R1         | INC<br>R2         | INC<br>R3          | INC<br>R4          | INC<br>R5         | INC<br>R6          | INC<br>R7         |
| в     | BBC<br>dir: 0,rel | BBC<br>dir: 1,rel | BBC<br>dir: 2, rel | BBC<br>dir: 3, rel | BBC<br>dir: 4, rel | BBC<br>dir: 5,rel | BBC<br>dir: 6,rel | BBC<br>dir: 7,rel | BBS<br>dir: 0,rel | BBS<br>dir: 1,rel | BBS<br>dir: 2,rel | BBS<br>dir: 3, rel | BBS<br>dir: 4, rel | BBS<br>dir: 5,rel | BBS<br>dir: 6, rel | BBS<br>dir: 7,rel |
| A     | CLRB<br>dir: 0    | CLRB<br>dir: 1    | CLRB<br>dir: 2     | CLRB<br>dir: 3     | CLRB<br>dir: 4     | CLRB<br>dir: 5    | CLRB<br>dir: 6    | CLRB<br>dir: 7    | SETB<br>dir: 0    | SETB<br>dir: 1    | SETB<br>dir: 2    | SETB<br>dir: 3     | SETB<br>dir: 4     | SETB<br>dir: 5    | SETB<br>dir: 6     | SETB<br>dir: 7    |
| 6     | SETI              | SETC              | MOV<br>A,@A        | MOVW<br>A,@A       | DAS                | CMP<br>dir,#d8    | CMP<br>@IX +d,#d8 | CMP<br>@EP;#d8    | CMP<br>R0,#d8     | CMP<br>R1,#d8     | CMP<br>R2,#d8     | CMP<br>R3,#d8      | CMP<br>R4,#d8      | CMP<br>R5,#d8     | CMP<br>R6,#d8      | CMP<br>R7,#d8     |
| 8     | CLRI              | CLRC              | MOV<br>@A,T        | MOVW<br>@A,T       | DAA                | MOV<br>dir,#d8    | MOV<br>@IX +d,#d8 | MOV<br>@EP;#d8    | MOV<br>R0,#d8     | MOV<br>R1,#d8     | MOV<br>R2,#d8     | MOV<br>R3,#d8      | MOV<br>R4,#d8      | MOV<br>R5,#d8     | MOV<br>R6,#d8      | MOV<br>R7,#d8     |
| 7     | MOWV<br>A,PS      | MOVW<br>PS,A      | OR A               | ORW<br>A           | OR<br>A,#d8        | OR<br>A,dir       | OR<br>A,@IX +d    | OR<br>A,@EP       | OR<br>A,R0        | OR<br>A,R1        | OR<br>A,R2        | OR<br>A,R3         | OR<br>A,R4         | OR<br>A,R5        | OR<br>A,R6         | OR<br>A,R7        |
| 9     | MOV<br>A,ext      | MOV<br>ext,A      | AND A              | ANDW<br>A          | AND<br>A,#d8       | AND<br>A,dir      | AND<br>A,@IX +d   | AND<br>A,@EP      | AND<br>A,R0       | AND<br>A,R1       | AND<br>A,R2       | AND<br>A,R3        | AND<br>A,R4        | AND<br>A,R5       | AND<br>A,R6        | AND<br>A,R7       |
| 5     | POPW<br>A         | POPW<br>IX        | XOR<br>A           | XORW<br>A          | XOR<br>A,#d8       | XOR<br>A,dir      | XOR<br>A,@IX +d   | XOR<br>A,@EP      | XOR<br>A,R0       | XOR<br>A,R1       | XOR<br>A,R2       | XOR<br>A,R3        | XOR<br>A,R4        | XOR<br>A,R5       | XOR<br>A,R6        | XOR<br>A,R7       |
| 4     | PUSHW<br>A        | PUSHW<br>XI       | XCH<br>A, T        | XCHW<br>A, T       |                    | MOV<br>dir,A      | MOV<br>@IX +d,A   | MOV<br>@EP,A      | MOV<br>R0,A       | MOV<br>R1,A       | MOV<br>R2,A       | MOV<br>R3,A        | MOV<br>R4,A        | MOV<br>R5,A       | MOV<br>R6,A        | MOV<br>R7,A       |
| 3     | RETI              | CALL<br>addr16    | SUBC<br>A          | SUBCW<br>A         | SUBC<br>A,#d8      | SUBC I<br>A,dir   | SUBC<br>A,@IX +d  | SUBC<br>A,@EP     | SUBC<br>A,R0      | SUBC<br>A,R1      | SUBC<br>A,R2      | SUBC<br>A,R3       | SUBC<br>A,R4       | SUBC<br>A,R5      | SUBC<br>A,R6       | SUBC<br>A,R7      |
| 2     | RET               | JMP<br>addr16     | ADDCA              | ADDCW<br>A         | ADDC<br>A,#d8      | ADDC<br>A,dir     | ADDC<br>A,@IX +d  | ADDC<br>A,@EP     | ADDC<br>A,R0      | ADDC<br>A,R1      | ADDC<br>A,R2      | ADDC<br>A,R3       | ADDC<br>A,R4       | ADDC<br>A,R5      | ADDC<br>A,R6       | ADDC<br>A,R7      |
| -     | SWAP              | DIVU<br>A         | CMP<br>A           | CMPW<br>A          | CMP<br>A,#d8       | CMP<br>A,dir      | CMP<br>A,@IX +d   | CMP<br>A,@EP      | CMP<br>A,R0       | CMP<br>A,R1       | CMP<br>A,R2       | CMP<br>A,R3        | CMP<br>A,R4        | CMP<br>A,R5       | CMP<br>A,R6        | CMP<br>A,R7       |
| 0     | NOP               | MULU A            | ROLC<br>A          | RORC<br>A          | MOV<br>A,#d8       | MOV<br>A,dir      | MOV<br>A,@IX +d   | MOV<br>A,@EP      | MOV<br>A,R0       | MOV<br>A,R1       | MOV<br>A,R2       | MOV<br>A,R3        | MOV<br>A,R4        | MOV<br>A,R5       | MOV<br>A,R6        | MOV<br>A,R7       |
| ГН    | 0                 | -                 | 2                  | 3                  | 4                  | 5                 | 9                 | 7                 | 8                 | 6                 | ٨                 | В                  | ပ                  | ٥                 | ш                  | F                 |

### ■ MASK OPTIONS

| No. | Part number                                                                                                                                                                                                                                                                                                  | MB89635R<br>MB89636R<br>MB89637R    | MB89P637<br>MB89W637      | MB89PV630<br>MB89T635R<br>MB89T637R                                                                         |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|
|     | Specifying procedure                                                                                                                                                                                                                                                                                         | Specify when<br>ordering<br>masking | Set with EPROM programmer | Setting not possible                                                                                        |  |  |  |
| 1   | Pull-up resistors<br>P00 to P07, P10 to P17,<br>P30 to P37, P40 to P43,<br>P50 to P53, P72 to P74                                                                                                                                                                                                            | Selectable by pin                   | Can be set per pin*       | Fixed to "without pull-up resistor"                                                                         |  |  |  |
| 2   | Power-on reset selection<br>With power-on reset<br>Without power-on reset                                                                                                                                                                                                                                    | Selectable                          | Setting possible          | Fixed to "with power-on reset"                                                                              |  |  |  |
| 3   | Selection of the main clock<br>oscillation stabilization time<br>(at 10 MHz)<br>Approx. 2 <sup>18</sup> /FcH (Approx. 26.2 ms)<br>Approx. 2 <sup>17</sup> /FcH (Approx. 13.1 ms)<br>Approx. 2 <sup>14</sup> /FcH (Approx. 1.6 ms)<br>Approx. 2 <sup>4</sup> /FcH (Approx. 0 ms)<br>FcH: Main clock frequency | Selectable                          | Setting possible          | Fixed to 2 <sup>18</sup> /Fсн<br>(Approx. 26.2 ms)                                                          |  |  |  |
| 4   | Reset pin output<br>Reset output provided<br>No reset output                                                                                                                                                                                                                                                 | Selectable                          | Setting possible          | Fixed to "with reset output"                                                                                |  |  |  |
| 5   | Single/dual-clock system option<br>Single clock<br>Dual clock                                                                                                                                                                                                                                                | Selectable                          | Setting possible          | MB89PV630-101 Single-clock system<br>MB89T635R-101 Single-clock system<br>MB89T637R-101 Single-clock system |  |  |  |
| 5   |                                                                                                                                                                                                                                                                                                              | Geleciable                          |                           | MB89PV630-102 Dual-clock systems<br>MB89T635R-102 Dual-clock systems<br>MB89T637R-102 Dual-clock systems    |  |  |  |

\* : Pull-up resistors cannot be set for P50 to P53.

### ■ ORDERING INFORMATION

| Part number                                                                                    | Package                                | Remarks |
|------------------------------------------------------------------------------------------------|----------------------------------------|---------|
| MB89635RP-SH<br>MB89T635RP-SH<br>MB89636RP-SH<br>MB89637RP-SH<br>MB89P637P-SH<br>MB89T637RP-SH | 64-pin Plastic SH-DIP<br>(DIP-64P-M01) |         |
| MB89635RPF<br>MB89T635RPF<br>MB89636RPF<br>MB89637RPF<br>MB89P637PF<br>MB89T637RPF             | 64-pin Plastic QFP<br>(FPT-64P-M06)    |         |
| MB89635RPFM<br>MB89636RPFM<br>MB89637RPFM<br>MB89T635PFM                                       | 64-pin Plastic QFP<br>(FPT-64P-M09)    |         |
| MB89W637C-SH                                                                                   | 64-pin Ceramic SH-DIP<br>(DIP-64C-A06) |         |
| MB89PV630CF                                                                                    | 64-pin Ceramic MQFP<br>(MQP-64C-P01)   |         |
| MB89PV630C-SH                                                                                  | 64-pin Ceramic MDIP<br>(MDP-64C-P02)   |         |

### ■ PACKAGE DIMENSIONS







# FUJITSU LIMITED

All Rights Reserved.

The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering.

The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams.

The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite).

Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products.

Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions.

If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan.

F9609 © FUJITSU LIMITED Printed in Japan