# **3.3V Dual Differential** LVPECL to LVTTL Translator

The MC100LVELT23 is a dual differential LVPECL to LVTTL translator. Because LVPECL (Positive ECL) levels are used only +3.3 V and ground are required. The small outline 8-lead package and the dual gate design of the LVELT23 makes it ideal for applications which require the translation of a clock and a data signal.

The LVELT23 is available in only the ECL 100K standard. Since there are no LVPECL outputs or an external  $V_{BB}$  reference, the LVELT23 does not require both ECL standard versions. The LVPECL inputs are differential. Therefore, the MC100LVELT23 can accept any standard differential LVPECL input referenced from a  $V_{CC}$  of +3.3 V.

- 2.0 ns Typical Propagation Delay
- Maximum Frequency > 180 MHz
- Differential LVPECL Inputs
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with GND = 0 V
- 24 mA LVTTL Outputs
- Flow Through Pinouts
- Internal Pulldown and Pullup Resistors



## **ON Semiconductor®**

http://onsemi.com



A = Assembly Location

- L = Wafer Lot
- Y = Year
- W = Work Week

\*For additional marking information, refer to Application Note AND8002/D.

#### **ORDERING INFORMATION**

| Device           | Package | Shipping**      |
|------------------|---------|-----------------|
| MC100LVELT23D    | SO-8    | 98 Units/Rail   |
| MC100LVELT23DR2  | SO-8    | 2500 Units/Reel |
| MC100LVELT23DT   | TSSOP-8 | 98 Units/Rail   |
| MC100LVELT23DTR2 | TSSOP-8 | 2500 Units/Reel |

+For additional tape and reel information, refer to Brochure BRD8011/D.



Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

#### **PIN DESCRIPTION**

| PIN             | FUNCTION                 |
|-----------------|--------------------------|
| Qn              | TTL Outputs              |
| Dn, <u>Dn</u>   | PECL Differential Inputs |
| V <sub>CC</sub> | Positive Supply          |
| GND             | Ground                   |

#### ATTRIBUTES

| Characteristi                           | Value                             |                      |
|-----------------------------------------|-----------------------------------|----------------------|
| Internal Input Pulldown Resistor        |                                   | 75 KΩ                |
| Internal Input Pullup Resistor          |                                   | 37.5 KΩ              |
| ESD Protection                          | Human Body Model<br>Machine Model | > 1.2 kV<br>> 150 V  |
| Moisture Sensitivity, Indefinite Time O | ut of Drypack (Note 1)            | Level 1              |
| Flammability Rating                     | Oxygen Index: 28 to 34            | UL 94 V-0 @ 0.125 in |
| Transistor Count                        |                                   | 91                   |
| Meets or Exceeds JEDEC Spec EIA/J       | ESD78 IC Latchup Test             |                      |

1. ,Refer to Application Note AND8003/D for additional information.

#### MAXIMUM RATINGS (Note 2)

| Symbol               | Parameter                                | Condition 1                                                         | Condition 2        | Rating             | Unit         |
|----------------------|------------------------------------------|---------------------------------------------------------------------|--------------------|--------------------|--------------|
| V <sub>CC</sub>      | PECL Power Supply                        | GND = 0 V                                                           |                    | 3.8                | V            |
| VI                   | Input Voltage                            | GND = 0 V,<br>V <sub>1</sub> not more positive than V <sub>CC</sub> |                    | 3.8                | V            |
| l <sub>out</sub>     | Output Current                           | Continuous<br>Surge                                                 |                    | 50<br>100          | mA           |
| T <sub>A</sub>       | Operating Temperature Range              |                                                                     |                    | -40 to +85         | °C           |
| T <sub>stg</sub>     | Storage Temperature                      |                                                                     |                    | -65 to +150        | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 LFPM<br>500 LFPM                                                  | SO-8<br>SO-8       | 190<br>130         | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board                                                      | SO-8               | 41 to $44 \pm 5\%$ | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 LFPM<br>500 LFPM                                                  | TSSOP-8<br>TSSOP-8 | 185<br>140         | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board                                                      | TSSOP-8            | 41 to $44 \pm 5\%$ | °C/W         |
| T <sub>sol</sub>     | Solder Temperature                       | < 2 to 3 Seconds: 245°C desired                                     |                    | 265                | °C           |

2. Maximum Ratings are those values beyond which damage to the device may occur.

### LVPECL INPUT DC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}$ ; GND = 0 V (Note 3)

|                  |                                                         | -40 °C |     | 25°C |      |     | 85°C |      |     |      |      |
|------------------|---------------------------------------------------------|--------|-----|------|------|-----|------|------|-----|------|------|
| Symbol           | Characteristic                                          | Min    | Тур | Max  | Min  | Тур | Max  | Min  | Тур | Max  | Unit |
| I <sub>CCH</sub> | Power Supply Current (Outputs set to HIGH)              | 10     | 18  | 25   | 10   | 18  | 25   | 10   | 18  | 25   | mA   |
| I <sub>CCL</sub> | Power Supply Current (Outputs set to LOW)               | 15     | 26  | 33   | 15   | 26  | 33   | 15   | 26  | 33   | mA   |
| V <sub>IH</sub>  | Input HIGH Voltage (Note 5)                             | 2135   |     | 2420 | 2135 |     | 2420 | 2135 |     | 2420 | mV   |
| V <sub>IL</sub>  | Input LOW Voltage (Note 5)                              | 1490   |     | 1825 | 1490 |     | 1825 | 1490 |     | 1825 | mV   |
| VIHCMR           | Input HIGH Voltage Common Mode Range<br>(Notes 4 and 5) | 2.0    |     | 3.3  | 2.0  |     | 3.3  | 2.0  |     | 3.3  | V    |
| I <sub>IH</sub>  | Input HIGH Current                                      |        |     | 150  |      |     | 150  |      |     | 150  | μA   |
| I <sub>IL</sub>  | Input LOW Current D                                     | -150   |     | 0.5  | -150 |     | 0.5  | -150 |     | 0.5  | μΑ   |

NOTE: Circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained.

3. All values vary 1:1 with V<sub>CC</sub>. V<sub>CC</sub> can vary ±0.3 V. 4. V<sub>IHCMR</sub> min varies 1:1 with GND, max varies 1:1 with V<sub>CC</sub>. 5. LVTTL output R<sub>L</sub> = 500  $\Omega$  to GND.

### LVTTL OUTPUT DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; GND = 0V (Note 6)

|                 |                                                          | -40 °C |     | 25°C |      |     | 85°C |      |     |     |      |
|-----------------|----------------------------------------------------------|--------|-----|------|------|-----|------|------|-----|-----|------|
| Symbol          | Characteristic                                           | Min    | Тур | Max  | Min  | Тур | Max  | Min  | Тур | Max | Unit |
| V <sub>OH</sub> | Output HIGH Voltage (I <sub>OH</sub> = -3.0 mA) (Note 7) | 2.4    |     |      | 2.4  |     |      | 2.4  |     |     | V    |
| V <sub>OL</sub> | Output LOW Voltage (I <sub>OL</sub> = 24 mA) (Note 7)    |        |     | 0.5  |      |     | 0.5  |      |     | 0.5 | V    |
| I <sub>OS</sub> | Output Short Circuit Current                             | -180   |     | -50  | -180 |     | -50  | -180 |     | -50 | mA   |

NOTE: Circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500lfpm is maintained.

6. All values vary 1:1 with V<sub>CC</sub>. V<sub>CC</sub> can vary  $\pm 0.3$  V.

7. LVTTL output  $R_L = 500 \Omega$  to GND.

#### AC CHARACTERISTICS V<sub>CC</sub> = 3.3 V; GND = 0 V (Notes 8, 9)

|                                                            |                                                                                   | -40 °C |     | 25°C            |     |     | 85°C            |     |     |                 |      |
|------------------------------------------------------------|-----------------------------------------------------------------------------------|--------|-----|-----------------|-----|-----|-----------------|-----|-----|-----------------|------|
| Symbol                                                     | Characteristic                                                                    | Min    | Тур | Max             | Min | Тур | Max             | Min | Тур | Max             | Unit |
| F <sub>max</sub>                                           | Maximum Toggle Frequency (Note 10)                                                | 180    |     |                 | 180 |     |                 | 180 |     |                 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>                     | Propagation Delay to<br>Output Differential                                       | 1.0    | 1.5 | 2.5             | 1.0 | 1.7 | 2.5             | 1.0 | 1.7 | 2.5             | ns   |
| t <sub>SK+ +</sub><br>t <sub>SK</sub><br>t <sub>SKPP</sub> | Output-to-Output Skew++<br>Output-to-Output Skew<br>Part- to- Part Skew (Note 11) |        |     | 60<br>25<br>500 |     |     | 60<br>25<br>500 |     |     | 60<br>25<br>500 | ps   |
| t <sub>JITTER</sub>                                        | Random Clock Jitter (RMS)                                                         |        | 0.5 |                 |     | 0.5 |                 |     | 0.5 |                 | ps   |
| V <sub>PP</sub>                                            | Input Voltage Swing (Differential) (Note 12)                                      | 200    | 800 | 1000            | 200 | 800 | 1000            | 200 | 800 | 1000            | mV   |
| t <sub>r</sub><br>t <sub>f</sub>                           | Output Rise/Fall Times        (0.8 V - 2.0 V)      Q, Q                           | 330    | 600 | 900             | 330 | 600 | 900             | 330 | 650 | 900             | ps   |

8. All values vary 1:1 with  $V_{CC}$ .  $V_{CC}$  can vary  $\pm 0.3$  V. 9. LVTTL output  $R_L = 500 \Omega$  to GND and  $C_L = 20$  pF to GND. Refer to Figure 2. 10.  $F_{max}$  guaranteed for functionality only.  $V_{OL}$  and  $V_{OH}$  levels are guaranteed at DC only. 11. Skews are measured between outputs under identical conditions.

12.200 mV input guarantees full logic swing at the output.



Figure 2. TTL Output Loading Used for Device Evaluation

### **Resource Reference of Application Notes**

| AN1404  | - | ECLinPS Circuit Performance at Non-Standard $V_{IH}$ Levels |
|---------|---|-------------------------------------------------------------|
| AN1405  | - | ECL Clock Distribution Techniques                           |
| AN1406  | - | Designing with PECL (ECL at +5.0 V)                         |
| AN1503  | - | ECLinPS I/O SPICE Modeling Kit                              |
| AN1504  | - | Metastability and the ECLinPS Family                        |
| AN1560  | - | Low Voltage ECLinPS SPICE Modeling Kit                      |
| AN1568  | - | Interfacing Between LVDS and ECL                            |
| AN1596  | - | ECLinPS Lite Translator ELT Family SPICE I/O Model Kit      |
| AN1650  | - | Using Wire-OR Ties in ECLinPS Designs                       |
| AN1672  | - | The ECL Translator Guide                                    |
| AND8001 | - | Odd Number Counters Design                                  |
| AND8002 | - | Marking and Date Codes                                      |
| AND8020 | - | Termination of ECL Logic Devices                            |
| AND8090 | - | AC Characteristics of ECL Devices                           |

## PACKAGE DIMENSIONS



NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI

- DIMENSIONING AND TOLERANCING PEH ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SUBC

SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDAARD IS 751-07

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 4.80   | 5.00   | 0.189 | 0.197 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| C   | 1.35   | 1.75   | 0.053 | 0.069 |
| D   | 0.33   | 0.51   | 0.013 | 0.020 |
| G   | 1.2    | 7 BSC  | 0.05  | 0 BSC |
| н   | 0.10   | 0.25   | 0.004 | 0.010 |
| J   | 0.19   | 0.25   | 0.007 | 0.010 |
| K   | 0.40   | 1.27   | 0.016 | 0.050 |
| M   | 0 °    | 8 °    | 0 °   | 8 °   |
| N   | 0.25   | 0.50   | 0.010 | 0.020 |
| S   | 5.80   | 6.20   | 0.228 | 0.244 |

## PACKAGE DIMENSIONS

TSSOP-8 DT SUFFIX PLASTIC TSSOP PACKAGE CASE 948R-02 **ISSUE A** 



DETAIL E





NOTES:

- VOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.000) DED EIDE
- OR GALE BURKS SHALL NUT EAGED 0.13 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010)

PHOTHUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INCHES |       |  |  |
|-----|--------|--------|--------|-------|--|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |  |
| Α   | 2.90   | 3.10   | 0.114  | 0.122 |  |  |
| В   | 2.90   | 3.10   | 0.114  | 0.122 |  |  |
| C   | 0.80   | 1.10   | 0.031  | 0.043 |  |  |
| D   | 0.05   | 0.15   | 0.002  | 0.006 |  |  |
| F   | 0.40   | 0.70   | 0.016  | 0.028 |  |  |
| G   | 0.65   | BSC    | 0.026  | BSC   |  |  |
| K   | 0.25   | 0.40   | 0.010  | 0.016 |  |  |
| L   | 4.90   | BSC    | 0.193  | BSC   |  |  |
| M   | 0°     | 6 °    | 0 °    | 6°    |  |  |

**ON Semiconductor** and **W** are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and to officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### Literature Fulfillment:

Literature Distribution Center for ON Semiconductor

P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

JAPAN: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local Sales Representative.

#### MC100LVELT23