# Quad TTL/NMOS to PECL\* Translator

The MC10H351 is a quad translator for interfacing data between a saturated logic section and the PECL section of digital systems when only a +5.0 Vdc power supply is available. The MC10H351 has TTL/NMOS compatible inputs and PECL complementary open—emitter outputs that allow use as an inverting/non—inverting translator or as a differential line driver. When the common strobe input is at a low logic level, it forces all true outputs to the PECL low logic state ( $\approx$  +3.2 V) and all inverting outputs to the PECL high logic state ( $\approx$  +4.1 V).

The MC10H351 can also be used with the MC10H350 to transmit and receive TTL/NMOS information differentially via balanced twisted pair lines.

- Single +5.0 Power Supply
- All V<sub>CC</sub> Pins Isolated On Chip
- Differentially Drive Balanced Lines
- $t_{pd} = 1.3$  nsec Typical

#### LOGIC DIAGRAM



V<sub>CC</sub> (+5.0 VDC) = PINS 6, 11, 15, 20 GND = PIN 10

#### **DIP PIN ASSIGNMENT**



Pin assignment is for Dual–in–Line Package.
For PLCC pin assignment, see the Pin Conversion Tables on page 18 of the ON Semiconductor MECL Data Book (DL122/D).



## ON Semiconductor

http://onsemi.com

#### MARKING DIAGRAMS



CDIP-20 L SUFFIX CASE 732





PDIP-20 P SUFFIX CASE 738





PLCC-20 FN SUFFIX CASE 775



A = Assembly Location

WL = Wafer Lot

YY = Year

WW = Work Week

#### **ORDERING INFORMATION**

| Device     | Package | Shipping      |
|------------|---------|---------------|
| MC10H351L  | CDIP-20 | 18 Units/Rail |
| MC10H351P  | PDIP-20 | 18 Units/Rail |
| MC10H351FN | PLCC-20 | 46 Units/Rail |

#### **MAXIMUM RATINGS**

| Symbol           | Characteristic                                | Rating                     | Unit |
|------------------|-----------------------------------------------|----------------------------|------|
| Vcc              | Power Supply                                  | 0 to +7.0                  | Vdc  |
| VI               | Input Voltage (V <sub>CC</sub> = 5.0 V)       | 0 to V <sub>CC</sub>       | Vdc  |
| l <sub>out</sub> | Output Current – Continuous<br>– Surge        | 50<br>100                  | mA   |
| TA               | Operating Temperature Range                   | 0 to +75                   | °C   |
| T <sub>stg</sub> | Storage Temperature Range – Plastic – Ceramic | −55 to +150<br>−55 to +165 | °C   |

## **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = V_{CC1} = V_{CC2} = 5.0 \text{ V} \pm 5.0\%$ )†

|                     |                                                | 0° 25° |              | 5°     | ~ 75°        |        |              |      |
|---------------------|------------------------------------------------|--------|--------------|--------|--------------|--------|--------------|------|
| Symbol              | Characteristic                                 | Min    | Max          | Min    | Max          | Min    | Max          | Unit |
| ECL                 | Power Supply                                   |        | 50           | _      | 45           | -      | 50           | mA   |
| TTL                 | Current                                        | -      | 20           | _      | 15           | -      | 20           | mA   |
| I <sub>R</sub>      | Reverse Current Pins 7, 8, 12, 14 Pin 9        | -<br>- | 25<br>100    | -<br>- | 20<br>80     | -<br>- | 25<br>100    | μΑ   |
| I <sub>F</sub>      | Forward Current<br>Pins 7, 8, 12, 14<br>Pin 9  | _<br>_ | -0.8<br>-3.2 | -<br>- | -0.6<br>-2.4 | -<br>- | -0.8<br>-3.2 | mA   |
| V <sub>(BR)in</sub> | Input Breakdown<br>Voltage                     | 5.5    | -            | 5.5    | -            | 5.5    | -            | Vdc  |
| VI                  | Input Clamp Voltage (I <sub>in</sub> = -18 mA) | -      | -1.5         | _      | -1.5         | -      | -1.5         | Vdc  |
| VOH                 | High Output<br>Voltage (Note 1.)               | 3.98   | 4.16         | 4.02   | 4.19         | 4.08   | 4.27         | Vdc  |
| VOL                 | Low Output<br>Voltage (1)                      | 3.05   | 3.37         | 3.05   | 3.37         | 3.05   | 3.37         | Vdc  |
| VIH                 | High Input Voltage                             | 2.0    | -            | 2.0    | -            | 2.0    | -            | Vdc  |
| VIL                 | Low Input Voltage                              | -      | 0.8          | -      | 0.8          | -      | 0.8          | Vdc  |

<sup>1.</sup> With V<sub>CC</sub> at 5.0 V. V<sub>OH</sub>/V<sub>OL</sub> change 1:1 with V<sub>CC</sub>.

#### **AC PARAMETERS**

|                  |                             | 0° 25° |     | 75° |     |     |     |      |
|------------------|-----------------------------|--------|-----|-----|-----|-----|-----|------|
| Symbol           | Characteristic              | Min    | Max | Min | Max | Min | Max | Unit |
| t <sub>pd</sub>  | Propagation Delay (Note 2)  | 0.4    | 2.2 | 0.4 | 2.2 | 0.4 | 2.1 | ns   |
| t <sub>r</sub>   | Rise Time (20% to 80%)      | 0.4    | 1.9 | 0.4 | 2.0 | 0.4 | 2.1 | ns   |
| t <sub>f</sub>   | Fall Time (80% to 20%)      | 0.4    | 1.9 | 0.4 | 2.0 | 0.4 | 2.1 | ns   |
| f <sub>max</sub> | Maximum Operating Frequency | 150    | _   | 150 | -   | 150 | _   | MHz  |

<sup>2.</sup> Propagation delay is measured on this circuit from +1.5 volts on the input waveform to the 50% point on the output waveform. †Each MECL 10H series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been

<sup>\*</sup>Positive Emitter Coupled Logic

established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. Outputs are terminated through a 50–ohm resistor to  $V_{CC}$  –2.0 Vdc.

### **PACKAGE DIMENSIONS**

#### PLCC-20 **FN SUFFIX** PLASTIC PLCC PACKAGE CASE 775-02 **ISSUE C**



⊕ 0.010 (0.250)⑤ T L-M ⑤ N ⑥

- WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE.
- 2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE.

  3. DIMENSIONS R AND U DO NOT INCLUDE MOLD.
- FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE. 4. DIMENSIONING AND TOLERANCING PER ANSI
- 4. DIMENSIONING AND TOLERANCING FER ANSI Y14.5M, 1982. 5. CONTROLLING DIMENSION: INCH. 6. THE PACKAGE TOP MAY BE SMALLER THAN THE
- PACKAGE BOTTOM BY UP TO 0.012 (0.300).
  DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP
- INCLUDING ANY MISMAICH BE I WEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.

  7. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

|     | INCHES |       | MILLIMETERS |       |
|-----|--------|-------|-------------|-------|
| DIM | MIN    | MAX   | MIN         | MAX   |
| Α   | 0.385  | 0.395 | 9.78        | 10.03 |
| В   | 0.385  | 0.395 | 9.78        | 10.03 |
| С   | 0.165  | 0.180 | 4.20        | 4.57  |
| Ε   | 0.090  | 0.110 | 2.29        | 2.79  |
| F   | 0.013  | 0.019 | 0.33        | 0.48  |
| G   | 0.050  | BSC   | 1.27        | BSC   |
| Н   | 0.026  | 0.032 | 0.66        | 0.81  |
| J   | 0.020  |       | 0.51        |       |
| K   | 0.025  |       | 0.64        |       |
| R   | 0.350  | 0.356 | 8.89        | 9.04  |
| U   | 0.350  | 0.356 | 8.89        | 9.04  |
| V   | 0.042  | 0.048 | 1.07        | 1.21  |
| W   | 0.042  | 0.048 | 1.07        | 1.21  |
| Χ   | 0.042  | 0.056 | 1.07        | 1.42  |
| Υ   |        | 0.020 |             | 0.50  |
| Z   | 2°     | 10°   | 2 °         | 10 °  |
| G1  | 0.310  | 0.330 | 7.88        | 8.38  |
| K1  | 0.040  |       | 1.02        |       |

#### CDIP-20 **L SUFFIX** CERAMIC DIP PACKAGE CASE 732-03 ISSUE E





B

- 1 LEADS WITHIN 0.010 DIAMETER TRUE POSITION AT SEATING PLANE, AT MAXIMUM MATERIAL CONDITION.
- 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL
- 3. DIMENSIONS A AND B INCLUDE MENISCUS.

|     | INCHES    |       |  |  |  |
|-----|-----------|-------|--|--|--|
| DIM | MIN       | MAX   |  |  |  |
| Α   | 0.940     | 0.990 |  |  |  |
| В   | 0.260     | 0.295 |  |  |  |
| С   | 0.150     | 0.200 |  |  |  |
| D   | 0.015     | 0.022 |  |  |  |
| F   | 0.055     | 0.065 |  |  |  |
| G   | 0.100 BSC |       |  |  |  |
| Н   | 0.020     | 0.050 |  |  |  |
| J   | 0.008     | 0.012 |  |  |  |
| K   | 0.125     | 0.160 |  |  |  |
| L   | 0.300 BSC |       |  |  |  |
| M   | 0°        | 15°   |  |  |  |
| N   | 0.010     | 0.040 |  |  |  |

## PDIP-20 **P SUFFIX**

PLASTIC DIP PACKAGE CASE 738-03 ISSUE E



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH.
- DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
- 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

|     | INCHES    |       | MILLIMETERS |       |  |
|-----|-----------|-------|-------------|-------|--|
| DIM | MIN       | MAX   | MIN         | MAX   |  |
| Α   | 1.010     | 1.070 | 25.66       | 27.17 |  |
| В   | 0.240     | 0.260 | 6.10        | 6.60  |  |
| С   | 0.150     | 0.180 | 3.81        | 4.57  |  |
| D   | 0.015     | 0.022 | 0.39        | 0.55  |  |
| Ε   | 0.050     | BSC   | 1.27 BSC    |       |  |
| F   | 0.050     | 0.070 | 1.27        | 1.77  |  |
| G   | 0.100     | BSC   | 2.54 BSC    |       |  |
| J   | 0.008     | 0.015 | 0.21        | 0.38  |  |
| K   | 0.110     | 0.140 | 2.80        | 3.55  |  |
| L   | 0.300 BSC |       | 7.62 BSC    |       |  |
| M   | 0°        | 15°   | 0°          | 15°   |  |
| N   | 0.020     | 0.040 | 0.51        | 1.01  |  |

ON Semiconductor and War are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### North America Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163. Denver. Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303-308-7140 (M-F 2:30pm to 5:00pm Munich Time)

Email: ONlit-german@hibbertco.com

Phone: (+1) 303-308-7141 (M-F 2:30pm to 5:00pm Toulouse Time)

Email: ONlit-french@hibbertco.com

Phone: (+1) 303-308-7142 (M-F 1:30pm to 5:00pm UK Time)

Email: ONlit@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support

303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time) Phone: Toll Free from Hong Kong 800-4422-3781

Email: ONlit-asia@hibbertco.com

Τ B M

JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-8549

Phone: 81-3-5740-2745 Email: r14525@onsemi.com

Fax Response Line: 303-675-2167

800-344-3810 Toll Free USA/Canada

ON Semiconductor Website: http://onsemi.com For additional information, please contact your local

Sales Representative.