# Low-Voltage CMOS Octal Registered Transceiver With Dual Output and Clock Enables

With 5V-Tolerant Inputs and Outputs (3-State, Non-Inverting)

The MC74LCX2952 is a high performance, non–inverting octal registered transceiver operating from a 2.3 to 3.6V supply. High impedance TTL compatible inputs significantly reduce current loading to input drivers while TTL compatible outputs offer improved switching noise performance. A  $V_{\rm I}$  specification of 5.5V allows MC74LCX2952 inputs to be safely driven from 5V devices. The MC74LCX2952 is suitable for memory address driving and all TTL level bus oriented transceiver applications.

Two 8-bit back to back registers store data from either of two bidirectional buses. Data applied to the inputs is entered and stored on the rising edge of the Clock (CAB, CBA) provided that the Clock Enable (CEAB, CEBA) is Low. The data is then presented at the 3-state output buffers, but is only accessible when the Output Enable (OEAB, OEBA) is Low. The operation of the MC74LCX2952 is symmetrical — A inputs to B outputs occurs in the same manner as B inputs to A outputs.

- Designed for 2.3 to 3.6V V<sub>CC</sub> Operation
- 5V Tolerant Interface Capability With 5V TTL Logic
- Supports Live Insertion and Withdrawal
- $I_{OFF}$  Specification Guarantees High Impedance When  $V_{CC} = 0V$
- LVTTL Compatible
- LVCMOS Compatible
- 24mA Balanced Output Sink and Source Capability
- Near Zero Static Supply Current in All Three Logic States (10μA)
   Substantially Reduces System Power Requirements
- Latchup Performance Exceeds 500mA
- ESD Performance: Human Body Model >2000V; Machine Model >200V



Figure 1. 24-Lead Pinout (Top View)

# MC74LCX2952



LOW-VOLTAGE CMOS OCTAL REGISTERED TRANSCEIVER



**DW SUFFIX** 24-LEAD PLASTIC SOIC PACKAGE CASE 751E-04



**DT SUFFIX** 24-LEAD PLASTIC TSSOP PACKAGE CASE 948H-01

#### **PIN NAMES**

| Pins                                                   | Function                                                                                                |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| A0-A7<br>B0-B7<br>CAB, CBA<br>CEAB, CEBA<br>OEAB, OEBA | Side A Inputs/Outputs Side B Inputs/Outputs Clock Pulse Inputs Clock Enable Inputs Output Enable Inputs |



Figure 2. Logic Diagram

#### **FUNCTION TABLE**

|      |      | In   | puts |            |     | Data   | Ports  | Operation Mode                      |
|------|------|------|------|------------|-----|--------|--------|-------------------------------------|
| OEAB | OEBA | CEAB | CEBA | CAB        | СВА | An     | Bn     | Operating Mode                      |
| Н    | Н    |      |      |            |     | Input  | Input  |                                     |
|      |      | Ι    | -    | <b>↑</b>   | 1   | Х      | Х      | Load Register; Disable Outputs      |
|      |      |      |      | 1          | 1   | Х      | Х      | Hold; Disable Outputs               |
|      |      | h    | h    | Х          | Х   | Х      | Х      | Hold; Disable Outputs               |
| L    | Н    |      |      |            |     | Input  | Output |                                     |
|      |      | I    | Х    | $\uparrow$ | Х   | l<br>h | L<br>H | Load A to B Register; Read B Output |
|      |      |      |      | 1          | Х   | Х      | QA     | Hold; Read B Output                 |
|      |      | h    | Х    | Х          | Х   | Х      | QA     | Hold; Read B Output                 |
| Н    | L    |      |      |            |     | Output | Input  |                                     |
|      |      | Х    | _    | X          | 1   | L<br>H | l<br>h | Load B to A Register; Read A Output |
|      |      |      |      | Х          | 1   | QB     | Х      | Hold; Read A Output                 |
|      |      | Х    | h    | Х          | Х   | QB     | Х      | Hold; Read A Output                 |

H = High Voltage Level; h = High Voltage Level One Setup Time Prior to the Low-to-High Clock Transition; L = Low Voltage Level; I = Low Voltage Level One Setup Time Prior to the Low-to-High Clock Transition; X = Don't Care; ↑ = Low-to-High Clock Transition; ↑ = NOT Low-to-High Clock Transition; QA = A input storage register; QB = B input storage register; \* = The clocks are not internally gated with either the Output Enables or the Source Inputs. Therefore, data at the A or B ports may be clocked into the storage registers, at any time. For I<sub>CC</sub> reasons, Do Not Float Inputs.

## **ABSOLUTE MAXIMUM RATINGS\***

| Symbol           | Parameter                        | Value                             | Condition            | Unit |
|------------------|----------------------------------|-----------------------------------|----------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                | -0.5 to +7.0                      |                      | V    |
| VI               | DC Input Voltage                 | $-0.5 \le V_1 \le +7.0$           |                      | V    |
| V <sub>O</sub>   | DC Output Voltage                | $-0.5 \le V_{O} \le +7.0$         | Output in 3-State    | V    |
|                  |                                  | $-0.5 \le V_{O} \le V_{CC} + 0.5$ | Note 1.              | V    |
| I <sub>IK</sub>  | DC Input Diode Current           | -50                               | V <sub>I</sub> < GND | mA   |
| I <sub>OK</sub>  | DC Output Diode Current          | -50                               | V <sub>O</sub> < GND | mA   |
|                  |                                  | +50                               | $V_O > V_{CC}$       | mA   |
| Io               | DC Output Source/Sink Current    | ±50                               |                      | mA   |
| Icc              | DC Supply Current Per Supply Pin | ±100                              |                      | mA   |
| I <sub>GND</sub> | DC Ground Current Per Ground Pin | ±100                              |                      | mA   |
| T <sub>STG</sub> | Storage Temperature Range        | -65 to +150                       |                      | °C   |

<sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute—maximum—rated conditions is not implied.

<sup>1.</sup> Output in HIGH or LOW State. I<sub>O</sub> absolute maximum rating must be observed.

## **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Parameter                                                                       | Min        | Тур        | Max                    | Unit |
|-----------------|---------------------------------------------------------------------------------|------------|------------|------------------------|------|
| V <sub>CC</sub> | Supply Voltage Operating Data Retention Only                                    | 2.0<br>1.5 | 3.3<br>3.3 | 3.6<br>3.6             | V    |
| V <sub>I</sub>  | Input Voltage                                                                   | 0          |            | 5.5                    | V    |
| Vo              | Output Voltage (HIGH or LOW State) (3–State)                                    | 0<br>0     |            | V <sub>CC</sub><br>5.5 | V    |
| I <sub>OH</sub> | HIGH Level Output Current, V <sub>CC</sub> = 3.0V – 3.6V                        |            |            | -24                    | mA   |
| I <sub>OL</sub> | LOW Level Output Current, V <sub>CC</sub> = 3.0V – 3.6V                         |            |            | 24                     | mA   |
| I <sub>OH</sub> | HIGH Level Output Current, V <sub>CC</sub> = 2.7V – 3.0V                        |            |            | -12                    | mA   |
| l <sub>OL</sub> | LOW Level Output Current, V <sub>CC</sub> = 2.7V - 3.0V                         |            |            | 12                     | mA   |
| T <sub>A</sub>  | Operating Free–Air Temperature                                                  | -40        |            | +85                    | °C   |
| Δt/ΔV           | Input Transition Rise or Fall Rate, $V_{IN}$ from 0.8V to 2.0V, $V_{CC} = 3.0V$ | 0          |            | 10                     | ns/V |

# DC ELECTRICAL CHARACTERISTICS

|                  |                                       |                                                                                    | T <sub>A</sub> = -40°C |      |      |
|------------------|---------------------------------------|------------------------------------------------------------------------------------|------------------------|------|------|
| Symbol           | Characteristic                        | Condition                                                                          | Min                    | Max  | Unit |
| V <sub>IH</sub>  | HIGH Level Input Voltage (Note 2.)    | 2.7V ≤ V <sub>CC</sub> ≤ 3.6V                                                      | 2.0                    |      | V    |
| V <sub>IL</sub>  | LOW Level Input Voltage (Note 2.)     | 2.7V ≤ V <sub>CC</sub> ≤ 3.6V                                                      |                        | 0.8  | V    |
| V <sub>OH</sub>  | HIGH Level Output Voltage             | $2.7V \le V_{CC} \le 3.6V; I_{OH} = -100\mu A$                                     | V <sub>CC</sub> - 0.2  |      | V    |
|                  |                                       | V <sub>CC</sub> = 2.7V; I <sub>OH</sub> = -12mA                                    | 2.2                    |      |      |
|                  |                                       | V <sub>CC</sub> = 3.0V; I <sub>OH</sub> = -18mA                                    | 2.4                    |      |      |
|                  |                                       | V <sub>CC</sub> = 3.0V; I <sub>OH</sub> = -24mA                                    | 2.2                    |      |      |
| V <sub>OL</sub>  | LOW Level Output Voltage              | $2.7V \le V_{CC} \le 3.6V; I_{OL} = 100\mu A$                                      |                        | 0.2  | V    |
|                  |                                       | V <sub>CC</sub> = 2.7V; I <sub>OL</sub> = 12mA                                     |                        | 0.4  |      |
|                  |                                       | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 16mA                                     |                        | 0.4  |      |
|                  |                                       | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 24mA                                     |                        | 0.55 |      |
| I <sub>I</sub>   | Input Leakage Current                 | $2.7V \le V_{CC} \le 3.6V$ ; $0V \le V_{I} \le 5.5V$                               |                        | ±5.0 | μΑ   |
| I <sub>OZ</sub>  | 3–State Output Current                | $2.7 \le V_{CC} \le 3.6V$ ; $0V \le V_{O} \le 5.5V$ ; $V_{I} = V_{IH}$ or $V_{IL}$ |                        | ±5.0 | μА   |
| I <sub>OFF</sub> | Power–Off Leakage Current             | $V_{CC} = 0V; V_{I} \text{ or } V_{O} = 5.5V$                                      |                        | 10   | μΑ   |
| I <sub>CC</sub>  | Quiescent Supply Current              | $2.7 \le V_{CC} \le 3.6V$ ; $V_I = GND$ or $V_{CC}$                                |                        | 10   | μΑ   |
|                  |                                       | $2.7 \le V_{CC} \le 3.6V$ ; $3.6 \le V_I$ or $V_O \le 5.5V$                        |                        | ±10  | μΑ   |
| Δl <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | $2.7 \le V_{CC} \le 3.6V; V_{IH} = V_{CC} - 0.6V$                                  |                        | 500  | μΑ   |

<sup>2.</sup> These values of  $V_{\text{I}}$  are used to test DC electrical characteristics only.

**AC CHARACTERISTICS** (Note 3.;  $t_R = t_F = 2.5 \text{ns}$ ;  $C_L = 50 \text{pF}$ ;  $R_L = 500 \Omega$ )

|                                        |                                                |          |                       | Lin        | nits                   |            |      |
|----------------------------------------|------------------------------------------------|----------|-----------------------|------------|------------------------|------------|------|
|                                        |                                                |          |                       | 7          |                        |            |      |
|                                        |                                                |          | V <sub>CC</sub> = 3.0 | 0V to 3.6V | V <sub>CC</sub> = 2.7V |            |      |
| Symbol                                 | Parameter                                      | Waveform | Min                   | Max        | Min                    | Max        | Unit |
| f <sub>max</sub>                       | Clock Pulse Frequency                          | 3        | 150                   |            |                        |            | MHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub>   | Propagation Delay<br>Clock to Output           | 1        | 1.5<br>1.5            | 8.0<br>8.0 | 1.5<br>1.5             | 9.0<br>9.0 | ns   |
| t <sub>PZH</sub><br>t <sub>PZL</sub>   | Output Enable Time to<br>High and Low Level    | 2        | 1.5<br>1.5            | 8.0<br>8.0 | 1.5<br>1.5             | 9.0<br>9.0 | ns   |
| t <sub>PHZ</sub>                       | Output Disable Time From<br>High and Low Level | 2        | 1.5<br>1.5            | 6.0<br>6.0 | 1.5<br>1.5             | 7.0<br>7.0 | ns   |
| t <sub>s</sub>                         | Setup Time, HIGH to LOW Data to Clock          | 3        | 2.5                   |            | 2.5                    |            | ns   |
| t <sub>h</sub>                         | Hold Time, HIGH to LOW Data to Clock           | 3        | 1.5                   |            | 1.5                    |            | ns   |
| t <sub>s</sub>                         | Setup Time, HIGH to LOW CExx to Clock          | 3        | 2.5                   |            | 2.5                    |            | ns   |
| t <sub>h</sub>                         | Hold Time, HIGH to LOW CExx to Clock           | 3        | 1.5                   |            | 1.5                    |            | ns   |
| t <sub>w</sub>                         | Clock Pulse Width, HIGH or LOW                 | 3        | 3.3                   |            | 3.3                    |            | ns   |
| t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output-to-Output Skew (Note 4.)                |          |                       | 1.0<br>1.0 |                        |            | ns   |

<sup>3.</sup> These AC parameters are preliminary and may be modified prior to release. The maximum AC limits are design targets. Actual performance will be specified upon completion of characterization.

## **DYNAMIC SWITCHING CHARACTERISTICS**

|                  |                                      |                                                                  | T <sub>A</sub> = +25°C |     |     |      |
|------------------|--------------------------------------|------------------------------------------------------------------|------------------------|-----|-----|------|
| Symbol           | Characteristic                       | Condition                                                        | Min                    | Тур | Max | Unit |
| V <sub>OLP</sub> | Dynamic LOW Peak Voltage (Note 5.)   | $V_{CC} = 3.3V$ , $C_L = 50pF$ , $V_{IH} = 3.3V$ , $V_{IL} = 0V$ |                        | 0.8 |     | V    |
| V <sub>OLV</sub> | Dynamic LOW Valley Voltage (Note 5.) | $V_{CC} = 3.3V$ , $C_L = 50pF$ , $V_{IH} = 3.3V$ , $V_{IL} = 0V$ |                        | 0.8 |     | V    |

<sup>5.</sup> Number of outputs defined as "n". Measured with "n-1" outputs switching from HIGH-to-LOW or LOW-to-HIGH. The remaining output is measured in the LOW state.

### **CAPACITIVE CHARACTERISTICS**

| Symbol           | Parameter                     | Condition                                       | Typical | Unit |
|------------------|-------------------------------|-------------------------------------------------|---------|------|
| C <sub>IN</sub>  | Input Capacitance             | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$        | 7       | pF   |
| C <sub>I/O</sub> | Input/Output Capacitance      | $V_{CC} = 3.3V$ , $V_{I} = 0V$ or $V_{CC}$      | 8       | рF   |
| C <sub>PD</sub>  | Power Dissipation Capacitance | 10MHz, $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ | 25      | pF   |

<sup>4.</sup> Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design.



WAVEFORM 1 - Cxx to An/Bn PROPAGATION DELAYS

 $t_R = t_F = 2.5$ ns, 10% to 90%; f = 1MHz;  $t_W = 500$ ns



WAVEFORM 2 - OExx to An/Bn OUTPUT ENABLE AND DISABLE TIMES

 $t_R = t_F = 2.5$ ns, 10% to 90%; f = 1MHz;  $t_W = 500$ ns



WAVEFORM 3 – Cxx MINIMUM PULSE WIDTH, An/Bn/ $\overline{\text{CExx}}$  to Cxx SETUP AND HOLD TIMES

 $t_R$  =  $t_F$  = 2.5ns, 10% to 90%; f = 1MHz;  $t_W$  = 500ns except when noted

Figure 3. AC Waveforms



Figure 3. AC Waveforms (continued)



| TEST                                                       | SWITCH |
|------------------------------------------------------------|--------|
| t <sub>PLH</sub> , t <sub>PHL</sub>                        | Open   |
| t <sub>PZL</sub> , t <sub>PLZ</sub>                        | 6V     |
| Open Collector/Drain t <sub>PLH</sub> and t <sub>PHL</sub> | 6V     |
| t <sub>PZH</sub> , t <sub>PHZ</sub>                        | GND    |

 $C_L$  = 50pF or equivalent (Includes jig and probe capacitance)  $R_L$  =  $R_1$  = 500 $\Omega$  or equivalent  $R_T$  =  $Z_{OUT}$  of pulse generator (typically 50 $\Omega$ )

Figure 4. Test Circuit

## **OUTLINE DIMENSIONS**

#### **DW SUFFIX**

PLASTIC SOIC PACKAGE CASE 751E-04 ISSUE E



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 15.25  | 15.54  | 0.601     | 0.612 |  |
| В   | 7.40   | 7.60   | 0.292     | 0.299 |  |
| С   | 2.35   | 2.65   | 0.093     | 0.104 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.41   | 0.90   | 0.016     | 0.035 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.23   | 0.32   | 0.009     | 0.013 |  |
| K   | 0.13   | 0.29   | 0.005     | 0.011 |  |
| М   | 0 °    | 8°     | 0°        | 8°    |  |
| P   | 10.05  | 10.55  | 0.395     | 0.415 |  |
| R   | 0.25   | 0.75   | 0.010     | 0.029 |  |

#### **OUTLINE DIMENSIONS**

#### **DT SUFFIX**

PLASTIC TSSOP PACKAGE CASE 948H-01 ISSUE O







#### NOTES:

- NOTES:
  1 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15
- (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED
- PROTRUSION SHALL NOT EXCEED
  0.25 (0.010) PER SIDE.
  5. DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN
  EXCESS OF THE K DIMENSION AT MAXIMUM
  MATERIAL CONDITION.
  6. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | S INCHES  |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 7.70   | 7.90   | 0.303     | 0.311 |  |
| В   | 4.30   | 4.50   | 0.169     | 0.177 |  |
| С   |        | 1.20   |           | 0.047 |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50   | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65   | BSC    | 0.026 BSC |       |  |
| Н   | 0.27   | 0.37   | 0.011     | 0.015 |  |
| ſ   | 0.09   | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09   | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19   | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19   | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40   |        | 0.252     | BSC   |  |
| М   | 0°     | 8°     | 0°        | 8°    |  |





# **Notes**

# **Notes**

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163 Denver Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com

French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303-308-7142 (Mon-Fri 12:00pm to 5:00pm GMT)

Email: ONlit@hibbertco.com

EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, UK, Ireland

#### CENTRAL/SOUTH AMERICA:

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

Toll-Free from Mexico: Dial 01-800-288-2872 for Access -

then Dial 866-297-9322

ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support

Phone: 303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781

Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031

Phone: 81-3-5740-2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.