## Preliminary Technical Data

## FEATURES

16 Bits Resolution with No Missing 16-Bit Codes Throughput: 250 kSPS<br>INL: $\pm$ 3LSB Max ( $\pm 0.0046$ \% of Full-Scale)<br>S/(N+D): 89 dB Typ @ 10 kHz<br>THD: -95 dB Typ @ 10 kHz<br>Pseudo-Differential Analog input range:<br>OV to $\mathrm{V}_{\text {REF }}$ with $\mathrm{V}_{\text {REF }}$ up to VDD<br>No Pipeline Delay<br>Single Supply Operation 5V and 2.7V<br>with $2.5 \mathrm{~V} / 3 \mathrm{~V} / 5 \mathrm{~V}$ logic interface<br>Multiple ADCs Daisy Chain and Busy Indicator Serial Interface SPI/QSPI/ $\mu$ Wire/DSP compatible 20 mW @ 5V/250ksps, TBD @ 3V Typical Power Dissipation,<br>$80 \mu \mathrm{~W}$ @ 1 kSPS<br>Stand-by current ( acquisition phase ): $1 \mu \mathrm{~A}$ Max<br>$\mu$-SOIC Package ( $\mu$-SO8 size)<br>Pin-to-Pin Compatible with the AD7686, AD7687, AD7688

## Battery Powered Equipment

Data Acquisition
Instrumentation
Medical Instruments
Process Control

## GENERAL DESCRIPTION

The AD7685 is a 16 -bit, 250 kSPS , charge redistribution successive-approximation, Analog-to-Digital Converter which operates from a single power supply. It contains a high-speed 16 -Bit sampling ADC with no missing codes, an internal conversion clock, error correction circuits and a flexible serial interface port. The part also contain a low noise, wide bandwidth, very short aperture delay track/ hold circuit which can sample an analog input range from 0 V to REF. The reference voltage REF is applied externally and can be set up to the supply voltage.
The serial interface features the capability to "Daisy chain" several ADCs on a single 3 wire bus and provides an optional Busy indicator.
The AD7685 is hardware factory calibrated. It is fabricated using CMOS process and is housed in 10 -lead $\mu$ SOIC package with operation specified from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## *Patent pending. <br> REV. Pr G

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

FUNCTIONAL BLOCK DIAGRAM

$\mu S O$ PulSAR 16 Bit ADC

| Type / kSPS | $\mathbf{1 0 0} \mathbf{k S P S}$ | $\mathbf{2 5 0} \mathbf{k S P S}$ | $\mathbf{3 8 0} \mathbf{- 5 5 0} \mathbf{~ k S P S}$ |
| :---: | :--- | :--- | :--- |
| True <br> Differential | $\underline{\text { AD7684 }}$ | $\underline{\text { AD7687 }}$ | $\underline{\text { AD7688 }}$ |
| Pseudo <br> Differential | $\underline{\text { AD7683 }}$ | $\underline{\text { AD7685 }}$ | $\underline{\text { AD7686 }}$ |
| Unipolar | $\underline{\text { AD7680 }}$ |  |  |

## PRODUCT HIGHLIGHTS

1. Superior INL

The AD7685 has a maximum integral non linearity of 3 LSB with no missing 16 -bit code.

## 2. 2.7 V or 5 V Single Supply Operation

The AD7685 operates from a single supply, dissipates only TBD mW typical, and even lower when a reduced throughput is used. It consumes $1 \mu \mathrm{~A}$ maximum during the acquisition phase.
3.Fast Throughput.

The AD7685 is a high speed 250 kSPS, charge redistribution, 16-Bit SAR ADC with no pipeline delay.
4. Serial Interface with OVDD, Daisy Chain and Busy $2.5 \mathrm{~V}, 3 \mathrm{~V}$ or 5 V logic 3-wire serial interface arrangement compatible with SPI and DSP host.

[^0]
# AD7685-SPECIFICATIONS <br> $\left(\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{VDD}=5 \mathrm{~V}, \mathrm{OVDD}=2.3 \mathrm{~V}$ to 5.25 V , unless otherwise noted.) 

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RESOLUTION |  | 16 |  |  | Bits |
| ANALOG INPUT <br> Voltage Range Absolute Input Voltage <br> Analog Input CMRR Leakage Current at $25^{\circ} \mathrm{C}$ Input Impedance | $\begin{aligned} & \text { IN+ - IN- } \\ & \text { IN }+ \\ & \text { IN- } \\ & \mathrm{f}_{\mathrm{IN}}=\text { TBD } \mathrm{kHz} \\ & 250 \mathrm{kSPS} \text { Throughput } \end{aligned}$ | $\begin{aligned} & 0 \\ & -0.1 \\ & -0.1 \end{aligned}$ | TBD TBD log Inp | $\begin{aligned} & \mathrm{V}_{\text {REF }} \\ & \text { VDD }+0.3 \\ & \text { TBD } \end{aligned}$ <br> tion | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~dB} \\ & \mathrm{nA} \end{aligned}$ |
| THROUGHPUT SPEED <br> Complete Cycle <br> Throughput Rate |  | 0 |  | $\begin{aligned} & 4 \\ & 250 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mathrm{kSPS} \end{aligned}$ |
| DC ACCURACY <br> No Missing Codes <br> Integral Linearity Error <br> Transition Noise <br> Gain Error ${ }^{2}$, $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ FSR <br> Gain Error Temperature Drift Offset Error ${ }^{2}$, $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ Offset Temperature Drift Power Supply Sensitivity | $\text { REF }=5 \mathrm{~V}$ $\mathrm{VDD}=5 \mathrm{~V} \pm 5 \%$ | $\begin{aligned} & 16 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0.7 \\ & \\ & \pm \mathrm{TB} \mathrm{~B} \\ & \pm \mathrm{TB} \mathrm{~B} \\ & \pm \mathrm{TB} \mathrm{~B} \\ & \pm \mathrm{TB} \mathrm{D} \end{aligned}$ | $\begin{aligned} & +3 \\ & \pm \text { TBD } \\ & \pm \text { TBD } \end{aligned}$ | Bits <br> LSB ${ }^{1}$ <br> LSB <br> \% of <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> LSB <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> LSB |
| AC ACCURACY <br> Signal-to-Noise <br> Spurious Free Dynamic Range <br> Total Harmonic Distortion Signal-to-(Noise + Distortion) <br> Intermodulation Distortion Second Order Terms Third Order Terms -3 dB Input Bandwidth | $\begin{aligned} & \mathrm{f}_{\mathrm{IN}}=\mathrm{TBD} \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{IN}}=\mathrm{TBD} \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{IN}}=\mathrm{TBD} \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{IN}}=\mathrm{TBD} \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{IN}}=\mathrm{TBD} \mathrm{kHz}, \\ &-60 \mathrm{~dB} \mathrm{Input} \end{aligned}$ | $88$ $88$ | $\begin{aligned} & 89 \\ & 95 \\ & -95 \\ & 89 \\ & 29 \\ & \\ & \text { TBD } \\ & \text { TB D } \\ & 2 \end{aligned}$ | T B D | $\mathrm{dB}^{3}$ <br> d B <br> dB <br> dB <br> dB <br> d B <br> dB <br> MHz |
| SAMPLING DYNAMICS <br> Aperture Delay Aperture Jitter Transient Response | Full-Scale Step |  | 2 5 | 1.5 | $\begin{aligned} & \mathrm{ns} \\ & \text { ps rms } \\ & \mu \mathrm{s} \end{aligned}$ |
| REFERENCE <br> External Reference Voltage <br> External Reference Current Drain | 250kSPS Throughput | 0.5 |  | VDD +0.3 | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| ```DIGITAL INPUTS Logic Levels V IL VIH IIL I``` | $\begin{aligned} & \text { OVDD }=2.7 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \\ & \text { OVDD }=2.3 \mathrm{~V} \text { to } 5.25 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -0.3 \\ & +2.0 \\ & +1.7 \\ & -1 \\ & -1 \end{aligned}$ |  | $\begin{aligned} & \quad+0.8 \\ & \text { OVDD }+0.3 \\ & \text { OVDD }+0.3 \\ & \quad+1 \\ & +1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| DIGITAL OUTPUTS <br> Data Format Pipeline Delay <br> $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ | $\begin{aligned} & I_{\text {SINK }}=500 \mu \mathrm{~A} \\ & \mathrm{I}_{\text {SOURCE }}=-500 \mu \mathrm{~A} \end{aligned}$ | OVD | 6-Bits Results omplet | Binary <br> le Immediately version <br> 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |

NOTES
${ }^{1}$ LSB means Least Significant Bit. With the 5 V input range, one LSB is $76.3 \mu \mathrm{~V}$.
${ }^{2}$ See Definition of Specifications section. These specifications do include full temperature range variation but do not include the error contribution from the external reference.
${ }^{3}$ All specifications in dB are referred to a full-scale input FS. Tested with an input signal at 0.5 dB below full-scale unless otherwise specified.
Specifications subject to change without notice.
REV. Pr G

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { POWER SUPPLIES } \\ & \text { VD D } \\ & \text { VDD Range } \\ & \text { OVD D } \end{aligned}$ | Specified Performance | $\begin{aligned} & 4.75 \\ & 2.7 \\ & 2.7 \end{aligned}$ | 5 | $\begin{aligned} & 5.25 \\ & 5.25 \\ & 5.25 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| ```Operating Current V D D OVDD Power Dissipation (VDD \(=5 \mathrm{~V}\) )``` | 250 kSPS Throughput $\mathrm{VDD}=5 \mathrm{~V}$ <br> 250 kSPS Throughput ${ }^{4}$ 1 kSPS Throughput ${ }^{4}$ During acquisition phase ${ }^{4}$ |  | $\begin{aligned} & \text { T B D } \\ & \text { T B D } \\ & 20 \\ & 80 \end{aligned}$ | $\begin{gathered} \text { TBD } \\ \text { TBD } \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~m} \mathrm{~W} \\ & \mu \mathrm{~W} \\ & \mu \mathrm{~W} \end{aligned}$ |
| TEMPERATURE RANGE ${ }^{5}$ Specified Performance | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

## NOTES

${ }^{4}$ With all digital inputs forced to OVDD or GND respectively.
${ }^{5}$ Contact factory for extended temperature range.
Specifications subject to change without notice.

## 

|  | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Conversion Time: CNV Rising Edge to Data available | $\mathrm{t}_{\text {conv }}$ | 1.1 |  | 2.5 | $\mu \mathrm{s}$ |
| Acquisition Time | $\mathrm{t}_{\text {ACQ }}$ | 1.5 |  |  | $\mu \mathrm{s}$ |
| Time Between Conversions | $\mathrm{t}_{\text {CYC }}$ | 4 |  |  | $\mu \mathrm{s}$ |
| CNV Pulse width ( $\overline{\mathrm{CS}}$ mode ) | $\mathrm{t}_{\mathrm{CNVH}}$ | 5 |  |  | ns |
| SCK Period | $\mathrm{t}_{\text {SCK }}$ | 15 |  |  | ns |
| SCK Low Time | $\mathrm{t}_{\text {SCKH }}$ | 7 |  |  | ns |
| SCK High Time | $\mathrm{t}_{\text {SCKL }}$ | 7 |  |  | ns |
| SCK Falling Edge to Data remains Valid | $\mathrm{t}_{\text {HSDO }}$ | 5 |  |  | ns |
| SCK Falling Edge to Data Valid delay | $\mathrm{t}_{\text {DSDO }}$ |  |  |  |  |
| OVDD above 4.75 V |  |  |  | 13 | ns |
| OVDD above 3 V |  |  |  | 20 | ns |
| OVDD above 2.7 V |  |  |  | 27 | ns |
| CNV or SDI Low to SDO D15 MSB Valid ( $\overline{\mathrm{CS}}$ mode) OVDD above 4.75 V <br> OVDD above 2.7 V | $\mathrm{t}_{\mathrm{EN}}$ |  |  | 15 | ns |
| OVDD above 2.7 V |  |  |  | 30 | ns |
| CNV or SDI High or last SCK Falling Edge to SDO High Impedance ( $\overline{\mathrm{CS}}$ mode) | $\mathrm{t}_{\text {DIS }}$ |  |  | 30 | ns |
| SDI valid Setup Time from CNV rising edge ( $\overline{\mathrm{CS}}$ mode) | $\mathrm{t}_{\text {SSDICNV }}$ | 8 |  |  | ns |
| SDI valid Hold Time from CNV rising edge ( $\overline{\mathrm{CS}}$ mode) | $\mathrm{t}_{\text {HSDICNV }}$ | 0 |  |  | ns |
| SCK valid Setup Time from CNV rising edge (Chain mode) | $\mathrm{t}_{\text {SSCKCNV }}$ | 8 |  |  | ns |
| SCK valid Hold Time from CNV rising edge (Chain mode) | $\mathrm{t}_{\text {HSCKCNV }}$ | 5 |  |  | ns |
| SDI valid Setup Time from SCK falling edge (Chain mode) | $\mathrm{t}_{\text {SSDISCK }}$ | 8 |  |  | ns |
| SDI valid Hold Time from SCK falling edge (Chain mode) | $\mathrm{t}_{\text {HSDISCK }}$ | 0 |  |  | ns |
| SDI High to SDO High (Chain mode with Busy indicator) OVDD above 4.75 V | $\mathrm{t}_{\text {DSDOSDI }}$ |  |  | $\begin{aligned} & 15 \\ & 30 \end{aligned}$ | ns |
| OVDD above 2.7 V |  |  |  | $30$ | ns |

## AD7685-SPECIFICATIONS

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

## Analog Inputs

$\mathrm{IN}+^{2}, \mathrm{IN} \mathbf{-}^{2}, \mathrm{REF}, \ldots . . \mathrm{GND}-0.3 \mathrm{~V}$ to $\mathrm{VDD}+0.3 \mathrm{~V}$
Supply Voltages
VDD, OVDD to GND . . . . . . . . . . . . . . . . -0.3 V to 7 V
VDD to OVDD . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 7$ V
Digital Inputs to GND . . . . . -0.3 V to OVDD +0.3 V
Digital Outputs to GND .... -0.3 V to OVDD +0.3 V

Internal Power Dissipation ${ }^{3}$. . . . . . . . . . . . . . . . 325 mW
Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . . $150^{\circ} \mathrm{C}$
Storage Temperature Range ......... $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature Range
(Soldering 10 sec ) $300^{\circ} \mathrm{C}$

## NOTES

${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2}$ See Analog Input section.
${ }^{3}$ Specification is for device in free air: $\mu$ SOIC-10: $\theta_{\mathrm{JA}}=200^{\circ} \mathrm{C} / \mathrm{W}$.

## ORDERING GUIDE

| Model |  | Temperature Range | Package Description | Package Option | Brand |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD7685BRM |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\mu \mathrm{SOIC}-10$ | RM-10 | C 01 |
| AD7685BRMRL7 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\mu \mathrm{SOIC}-10$ | RM-10 (reel) | C01 |
| EVAL-AD7685CB ${ }^{1}$ |  |  | Evaluation Board |  |  |
| EVAL-CONTROL | BRD2 ${ }^{2}$ |  | Controller Board |  |  |
| EVAL-CONTROL | BRD3 ${ }^{2}$ |  | Controller Board |  |  |

NOTES
${ }^{1}$ This board can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL BRDx for evaluation/demonstration purposes.
${ }^{2}$ These boards allow a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designators.


Figure 1. Load Circuit for Digital Interface Timing.


Figure 2. Voltage Reference Levels for Timing.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7685 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN FUNCTION DESCRIPTIONS

| Pin \# | Mnemonic |  | Function |
| :---: | :---: | :---: | :---: |
| 1 | REF | A I | Reference Input Voltage. The REF range is from TBD to VDD. It is referred to the GND ground. This pin should be decoupled closely to the pin with a TBD $\mu$ Fcapacitor. |
| 2 | V D D | P | Input Power Supply. |
| 3 | $\mathrm{IN}+$ | A I | Analog Input. It is referred to IN-. The voltage range, difference between $I N+$ and $I N-$, is 0 V to $\mathrm{V}_{\mathrm{REF}}$. |
| 4 | IN- | A I | Sense Analog Input Ground. To be connected to the analog ground plane or to a remote sense ground. |
| 5 | GND | P | Power Supply Ground. |
| 6 | CNV | D I | Convert Input. This input has multiple functions. On its leading edge, it initiates the conversions, it selects the interface mode of the part, Chain or $\overline{\mathrm{CS}}$ mode, and in chain mode, it enables the busy indicator feature if SCK is high. In $\overline{\mathrm{CS}}$ mode, it can enable the serial output signal when low. In Chain mode, the data should be read when CNV is high. |
| 7 | S D O | D O | Serial Data Output. The conversion result or the programming configuration word are ouput on this pin. It is synchronized to SCK. |
| 8 | S C K | D I | Serial Data Clock Input. |
| 9 | S D I | D I | Serial Data Input. This input provides multiple features. It selects the interface mode of the ADC as follows: <br> The Chain mode is selected if SDI is low during the CNV rising edge. In this Chain mode, SDI could be used as a data input to daisy chain the conversion results from two or more ADCs onto a single SDO line. The digital data level on SDI is output on SDO with a delay of 16 SCK cycles. <br> The $\overline{\mathrm{CS}}$ mode is selected if SDI is high during the CNV rising edge. In this $\overline{\mathrm{CS}}$ mode, either SDI or CNV can enable the serial output signals when low and if SDI or CNV is low when the conversion is complete, the busy indicator feature is enabled. |
| 10 | OVD D | P | Input/Output Interface Digital Power. Nominally at the same supply than the host inter face $(2.5 \mathrm{~V}, 3 \mathrm{~V}$ or 5 V$)$. |

[^1]
## AD7685

## DEFINITION OF SPECIFICATIONS

## INTEGRAL NONLINEARITY ERROR (INL)

Linearity error refers to the deviation of each individual code from a line drawn from "negative full scale" through "positive full scale". The point used as "negative full scale" occurs $1 / 2$ LSB before the first code transition. "Positive full scale" is defined as a level $11 / 2$ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line.

## DIFFERENTIAL NONLINEARITY ERROR (DNL)

In an ideal ADC, code transitions are 1 LSB apart. Differential nonlinearity is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

## GAIN ERROR

The last transition (from $111 \ldots 10$ to $111 \ldots 11$ ) should occur for an analog voltage $11 / 2$ LSB below the nominal full scale ( 4.999886 V for the 0 V to 5 V range). The gain error is the deviation of the actual level of the last transition from the ideal level after the offset has been adjusted out.

## OFFSET ERROR

The first transition should occur at a level $1 / 2$ LSB above analog ground ( $38.1 \mu \mathrm{~V}$ for the 0 V to 5 V range). The offset error is the deviation of the actual transition from that point.

## SPURIOUS FREE DYNAMIC RANGE (SFDR)

The difference, in decibels (dB), between the rms amplitude of the input signal and the peak spurious signal.

EFFECTIVE NUMBER OF BITS (ENOB)
ENOB is a measurement of the resolution with a sine wave input. It is related to $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ by the following formula:

$$
\left.\mathrm{ENOB}=\left(\mathrm{S} /[\mathrm{N}+\mathrm{D}]_{\mathrm{dB}}-1.76\right) / 6.02\right)
$$

and is expressed in bits.

## TOTAL HARMONIC DISTORTION (THD)

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels.

## SIGNAL-TO-NOISE RATIO (SNR)

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels.

## SIGNAL TO (NOISE + DISTORTION) RATIO (S/[N+D])

$\mathrm{S} /(\mathrm{N}+\mathrm{D})$ is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ is expressed in decibels.

## APERTURE DELAY

Aperture delay is a measure of the acquisition performance and is measured from the rising edge of the CNV input to when the input signal is held for a conversion.

## TRANSIENT RESPONSE

The time required for the AD7685 to achieve its rated accuracy after a full-scale step function is applied to its input.


Figure 3. ADC Simplified Schematic

## CIRCUIT INFORMATION

The AD7685 is a fast, low-power, single-supply, precise 16 -bit analog-to-digital converter (ADC). The AD7685 is capable of converting 250,000 samples per second ( 250 kSPS) and allow power saving between conversions. When operating at 1 kSPS , for example, it consumes typically $48 \mu \mathrm{~W}$ with a 3 V supply, ideal for battery-powered applications.

The AD7685 provides the user with an on-chip track/hold, successive approximation ADC that does not exhibit any pipeline or latency, making it ideal for multiple multiplexed channel applications.
The AD7685 can be operated from a single 2.7 V to 5.5 V supply and be interfaced to either 5 V or 3.3 V or 2.5 V digital logic. It is housed in a 10 -lead $\mu \mathrm{SO}$ package that combines space savings and allows flexible configurations. The AD7685 is pin-to-pin-compatible with the AD7686, the AD7687 and the AD7688.
The CNV rising edge is used as a sampling edge. It puts the track and hold in hold position and initiates the conversion process. Because the AD7685 has an on board conversion clock, the serial clock SCK is not required for the conversion process. When the conversion is complete and whatever the CNV state is, the part returns automatically in a power-down mode with the track and hold in track position.

## CONVERTER OPERATION

The AD7685 is a successive approximation analog-todigital converter based on a charge redistribution DAC. Figure 3 shows the simplified schematic of the ADC. The capacitive DAC consists of two identical arrays of 16 binary weighted capacitors which are connected to the two comparator inputs.
During the acquisition phase, terminals of the array tied to the comparator's input are connected to GND via SW and SW.. All independent switches are connected to the analog inputs. Thus, the capacitor arrays are used as sampling capacitors and acquire the analog signal on IN+ and IN - inputs. When the acquisition phase is complete and the CNV input goes high, a conversion phase is initiated.

When the conversion phase begins, $\mathrm{SW}_{+}$and $\mathrm{SW}_{-}$are opened first. The two capacitor arrays are then disconnected from the inputs and connected to the GND input. Therefore, the differential voltage between the inputs IN+ and IN - captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become unbalanced. By switching each element of the capacitor array between GND or REF, the comparator input varies by binary weighted voltage steps ( $\mathrm{V}_{\mathrm{REF}} / 2$, $\mathrm{V}_{\mathrm{REF}} / 4 \ldots \mathrm{~V}_{\mathrm{REF}} / 65536$ ). The control logic toggles these switches, starting with the MSB first, in order to bring the comparator back into a balanced condition. After the completion of this process, the control logic generates the ADC output code and a BUSY signal indicator.

## Transfer Functions

The ideal transfer characteristic for the AD 7685 is shown in Figure 4 and Table I.


Figure 4. ADC Ideal Transfer Function

# PRELIMINARY TECHNICAL DATA 

## AD7685

Table I. Output Codes and Ideal Input Voltages

| Description | Analog <br> Input <br> $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ | Digital Output Code <br> Hexa |
| :--- | :--- | :---: |
| FSR -1 LSB | 4.999924 V | FFFF $^{1}$ |
| Midscale + 1 LSB | 2.500076 V | 8001 |
| Midscale | 2.5 V | 8000 |
| Midscale -1 LSB | 2.499924 V | 7 FFF |
| -FSR + 1 LSB | $76.3 \mu \mathrm{~V}$ | 0001 |
| -FSR | 0 V | $0000^{2}$ |

NOTES
${ }^{1}$ This is also the code for overrange analog input ( $\mathrm{V}_{\mathrm{IN}+}-\mathrm{V}_{\text {IN }-}$ above
$\mathrm{V}_{\mathrm{REF}}-\mathrm{V}_{\mathrm{GND}}$ ).
${ }^{2}$ This is also the code for underrange analog input ( $\mathrm{V}_{\mathrm{IN}+}-\mathrm{V}_{\text {IN }}$ below $\mathrm{V}_{\mathrm{GND}}$ ).

## DIGITAL INTERFACE

Though the AD7685 has a reduced number of pins, it offers flexibility in its serial interface modes:

The AD7685, used in " $\overline{\mathrm{CS}}$ mode", is compatible to SPI, QSPI digital hosts and DSPs (e.g.:Blackfin ADSP-BF53x or ADSP-219x). This interface can use either 3 or 4 wires. Three wires interface using CNV, SCK and SDO signals, minimizes wiring connections useful, for instance, in isolated applications. Four wires interface using SDI, CNV, SCK and SDO signals allows CNV, used to initiate the conversions, to be independent of the reading timing (SDI). That is useful in, low jitter sampling or simultaneous sampling applications.

The AD7685, used in "Chain mode", provides a "daisy chain" feature using the SDI input for cascading multiple ADCs on a single data line.

The mode in which the part operates depends on the SDI level when the CNV rising edge occurs. The $\overline{\mathrm{CS}}$ mode is selected if SDI is high and the chain mode is selected if SDI is low. The SDI hold time is such that when SDI and CNV are connected together, the chain mode is always selected.

The AD7685 also offers the possibility, as an option and with both modes, to force a start bit in front of the 16 data bits. This start bit can be used as a busy signal indicator to interrupt the digital host and trigger the data reading.

The busy indicator is output or not depending on the mode as follows:
In $\overline{\mathrm{CS}}$ mode, the busy indicator occurs if CNV or SDI is low when the ADC conversion ends.
In Chain mode, the busy indicator will be outputed if SCK is high during the CNV rising edge.

## $\overline{\mathrm{CS}}$ MODE 3 wires without Busy indicator

This mode is usually used when a single AD7685 is connected to an SPI compatible digital host. The connection diagram is shown in figure 5 and the corresponding timing is given in figure 6.
With SDI tied to OVDD, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode and forces SDO in high impedance. Once a conversion is initiated, it will be processed until completion whatever the state of CNV is. For instance, it could be useful to bring CNV low to select other SPI devices such as analog multiplexers but CNV must be returned high before the minimum conversion time and held high until the maximum conversion time to avoid the generation of the busy signal indicator. When the conversion is complete, the AD7685 enters in acquisition phase and in reduced power mode. When CNV goes low, the MSB is output on SDO. The remaining data bits are then clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host with acceptable hold time using the SCK falling edge will allow a faster reading rate. After the 16th SCK falling edge or when CNV goes high, whichever is the earliest, SDO returns to high impedance.


Figure 5. $\overline{C S}$ mode 3 wires without busy indicator Connection Diagram (SDI high ).


Figure 6. $\overline{C S}$ mode 3 wires without busy indicator Serial InterfaceTiming (SDI high ).

## AD7685

## $\overline{\mathrm{CS}}$ MODE 3 wires with Busy indicator

This mode is usually used when a single AD7685 is connected to an SPI compatible digital host having an interrupt input.
The connection diagram is shown in figure 7 and the corresponding timing is given in figure 8.
With SDI tied to OVDD, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode and forces SDO in high impedance. SDO is maintained in high impedance until the completion of the conversion whatever the state of CNV is. Prior to the minimum conversion time, CNV could be used to select other SPI devices such as analog multiplexers but CNV must be returned low before the minimum conversion time and held low until the maximum conversion time to guarantee the generation of the busy signal indicator. When the conversion is complete, SDO goes from high impedance to low. With a pull-up on SDO line, this transition can be used as an interrupt signal to trigger the data reading controlled by the digital
host. The AD7685 also enters in acquisition phase and in reduced power mode. The data bits are then clocked out, MSB first, by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host with acceptable hold time using the SCK falling edge will allow a faster reading rate. After the optional 17th SCK falling edge or when CNV goes high whichever is the earliest, SDO returns to high impedance.


Figure 7. $\overline{C S}$ mode 3 wires with busy indicator Connection Diagram (SDI high ).


Figure 8. $\overline{C S}$ mode 3 wires with busy indicator Serial Interface Timing (SDI high ).

## $\overline{\mathrm{CS}}$ MODE 4 wires without Busy indicator

This mode is usually used when multiple AD7685's are connected to an SPI compatible digital host.
A connection diagram example using two AD7685's is shown in figure 9 and the corresponding timing is given in figure 10.
With SDI high, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode and forces SDO in high impedance. In this mode, CNV is held high during the conversion phase and the subsequent data reading. SDI must be high before the minimum conversion time and held high until the maximum conversion time to avoid the generation of the busy signal indicator. When the conversion is complete, the AD7685 enters in acquisition phase and in reduced power mode. Each ADC result can be read by bringing low its SDI input which outputs the MSB on

SDO. The remaining data bits are then clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host with acceptable hold time using the SCK falling edge will allow a faster reading rate and more AD7685s on a single SPI port. After the 16 th SCK falling edge or when SDI goes high whichever is the earliest, SDO returns to high impedance and another AD7685 can be read.


Figure 9. $\overline{C S}$ mode 4 wires without busy indicator Connection Diagram.


Figure 10. $\overline{C S}$ mode 4 wires without busy indicator Serial InterfaceTiming.

## AD7685

## $\overline{\mathrm{CS}}$ MODE 4 wires with Busy indicator

This mode is usually used when a single AD7685 is connected to an SPI compatible digital host having an interrupt input and it is desired to keep CNV, used to sample the analog input, independent of the signal used to select the data reading. This requirement is particularly important in applications where low jitter on CNV is desired.
The connection diagram is shown in figure 11 and the corresponding timing is given in figure 12.
With SDI high, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode and forces SDO in high impedance. In this mode, CNV is held high during the conversion phase and the subsequent data reading. Prior to the minimum conversion time, SDI could be used to select other SPI devices such as analog multiplexers but SDI must be returned low before the minimum conversion time and held low until the maximum conversion time to guarantee the generation of the busy signal indicator.

When the conversion is complete, SDO goes from high impedance to low. With a pull-up on SDO line, this transition can be used as an interrupt signal to trigger the data reading controlled by the digital host. The AD7685 also enters in acquisition phase and in reduced power mode. The data bits are then clocked out, MSB first, by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host with acceptable hold time using the SCK falling edge will allow a faster reading rate. After the 17th otional SCK falling edge or SDI goes high whichever is the earliest, the SDO returns to high impedance.


Figure 11. $\overline{C S}$ mode 4 wires with busy indicator Connection Diagram .


Figure 12. $\overline{C S}$ mode 4 wires with busy indicator Serial Interface Timing.

## Chain MODE without Busy indicator

This mode can be used to "daisy-chain" multiple AD7685's on a single 3 wire serial interface. This feature is useful for reducing component count and wiring connections when desired as, for instance, in isolated multiconverter application or for systems with a limited capacity for interfacing to a large number of converters. A connection diagram example using two AD7685's is shown in figure 13 and the corresponding timing is given in figure 14.
With SDI tied to ground, SDO is low when CNV is low. With SCK low, a rising edge on CNV initiates a conversion, selects the Chain mode and disables the busy indicator. In this mode, CNV is held high during the conversion phase and the subsequent data reading. When the conversion is complete, the MSB is output on SDO, the

AD7685 enters in acquisition phase and in reduced power mode. The remaining data bits stored in the internal output data shift register are then clocked by subsequent SCK falling edges. This internal output data shift register is also filled in on each SCK falling edge by the SDI data. By connecting SDO output of an "upstream" device to the SDI input of a "downstream" device, after the 16th SCK falling edge, the MSB of the "upstream" device is output on SDO and, consequently, the result of all devices in the chain is output serially on the SDO output of the last "downstream" device. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host with acceptable hold time using the SCK falling edge will allow a faster reading rate and more AD7685s in the chain. For instance, with a 5 ns digital host set-up time and 5 V interface, up to five AD7685's running at the maximum conversion rate of 250 kSPS can be "daisy-chain" to a single 3 wire port.


Figure 13. Chain mode without busy indicator Connection Diagram .


Figure 14. Chain mode without busy indicator Serial InterfaceTiming.

## AD7685

## Chain MODE with Busy indicator

This mode can also be used to "daisy-chain" multiple AD7685's on a single 3 wire serial interface while providing a busy indicator.
A connection diagram example using three AD7685's is shown in figure 15 and the corresponding timing is given in figure 16.
With SDI and CNV tied together, SDO is low when CNV is low. With SCK high, a rising edge on CNV/SDI initiates a conversion, selects the Chain mode and enables the busy indicator feature. In this mode, CNV is held high during the conversion phase and the subsequent data reading. When the conversion is complete and SDI is high, SDO goes high, this transition on SDO can be used as an interrupt signal to trigger the data reading controlled by the digital host. The AD7685 also enters in acquisition
phase and in reduced power mode. The data bits stored in the internal output data shift register are then clocked out, MSB first, by subsequent SCK falling edges. This internal output data shift register is also filled in by the SDI data on each SCK falling edge except the first one. By connecting SDO output of an "upstream" device to the SDI input of a "downstream" device, after the 17th SCK falling edge, the MSB of the "upstream" device is output on SDO and, consequently, the result of all devices in the chain is output serially on the SDO output of the last "downstream" device. Similarly, the busy indicator propagates through the chain such that SDO goes high only when all upstream devices conversions are complete. Although the rising edge can be used to capture the data, a digital host with acceptable hold time using the SCK falling edge will allow a faster reading rate and more AD7685s in the chain. For instance, with a 5 ns digital host set-up time and 5 V interface, up to five AD7685's running at the maximum conversion rate of 250 kSPS can be "daisy-chain" to a single 3 wire port.


Figure 15. Chain mode with busy indicator Connection Diagram .


Figure 16. Chain mode with busy indicator Serial Interface Timing.

## OUTLINE DIMENSIONS

Dimensions shown in inches and ( mm ).

## 10-Lead $\mu$ SOIC

(RM-10)



[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703
    © Analog Devices, Inc., 2003

[^1]:    NOTES
    AI = Analog Input
    DI = Digital Input
    DO = Digital Output
    $\mathrm{P}=$ Power

