

# 5 V Low Power EIA RS-485 Transceiver

FUNCTIONAL BLOCK DIAGRAM

8-Lead

R

D

ADM485

RO

RE

DF 3

DI (4

# **ADM485**

(8) V<sub>CC</sub>

7) B

6) A

5 GND

#### **FEATURES**

Meets EIA RS-485 Standard 5 Mbps Data Rate Single 5 V Supply -7 V to +12 V Bus Common-Mode Range High Speed, Low Power BiCMOS Thermal Shutdown Protection Short Circuit Protection Driver Propagation Delay: 10 ns Receiver Propagation Delay: 15 ns High Z Outputs with Power Off Superior Upgrade for LTC485

### **APPLICATIONS**

Low Power RS-485 Systems DTE-DCE Interface Packet Switching Local Area Networks Data Concentration Data Multiplexers Integrated Services Digital Network (ISDN)

### GENERAL DESCRIPTION

The ADM485 is a differential line transceiver suitable for high speed bidirectional data communication on multipoint bus transmission lines. It is designed for balanced data transmission and complies with both EIA Standards RS-485 and RS-422. The part contains a differential line driver and a differential line receiver. Both the driver and the receiver may be enabled independently. When disabled, the outputs are three-stated.

The ADM485 operates from a single 5 V power supply. Excessive power dissipation caused by bus contention or by output shorting is prevented by a thermal shutdown circuit. This feature forces the driver output into a high impedance state if during fault conditions a significant temperature increase is detected in the internal driver circuitry.

Up to 32 transceivers may be connected simultaneously on a bus, but only one driver should be enabled at any time. It is important, therefore, that the remaining disabled drivers do not load the bus. To ensure this, the ADM485 driver features high output impedance when disabled and also when powered down.



The receiver contains a fail-safe feature that results in a logic high output state if the inputs are unconnected (floating).

The ADM485 is fabricated on BiCMOS, an advanced mixed technology process combining low power CMOS with fast switching bipolar technology. All inputs and outputs contain protection against ESD; all driver outputs feature high source and sink current capability. An epitaxial layer is used to guard against latch-up.

The ADM485 features extremely fast switching speeds. Minimal driver propagation delays permit transmission at data rates up to 5 Mbps while low skew minimizes EMI interference.

The part is fully specified over the commercial and industrial temperature range and is available in DIP, SOIC, and small footprint MSOP packages.

### REV. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved.

\_\_\_\_

# **ADM485—SPECIFICATIONS** ( $v_{cc} = 5 V \pm 5\%$ . All specifications T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.)

| Parameter                                             | Min  | Тур | Max       | Unit | Test Conditions/Comments                                    |
|-------------------------------------------------------|------|-----|-----------|------|-------------------------------------------------------------|
| DRIVER                                                |      |     |           |      |                                                             |
| Differential Output Voltage, V <sub>OD</sub>          |      |     | 5.0       | V    | R = ∞, Test Circuit 1                                       |
|                                                       | 2.0  |     | 5.0       | V    | $V_{CC}$ = 5 V, R = 50 $\Omega$ (RS-422), Test Circuit 1    |
|                                                       | 1.5  |     | 5.0       | V    | R = 27 $\Omega$ (RS-485), Test Circuit 1                    |
| V <sub>OD3</sub>                                      | 1.5  |     | 5.0       | V    | $V_{TST} = -7$ V to +12 V, Test Circuit 2                   |
| $\Delta  V_{OD} $ for Complementary Output States     |      |     | 0.2       | V    | $R = 27 \Omega \text{ or } 50 \Omega$ , Test Circuit 1      |
| Common-Mode Output Voltage Voc                        |      |     | 3         | V    | R = 27 Ω or 50 Ω, Test Circuit 1                            |
| $\Delta  V_{OD} $ for Complementary Output States     |      |     | 0.2       | V    | $R = 27 \Omega \text{ or } 50 \Omega$                       |
| Output Short Circuit Current ( $V_{OUT}$ = High)      | 35   |     | 250       | mA   | $-7 \text{ V} \le \text{V}_{\text{O}} \le +12 \text{ V}$    |
| Output Short Circuit Current (V <sub>OUT</sub> = Low) | 35   |     | 250       | mA   | $-7 \text{ V} \le \text{V}_{\text{O}} \le +12 \text{ V}$    |
| CMOS Input Logic Threshold Low, V <sub>INL</sub>      |      |     | 0.8       | V    |                                                             |
| CMOS Input Logic Threshold High, V <sub>INH</sub>     | 2.0  |     |           | V    |                                                             |
| Logic Input Current (DE, DI)                          |      |     | $\pm 1.0$ | μΑ   |                                                             |
| RECEIVER                                              |      |     |           |      |                                                             |
| Differential Input Threshold Voltage, V <sub>TH</sub> | -0.2 |     | +0.2      | V    | $-7 \text{ V} \le \text{V}_{\text{CM}} \le +12 \text{ V}$   |
| Input Voltage Hysteresis, $\Delta V_{TH}$             |      | 70  |           | mV   | $V_{CM} = 0 V$                                              |
| Input Resistance                                      | 12   |     |           | kΩ   | $-7 \text{ V} \le \text{V}_{\text{CM}} \le +12 \text{ V}$   |
| Input Current (A, B)                                  |      |     | 1         | mA   | $V_{IN} = 12 V$                                             |
|                                                       |      |     | -0.8      | mA   | $V_{IN} = -7 V$                                             |
| CMOS Input Logic Threshold Low, V <sub>INL</sub>      |      |     | 0.8       | V    |                                                             |
| CMOS Input Logic Threshold High, V <sub>INH</sub>     | 2.0  |     |           | V    |                                                             |
| Logic Enable Input Current (RE)                       |      |     | $\pm 1$   | μA   |                                                             |
| CMOS Output Voltage Low, V <sub>OL</sub>              |      |     | 0.4       | V    | $I_{OUT} = 4.0 \text{ mA}$                                  |
| CMOS Output Voltage High, V <sub>OH</sub>             | 4.0  |     |           | V    | $I_{OUT} = -4.0 \text{ mA}$                                 |
| Short Circuit Output Current                          | 7    |     | 85        | mA   | $V_{OUT}$ = GND or $V_{CC}$                                 |
| Three-State Output Leakage Current                    |      |     | $\pm 1.0$ | μΑ   | $0.4 \text{ V} \le \text{V}_{\text{OUT}} \le 2.4 \text{ V}$ |
| POWER SUPPLY CURRENT                                  |      |     |           |      |                                                             |
| I <sub>CC</sub> (Outputs Enabled)                     |      | 1.0 | 2.2       | mA   | Digital Inputs = GND or $V_{CC}$                            |
| I <sub>CC</sub> (Outputs Disabled)                    |      | 0.6 | 1         | mA   | Digital Inputs = GND or $V_{CC}$                            |

Specifications subject to change without notice.

### TIMING SPECIFICATIONS ( $V_{CC} = 5 V \pm 5\%$ . All specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.)

| Parameter                                                                                                          | Min | Тур | Max | Unit | Test Conditions/Comments                                                                            |
|--------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------|
| DRIVER                                                                                                             |     |     |     |      |                                                                                                     |
| Propagation Delay Input to Output t <sub>PLH</sub> , t <sub>PHL</sub>                                              | 2   | 10  | 18  | ns   | $R_{LDIFF} = 54 \Omega$ , $C_{L1} = C_{L2} = 100 pF$ , Test Circuit 3                               |
| Driver O/P to $\overline{O/P}$ t <sub>SKEW</sub>                                                                   |     | 1   | 5   | ns   | $R_{\text{LDIFF}} = 54 \Omega$ , $C_{\text{L1}} = C_{\text{L2}} = 100 \text{ pF}$ , Test Circuit 3* |
| Driver Rise/Fall Time t <sub>R</sub> , t <sub>F</sub>                                                              |     | 8   | 15  | ns   | $R_{LDIFF} = 54 \Omega$ , $C_{L1} = C_{L2} = 100 \text{ pF}$ , Test Circuit 3                       |
| Driver Enable to Output Valid                                                                                      |     | 10  | 25  | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , Test Circuit 4                                                 |
| Driver Disable Timing                                                                                              |     | 10  | 25  | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , Test Circuit 4                                                 |
| Matched Enable Switching                                                                                           |     | 0   | 2   | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , Test Circuit 4                                                 |
| $ \mathbf{t}_{\mathrm{AZH}} - \mathbf{t}_{\mathrm{BZL}} ,  \mathbf{t}_{\mathrm{BZH}} - \mathbf{t}_{\mathrm{AZL}} $ |     |     |     |      |                                                                                                     |
| Matched Disable Switching                                                                                          |     | 0   | 2   | ns   | $R_L = 110 \Omega$ , $C_L = 50 pF$ , Test Circuit 4                                                 |
| $ t_{AHZ} - t_{BLZ} ,  t_{BHZ} - t_{ALZ} $                                                                         |     |     |     |      |                                                                                                     |
| RECEIVER                                                                                                           |     |     |     |      |                                                                                                     |
| Propagation Delay Input to Output t <sub>PLH</sub> , t <sub>PHL</sub>                                              | 8   | 15  | 40  | ns   | $C_L = 15 \text{ pF}$ , Test Circuit 5                                                              |
| Skew $ t_{PLH} - t_{PHL} $                                                                                         |     |     | 7   | ns   | $C_L = 15 \text{ pF}$ , Test Circuit 5                                                              |
| Receiver Enable t <sub>EN1</sub>                                                                                   |     | 5   | 25  | ns   | $C_L = 15 \text{ pF}, R_L = 1 \text{ k}\Omega$ , Test Circuit 6                                     |
| Receiver Disable t <sub>EN2</sub>                                                                                  |     | 5   | 25  | ns   | $C_L = 15 \text{ pF}, R_L = 1 \text{ k}\Omega$ , Test Circuit 6                                     |
| Tx Pulsewidth Distortion                                                                                           |     | 1   |     | ns   |                                                                                                     |
| Rx Pulsewidth Distortion                                                                                           |     | 1   |     | ns   |                                                                                                     |

\*Guaranteed by characterization.

Specifications subject to change without notice.

### **ABSOLUTE MAXIMUM RATINGS\***

 $(T_A = 25^{\circ}C, \text{ unless otherwise noted.})$ 

| V <sub>CC</sub> 0.3 V to +6 V                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------|
| Inputs                                                                                                                                |
| Driver Input (DI) $\dots \dots \dots$ |
| Control Inputs (DE, $\overline{\text{RE}}$ )0.3 V to V <sub>CC</sub> + 0.3 V                                                          |
| Receiver Inputs (A, B) –9 V to +14 V                                                                                                  |
| Outputs                                                                                                                               |
| Driver Outputs (A, B) $\dots \dots \dots \dots \dots \dots \dots \dots \dots \dots -9$ V to +14 V                                     |
| Receiver Output $-0.5$ V to V <sub>CC</sub> + 0.5 V                                                                                   |
| Power Dissipation 8-Lead MSOP 900 mW                                                                                                  |
| $\theta_{IA}$ , Thermal Impedance                                                                                                     |
| Power Dissipation 8-Lead DIP 500 mW                                                                                                   |
| $\theta_{IA}$ , Thermal Impedance 130°C/W                                                                                             |
| Power Dissipation 8-Lead SOIC 450 mW                                                                                                  |
| $\theta_{JA}$ , Thermal Impedance                                                                                                     |
| Operating Temperature Range                                                                                                           |
| Commercial (J Version) 0°C to 70°C                                                                                                    |
| Industrial (A Version)                                                                                                                |
| Storage Temperature Range                                                                                                             |
| Lead Temperature (Soldering, 10 sec) 300°C                                                                                            |
| Vapor Phase (60 sec) 215°C                                                                                                            |
| Infrared (15 sec) 220°C                                                                                                               |

\*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods of time may affect device reliability.

### Table I. Transmitting

| INPUTS |    | OUTPUTS |   |  |
|--------|----|---------|---|--|
| DE     | DI | В       | A |  |
| 1      | 1  | 0       | 1 |  |
| 1      | 0  | 1       | 0 |  |
| 0      | Х  | Z       | Z |  |

| RE | INPUTS<br>A-B | OUTPUT<br>RO |
|----|---------------|--------------|
| 0  | $\geq$ +0.2 V | 1            |
| 0  | $\leq$ -0.2 V | 0            |
| 0  | Inputs Open   | 1            |
| 1  | X             | Z            |

#### PIN FUNCTION DESCRIPTIONS

| Pin | Mnemonic        | Function                                                                                                                                       |
|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RO              | Receiver Output. When enabled if A > B<br>by 200 mV, then RO = High. If A < B by<br>200 mV, then RO = Low.                                     |
| 2   | RE              | Receiver Output Enable. A low level enables<br>the receiver output, RO. A high level places<br>it in a high impedance state.                   |
| 3   | DE              | Driver Output Enable. A high level enables<br>the driver differential outputs, A and B. A low<br>level places it in a high impedance state.    |
| 4   | DI              | Driver Input. When the driver is enabled,<br>a logic low on DI forces A low and B high<br>while a logic high on DI forces A high and B<br>low. |
| 5   | GND             | Ground Connection, 0 V                                                                                                                         |
| 6   | А               | Noninverting Receiver Input A/Driver<br>Output A                                                                                               |
| 7   | В               | Inverting Receiver Input B/Driver Output B                                                                                                     |
| 8   | V <sub>CC</sub> | Power Supply, 5 V $\pm$ 5%                                                                                                                     |

### PIN CONFIGURATION



### **ORDERING GUIDE**

| Model     | Temperature<br>Range | Package<br>Option | Branding<br>Information |
|-----------|----------------------|-------------------|-------------------------|
| ADM485JN  | 0°C to 70°C          | N-8               |                         |
| ADM485JR  | 0°C to 70°C          | R-8               |                         |
| ADM485AN  | -40°C to +85°C       | N-8               |                         |
| ADM485AR  | -40°C to +85°C       | R-8               |                         |
| ADM485ARM | -40°C to +85°C       | RM-8              | M41                     |

#### CAUTION \_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADM485 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### **Test Circuits**



Test Circuit 1. Driver Voltage Measurement



Test Circuit 2. Driver Voltage Measurement



Test Circuit 3. Driver Propagation Delay

### **Switching Characteristics**



Figure 1. Driver Propagation Delay, Rise/Fall Timing



Figure 2. Driver Enable/Disable Timing



Test Circuit 4. Driver Enable/Disable



Test Circuit 5. Receiver Propagation Delay



Test Circuit 6. Receiver Enable/Disable



Figure 3. Receiver Propagation Delay





## **Typical Performance Characteristics–ADM485**



TPC 1. Output Current vs. Receiver Output Low Voltage



TPC 2. Output Current vs. Receiver Output High Voltage



TPC 3. Receiver Output High Voltage vs. Temperature



TPC 4. Receiver Output Low Voltage vs. Temperature



*TPC 5. Output Current vs. Driver Differential Output Voltage* 



TPC 6. Driver Differential Output Voltage vs. Temperature,  $R_L = 26.8 \Omega$ 



TPC 7. Output Current vs. Driver Output Low Voltage



TPC 8. Output Current vs. Driver Output High Voltage



TPC 9. Supply Current vs. Temperature



TPC 10. Rx Skew vs. Temperature







TPC 12. Tx Pulsewidth Distortion



TPC 13. Unloaded Driver Differential Outputs



TPC 14. Loaded Driver Differential Outputs



TPC 15. Driver/Receiver Propagation Delays Low to High



TPC 16. Driver/Receiver Propagation Delays High to Low



TPC 17. Driver Output at 30 Mbps

### APPLICATION INFORMATION

### Differential Data Transmission

Differential data transmission is used to reliably transmit data at high rates over long distances and through noisy environments. Differential transmission nullifies the effects of ground shifts and noise signals that appear as common-mode voltages on the line. There are two main standards approved by the Electronics Industries Association (EIA) that specify the electrical characteristics of transceivers used in differential data transmission.

The RS-422 standard specifies data rates up to 10 MBaud and line lengths up to 4000 ft. A single driver can drive a transmission line with up to 10 receivers.

In order to cater for true multipoint communications, the RS-485 standard was defined. This standard meets or exceeds all the requirements of RS-422 but also allows for up to 32 drivers and 32 receivers to be connected to a single bus. An extended common-mode range of -7 V to +12 V is defined. The most significant difference between RS-422 and RS-485 is the fact that the drivers may be disabled, thereby allowing more than one (32 in fact) to be connected to a single line. Only one driver should be enabled at a time, but the RS-485 standard contains additional specifications to guarantee device safety in the event of line contention.

### Table III. Comparison of RS-422 and RS-485 Interface Standards

| Specification                                                                                                                                                  | <b>RS-</b> 422                                                   | <b>RS-</b> 485                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------|
| Transmission Type<br>Maximum Cable Length<br>Minimum Driver Output Voltage<br>Driver Load Impedance<br>Receiver Input Resistance<br>Receiver Input Sensitivity | Differential<br>4000 ft.<br>±2 V<br>100 Ω<br>4 kΩ min<br>±200 mV | Differential<br>4000 ft.<br>±1.5 V<br>54 Ω<br>12 kΩ min<br>±200 mV |
| Receiver Input Voltage Range                                                                                                                                   | -7 V to +7 V                                                     | -7 V to +12 V                                                      |
| No. of Drivers/Receivers Per Line                                                                                                                              | 1/10                                                             | 32/32                                                              |

### Cable and Data Rate

The transmission line of choice for RS-485 communications is a twisted pair. Twisted pair cable tends to cancel common-mode noise and also causes cancellation of the magnetic fields generated by the current flowing through each wire, thereby reducing the effective inductance of the pair.

The ADM485 is designed for bidirectional data communications on multipoint transmission lines. A typical application showing a multipoint transmission network is illustrated in Figure 5. An RS-485 transmission line can have as many as 32 transceivers on the bus. Only one driver can transmit at a particular time, but multiple receivers may be enabled simultaneously.

As with any transmission line, it is important that reflections be minimized. This can be achieved by terminating the extreme ends of the line using resistors equal to the characteristic impedance of the line. Stub lengths of the main line should also be kept as short as possible. A properly terminated transmission line appears purely resistive to the driver.



Figure 5. Typical RS-485 Network

### Thermal Shutdown

The ADM485 contains thermal shutdown circuitry that protects the part from excessive power dissipation during fault conditions. Shorting the driver outputs to a low impedance source can result in high driver currents. The thermal sensing circuitry detects the increase in die temperature and disables the driver outputs. The thermal sensing circuitry is designed to disable the driver outputs when a die temperature of 150°C is reached. As the device cools, the drivers are re-enabled at 140°C.

### **Propagation Delay**

The ADM485 features very low propagation delay, ensuring maximum baud rate operation. The driver is well balanced, ensuring distortion free transmission.

Another important specification is a measure of the skew between the complementary outputs. Excessive skew impairs the noise immunity of the system and increases the amount of electromagnetic interference (EMI).

### **Receiver Open-Circuit Fail-Safe**

The receiver input includes a fail-safe feature that guarantees a logic high on the receiver when the inputs are open circuit or floating.

#### **OUTLINE DIMENSIONS**

#### 8-Lead Standard Small Outline Package [SOIC]

(**R-**8)

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-012AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN



### **OUTLINE DIMENSIONS**

### 8-Lead Plastic Dual-in-Line Package [PDIP]

(N-8)

Dimensions shown in inches and (millimeters)



COMPLIANT TO JEDEC STANDARDS MO-095AA CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

# **Revision History**

| Location                                        | Page      |
|-------------------------------------------------|-----------|
| 1/03—Data Sheet changed from REV. B to REV. C.  |           |
| Change to SPECIFICATIONS                        |           |
| Change to ORDERING GUIDE                        |           |
| 12/02—Data Sheet changed from REV. A to REV. B. |           |
| Deleted Q-8 Package                             | Universal |
| Edits to FEATURES                               | 1         |
| Edits to GENERAL DESCRIPTION                    |           |
| Edits, additions to SPECIFICATIONS              | 2         |
| Edits, additions to ABSOLUTE MAXIMUM RATINGS    |           |
| Additions to ORDERING GUIDE                     |           |
| TPCs updated and reformatted                    |           |
| Addition of 8-Lead MSOP Package                 |           |
| Update to OUTLINE DIMENSIONS                    | 9         |

C00078-0-1/03(C)