## **General Description**

The MAX8707 is a multiphase (3-/4-phase), interleaved, fixed-frequency, step-down controller for AMD Hammer CPU core supplies. Interleaved multiphase operation reduces the input ripple current and output voltage ripple while easing component selection and layout placement. The MAX8707 includes active voltage positioning with adjustable gain and offset, reducing power dissipation and bulk output-capacitance requirements.

The MAX8707 is intended for two different notebook CPU core applications: stepping down the battery directly or stepping down the +5V system supply to create the core voltage. The single-stage conversion method allows these devices to directly step down high-voltage batteries for the highest possible efficiency. Alternatively, 2-stage conversion (stepping down the +5V system supply instead of the battery) at higher switching frequency provides the minimum possible physical size.

The MAX8707 features dedicated differential currentsense inputs for each phase and includes a fifth pair of current-sense inputs to provide an accurate voltagepositioning slope and average current-limit protection using a single current-sense resistor. The MAX8707 also has two dedicated inputs that provide differential remote voltage sensing.

The MAX8707 provides an analog input for setting the suspend voltage and a slew-rate controller for transitions between VID codes or the suspend voltage. The controllers reduce the transition slew rate during startup and shutdown, providing soft-start with minimal input surge current and damped soft-shutdown without negative output undershoot. The MAX8707 includes output fault protection—undervoltage, nonlatched overvoltage, and thermal overload—and an independent voltageregulator power-OK (VROK) output.

The MAX8707 has a selectable switching frequency, allowing 200kHz, 300kHz, or 600kHz per-phase operation. The MAX8707 is available in the low-profile, 40-pin, 6mm x 6mm thin QFN package. Refer to the MAX8702/ MAX8703 for compatible drivers.

## **Features**

- ♦ 3-/4-Phase Interleaved Fixed-Frequency Controller
- ♦ ±0.75% V<sub>OUT</sub> Accuracy Over Line, Load, and Temperature

MXXIM

- 5-Bit On-Board Digital-to-Analog Converter (DAC)—0.80V to 1.55V
- ♦ Adjustable Suspend Voltage Input
- Active Voltage Positioning with Adjustable Gain and Offset
- ♦ Accurate Lossless Current Balance
- Accurate Droop and Current Limit
- Remote Output and Ground Sense
- Output Slew-Rate Control
- Power-Good Window Comparator
- Selectable 200kHz/300kHz/600kHz Switching Frequency
- Output Overvoltage and Undervoltage Protection
- Thermal Fault Protection
- ♦ 2V ±0.7% Reference Output
- Soft-Startup and Shutdown

## Ordering Information

| PART       | TEMP RANGE     | PIN-PACKAGE           |
|------------|----------------|-----------------------|
| MAX8707ETL | -40°C to +85°C | 40 Thin QFN 6mm x 6mm |

## **Applications**

AMD Hammer Desknote Computers Multiphase CPU Core Supplies Voltage-Positioned Step-Down Converters Notebook/Desktop Computers Servers

Pin Configuration appears at end of data sheet.

## 

Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## **ABSOLUTE MAXIMUM RATINGS**

**MAX870** 

| Vec to GND                        | -0.3V to +6V                      |
|-----------------------------------|-----------------------------------|
|                                   |                                   |
| D0–D4 to GND                      | 0.3V to +6V                       |
| SKIP, SUS, VROK, ILIM(AVE) to GND | 0.3V to +6V                       |
| SUSV, OFS, OSC to GND             | 0.3V to +6V                       |
| CSP_, CSN_, CRSP, CRSN to GND     | 0.3V to +6V                       |
| VPS, FBS, CCV, REF to GND         | 0.3V to (V <sub>CC</sub> + 0.3V)  |
| ILIM(PK), TRC, TIME to GND        | 0.3V to (V <sub>CC</sub> + 0.3V)  |
| PWM_, DRSKP to PGND               | -0.3V to (V <sub>CC</sub> + 0.3V) |
| PGND, GNDS to GND                 | -0.3V to +0.3V                    |

| SHDN to GND (Note 1)                                  | 0.3V to +14V   |
|-------------------------------------------------------|----------------|
| REF Short-Circuit Duration                            | Continuous     |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                |
| 40-Pin 6mm x 6mm Thin QFN                             |                |
| (derate 26.3mW/°C above +70°C)                        | 2.105W         |
| Operating Temperature Range                           | 40°C to +85°C  |
| Junction Temperature                                  | +150°C         |
| Storage Temperature Range                             | 65°C to +150°C |
| Lead Temperature (soldering, 10s)                     | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 1: SHDN can be forced to 12V for debugging prototype boards using the no-fault test mode, which disables fault protection.

## **ELECTRICAL CHARACTERISTICS**

(Circuit of Figure 1.  $V_{CC} = V_{\overline{SHDN}} = 5V$ , OSC = REF,  $V_{VPS} = V_{FBS} = V_{CRSN} = V_{CRSP} = V_{CSP} = 1.20V$ ,  $V_{SUSV} = 0.8V$ , OFS = SUS = GNDS = PGND = SKIP = GND, D0-D4 set for 1.20V (D0-D4 = 01110). **T<sub>A</sub> = 0°C to +85°C**, unless otherwise specified. Typical values are at T<sub>A</sub> = +25°C.)

| PARAMETER                    | SYMBOL            | CONDITIONS                                                                                           |                                  | MIN    | TYP    | MAX    | UNITS |
|------------------------------|-------------------|------------------------------------------------------------------------------------------------------|----------------------------------|--------|--------|--------|-------|
| PWM CONTROLLER               |                   |                                                                                                      |                                  |        |        |        |       |
| Input Voltage Range          | V <sub>CC</sub>   |                                                                                                      |                                  | 4.5    |        | 5.5    | V     |
|                              |                   | Includes load-                                                                                       | DAC codes from<br>1.10V to 1.55V | -0.75  |        | +0.75  | 9/    |
| DC Output Voltage Accuracy   | Vout              | regulation error<br>(VPS = FBS)                                                                      | DAC codes from 0.80V to 1.075V   | -2.0   |        | +2.0   | 70    |
|                              |                   |                                                                                                      | $SUS = V_{CC}$                   | -20    |        | +20    | mV    |
| SUSV Input Range             | V <sub>SUSV</sub> |                                                                                                      |                                  | 0.4    |        | 2.0    | V     |
| SUSV Input-Bias Current      | Isusv             | $V_{SUSV} = 0.4V$ to 2V                                                                              |                                  | -0.1   |        | +0.1   | μΑ    |
|                              | VOFS              | Negative offsets                                                                                     |                                  | 0      |        | 0.8    | V     |
| OFS input Range              |                   | Positive offsets                                                                                     |                                  | 1.2    |        | 2.0    | V     |
|                              | AOFS              | $\Delta V_{OUT} / \Delta V_{OFS}, \Delta V_{OFS} = V_{OFS}, V_{OFS} = 0 \text{ to } 0.8V$            |                                  | -0.131 | -0.125 | -0.118 |       |
|                              |                   | $\Delta V_{OUT} / \Delta V_{OFS}$ , $\Delta V_{OFS} = V_{OFS} - V_{REF}$ ,<br>$V_{OFS} = 1.2V$ to 2V |                                  | -0.131 | -0.125 | -0.118 | V/V   |
| OFS Input-Bias Current       | IOFS              | $V_{OFS} = 0$ to $2V$                                                                                |                                  | -0.1   |        | +0.1   | μA    |
| GNDS Input Range             | VGNDS             |                                                                                                      |                                  | -200   |        | +200   | mV    |
| GNDS Gain                    | Agnds             | $\Delta V_{OUT} / \Delta V_{GNDS}$ ,<br>-200mV $\leq V_{GNDS} \leq +200$ mV                          |                                  | 0.95   | 1.00   | 1.05   | V/V   |
| GNDS Input-Bias Current      | IGNDS             |                                                                                                      |                                  | -2     |        | +2     | μΑ    |
| FBS Input-Bias Current       | I <sub>FBS</sub>  | CRSP = CRSN, CSP                                                                                     | _ = CSN_                         | -10    |        | +10    | μA    |
|                              |                   | OSC = GND                                                                                            |                                  | 180    | 200    | 220    |       |
| Switching Frequency Accuracy | f <sub>SW</sub>   | OSC = REF                                                                                            |                                  | 270    | 300    | 330    | kHz   |
| (Per Phase)                  |                   | $OSC = V_{CC}$                                                                                       |                                  | 540    | 600    | 660    |       |



## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1.  $V_{CC} = V_{\overline{SHDN}} = 5V$ , OSC = REF,  $V_{VPS} = V_{FBS} = V_{CRSN} = V_{CRSP} = V_{CSP} = 1.20V$ ,  $V_{SUSV} = 0.8V$ , OFS = SUS = GNDS = PGND = SKIP = GND, D0-D4 set for 1.20V (D0-D4 = 01110). **T<sub>A</sub> = 0°C to +85°C**, unless otherwise specified. Typical values are at T<sub>A</sub> = +25°C.)

| PARAMETER                                   | SYMBOL             | CONDITIONS                                                                                                            |                                                                                                           | MIN   | ТҮР   | МАХ   | UNITS |  |
|---------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|--|
|                                             |                    | $R_{TIME} = 143k\Omega (6.25mV/\mu s)$                                                                                |                                                                                                           | -10   |       | +10   |       |  |
| TIME Slew-Rate Accuracy                     |                    | $\begin{array}{l} R_{TIME} = 47 \mathrm{k}\Omega ~(19 \mathrm{mV}) \\ (2.28 \mathrm{mV}/\mathrm{\mu s}) \end{array}$  | μs) to 392k $\Omega$                                                                                      | -15   |       | +15   | %     |  |
|                                             |                    | Startup and shutdowr (4.75mV/µs) to 392k $\Omega$                                                                     | n, R <sub>TIME</sub> = 47kΩ<br>e (0.57mV/μs)                                                              | -20   |       | +20   |       |  |
| BIAS AND REFERENCE                          | -                  |                                                                                                                       |                                                                                                           |       |       |       |       |  |
| Quiescent Supply Current (V <sub>CC</sub> ) | ICC                | Measured at V <sub>CC</sub> , VP<br>above the regulation                                                              | S and FBS forced<br>points                                                                                |       | 7     | 12    | mA    |  |
| Shutdown Supply Current (V <sub>CC</sub> )  | ICC(SHDN)          | Measured at V <sub>CC</sub> , $\overline{\text{SH}}$                                                                  | DN = GND                                                                                                  |       | 0.05  | 10    | μA    |  |
| Reference Voltage                           | VREF               | $V_{CC}$ = 4.5V to 5.5V, I <sub>F</sub>                                                                               | REF = 0                                                                                                   | 1.986 | 2.000 | 2.014 | V     |  |
| Reference Load Regulation                   |                    | $I_{REF} = 0$ to $500\mu A$                                                                                           |                                                                                                           | -2    | -0.2  |       | m\/   |  |
|                                             |                    | $I_{REF} = -100\mu A \text{ to } 0$                                                                                   |                                                                                                           |       | 0.21  | 6.2   | 111 V |  |
| FAULT PROTECTION                            | 0                  | 1                                                                                                                     | -                                                                                                         |       |       |       |       |  |
| Output Overvoltage-Protection<br>Threshold  |                    | Measured at VPS<br>with respect to<br>unloaded output                                                                 | $\begin{array}{l} PWM \; (SKIP = GND) \\ or \; SKIP \; mode \; when \\ V_{OUT} \leq V_{TRIP} \end{array}$ | 150   | 200   | 250   | mV    |  |
|                                             | VOVP               | voltage, rising edge,<br>8mV hysteresis                                                                               | SKIP = $V_{CC}$ and $V_{OUT} > V_{TRIP}$                                                                  | 1.70  | 1.75  | 1.80  | V     |  |
|                                             |                    | Minimum OVP level                                                                                                     |                                                                                                           |       | 1.1   |       |       |  |
| Output Overvoltage Propagation<br>Delay     | tovp               | VPS forced 25mV abo                                                                                                   | ove trip threshold                                                                                        |       | 10    |       | μs    |  |
| Output Undervoltage-Protection<br>Threshold | Vuvp               | Measured at VPS with<br>unloaded nominal out                                                                          | n respect to 70% of the put voltage                                                                       | -30   |       | +30   | mV    |  |
| Output Undervoltage<br>Propagation Delay    | tuvp               | VPS forced 25mV belo                                                                                                  | ow trip threshold                                                                                         |       | 10    |       | μs    |  |
| VROK Transition Blanking Time               | <sup>t</sup> BLANK | Measured from the tin<br>the target voltage, sle<br>(Note 2)                                                          | Measured from the time when VPS reaches<br>the target voltage, slew rate set by RTIME<br>(Note 2)         |       | 20    |       | μs    |  |
|                                             |                    | Undervoltage measured at VPS with<br>respect to 87.5% unloaded output voltage,<br>falling edge, 15mV hysteresis       |                                                                                                           | -30   |       | +30   | m)/   |  |
| VHOK Inresnoia                              |                    | Overvoltage measured at VPS with respect<br>to 112.5% of the unloaded output voltage,<br>rising edge, 15mV hysteresis |                                                                                                           | -30   |       | +30   | IIIV  |  |
| VROK Delay                                  | tvrok              | VPS forced 25mV outside the VROK trip thresholds                                                                      |                                                                                                           |       | 10    |       | μs    |  |
| VROK Output Low Voltage                     |                    | I <sub>SINK</sub> = 3mA                                                                                               |                                                                                                           |       |       | 0.4   | V     |  |
| VROK Leakage Current                        |                    | High state, VROK force                                                                                                | ced to 5.5V                                                                                               |       |       | 1     | μA    |  |

# **MAX8707**

# **MAX8707**

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1.  $V_{CC} = V_{SHDN} = 5V$ , OSC = REF,  $V_{VPS} = V_{FBS} = V_{CRSN} = V_{CRSP} = V_{CSP} = 1.20V$ ,  $V_{SUSV} = 0.8V$ , OFS = SUS = GNDS = PGND = SKIP = GND, D0-D4 set for 1.20V (D0-D4 = 01110). **T<sub>A</sub> = 0°C to +85°C**, unless otherwise specified. Typical values are at T<sub>A</sub> = +25°C.)

| PARAMETER                                                                   | SYMBOL              | CO                                                                                                                                                                                  | NDITIONS                                                                             | MIN                       | ТҮР                      | MAX                       | UNITS |
|-----------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------|--------------------------|---------------------------|-------|
| V <sub>CC</sub> Undervoltage-Lockout<br>Threshold                           | VUVLO(VCC)          | Rising edge, hyste disabled below this                                                                                                                                              | eresis = 20mV, PWM_<br>s level                                                       | 4.10                      | 4.25                     | 4.45                      | V     |
| Thermal-Shutdown Threshold                                                  | TSHDN               | Rising edge hyster                                                                                                                                                                  | resis = 15°C                                                                         |                           | +160                     |                           | °C    |
| DROOP AND TRANSIENT RESPO                                                   | ONSE                |                                                                                                                                                                                     |                                                                                      |                           |                          |                           |       |
| DC Droop Amplifier Offset                                                   |                     |                                                                                                                                                                                     |                                                                                      | -1.5                      |                          | +1.5                      | mV    |
| DC Droop Amplifier<br>Transconductance<br>(CRS Sense Enabled)               | G <sub>m(VPS)</sub> | $\Delta I_{VPS}$ / (N x $\Delta V_{CRS}$ ), V <sub>VPS</sub> = V <sub>CRSN</sub> = 1.2V,<br>V <sub>CRSP</sub> - V <sub>CRSN</sub> = -60mV to +60mV,<br>N = number of phases enabled |                                                                                      | 194                       | 200                      | 206                       | μS    |
| DC Droop Amplifier<br>Transconductance<br>(CRS Sense Disabled)              | G <sub>m(VPS)</sub> | $\Delta I_{VPS} / (\Sigma \Delta V_{CS}), V_{CS}$<br>$V_{VPS} = V_{CSN} = 1.$<br>$V_{CSP} - V_{CSN} = -$                                                                            | CRSP = VCC,<br>2V,<br>60mV to +60mV                                                  | 194                       | 200                      | 206                       | μS    |
| Transient-Droop Transresistance                                             | RTRANS              | Current-sense gair<br>by the voltage prea<br>transconductance                                                                                                                       | n (A <sub>CS</sub> = 10 typ) divided<br>amplifier<br>(G <sub>m(TRC)</sub> = 2ms typ) | 4.75                      | 5.0                      | 5.25                      | kΩ    |
| Transient Detection Threshold                                               |                     | Measured at VPS with respect to steady-<br>state VPS regulation voltage; falling edge,<br>5.5mV hysteresis (typ)                                                                    |                                                                                      | -30                       | -25                      | -20                       | mV    |
| CURRENT LIMIT AND BALANCE                                                   | •                   |                                                                                                                                                                                     |                                                                                      |                           |                          |                           |       |
| Current-Sense Input Preamplifier<br>Offsets                                 |                     | CSP CSN_                                                                                                                                                                            |                                                                                      | -2.0                      |                          | +2.0                      | mV    |
| ILIM(AVE) Input Range<br>(Adjustable Mode)                                  | VILIM(AVE)          |                                                                                                                                                                                     |                                                                                      | V <sub>REF</sub><br>- 1.0 |                          | V <sub>REF</sub><br>- 0.2 | V     |
| ILIM(AVE) Average Current-Limit<br>Threshold Voltage<br>(Positive, Default) | Vavelimit           | CRSP - CRSN; ILIN                                                                                                                                                                   | И(AVE) = V <sub>CC</sub>                                                             | 22                        | 25                       | 28                        | mV    |
| ILIM(AVE) Average Current-Limit                                             |                     |                                                                                                                                                                                     | $V_{ILIM(AVE)} = V_{REF} - 0.2V$                                                     | 7                         | 10                       | 13                        |       |
| Threshold Voltage<br>(Positive, Adjustable)                                 | VAVELIMIT           | CRSP - CRSN                                                                                                                                                                         | VILIM(AVE) = VREF - 1.0V                                                             | 46                        | 50                       | 54                        | mV    |
| ILIM(AVE) Average Current-Limit<br>Threshold Voltage (Negative)             |                     | CRSP - CRSN; ILIM(AVE) = V <sub>CC</sub>                                                                                                                                            |                                                                                      | -30                       | -25                      | -20                       | mV    |
| ILIM(AVE) Input Current                                                     | IILIM(AVE)          |                                                                                                                                                                                     |                                                                                      | -0.1                      |                          | +0.1                      | μA    |
| ILIM(AVE) Current-Limit Default<br>Switchover Threshold                     |                     |                                                                                                                                                                                     |                                                                                      | 3                         | V <sub>CC</sub><br>- 1.0 | V <sub>CC</sub><br>- 0.4  | V     |
| ILIM(PK) Peak Current-Limit                                                 | Vokunat             | CSP CSN_, VPKLIMIT = 30mV                                                                                                                                                           | VPKLIMIT = 30mV                                                                      | 24                        | 30                       | 36                        | mV    |
| Threshold Voltage (Positive)                                                | VPKLIMIT            | 8V / VLIM(PK)                                                                                                                                                                       | $V_{PKLIMIT} = 50 mV$                                                                | 40                        | 50                       | 60                        |       |
| ILIM(PK) Peak Current-Limit<br>Threshold Voltage (Negative)                 |                     | CSP CSN_, RILIN<br>VPKLIMIT, VPKLIMIT                                                                                                                                               | м(РК) = R <sub>TRC</sub> x 8V /<br>- = 50mV                                          | -60                       | -50                      | -40                       | mV    |



## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1.  $V_{CC} = V_{\overline{SHDN}} = 5V$ , OSC = REF,  $V_{VPS} = V_{FBS} = V_{CRSN} = V_{CRSP} = V_{CSP} = 1.20V$ ,  $V_{SUSV} = 0.8V$ , OFS = SUS = GNDS = PGND = SKIP = GND, D0–D4 set for 1.20V (D0–D4 = 01110). **T<sub>A</sub> = 0°C to +85°C**, unless otherwise specified. Typical values are at T<sub>A</sub> = +25°C.)

| PARAMETER                                                    | SYMBOL | CONDITIONS                                                                                                           |                    | MIN                      | ТҮР                 | MAX                      | UNITS |
|--------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|---------------------|--------------------------|-------|
| ILIM(PK) Idle Current-Limit<br>Threshold Voltage (Skip Mode) | VIDLE  | CSP CSN_, V <sub>SKIP</sub> ≥ 1.2V,<br>RILIM(PK) = RTRC × 8V / V <sub>PKLIMIT</sub> ,<br>V <sub>PKLIMIT</sub> = 50mV |                    | 2                        | 5                   | 8                        | mV    |
| Current Sense Input Current                                  |        | CSP_, CRSP                                                                                                           |                    | -0.2                     |                     | +0.2                     |       |
| Current-Sense input Current                                  |        | CSN_, CRSN                                                                                                           |                    | -1.0                     |                     | +1.0                     | μΑ    |
| Current-Sense Common-Mode<br>Input Range                     |        | CRSP, CRSN, CSP_, CSN_                                                                                               |                    | 0                        |                     | 2                        | V     |
| Phase Disable Threshold                                      |        | CSP4                                                                                                                 |                    | 3                        | V <sub>CC</sub> - 1 | V <sub>CC</sub> -<br>0.4 | V     |
| CRS Sense Input Disable<br>Threshold                         |        | CRSP                                                                                                                 |                    | 3                        | V <sub>CC</sub> - 1 | V <sub>CC</sub> -<br>0.4 | V     |
| LOGIC AND I/O                                                |        |                                                                                                                      |                    |                          |                     |                          |       |
| Logic Input High Voltage                                     | VIH    | SHDN, SUS                                                                                                            |                    | 2.4                      |                     |                          | V     |
| Logic Input Low Voltage                                      | VIL    | SHDN, SUS                                                                                                            |                    |                          |                     | 0.8                      | V     |
| SHDN No-Fault Threshold                                      |        | To enable no-fault mode                                                                                              |                    | 11                       |                     | 13                       | V     |
| D0–D4 Logic Input High Voltage                               |        |                                                                                                                      |                    | 0.8                      |                     |                          | V     |
| D0-D4 Logic Input Low Voltage                                |        |                                                                                                                      |                    |                          |                     | 0.4                      | V     |
|                                                              |        | High                                                                                                                 | (V <sub>CC</sub> ) | V <sub>CC</sub> -<br>0.4 |                     |                          |       |
| OSC 3-Level Input Logic Levels                               | VOSC   | Mediu                                                                                                                | um (REF)           | 1.8                      |                     | 2.2                      | V     |
|                                                              |        | Low (                                                                                                                | GND)               |                          |                     | 0.4                      |       |
|                                                              | Varia  | High                                                                                                                 |                    | 1.2                      |                     |                          | V     |
| SKIP Input Logic Levels                                      | VSKIP  | Low (                                                                                                                | GND)               |                          |                     | 0.8                      | V     |
| Logic Input Current                                          |        | SHDN, SKIP, SUS, OSC, D0-D4                                                                                          | + = 0 to 5V        | -1                       |                     | +1                       | μA    |
| Logic Output High Voltage                                    | VOH    | PWM_, DRSKP; Isource = 3mA                                                                                           |                    | V <sub>CC</sub> -<br>0.4 |                     |                          | V     |
| Logic Output Low Voltage                                     | Vol    | $PWM_{,} \overline{DRSKP}; I_{SINK} = 3mA$                                                                           |                    |                          |                     | 0.4                      | V     |

# **MAX8707**

## **ELECTRICAL CHARACTERISTICS**

(Circuit of Figure 1.  $V_{CC} = V_{\overline{SHDN}} = 5V$ , OSC = REF,  $V_{VPS} = V_{FBS} = V_{CRSN} = V_{CRSP} = V_{CSP} = 1.20V$ ,  $V_{SUSV} = 0.8V$ , OFS = SUS = GNDS = PGND = SKIP = GND, D0–D4 set for 1.20V (D0–D4 = 01110). T<sub>A</sub> = -40°C to +85°C, unless otherwise specified.) (Note 3)

| PARAMETER                                   | SYMBOL    | CONDITIONS                                                                                       |                                                                                                       | MIN    | MAX    | UNITS |
|---------------------------------------------|-----------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------|--------|-------|
| PWM CONTROLLER                              |           |                                                                                                  |                                                                                                       | ·      |        |       |
| Input Voltage Range                         | VCC       |                                                                                                  |                                                                                                       | 4.5    | 5.5    | V     |
|                                             |           | Includes load-                                                                                   | DAC codes from<br>1.10V to 1.55V                                                                      | -1.0   | +1.0   | 0/.   |
| DC Output Voltage Accuracy                  | Vout      | regulation error<br>(VPS = FBS)                                                                  | DAC codes from<br>0.80V to 1.075V                                                                     | -3.0   | +3.0   | 76    |
|                                             |           |                                                                                                  | $SUS = V_{CC}$                                                                                        | -25    | +25    | mV    |
| SUSV Input Range                            | VSUSV     |                                                                                                  |                                                                                                       | 0.4    | 2.0    | V     |
| OES Input Bange                             | VOES      | Negative offsets                                                                                 |                                                                                                       | 0      | 0.8    | v     |
|                                             | VOF3      | Positive offsets                                                                                 |                                                                                                       | 1.2    | 2.0    | v     |
| OES GAIN                                    | Aoro      | $\Delta V_{OUT} / \Delta V_{OFS}; \Delta V_{OFS}$<br>V <sub>OFS</sub> = 0 to 0.8V                | S = VOFS,                                                                                             | -0.131 | -0.118 |       |
|                                             | AUFS      | $\Delta V_{OUT} / \Delta V_{OFS}; \Delta V_{OFS} = V_{OFS} - V_{REF}, V_{OFS} = 1.2V to 2V$      |                                                                                                       | -0.131 | -0.118 | 0/0   |
| GNDS Input Range                            | VGNDS     |                                                                                                  |                                                                                                       | -200   | +200   | mV    |
| GNDS Gain                                   | Agnds     | $\Delta V_{OUT} / \Delta V_{GNDS}$ ,<br>-200mV $\leq V_{GNDS} \leq +2$                           | $\Delta V_{OUT} / \Delta V_{GNDS}$ ,<br>-200mV $\leq V_{GNDS} \leq +200$ mV                           |        | 1.05   | V/V   |
| Switching Frequency Accuracy                | fsw       | OSC = GND                                                                                        |                                                                                                       | 180    | 220    |       |
|                                             |           | OSC = REF                                                                                        |                                                                                                       | 270    | 330    | kHz   |
|                                             |           | OSC = V <sub>CC</sub>                                                                            |                                                                                                       | 540    | 660    |       |
|                                             |           | $R_{TIME} = 143 k\Omega (6.25 mV/\mu s)$                                                         |                                                                                                       | -10    | +10    |       |
| TIME Slew-Rate Accuracy                     |           | $R_{TIME} = 47k\Omega (19mV/\mu s) to 392k\Omega$<br>(2.28mV/µs)                                 |                                                                                                       | -15    | +15    | %     |
|                                             |           | Startup and shutdown, R <sub>TIME</sub> = $47k\Omega$<br>(4.75mV/µs) to $392k\Omega$ (0.57mV/µs) |                                                                                                       | -20    | +20    |       |
| BIAS AND REFERENCE                          |           |                                                                                                  |                                                                                                       |        |        |       |
| Quiescent Supply Current (V <sub>CC</sub> ) | ICC       | Measured at V <sub>CC</sub> , VPS above the regulation p                                         | S and FBS forced<br>points                                                                            |        | 12     | mA    |
| Shutdown Supply Current (V <sub>CC</sub> )  | ICC(SHDN) | Measured at V <sub>CC</sub> , SH                                                                 | DN = GND                                                                                              |        | 10     | μA    |
| Reference Voltage                           | VREF      | $V_{CC}$ = 4.5V to 5.5V, I <sub>F</sub>                                                          | REF = 0                                                                                               | 1.98   | 2.02   | V     |
| Deference Load Degulation                   |           | $I_{REF} = 0$ to 500µA                                                                           |                                                                                                       | -2     |        | mV    |
| helerence Load hegulation                   | 2 V REF   | $I_{REF} = -100 \mu A \text{ to } 0$                                                             |                                                                                                       |        | 6.2    | mV    |
| FAULT PROTECTION                            |           |                                                                                                  |                                                                                                       |        |        |       |
| Output Overvoltage-Protection<br>Threshold  | Vovp      | Measured at VPS<br>with respect to<br>unloaded output                                            | $\begin{array}{l} PWM \ (SKIP = GND) \\ or \ SKIP \ mode \ when \\ V_{OUT} \leq V_{TRIP} \end{array}$ | 150    | 250    | mV    |
|                                             |           | voltage, rising edge,<br>8mV hysteresis                                                          | SKIP = $V_{CC}$ and $V_{OUT} > V_{TRIP}$                                                              | 1.70   | 1.80   | V     |



## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1.  $V_{CC} = V_{SHDN} = 5V$ , OSC = REF,  $V_{VPS} = V_{FBS} = V_{CRSN} = V_{CRSP} = V_{CSP} = 1.20V$ ,  $V_{SUSV} = 0.8V$ , OFS = SUS = GNDS = PGND = SKIP = GND, D0–D4 set for 1.20V (D0–D4 = 01110). **TA = -40°C to +85°C**, unless otherwise specified.) (Note 3)

| PARAMETER                                                                   | SYMBOL              | cc                                                                                                                           | ONDITIONS                                                                                                                                                                           | MIN                       | МАХ                       | UNITS |
|-----------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|-------|
| Output Undervoltage-Protection<br>Threshold                                 | Vuvp                | Measured at VPS unloaded nominal                                                                                             | with respect to 70% of the output voltage                                                                                                                                           | -40                       | +40                       | mV    |
|                                                                             |                     | Undervoltage, me<br>respect to 87.5%<br>voltage, falling ed                                                                  | asured at VPS with<br>of the unloaded output<br>ge, 15mV hysteresis                                                                                                                 | -40                       | +40                       | m\/   |
| VNOK Threshold                                                              |                     | Overvoltage, mea<br>to 112.5% of the u<br>rising edge, 15mV                                                                  | sured at VPS with respect<br>inloaded output voltage,<br>/ hysteresis                                                                                                               | -40                       | +40                       | IIIV  |
| VROK Output Low Voltage                                                     |                     | I <sub>SINK</sub> = 3mA                                                                                                      |                                                                                                                                                                                     |                           | 0.4                       | V     |
| V <sub>CC</sub> Undervoltage-Lockout<br>Threshold                           | VUVLO(VCC)          | Rising edge, hyste<br>disabled below th                                                                                      | eresis = 20mV, PWM_<br>is level                                                                                                                                                     | 4.10                      | 4.45                      | V     |
| DROOP AND TRANSIENT RESPO                                                   | ONSE                |                                                                                                                              |                                                                                                                                                                                     |                           |                           |       |
| DC Droop Amplifier Offset                                                   |                     |                                                                                                                              |                                                                                                                                                                                     | -2                        | +2                        | mV    |
| DC Droop Amplifier<br>Transconductance<br>(CRS Sense Enabled)               | G <sub>m(VPS)</sub> | $\Delta I_{VPS} / (N \times \Delta V_{CRS})$<br>VCRSP - VCRSN = $\frac{1}{N}$<br>N = number of ph                            | $\Delta I_{VPS}$ / (N x $\Delta V_{CRS}$ ); V <sub>VPS</sub> = V <sub>CRSN</sub> = 1.2V,<br>V <sub>CRSP</sub> - V <sub>CRSN</sub> = -60mV to +60mV,<br>N = number of phases enabled |                           | 210                       | μS    |
| DC Droop Amplifier<br>Transconductance<br>(CRS Sense Disabled)              | G <sub>m(VPS)</sub> | $\Delta I_{VPS} / (\Sigma \Delta V_{CS}), V$<br>$V_{VPS} = V_{CSN_} = 1$<br>$V_{CSP_} - V_{CSN_} = -$                        | $\Delta I_{VPS} / (\Sigma \Delta V_{CS}), V_{CRSP} = V_{CC},$<br>$V_{VPS} = V_{CSN\_} = 1.2V,$<br>$V_{CSP\_} - V_{CSN\_} = -60mV \text{ to } +60mV$                                 |                           | 210                       | μS    |
| Transient-Droop Transresistance                                             | RTRANS              | Current-sense gain ( $A_{CS} = 10$ typ) divided<br>by the voltage preamplifier<br>transconductance ( $G_{m(TRC)} = 2mS$ typ) |                                                                                                                                                                                     | 4.50                      | 5.25                      | kΩ    |
| CURRENT LIMIT AND BALANCE                                                   |                     |                                                                                                                              |                                                                                                                                                                                     |                           |                           |       |
| Current-Sense Input Preamplifier<br>Offsets                                 |                     | CSP CSN_                                                                                                                     |                                                                                                                                                                                     | -2.5                      | +2.5                      | mV    |
| ILIM(AVE) Input Range<br>(Adjustable Mode)                                  | VILIM(AVE)          |                                                                                                                              |                                                                                                                                                                                     | V <sub>REF</sub><br>- 1.0 | V <sub>REF</sub><br>- 0.2 | V     |
| ILIM(AVE) Average Current-Limit<br>Threshold Voltage<br>(Positive, Default) | Vavelimit           | CRSP - CRSN; ILIM(AVE) = V <sub>CC</sub>                                                                                     |                                                                                                                                                                                     | 20                        | 30                        | mV    |
| ILIM(AVE) Average Current-Limit                                             | Vavelimit           | CRSP - CRSN                                                                                                                  | VILIM(AVE) = VREF - 0.2V                                                                                                                                                            | 5                         | 15                        | mV    |
| (Positive, Adjustable)                                                      |                     | $V_{ILIM(AVE)} = V_{REF} - 1.0V$                                                                                             |                                                                                                                                                                                     | 44                        | 56                        |       |
| ILIM(AVE) Average Current-Limit<br>Threshold Voltage (Negative)             |                     | CRSP - CRSN; ILIM(AVE) = V <sub>CC</sub>                                                                                     |                                                                                                                                                                                     | -31                       | -19                       | mV    |
| ILIM(AVE) Current-Limit Default<br>Switchover Threshold                     |                     |                                                                                                                              |                                                                                                                                                                                     | 3                         | V <sub>CC</sub><br>- 0.4  | V     |

## **ELECTRICAL CHARACTERISTICS (continued)**

(Circuit of Figure 1.  $V_{CC} = V_{SHDN} = 5V$ , OSC = REF,  $V_{VPS} = V_{FBS} = V_{CRSN} = V_{CRSP} = V_{CSP} = 1.20V$ ,  $V_{SUSV} = 0.8V$ , OFS = SUS = GNDS = PGND = SKIP = GND, D0–D4 set for 1.20V (D0–D4 = 01110). **TA = -40°C to +85°C**, unless otherwise specified.) (Note 3)

| PARAMETER                                                    | SYMBOL            | CON                                                                           | DITIONS                                                                                                                                                                                                                                                                        | MIN                      | MAX                      | UNITS |
|--------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|-------|
| ILIM(PK) Peak Current-Limit                                  |                   | CSP CSN_,                                                                     | V <sub>PKLIMIT</sub> = 30mV                                                                                                                                                                                                                                                    | 24                       | 36                       | m\/   |
| Threshold Voltage (Positive)                                 | VPKLIM∏           | HILIM(PK) = HTRC X<br>8V / VLIM(PK)                                           | $V_{PKLIMT} = 50mV$                                                                                                                                                                                                                                                            | 40                       | 60                       | IIIV  |
| ILIM(PK) Peak Current-Limit<br>Threshold Voltage (Negative)  |                   | CSP CSN_,<br>RILIM(PK) = RTRC x 8<br>VPKLIMIT = 50mV                          | CSP CSN_,<br>RILIM(PK) = RTRC × 8V / VPKLIMIT,<br>VPKLIMIT = 50mV                                                                                                                                                                                                              |                          | -40                      | mV    |
| ILIM(PK) Idle Current-Limit<br>Threshold Voltage (Skip Mode) | V <sub>IDLE</sub> | $CSP\ CSN\_, V_{SKIP}$ $R_{ILIM(PK)} = R_{TRC} \times 8$ $V_{PKLIMIT} = 50mV$ | $\begin{split} & \text{CSP}\_\text{-}\text{CSN}\_\text{,}  \text{V}_{\text{SKIP}} \geq 1.2\text{V}, \\ & \text{R}_{\text{ILIM}(\text{PK})} = \text{R}_{\text{TRC}} \times 8\text{V} \ / \ \text{V}_{\text{PKLIMIT}}, \\ & \text{V}_{\text{PKLIMIT}} = 50\text{mV} \end{split}$ |                          | 8                        | mV    |
| Current Conce Innut Current                                  |                   | CSP_, CRSP                                                                    |                                                                                                                                                                                                                                                                                | -0.2                     | +0.2                     |       |
| Current-Sense Input Current                                  |                   | CSN_, CRSN                                                                    |                                                                                                                                                                                                                                                                                | -1.0                     | +1.0                     | μΑ    |
| Current-Sense Common-Mode<br>Input Range                     |                   | CRSP, CRSN, CSP_                                                              | CRSP, CRSN, CSP_, CSN_                                                                                                                                                                                                                                                         |                          | 2                        | V     |
| Phase Disable Threshold                                      |                   | CSP4                                                                          |                                                                                                                                                                                                                                                                                | 3                        | V <sub>CC</sub><br>- 0.4 | V     |
| CRS Sense Input Disable<br>Threshold                         |                   | CRSP                                                                          |                                                                                                                                                                                                                                                                                | 3                        | V <sub>CC</sub><br>- 0.4 | V     |
| LOGIC AND I/O                                                | 1                 |                                                                               |                                                                                                                                                                                                                                                                                | I                        |                          | 1     |
| Logic Input High Voltage                                     | VIH               | SHDN, SUS                                                                     |                                                                                                                                                                                                                                                                                | 2.4                      |                          | V     |
| Logic Input Low Voltage                                      | VIL               | SHDN, SUS                                                                     |                                                                                                                                                                                                                                                                                |                          | 0.8                      | V     |
| D0-D4 Logic Input High Voltage                               |                   |                                                                               |                                                                                                                                                                                                                                                                                | 0.8                      |                          | V     |
| D0–D4 Logic Input Low Voltage                                |                   |                                                                               |                                                                                                                                                                                                                                                                                |                          | 0.4                      | V     |
| OSC 3-Level Input Logic Levels                               |                   | High (V <sub>CC</sub> )                                                       | High (V <sub>CC</sub> )                                                                                                                                                                                                                                                        |                          |                          |       |
|                                                              | VOSC              | Medium (REF)                                                                  |                                                                                                                                                                                                                                                                                | 1.8                      | 2.2                      | V     |
|                                                              |                   | Low (GND)                                                                     |                                                                                                                                                                                                                                                                                |                          | 0.4                      |       |
|                                                              | Volup             | High                                                                          |                                                                                                                                                                                                                                                                                | 1.2                      |                          | V     |
|                                                              | V SKIP            | Low (GND)                                                                     |                                                                                                                                                                                                                                                                                |                          | 0.8                      | v     |
| Logic Output High Voltage                                    | V <sub>OH</sub>   | PWM_, DRSKP; Isource = 3mA                                                    |                                                                                                                                                                                                                                                                                | V <sub>CC</sub><br>- 0.4 |                          | V     |

**Note 2:** VROK is blanked during the transitions, when the internal target is being slewed. See the *Output-Voltage Transition Timing* section. VROK is reenabled in t<sub>BLANK</sub> (20µs) after the transition is completed.

**Note 3:** Specifications to  $T_A = -40^{\circ}C$  are guaranteed by design and are not production tested.

**MAX8707** 



## **Typical Operating Characteristics**

**MAX8707** 



**MAX8707** 



(Circuit of Figure 1. V<sub>IN</sub> = 12V, V<sub>CC</sub> = 5V, SUS = SKIP = GND, SHDN = V<sub>CC</sub>, V<sub>SUSV</sub> = 0.80V, T<sub>A</sub> = +25°C, unless otherwise specified.)



**MAX8707** 

## **Typical Operating Characteristics (continued)**

(Circuit of Figure 1. V<sub>IN</sub> = 12V, V<sub>CC</sub> = 5V, SUS = SKIP = GND, SHDN = V<sub>CC</sub>, V<sub>SUSV</sub> = 0.80V, T<sub>A</sub> = +25°C, unless otherwise specified.)

SUSPEND TRANSITION SUSPEND TRANSITION (SKIP = SUS) (SKIP = GND)MAX8707 tor:22 MAX8707 toc23 3.3V 3.3V Α А 0 0 1.30V 1.30V В В 0.80V 0.80V 5V С 5V 0 С 0 D D Ε F 100µs/div 40µs/div A. SUS, 5V/div D. INDUCTOR CURRENT D. INDUCTOR CURRENT A. SUS, 5V/div B. V<sub>OUT</sub>, 500mV/div (IL1), 10A/div B. V<sub>OUT</sub>, 500mV/div (IL1), 10A/div E. INDUCTOR CURRENT E. INDUCTOR CURRENT C. DRSKP, 5V/div C. DRSKP, 5V/div (I<sub>L3</sub>), 10A/div (I<sub>L3</sub>), 10A/div





M/IXI/M

Pin Description

| PIN | NAME      | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | D2        | Low-Voltage VID DAC Code Input. The D0–D4 inputs do not have internal pullups. These 1.0V logic inputs are designed to interface directly with the CPU. In normal mode (Table 4, SUS = GND), the output voltage is set by the VID code indicated by the logic-level voltages on D0–D4. In suspend mode (SUS = high), the output voltage tracks the voltage at SUSV.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2   | D3        | Low-Voltage VID DAC Code Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3   | D4        | Low-Voltage VID DAC Code Input (MSB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4   | N.C.      | No Connect. Leave open. Pin internally connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5   | SKIP      | Pulse-Skipping Indicator Input. When pulse skipping, the controller blanks the VROK upper threshold.<br>3.3V or V <sub>CC</sub> (high) = 1-phase pulse-skipping operation (phases 2, 3, and 4 disabled)<br>GND = multiphase forced-PWM operation<br>The controller automatically enters forced-PWM mode during startup, shutdown, and the no-CPU VID<br>mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6   | SHDN      | Shutdown Control Input. This input cannot withstand the battery voltage. Connect to V <sub>CC</sub> for normal operation. Connect to ground to put the IC into its 50nA (typ) shutdown state. During the startup and shutdown transitions, the output voltage is ramped at 1/4th the output-voltage slew rate programmed by R <sub>TIME</sub> . After completing soft-shutdown, the drivers are disabled—DRSKP and PWM_ are pulled low. Forcing SHDN to 11V~13V disables both overvoltage-protection and undervoltage-protection circuits, and clears the fault latch. Do not connect SHDN to >13V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7   | SUS       | Suspend Control Input. When the controller detects a transition on SUS, the controller slews the output voltage to the new voltage level determined by SUSV (SUS = high) or D0–D4 (SUS = low). The controller blanks VROK during the transition and another 20µs after the new target voltage is reached. When SUS is high, the offset (OFS) is automatically disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8   | SUSV      | Suspend-Mode Voltage Input. Connect to the output of a resistive voltage-divider from REF to GND to provide an analog voltage between 0.4V to 2V. The output voltage is set by the voltage at SUSV when SUS is high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 9   | ILIM(AVE) | Average Current-Limit Threshold Adjustment. The controller uses the accurate CRSP-to-CRSN current-<br>sense voltage to limit the average current per phase. When the average current-limit threshold is<br>exceeded, the controller internally reduces the peak inductor current-limit threshold (ILIM(PK)) at 2% of<br>IPKLIMIT per $\mu$ s until the average current remains within the programmed limits. When the accurate current<br>sensing is disabled (CRSP = V <sub>CC</sub> ), the average current-limit circuit is disabled and I <sub>LIM(AVE)</sub> should be<br>connected to V <sub>CC</sub> .<br>The average current-limit threshold defaults to 25mV if ILIM(AVE) is connected to V <sub>CC</sub> . In adjustable mode,<br>the average current-limit threshold voltage is precisely 1/20th the voltage difference between ILIM(AVE)<br>and the reference: (V <sub>REF</sub> - V <sub>ILIM(AVE)</sub> ) / 20 for a range of 1.0V (V <sub>REF</sub> - 1V) to 1.8V (V <sub>REF</sub> - 0.2V). The logic<br>threshold for switchover to the 25mV default value is approximately V <sub>CC</sub> - 1V. |
| 10  | OFS       | Adjustable Offset Voltage Input. For $0 < V_{OFS} < 0.8V$ , 1/8th the voltage at OFS is subtracted from the output. For $1.2V < V_{OFS} < 2.0V$ , 1/8th the difference between REF and OFS is added to the output. Voltages in the range of $0.8V < V_{OFS} < 1.2V$ are undefined. The controller disables the offset amplifier during suspend mode (SUS = high).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## Pin Description (continued)

| PIN | NAME     | FUNCTION                                                                                                                                                                                                                                                                                                                                                                    |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11  | OSC      | Oscillator Select Input. OSC is a 3-level logic input for selecting the per-phase switching frequency. Connect to GND for 200kHz, connect to REF for 300kHz, or connect to $V_{CC}$ for 600kHz per phase.                                                                                                                                                                   |
| 12  | GNDS     | Ground Remote-Sense Input. Connect GNDS directly to the CPU ground-sense pin. GNDS internally connects to an amplifier that adjusts the output voltage, compensating for voltage drops from the regulator ground to the load ground.                                                                                                                                        |
|     |          | Slew-Rate Adjustment Pin. Connect a resistor from TIME to GND to set the internal slew rate. A 47k $\Omega$ to 392k $\Omega$ corresponds to slew rates of 19mV/µs to 2.28mV/µs, respectively, for all suspend voltage transitions.                                                                                                                                          |
| 13  | TIME     | $t_{\text{TRAN}(\text{SUS})} = \frac{IV_{\text{NEW}} - V_{\text{OLD}}I}{dV_{\text{TARGET}}/dt}$                                                                                                                                                                                                                                                                             |
|     |          | where dV <sub>TARGET</sub> / dt = $6.25$ mV/µs × 143k $\Omega$ / R <sub>TIME</sub> is the slew rate. For soft-start and shutdown, the controller automatically reduces the slew rate by 1/4th. For all dynamic VID transitions, the rate at which the VID inputs (D0–D4) are clocked sets the slew rate, as long as it is less than the dv/dt set by R <sub>TIME</sub> .    |
|     |          | Peak Inductor Current-Limit Threshold Adjustment (Cycle-by-Cycle Current Limit). If the voltage across the current-sense inputs (CSP to CSN) exceeds the peak current-limit threshold, the controller immediately terminates the respective phase's on-time. Connect a resistor $R_{ILIM(PK)}$ from ILIM(PK) to GND to set the cycle-by-cycle peak current-limit threshold: |
| 14  | ILIM(PK) | $R_{ILIM(PK)} = \frac{8V \times R_{TRC}}{I_{PKLIMIT} R_{CS}}$                                                                                                                                                                                                                                                                                                               |
|     |          | where R <sub>CS</sub> is the resistance value of the current-sense element (inductors' DCR or current-sense resistor), R <sub>TRC</sub> is the resistance between TRC and REF, and I <sub>PKLIMIT</sub> is the desired peak current limit (per phase).                                                                                                                      |
| 15  | CCV      | Voltage Integrator Capacitor Connection. Connect a 470pF x (4 / $\eta_{PH}$ ) or greater capacitor from CCV to analog ground (GND) to set the integration time constant.                                                                                                                                                                                                    |
|     |          | Transient-Voltage Preamplifier Output. Connect a resistor ( $R_{TRC}$ ) between TRC and REF to set the transient droop based on the voltage-positioning requirements. TRC does not affect the DC steady-state droop. Choose $R_{TRC}$ based on the equation:                                                                                                                |
| 16  | TRC      | $R_{TRC} = A_{CS} \left( \frac{R_{TRANS} R_{CS}}{\eta_{PH} R_{DROOP(AC)}} \right)$                                                                                                                                                                                                                                                                                          |
|     |          | as defined in the <i>Design Procedure</i> (page 33). If voltage positioning is not required, R <sub>TRC</sub> is determined by the stability requirements. TRC is high impedance in shutdown.                                                                                                                                                                               |

## Pin Description (continued)

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|-----|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 17  | REF             | 2.0V Reference Output. Bypass to GND with a 0.22 $\mu$ F to 1 $\mu$ F (max) ceramic capacitor. The reference can source 500 $\mu$ A for external loads. Loading REF degrades output-voltage accuracy according to the REF load-regulation error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 18  | VROK            | Open-Drain Power-Good Output. After power-up, VROK remains high impedance as long as the output voltage remains in regulation. The controller blanks VROK (high impedance) whenever the slew-rate control is active (output-voltage transitions). VROK is forced low during startup and shutdown. In pulse-skipping mode (SKIP = high), the upper VROK threshold is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 19  | GND             | Analog Ground. Connect the MAX8707's exposed pad to analog ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 20  | PGND            | Power Ground. Ground connection for the driver control outputs (PWM_) and driver skip output (DRSKP).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| 21  | V <sub>CC</sub> | Analog Supply-Voltage Input. Connect V <sub>CC</sub> to the system supply voltage (4.5V to 5.5V) with a series $10\Omega$ resistor. Bypass to analog GND with a 1µF or greater ceramic capacitor, as close to the IC as possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 22  | PWM1            | PWM Driver Control Output for Phase 1. Logic low in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 23  | PWM2            | PWM Driver Control Output for Phase 2. Logic low in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 24  | PWM3            | PWM Driver Control Output for Phase 3. Logic low in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 25  | PWM4            | PWM Driver Control Output for Phase 4. Logic low when disabled (CSP4 = $V_{CC}$ ) and in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 26  | DRSKP           | Driver Skip Control Output. Push/pull logic output that controls the operating mode of the skip-mode driver ICs.<br>DRSKP swings from V <sub>CC</sub> to PGND. When DRSKP is high, the driver ICs operate in forced-PWM mode. When<br>DRSKP is low, the driver ICs enable their zero-crossing comparators and operate in pulse-skipping mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 27  | FBS             | Remote Feedback Sense Input. Connect FBS to the CPU output sense point. To minimize output-voltage errors due to any resistance in series with the FBS input, the controller generates an FBS input bias current equal in magnitude and opposite in polarity to the VPS output current. FBS is high impedance in shutdown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 28  | VPS             | Voltage-Positioning Transconductance-Amplifier Output. Connect a resistor R <sub>VPS</sub> between VPS and FBS to set the DC steady-state droop (load line) based on the required voltage-positioning slope (see the <i>Voltage-Positioning Amplifier</i> section).<br>R <sub>VPS</sub> = R <sub>DROOP</sub> / (R <sub>SENSE</sub> × G <sub>M</sub> (VPS))<br>where R <sub>DROOP</sub> is the desired DC voltage-positioning slope, R <sub>SENSE</sub> is the current-sense resistor, and G <sub>M</sub> (VPS) = 200 $\mu$ S. R <sub>SENSE</sub> is the accurate sense resistor used to generate current-sense voltage (CRSP, CRSN). When CRSP is connected to V <sub>CC</sub> , the input to the transconductance amplifier is the sum of the current-sense voltage (CSP_, CSN_) inputs. When the inductors' DC resistances (R <sub>DCR</sub> ) are used as the current-sense elements (for lossless sensing), R <sub>VPS</sub> should include an NTC thermistor to minimize the temperature dependence of the voltage-positioning slope. To disable voltage positioning, short VPS to FBS. VPS is high impedance in shutdown. |  |  |  |  |  |  |
| 29  | CRSN            | Negative Current-Sense Resistor Input. CRSN is the negative differential input used for accurate sensing of the phase 1 inductor current. Connect a current-sense resistor between CRSP and CRSN for accurate voltage positioning and current limit. Float CRSN when not used (CRSP pulled up to V <sub>CC</sub> ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |

## **Pin Description (continued)**

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30  | CRSP | Positive Current-Sense Resistor Input. CRSP is the positive differential input used for accurate sensing of the phase 1 inductor current. Connect a current-sense resistor between CRSP and CRSN. If current-sense resistors are used on all phases (CSP_, CSN_), this additional current-sense (CRSP, CRSN) feature can be disabled by connecting CRSP to V <sub>CC</sub> and floating CRSN. |
| 31  | CSP1 | Positive Current-Sense Input for Phase 1. This input should be connected to the positive terminal of the current-sense resistor or of the DCR sensing filtering capacitor, depending on the current-sense method implemented.                                                                                                                                                                 |
| 32  | CSN1 | Negative Current-Sense Input for Phase 1                                                                                                                                                                                                                                                                                                                                                      |
| 33  | CSN2 | Negative Current-Sense Input for Phase 2                                                                                                                                                                                                                                                                                                                                                      |
| 34  | CSP2 | Positive Current-Sense Input for Phase 2. This input should be connected to the positive terminal of the current-sense resistor or of the DCR sensing filtering capacitor, depending on the current-sense method implemented.                                                                                                                                                                 |
| 35  | CSP3 | Positive Current-Sense Input for Phase 3. This input should be connected to the positive terminal of the current-sense resistor or of the DCR sensing filtering capacitor, depending on the current-sense method implemented.                                                                                                                                                                 |
| 36  | CSN3 | Negative Current-Sense Input for Phase 3                                                                                                                                                                                                                                                                                                                                                      |
| 37  | CSN4 | Negative Current-Sense Input for Phase 4                                                                                                                                                                                                                                                                                                                                                      |
| 38  | CSP4 | Positive Current-Sense Input for Phase 4. This input should be connected to the positive terminal of the current-sense resistor or of the DCR sensing filtering capacitor, depending on the current-sense method implemented. Connect CSP4 to $V_{CC}$ for fixed 3-phase operation.                                                                                                           |
| 39  | D0   | Low-Voltage VID-DAC Code Inputs. The D0–D4 inputs do not have internal pullups. These 1.0V logic inputs are designed to interface directly with the CPU. In normal mode (Table 4, SUS = low), the output voltage is set by the D0–D4 VID-DAC inputs. In suspend mode (SUS = high), the output voltage tracks the voltage at SUSV.                                                             |
| 40  | D1   | Low-Voltage VID-DAC Code Inputs                                                                                                                                                                                                                                                                                                                                                               |

## **Detailed Description**

## +5V Bias Supply (Vcc)

The MAX8707 requires an external +5V bias supply in addition to the battery. Typically, this +5V bias supply is the notebook's 95%-efficient, +5V system supply. Keeping the bias supply external to the controller improves efficiency and eliminates the cost associated with the +5V linear regulator that would otherwise be needed to supply the PWM circuit and gate drivers. If stand-alone capability is needed, the +5V bias supply can be generated with an external linear regulator.

The +5V bias supply must provide V<sub>CC</sub> (PWM controller) and V<sub>DRV</sub> (FET gate-drive power), so the maximum current drawn is:

## $I_{BIAS} = I_{CC} + I_{DRIVE}$

where  $I_{CC}$  is provided in the *Electrical Characteristics* table and  $I_{DRIVE}$  is the driver's supply current dominated by  $f_{SW} \times Q_G$  (per phase) as defined in the driver's data sheet. If the +5V bias supply is powered up prior to the battery supply, the enable signal (SHDN going from low to high) must be delayed until the battery voltage is present to ensure startup.

#### **Switching Frequency (OSC)**

OSC is a 3-level logic input used to set the per-phase switching frequency. Connect OSC directly to GND, REF, or V<sub>CC</sub> for 200kHz, 300kHz, and 600kHz operation, respectively. High-frequency (600kHz, OSC = V<sub>CC</sub>) operation optimizes the application for the smallest component size, trading off efficiency due to higher switching losses. This may be acceptable in ultraportable devices where the load currents are lower. Low-frequency (200kHz, OSC = GND) operation offers the best overall efficiency at the expense of component size and board space.

#### Interleaved Multiphase Operation

The MAX8707 interleaves all the active phases-resulting in out-of-phase operation that minimizes the input and output filtering requirements, reduces electromagnetic interference (EMI), and improves efficiency. The multiphase controller shares the current between multiple phases that operate 90° out-of-phase (4-phase operation) or 120° out-of-phase (3-phase operation). The highside MOSFETs do not turn on simultaneously during normal operation. The instantaneous input current is effectively reduced by the number of active phases, resulting in reduced input voltage ripple, ESR power loss, and RMS ripple current (see the Input-Capacitor Selection section). Therefore, the controller achieves high performance while minimizing the component countwhich reduces cost, saves board space, and lowers component power requirements-making the MAX8707 ideal for high-power, cost-sensitive applications.

#### Transient Phase Repeat

When a transient occurs, the response time of the controller depends on its ability to quickly respond to the output-voltage deviation and slew the inductor current to the new current level. Multiphase, fixed-frequency controllers typically respond only to the clock edge, resulting in a delayed response from the actual transient event. To eliminate this delay time, the MAX8707 includes transient phase repeat, which allows the controller to immediately respond when heavy load transients are detected. If the controller detects that the output voltage has dropped by 25mV, the transient detection comparator immediately retriggers the phase that completed its on-time last. The controller triggers the subsequent phases as normal—on the appropriate oscillator edges. This effectively triggers a phase a full cycle early, increasing the total inductor-current slew rate and providing an immediate transient response.

### Feedback-Adjustment Amplifiers

**Voltage-Positioning Amplifier (Steady-State Droop)** The multiphase controllers include a transconductance amplifier for adding gain to the voltage-positioning sense path. The current-sense inputs differentially sense the voltage across either a single current-sense resistor (CRS sensing enabled) or the inductor's DCR (CRS sensing disabled). The VPS amplifier's input is generated by sensing either a single phase (CRS sensing) and multiplying by the number of active phases, or by summing the current-sense (CS\_) inputs of all active phases (CRSP = V<sub>CC</sub>). The transconductance amplifier's output connects to the regulator's voltage-positioned feedback input (VPS), so the resistance between VPS and the output voltage-sense point (FBS) determines the voltage-positioning gain:

VOUT = VTARGET - RVPS IVPS

where the target voltage ( $V_{TARGET}$ ) is defined in the *Nominal Output-Voltage Selection* section, and the transconductance amplifier's output current (IVPS) is determined by the current-sense voltage and the number of active phases ( $\eta_{PH}$ ):

 $I_{VPS} = \eta_{PH} (V_{CRSP} - V_{CRSN}) G_{M}(V_{PS})$ 

when CRS sensing is enabled, or:

 $I_{VPS} = \Sigma (V_{CSP} - V_{CSN}) G_{M}(V_{PS})$ 

when CRS sensing is disabled (CRSP =  $V_{CC}$ ).

where  $G_{M(VPS)}$  is typically 200µS as defined in the *Electrical Characteristics* table. To avoid output-voltage errors caused by the VPS current flowing through parasitic trace resistance or feedback fliter resistance, a second transconductance amplifier generates an equal and opposite current on the FBS input.

Disable voltage positioning by shorting VPS directly to FBS.



Figure 1. Standard MAX8707 AMD Hammer Application Circuit

M/X/W

**MAX8707** 

### Transient-Droop Amplifier

The MAX8707 controller includes a transient-droop transconductance amplifier to handle the instantaneous load transients typical of CPU applications. The transient-droop amplifier sets the correct voltage-positioning slope during a load transient, complimenting the slower steady-state voltage-positioning amplifier. The current-sense inputs differentially sense the voltage across the CSP\_ and CSN\_ current-sense element (inductor's DCR or current-sense resistor). The transconductance amplifier's output connects to the regulator's transient-response input (TRC), so the resistance between TRC and the reference voltage (REF) determines the transient voltage-positioning gain as defined in the *Multiphase*, *Fixed-Frequency Design Procedure* section.

If voltage positioning is not required, RDROOP is defined by the maximum output-voltage sag with the worst-case transient load ( $\Delta V_{OUT} / \Delta I_{OUT}$ ) and is subject to stability requirements. TRC is high impedance in shutdown.

#### **Differential Remote Sense**

The multiphase controllers include differential, remotesense inputs to eliminate the effects of voltage drops down the PC board traces and through the processor's power pins.

The MAX8707 GNDS amplifier adds an offset directly to the target voltage, adjusting the output voltage to counteract the voltage drop in the ground path. Connect the feedback sense (FBS), voltage-positioning resistor (RvPs), and ground-sense (GNDS) inputs directly to the processor's core supply remote- sense outputs.

#### Integrator Amplifier

An integrator amplifier forces the DC average of the VPS voltage to equal the target voltage. This transconductance amplifier integrates the feedback voltage and provides a fine adjustment to the regulation voltage (Figure 2), allowing accurate DC output-voltage regulation regardless of the output ripple voltage. The integrator amplifier has the ability to shift the output voltage by ±100mV (typ). The differential input voltage range is at least ±60mV total, including DC offset and AC ripple. The integration time constant can be set easily with an external compensation capacitor at the CCV pin. Use a 470pF x (4 /  $\eta_{PH}$ ) or greater ceramic capacitor.

The MAX8707 disables the integrator by connecting the amplifier inputs together at the beginning of all transitions done in pulse-skipping mode (SKIP = high). The integrator remains disabled until 20µs after the transition is completed (the internal target settles) and the output is in regulation (edge detected on the error comparator).

# Table 1. Component Selection forStandard Multiphase Applications

| DESIGNATION                                      | MAX8707<br>AMD HAMMER<br>COMPONENTS                                 |  |  |  |  |
|--------------------------------------------------|---------------------------------------------------------------------|--|--|--|--|
|                                                  | Circuit of Figure 1                                                 |  |  |  |  |
| Input Voltage Range                              | 7V to 24V                                                           |  |  |  |  |
| VID Output Voltage (D4–D0)                       | 1.50V (D4–D0 = 00010)                                               |  |  |  |  |
| SUSV Suspend Voltage<br>(SUS = High)             | 0.80V                                                               |  |  |  |  |
| Maximum Load Current                             | 80A                                                                 |  |  |  |  |
| Number of Phases ( $\eta_{\text{TOTAL}}$ )       | 4 phases<br>(1) MAX8705 + (2) MAX8702                               |  |  |  |  |
| Inductor (Per Phase)                             | 0.56μH, 1.6m <b>Ω</b><br>Panasonic ETQP4LR56WFC                     |  |  |  |  |
| Switching Frequency<br>(Per Phase)               | 300kHz (OSC = REF)                                                  |  |  |  |  |
| High-Side MOSFET<br>(N <sub>H</sub> , Per Phase) | Siliconix (1) Si7892DP                                              |  |  |  |  |
| Low-Side MOSFET<br>(N <sub>L</sub> , Per Phase)  | Siliconix (2) Si7356DP                                              |  |  |  |  |
| Total Input Capacitance (CIN)                    | (8) 10μF, 25V<br>TDK C3225X7R1E106M<br>Taiyo Yuden<br>TMK325BJ106MN |  |  |  |  |
| Total Output Capacitance<br>(COUT)               | (6) 330μF, 2.5V, 9mΩ<br>Sanyo 2R5TPE330M9                           |  |  |  |  |
| Current-Sense Resistor<br>(RSENSE)               | 1.0mΩ<br>Panasonic ERJM1WTJ1M0U                                     |  |  |  |  |

When voltage positioning is disabled (VPS = FBS), the transient droop must be less than the  $\pm$ 80mV minimum adjustment range of the integrator amplifier to guarantee proper DC output-voltage accuracy.

#### Offset Amplifier

The multiphase controllers include a fifth amplifier used to add small offsets to the voltage-positioned load line. The offset amplifier sums directly with the target voltage, making the offset gain independent of the DAC code. This amplifier has the ability to offset the output by  $\pm 100$ mV. The offset is adjusted using resistive voltage-dividers at the OFS input. For inputs from 0 to 0.8V, the offset amplifier adds a negative offset to the output that is equal to 1/8th the voltage appearing at the OFS input (VOFFSET = -0.125 x VOFS). For inputs from 1.2V



Figure 2. MAX8707 Functional Diagram

## Table 2. Component Suppliers

| MANUFACTURER            | WEBSITE                |
|-------------------------|------------------------|
| BI Technologies         | www.bitechnologies.com |
| Central Semiconductor   | www.centralsemi.com    |
| Coilcraft               | www.coilcraft.com      |
| Coiltronics             | www.coiltronics.com    |
| Fairchild Semiconductor | www.fairchildsemi.com  |
| International Rectifier | www.irf.com            |
| Kemet                   | www.kemet.com          |
| Panasonic               | www.panasonic.com      |
| Sanyo                   | www.secc.co.jp         |
| Siliconix (Vishay)      | www.vishay.com         |
| Sumida                  | www.sumida.com         |
| Taiyo Yuden             | www.t-yuden.com        |
| ТОК                     | www.component.tdk.com  |
| токо                    | www.tokoam.com         |

## Table 3. Operating-Mode Truth Table

| SHDN            | SUS             | SKIP | OFS                             | OUTPUT<br>VOLTAGE      | OPERATING MODE                                                                                                                                                                                            |
|-----------------|-----------------|------|---------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND             | Х               | х    | х                               | GND                    | Low-Power Shutdown Mode. PWM_ outputs are forced low, and the controller is disabled. The supply current drops to $10\mu A$ (max).                                                                        |
| V <sub>CC</sub> | GND             | GND  | GND or REF                      | D0–D4<br>(no offset)   | Normal Operation. The no-load output voltage is determined by the selected VID DAC code (D0–D4, Table 4).                                                                                                 |
| Vcc             | GND             | Vcc  | GND or REF                      | D0–D4<br>(no offset)   | Pulse-Skipping Operation. When SKIP is pulled high, the MAX8707 immediately enters pulse-skipping operation allowing automatic PWM/PFM switchover under light loads. The VROK upper threshold is blanked. |
| V <sub>CC</sub> | GND             | х    | 0 to 0.8V<br>or<br>1.2V to 2.0V | D0–D4<br>(plus offset) | Deep-Sleep Mode. The no-load output voltage is determined<br>by the selected VID-DAC code (D0–D4, Table 4) plus the<br>offset voltage set by OFS.                                                         |
| V <sub>CC</sub> | V <sub>CC</sub> | х    | Х                               | SUSV<br>(no offset)    | Suspend Mode/One Phase Skip. The no-load output voltage is determined by the suspend voltage present on SUSV, overriding all other active modes of operation.                                             |
| Vcc             | Х               | Х    | Х                               | GND                    | Fault Mode. The fault latch has been set by either UVP or thermal shutdown. The controller remains in FAULT mode until V <sub>CC</sub> power is cycled or SHDN toggled.                                   |

X = Don't Care

to 2V, the offset amplifier adds a positive offset to the output that is equal to 1/8th the difference between the reference voltage and the voltage appearing at the OFS input (V<sub>OFFSET</sub> =  $0.125 \times (V_{REF} - V_{OFS})$ ). With this scheme, the controller supports both positive and negative offsets with a single input. The piecewise linear-transfer function is shown in Figure 3. The regions of the transfer function below zero, above 2.0V, and between 0.8V and 1.2V are undefined. OFS inputs are disallowed in these regions, and the respective effects on the output are not specified.

The controller disables the offset amplifier during suspend mode (SUS = high).

#### Nominal Output-Voltage Selection

The nominal no-load output voltage (VTARGET) is defined by the selected voltage reference (VID DAC or SUSV) plus the offset voltage and remote ground-sense adjustment (V<sub>GNDS</sub>) as defined in the following equation:

VTARGET = VDAC + VOFFSET + VGNDS

when SUS = GND

where V<sub>DAC</sub> is the selected VID voltage during normal operation (SUS = low, Table 4), and V<sub>OFFSET</sub> is the offset voltage defined by the OFS pin (Figure 3). In suspend mode (SUS = high), the offset voltage amplifier is disabled and the target voltage tracks the SUSV input voltage:

when  $SUS = V_{CC}$ 

The MAX8707 uses a multiplexer that selects from one of three different inputs (Figure 2)—the output of the VID DAC, the SUSV suspend voltage, or ground (controller disabled). On startup, the MAX8707 slews the target voltage from ground to either the decoded D0–D4 (SUS = low) voltage or the SUSV voltage (SUS = high).

#### DAC Inputs (D0–D4)

During normal forced-PWM operation (SUS = low), the DAC programs the output voltage using the D0–D4 inputs. D0–D4 are low-voltage (1.0V) logic inputs, designed to interface directly with the CPU. Do not leave D0–D4 unconnected. D0–D4 can be changed while the MAX8707 is active, initiating a transition to a new output-voltage level. Change D0–D4 together, avoiding greater than 50ns skew between bits. Otherwise, incorrect DAC readings may cause a partial transition to the wrong voltage level followed by the intended transition to the correct voltage level, lengthening the overall transition time. The available DAC codes and resulting output voltages



Figure 3. Output Offset Voltage vs. OFS Input Voltage

are compatible with the AMD Hammer (Table 4) specifications.

#### Suspend Mode

When the processor enters low-power suspend mode, the processor sets the regulator to a lower output voltage to reduce power consumption. The MAX8707 includes a buffered suspend-voltage input (SUSV) and a digital SUS control input. The suspend voltage is adjusted with an external resistive voltage-divider from REF to SUSV to analog ground. The suspend-voltage adjustment range is from 0.4V to 2.0V (VREF).

When the CPU suspends operation (SUS = high), the controller disables the offset amplifier, overrides the 5-bit VID-DAC code set by D0–D4, and slews the output voltage to the target voltage set by the SUSV voltage. During the transition, the MAX8707 blanks both VROK thresholds until 20µs after the slew-rate controller reaches the suspend-mode voltage. Once the 20µs timer expires, the MAX8707 (SKIP pulled low) automatically switches to the 1-phase, pulse-skipping control scheme, forces DRSKP low, and blanks the upper VROK threshold.

## **Output-Voltage Transition Timing**

The MAX8707 performs mode transitions in a controlled manner, automatically minimizing input surge currents. This feature allows the circuit designer to achieve nearly



| D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE<br>(V) |  | D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE<br>(V) |
|----|----|----|----|----|-----------------------|--|----|----|----|----|----|-----------------------|
| 0  | 0  | 0  | 0  | 0  | 1.550                 |  | 1  | 0  | 0  | 0  | 0  | 1.150                 |
| 0  | 0  | 0  | 0  | 1  | 1.525                 |  | 1  | 0  | 0  | 0  | 1  | 1.125                 |
| 0  | 0  | 0  | 1  | 0  | 1.500                 |  | 1  | 0  | 0  | 1  | 0  | 1.100                 |
| 0  | 0  | 0  | 1  | 1  | 1.475                 |  | 1  | 0  | 0  | 1  | 1  | 1.075                 |
| 0  | 0  | 1  | 0  | 0  | 1.450                 |  | 1  | 0  | 1  | 0  | 0  | 1.050                 |
| 0  | 0  | 1  | 0  | 1  | 1.425                 |  | 1  | 0  | 1  | 0  | 1  | 1.025                 |
| 0  | 0  | 1  | 1  | 0  | 1.400                 |  | 1  | 0  | 1  | 1  | 0  | 1.000                 |
| 0  | 0  | 1  | 1  | 1  | 1.375                 |  | 1  | 0  | 1  | 1  | 1  | 0.975                 |
| 0  | 1  | 0  | 0  | 0  | 1.350                 |  | 1  | 1  | 0  | 0  | 0  | 0.950                 |
| 0  | 1  | 0  | 0  | 1  | 1.325                 |  | 1  | 1  | 0  | 0  | 1  | 0.925                 |
| 0  | 1  | 0  | 1  | 0  | 1.300                 |  | 1  | 1  | 0  | 1  | 0  | 0.900                 |
| 0  | 1  | 0  | 1  | 1  | 1.275                 |  | 1  | 1  | 0  | 1  | 1  | 0.875                 |
| 0  | 1  | 1  | 0  | 0  | 1.250                 |  | 1  | 1  | 1  | 0  | 0  | 0.850                 |
| 0  | 1  | 1  | 0  | 1  | 1.225                 |  | 1  | 1  | 1  | 0  | 1  | 0.825                 |
| 0  | 1  | 1  | 1  | 0  | 1.200                 |  | 1  | 1  | 1  | 1  | 0  | 0.800                 |
| 0  | 1  | 1  | 1  | 1  | 1.175                 |  | 1  | 1  | 1  | 1  | 1  | No CPU*               |

## Table 4. AMD Hammer Output-Voltage VID DAC Codes (SUS = GND)

\*No-CPU Mode: The controller enters the no-CPU mode by ramping down the output voltage to 0V with the shutdown slew rate. When exiting the no-CPU mode, the controller ramps the output up to the new VID output voltage using the startup slew rate. In no-CPU mode, the controller remains in standby so VID transitions may be detected.

ideal transitions, guaranteeing just-in-time arrival at the new output-voltage level with the lowest possible peak currents for a given output capacitance.

At the beginning of an output-voltage transition, the MAX8707 blanks both VROK thresholds, preventing the VROK open-drain output from changing states during the transition. The controller enables the lower VROK threshold approximately 20µs after the slew-rate controller reaches the target output voltage, but the upper VROK threshold is enabled only if the controller remains in forced-PWM operation. If the controller enters pulse-skipping operation, the upper VROK threshold remains blanked. The slew-rate (set by resistor RTIME) must be set fast enough to ensure that the transition can be completed within the maximum allotted time.

When transitions occur in pulse-skipping mode, the MAX8707 sets OVP to 1.75V and disables the integrator at the beginning of all transitions. OVP remains at 1.75V and the integrator remains disabled until 20µs after the transition is completed (internal target settles) and the output is in regulation (an error-comparator edge is detected).

The MAX8707 automatically controls the current to the minimum level required to complete the transition in the calculated time. The slew-rate controller uses an internal capacitor and current source programmed by R<sub>TIME</sub> to transition the output voltage. The total transition time depends on R<sub>TIME</sub>, the voltage difference, and the accuracy of the slew-rate controller (C<sub>SLEW</sub> accuracy). The slew rate is not dependent on the total output capacitance, as long as the surge current is less than the current limit set by ILIM(AVE) and ILIM(PK). For voltage transitions into and out of suspend mode, the transition time (t<sub>TRAN</sub>) is given by:

$$t_{\text{TRAN}(\text{SUS})} = \frac{|V_{\text{NEW}} - V_{\text{OLD}}|}{dV_{\text{TARGET}} / dt}$$

where dV<sub>TARGET</sub> / dt = 6.25mV/µs × 143k $\Omega$  / R<sub>TIME</sub> is the slew rate, V<sub>OLD</sub> is the original output voltage, and V<sub>NEW</sub> is the new target voltage. See TIME Slew-Rate Accuracy in the *Electrical Characteristics* for t<sub>SLEW</sub> limits. For soft-start and shutdown, the controller automatically reduces the slew rate by 1/4th:

making the transitions relatively smooth. The average inductor current per phase required to make an output-voltage transition is:

 $t_{\text{TRAN}(\text{START})} = t_{\text{TRAN}(\text{SHDN})} = \frac{4V_{\text{TARGET}}}{dV_{\text{TARGET}}/dt}$ 

For all dynamic VID transitions, the rate at which the

VID inputs (D0–D4) are clocked sets the slew rate, with

a maximum slew-rate limit set by the RTIME value. The

practical range of RTIME is  $47k\Omega$  to  $392k\Omega$  correspond-

ing to slew rates of 19mV/µs to 2.28mV/µs, respectively.

The output voltage tracks the slewed target voltage,

$$I_L \cong \frac{C_{OUT}}{\eta_{PH}} \times (dV_{TARGET}/dt)$$

where dV<sub>TARGET</sub> / dt is the required slew rate, C<sub>OUT</sub> is the total output capacitance, and  $\eta_{PH}$  is the number of active phases.

#### Suspend Transition (Forced-PWM Operation Selected)

When the MAX8707 enters suspend mode while configured for forced-PWM operation (SKIP pulled low), the controller ramps the output voltage down to the programmed SUSV voltage at the slew rate determined by RTIME. The controller blanks VROK (forced high impedance) until 20µs after the transition is completed—internal target voltage equals the SUSV voltage. After this blanking time expires, the controller automatically shuts down phases 2, 3, and 4 (DRSKP pulled low), and enters single-phase, pulse-skipping operation. VROK monitors only the lower threshold in skip mode.

When exiting suspend mode (SUS pulled low), the MAX8707 immediately activates all enabled phases ( $\overline{\text{DRSKP}}$  driven high) so the output voltage may be ramped up at the slew rate set by RTIME. The controller blanks VROK (forced high impedance) until 20µs after the transition is completed—internal target voltage equals the selected VID-DAC voltage.

#### Suspend Transition (Pulse-Skipping Operation Selected)

If the MAX8707 is configured for pulse-skipping operation (SKIP = high) when SUS goes high, the MAX8707 immediately disables phases 2, 3, and 4 (DRSKP pulled low) and enters pulse-skipping operation (Figure 5). The output drops at a rate determined by the load and the output capacitance. The internal target still ramps as before, and VROK remains high impedance until the new target is reached plus an extra 20µs. After this time expires, VROK monitors only the lower threshold. When exiting deeper sleep (SUS pulled low), the MAX8707 starts to slew the internal target up towards the new target. The controller remains in skip mode while the output voltage is higher than the internal target. As the internal target approaches the output voltage, the MAX8707 activates all enabled phases (DRSKP driven high) so the output voltage may be ramped up at the slew rate set by RTIME. The controller blanks VROK (forced high impedance) until 20µs after the transition is completed.

**Forced-PWM Operation (Normal Mode)** During soft-start, soft-shutdown, and normal operation when the CPU is actively running (SKIP = low, Table 5) the MAX8707 operates with a low-noise, forced-PWM control scheme. Forced-PWM operation forces DRSKP high, instructing the drivers to disable their zero-crossing comparators and force the low-side gate-drive waveforms to constantly be the complement of the high-side gate-drive waveforms. This keeps the switching frequency constant and allows the inductor current to reverse under light loads, providing fast, accurate negative output-voltage transitions by quickly discharging the output capacitors.

Forced-PWM operation comes at a cost: the no-load +5V bias supply current remains between 10mA to 200mA per phase, depending on the external MOSFETs and switching frequency. To maintain high efficiency under light-load conditions, the controller switches to a low-power pulse-skipping control scheme after entering suspend mode.

#### Light-Load Pulse-Skipping Operation

The MAX8707 includes a light-load operating-mode control input (SKIP) used to disable extra phases and enable/disable the driver's zero-crossing comparator. When the driver's zero-crossing comparators are enabled (DRSKP pulled low), the controller forces PWM\_ low for the disabled phases so the driver pulls DL\_ low when its current-sense inputs detect zero inductor current. This keeps the inductor from discharging the output capacitors and forces the controller to skip pulses under lightload conditions to avoid overcharging the output. When the zero-crossing comparators are disabled, each controller maintains PWM operation under light-load conditions (forced PWM).

After the MAX8707 enters suspend mode while configured for forced-PWM operation (SKIP pulled low), the controller automatically switches to the pulse-skipping control scheme 20µs after the target voltage reaches the programmed SUSV voltage.

When pulse-skipping operation is enabled, the controller terminates the on-time when the output voltage exceeds the feedback threshold and when the current-









Figure 5. Suspend Transition in Pulse-Skipping Operation (SKIP = SUS)

**MAX8707** 

## Table 5. SKIP Settings

| SKIP<br>(INPUT) | SUS<br>(INPUT)                     | MODE                      | DRSKP<br>(OUTPUT) | OPERATION                                                                                                                                                                                                                                                                                                                       |
|-----------------|------------------------------------|---------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low<br>(GND)    | Low<br>(GND)                       | Multiphase<br>Forced-PWM  | High<br>(Vdd)     | The controller operates with a constant switching frequency, providing low-noise forced-PWM operation. The controller disables the zero-crossing comparators, forcing the low-side gate-drive waveform to constantly be the complement of the high-side gate-drive waveform.                                                    |
|                 | High<br>(3.3V or V <sub>CC</sub> ) | 1-Phase Pulse<br>Skipping | Low<br>(PGND)     | The controller automatically switches to pulse-skipping<br>operation 20µs after the target voltage reaches the SUSV<br>voltage. Pulse-skipping operation forces the controller into<br>PFM operation under light loads. Phase 1 remains active<br>while the other three phases are disabled—PWM2, PWM3,<br>and PWM4 pulled low. |
| High<br>(>1.2V) | Don't Care                         | 1-Phase Pulse<br>Skipping | Low<br>(PGND)     | Pulse-skipping operation forces the controller into PFM operation under light loads. Phase 1 remains active while the other three phases are disabled—PWM2, PWM3, and PWM4 pulled low.                                                                                                                                          |

sense voltage exceeds the Idle Mode<sup>™</sup> current-sense threshold (V<sub>IDLE</sub> = 0.1 x V<sub>PKLIMIT</sub>). Under heavy-load conditions, the continuous inductor current remains above the Idle-Mode current-sense threshold, so the on-time depends only on the feedback-voltage threshold. Under light-load conditions, the controller remains above the feedback-voltage threshold, so the on-time duration depends solely on the Idle-Mode currentsense threshold, which is approximately 10% of the fullload current-limit threshold set by ILIM(PK).

When the controller enters suspend mode while SKIP is pulled high, the multiphase controller immediately disables three phases, and only the main phase (PWM1) remains active. When pulse skipping, the controller blanks the upper VROK threshold and the OVP threshold tracks the selected VID DAC code. The MAX8707 automatically uses forced-PWM operation during soft-start and soft-shutdown, regardless of the SKIP configuration.

## Idle-Mode Current Sense Threshold

The Idle-Mode current-sense threshold forces a lightly loaded regulator to source a minimum amount of energy with each on-time since the controller cannot terminate the on-time until the current-sense voltage exceeds the Idle-Mode current-sense threshold ( $V_{IDLE} = 0.1 \times V_{PKLIMIT}$ ). Since the zero-crossing comparator prevents the switching regulator from sinking current, the controller must skip pulses to avoid overcharging the output. When the clock edge occurs, if the output voltage still exceeds the feedback threshold, the con-

Idle Mode is a trademark of Maxim Integrated Products, Inc.

troller does not initiate another on-time. This forces the controller to actually regulate the valley of the output voltage ripple under light-load conditions.

#### Automatic Pulse-Skipping Crossover

In skip mode, the MAX8707 disables three phases and forces DRSKP low to instruct the skip-mode drivers to activate their zero-crossing comparators. Therefore, an inherent automatic switchover to PFM takes place at light loads (Figure 6), resulting in a highly efficient operating mode. This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current's zero crossing. The driver's zero-crossing comparator senses the inductor current across the low-side MOSFET (refer to the skip-mode driver data sheet). Once VLX - VPGND drops below the zero-crossing threshold, the driver forces DL low. This mechanism causes the threshold between pulse-skipping PFM and nonskipping PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation (also known as the critical conduction point). The load-current level at which the PFM/PWM crossover occurs, ILOAD(SKIP), is given by:

$$I_{\text{LOAD(SKIP)}} = \frac{V_{\text{OUT}}(V_{\text{IN}} - V_{\text{OUT}})}{2V_{\text{IN}}f_{\text{SW}}L}$$

The switching waveforms may appear noisy and asynchronous when light loading causes pulse-skipping operation, but this is a normal operating condition that



results in high light-load efficiency. Trade-offs in PFM noise vs. light-load efficiency are made by varying the inductor value. Generally, low inductor values produce a broader efficiency vs. load curve, while higher values result in higher full-load efficiency (assuming that the coil resistance remains fixed) and less output voltage ripple. Penalties for using higher inductor values include larger physical size and degraded load-transient response (especially at low input-voltage levels).

#### **Current Sense**

The output current of each phase is sensed differentially. Each phase of the MAX8707 has an independent return path for fully differential current-sense. A low offset voltage and high-gain (10V/V) differential current amplifier at each phase allow low-resistance currentsense resistors to be used to minimize power dissipation. Sensing the current at the output of each phase offers advantages, including less noise sensitivity, more accurate current sharing between phases, and the flexibility of using either a current-sense resistor or the DC resistance of the output inductor.

Using the DC resistance (R<sub>DCR</sub>) of the output inductor allows higher efficiency. In this configuration, the initial tolerance and temperature coefficient of the inductor's DCR must be accounted for in the output-voltage droop-error budget. This current-sense method uses an RC filtering network to extract the current information from the output inductor (Figure 7). The time constant of the RC network should match the inductor's time constant (L/R<sub>DCR</sub>):

$$\frac{L}{R_{DCR}} = R_{EQ} C_{SENSE}$$

where C<sub>SENSE</sub> is the sense capacitor and R<sub>EQ</sub> is the equivalent sense resistance. To minimize the currentsense error due to the current-sense inputs' bias current (I<sub>CSP</sub> and I<sub>CSN</sub>), choose R<sub>EQ</sub> less than 2k $\Omega$  and use the above equation to determine the sense capacitance (C<sub>SENSE</sub>). Choose capacitors with 5% tolerance and resistors with 1% tolerance specifications. Temperature compensation is recommended for this current-sense method.

When using a current-sense resistor for accurate output-voltage positioning (CRSP to CRSN for the MAX8707), differential RC-filter circuits should be used to cancel the equivalent series inductance of the current-sense resistor (Figure 7). Similar to inductor DCRsensing methods, the RC filter's time constant should match the L/R time constant formed by the currentsense resistor's parasitic inductance:



Figure 6. Pulse-Skipping/Discontinuous Crossover Point



where L<sub>ESL</sub> is the equivalent series inductance of the current-sense resistor,  $R_{SENSE}$  is the current-sense resistance value,  $C_{SENSE}$  is the compensation capacitor, and  $R_{EQ}$  is the equivalent compensation resistance.

#### Current Balance

MAX8707

The fixed-frequency, multiphase, current-mode architecture automatically forces the individual phases to remain current balanced. After the oscillator triggers an on-time, the controller does not terminate the on-time until the amplified differential current-sense voltage reaches the integrated threshold voltage ( $V_{REF} - V_{TRC}$ ). This control scheme regulates the peak inductor current of each phase, forcing them to remain properly balanced. Therefore, the average inductor-current variation depends mainly on the variation in the current-sense element and inductance value.

#### **Peak/Average Current Limit**

The MAX8707 current-limit circuit employs a fast peak inductor current-sensing algorithm. Once the currentsense signal (CSP to CSN) of the active phase exceeds the peak current-limit threshold, the PWM controller terminates the on-time. The MAX8707 also includes a slower average current sense that uses a current-sense resistor between CRSP and CRSN to accurately limit the inductor current. When this average current-sense threshold is exceeded, the current-limit circuit lowers the peak current-limit threshold, effectively lowering the average inductor current. See the *Current Limit* section in the *Design Procedure* section.



**MAX8707** 



Figure 7. Current-Sense Methods

#### **Power-Up Sequence (POR, UVLO)**

Power-on reset (POR) occurs when V<sub>CC</sub> rises above approximately 2V, resetting the fault latch and preparing the controller for operation. The V<sub>CC</sub> undervoltagelockout (UVLO) circuitry inhibits switching—forces DRSKP high and pulls the PWM\_ outputs low—until V<sub>CC</sub> rises above 4.25V. The controller powers up the reference once the system enables the controller—V<sub>CC</sub> above 4.25V and SHDN pulled high. With the reference in regulation, the controller begins to slew the output voltage to the target voltage—either the output of the VID DAC (SUS = low) or the SUSV suspend voltage (SUS = high)—at 1/4th the slew rate set by RTIME:

$$t_{\text{TRAN}(\text{START})} = \frac{4V_{\text{TARGET}}}{dV_{\text{TARGET}} / dt}$$

where dV<sub>TARGET</sub> / dt = 6.25mV/µs × 143k $\Omega$  / R<sub>TIME</sub> is the slew rate. The soft-start circuitry does not use a variable current limit, so full output current is available immediately. VROK becomes high impedance approximately 20µs after the MAX8707 reaches the target voltage.

For automatic startup, the battery voltage should be present before  $V_{CC}$ . If the controller attempts to bring the output into regulation without the battery voltage present, the fault latch trips. The controller remains shut

down until the fault latch is cleared by toggling  $\overline{SHDN}$  or cycling the V<sub>CC</sub> power supply below 1V.

If the V<sub>CC</sub> voltage drops below 4.25V, the controller assumes that there is not enough supply voltage to make valid decisions. To protect the output from overvoltage faults, the controller shuts down immediately—forces DRSKP high and pulls the PWM\_ outputs low.

#### Shutdown

When SHDN goes low, the MAX8707 enters low-power shutdown mode. VROK is pulled low immediately, and the output voltage ramps down at 1/4th the slew rate set by RTIME:

$$t_{\text{TRAN}(\text{SHDN})} = \frac{4V_{\text{OUT}}}{dV_{\text{TARGET}} / dt}$$

where dV<sub>TARGET</sub> / dt = 6.25mV/µs × 143k $\Omega$  / R<sub>TIME</sub> is the slew rate. Slowly discharging the output capacitors by slewing the output over a long period of time keeps the average negative inductor current low (damped response), thereby eliminating the negative output voltage excursion that occurs when the controller discharges the output quickly by permanently turning on the low-side MOSFET (underdamped response). This eliminates the need for the Schottky diode normally connected between the output and ground to clamp



#### Multiphase, Fixed-Frequency Controller for **AMD Hammer CPU Core Power Supplies** Vcc SHDN INVALID INVALID VID (D0-D4) CODE CODE SOFT-START SOFT-SHUTDOWN 1/4TH SLEW RATE SET BY RTIME 1/4TH SLEW RATE SET BY RTIME VCORE INTERNAL FORCED-PWM FORCED-PWM **PWM CONTROL** DRSKE VROK **t**BLANK **t**BLANK 20s typ 20s typ

Figure 8. Power-Up and Shutdown Sequence Timing Diagram

the negative output-voltage excursion. When the controller reaches the OV target, the drivers are disabled (DRSKP driven low and PWM\_ outputs pulled low), the reference turns off, and the supply current drops to about 10 $\mu$ A (max). When a fault condition—output UVLO or thermal shutdown—activates the shutdown sequence, the protection circuitry sets the fault latch to prevent the controller from restarting. To clear the fault latch and reactivate the controller, toggle SHDN or cycle V<sub>CC</sub> power below 1V.

## **Fault Protection**

#### **Output Overvoltage Protection (Unlatched)**

The overvoltage-protection (OVP) circuit is designed to protect the CPU against a shorted high-side MOSFET by drawing high current and blowing the battery fuse. The MAX8707 continuously monitors the output for an overvoltage fault. The controller detects an OVP fault if the output voltage exceeds the set target voltage by more than 200mV. After entering pulse-skipping operation (SKIP rising edge), the OVP threshold is set to 1.75V until the output voltage drops below the target voltage for the first time. Once the MAX8707 detects the output is being regulated (V<sub>OUT</sub>  $\approx$  V<sub>TARGET</sub>), the OVP threshold begins tracking the target voltage again. When the OVP circuit detects an overvoltage fault, it immediately enters forced-PWM operation—pulling DRSKP high so the drivers force the low-side gate drivers high (DL = V<sub>DD</sub>) and pull the high-side gate drivers low (DH = LX). The controller does not initiate an on-time pulse until the output voltage drops below the OVP threshold. This action turns on the synchronous-rectifier MOSFET with 100% duty and, in turn, rapidly discharges the output filter capacitor and forces the output low. If the condition that caused the overvoltage (such as a shorted high-side MOSFET) persists, the battery fuse blows.

Overvoltage protection can be disabled through the no-fault test mode (see the *No-Fault Test Mode* section).

#### **Output Undervoltage Protection (Latched)**

The output undervoltage-protection (UVP) function is similar to foldback current limiting, but employs a timer rather than a variable current limit. If the MAX8707 output voltage is under 70% of the nominal value, the controller activates the shutdown sequence and sets the fault latch. Once the controller ramps down to the 0V setting, it forces the PWM\_ driver outputs low. Toggle SHDN or cycle the V<sub>CC</sub> power supply below 1V to clear the fault latch and reactivate the controller.

UVP can be disabled through the no-fault test mode (see the *No-Fault Test Mode* section).

#### Thermal Fault Protection (Latched)

The MAX8707 features a thermal fault-protection circuit. When the junction temperature rises above +160°C, a



**MAX8707** 

thermal sensor sets the fault latch and activates the soft-shutdown sequence. Once the controller ramps down to the 0V setting, it forces the PWM\_ driver outputs low. Toggle SHDN or cycle the V<sub>CC</sub> power supply below 1V to clear the fault latch and reactivate the controller after the junction temperature cools by 15°C.

Thermal shutdown can be disabled through the no-fault test mode (see the *No-Fault Test Mode* section).

#### No-Fault Test Mode

The latched fault protection features can complicate the process of debugging prototype breadboards since there are (at most) a few milliseconds in which to determine what went wrong. Therefore, a no-fault test mode is provided to disable the fault protection—overvoltage protection, undervoltage protection, and thermal shutdown. Additionally, the test mode clears the fault latch if it has been set. The no-fault test mode is entered by forcing 11V to 13V on SHDN.

## Multiphase, Fixed-Frequency \_\_\_\_\_Design Procedure

Firmly establish the input voltage range and maximum load current before choosing a switching frequency and inductor operating point (ripple-current ratio). The primary design trade-off lies in choosing a good switching frequency and inductor operating point, and the following four factors dictate the rest of the design:

**Input Voltage Range:** The maximum value ( $V_{IN(MAX)}$ ) must accommodate the worst-case high AC-adapter voltage. The minimum value ( $V_{IN(MIN)}$ ) must account for the lowest input voltage after drops due to connectors, fuses, and battery selector switches. If there is a choice at all, lower input voltages result in better efficiency.

**Maximum Load Current:** There are two values to consider. The peak load current ( $I_{LOAD}(MAX)$ ) determines the instantaneous component stresses and filtering requirements, and thus drives output capacitor selection, inductor saturation rating, and the design of the current-limit circuit. The continuous load current ( $I_{LOAD}$ ) determines the thermal stresses and thus drives the selection of input capacitors, MOSFETs, and other critical heat-contributing components. Modern notebook CPUs generally exhibit  $I_{LOAD} = I_{LOAD}(MAX) \times 80\%$ .

For multiphase systems, each phase supports a fraction of the load, depending on the current balancing. When properly balanced, the load current is evenly distributed among each phase:

$$I_{LOAD(PHASE)} = \frac{I_{LOAD}}{\eta_{PH}}$$

where  $\eta_{PH}$  is the total number of active phases.

**Switching Frequency:** This choice determines the basic trade-off between size and efficiency. The optimal frequency is largely a function of maximum input voltage, due to MOSFET switching losses that are proportional to frequency and  $V_{IN}^2$ . The optimum frequency is also a moving target, due to rapid improvements in MOSFET technology that are making higher frequencies more practical.

**Inductor Operating Point:** This choice provides tradeoffs between size vs. efficiency and transient response vs. output noise. Low inductor values provide better transient response and smaller physical size, but also result in lower efficiency and higher output noise due to increased ripple current. The minimum practical inductor value is one that causes the circuit to operate at the edge of critical conduction (where the inductor current just touches zero with every cycle at maximum load). Inductor values lower than this grant no further sizereduction benefit. The optimum operating point is usually found between 20% and 50% ripple current.

### **Inductor Selection**

The switching frequency and operating point (% ripple current or LIR) determine the inductor value as follows:

$$L = \eta_{PH} \left( \frac{V_{IN} - V_{OUT}}{f_{SW} \ I_{LOAD(MAX)} \ LIR} \right) \left( \frac{V_{OUT}}{V_{IN}} \right)$$

where  $\eta_{\text{PH}}$  is the total number of phases, and fsw is the switching frequency per phase.

Find a low-loss inductor with the lowest possible DC resistance that fits in the allotted dimensions. If using a swinging inductor (where the no-load inductance decreases linearly with increasing current), evaluate the LIR with properly scaled inductance values. For the selected inductance value, the actual peak-to-peak inductor ripple current ( $\Delta$ IINDUCTOR) is defined by:

$$\Delta I_{\text{INDUCTOR}} = \frac{V_{\text{OUT}}(V_{\text{IN}} - V_{\text{OUT}})}{V_{\text{IN}} f_{\text{SW}} L}$$

Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200kHz. The core must be large enough not to saturate at the peak inductor current (IPEAK):

$$I_{PEAK} = \left(\frac{I_{LOAD}(MAX)}{\eta_{PH}}\right) + \left(\frac{\Delta I_{INDUCTOR}}{2}\right)$$

## **Current Limit**

#### Peak Inductor Current Limit (ILIM(PK))

The MAX8707 overcurrent protection employs a peak current-sensing algorithm that uses either currentsense resistors or the inductor's DCR as the currentsense element (see the *Current Sense* section). Since the controller limits the peak inductor current, the maximum average load current is less than the peak current-limit threshold by an amount equal to half the inductor ripple current. Therefore, the maximum load capability is a function of the current-sense resistance, inductor value, switching frequency, and input voltage. When combined with the undervoltage-protection circuit, this current-limit method is highly effective.

The peak current-limit threshold is set with a single external resistor between ILIM(PK) and analog ground, where the resistor is determined by the following equation:

$$R_{ILIM(PK)} = \frac{8V \times R_{TRC}}{I_{PKLIMIT} R_{SENSE}}$$

where R<sub>SENSE</sub> is the resistance value of the currentsense element (inductors' DCR or current-sense resistor), R<sub>TRC</sub> is the resistance between TRC and REF, and IPKLIMIT is the desired peak current limit (per phase). The peak current-limit-threshold voltage adjustment range is from 20mV to 80mV.

The peak current-limit circuit also prevents excessive reverse inductor currents when V<sub>OUT</sub> is sinking current. The negative current-limit threshold is equivalent to the positive current limit, and tracks the positive current limit when  $R_{ILIM(PK)}$  or  $R_{TRC}$  are adjusted. When a phase drops below the negative current limit, the controller activates an on-time pulse at the next clock edge, regardless of the error-amplifier state, until the inductor current rises above the negative current-limit threshold.

#### Average Inductor Current-Limit (ILIM(AVE))

The MAX8707 also uses the accurate CRSP to CRSN current-sense voltage to limit the average current per phase. When the average current-limit threshold is exceeded, the controller internally reduces the peak inductor current-limit threshold (ILIM(PK)) until the average current remains within the programmed limits. When the accurate current sensing is disabled (CRSP = V<sub>CC</sub>), the average current-limit circuit is disabled.

The average current-limit threshold defaults to 25mV if ILIM(AVE) is connected to V<sub>CC</sub>. In adjustable mode, the average current-limit threshold voltage is precisely

1/20th the voltage difference between ILIM(AVE) and the reference:

$$V_{LAVE} = \frac{V_{REF} - V_{ILIM(AVE)}}{20}$$

The logic threshold for switchover to the 25mV default value is approximately  $V_{CC}$  - 1V. The average currentlimit circuit also prevents against excessive reverse inductor current when  $V_{OUT}$  is sinking current. The negative current-limit threshold is equivalent to the positive current limit, and tracks the positive current limit when  $V_{LAVF}$  is adjusted.

#### **Output-Capacitor Selection**

The output filter capacitor must have low enough effective series resistance (ESR) to meet output ripple and load-transient requirements. In CPU V<sub>CORE</sub> converters and other applications where the output is subject to large load transients, the output capacitor's size typically depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance:

$$(R_{ESR} + R_{PCB}) \le \frac{V_{STEP}}{\Delta I_{LOAD(MAX)}}$$

In non-CPU applications, the output capacitor's size often depends on how much ESR is needed to maintain an acceptable level of output ripple voltage. The output ripple voltage of a step-down controller equals the total inductor ripple current multiplied by the output capacitor's ESR. When operating multiphase systems out-of-phase, the peak inductor currents of each phase are staggered, resulting in lower output ripple voltage (VRIPPLE) by reducing the total inductor ripple current. For nonoverlapping, multiphase operation (VIN  $\geq$   $\eta$ PH  $_{\rm X}$  VOUT), the maximum ESR to meet the output-ripple-voltage voltage requirement is:

$$R_{ESR} \leq \left[\frac{V_{IN} f_{SW} L}{(V_{IN} - \eta_{PH} V_{OUT}) V_{OUT}}\right] V_{RIPPLE}$$

where  $\eta_{PH}$  is the total number of active phases, and fsw is the switching frequency per phase. The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. Thus, the capacitor selection is usually limited by ESR and voltage rating rather than by capacitance value (this is true of polymer types).

**MAX8707** 

The capacitance value required is determined primarily by the output transient-response requirements. Low inductor values allow the inductor current to slew faster, replenishing the charge removed from or added to the output filter capacitors by a sudden load step. Therefore, the amount of output soar when the load is removed is a function of the output voltage and inductor value. The minimum output capacitance required to prevent overshoot (V<sub>SOAR</sub>) due to stored inductor energy can be calculated as:

$$C_{OUT} \ge \frac{(\Delta I_{LOAD(MAX)})^2 L}{2\eta_{PH} V_{OUT} V_{SOAR}}$$

where  $\eta_{PH}$  is the total number of active phases. When using low-capacity ceramic filter capacitors, capacitor size is usually determined by the capacity needed to prevent  $V_{SOAR}$  from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem.

#### **Input Capacitor Selection**

The input capacitor must meet the ripple-current requirement (I<sub>RMS</sub>) imposed by the switching currents. The multiphase controllers operate out-of-phase, which reduces the RMS input current by dividing the input current between several staggered stages. For duty cycles less than 100%/ $\eta$ PH per phase, the I<sub>RMS</sub> requirements can be determined by the following equation:

$$I_{RMS} = \left(\frac{I_{LOAD}}{\eta_{PH}V_{IN}}\right) \sqrt{\eta_{PH}V_{OUT}(V_{IN} - \eta_{PH}V_{OUT})}$$

where  $\eta_{PH}$  is the total number of out-of-phase switching regulators. The worst-case RMS current requirement occurs when operating with VIN =  $2\eta_{PH}$  VOUT. At this point, the above equation simplifies to I\_RMS = 0.5 x I\_LOAD /  $\eta_{PH}.$ 

For most applications, nontantalum chemistries (ceramic, aluminum, or OS-CON) are preferred due to their resistance to inrush surge currents, typical of systems with a mechanical switch or connector in series with the input. If the MAX8707 is operated as the second stage of a two-stage power-conversion system, tantalum input capacitors are acceptable. In either configuration, choose an input capacitor that exhibits less than 10°C temperature rise at the RMS input current for optimal circuit longevity.

## **Setting Voltage Positioning**

Voltage positioning dynamically lowers the output voltage in response to the load current, reducing the output capacitance and processor's power-dissipation requirements. The controller uses two transconductance amplifiers to set the transient and DC output voltage droop (Figure 2). The transient-compensation (TRC) amplifier determines how quickly the MAX8707 responds to the load transient. The slower voltage-positioning (VPS) amplifier adjusts the steady-state regulation voltage as a function of the load. This adjustability allows flexibility in the selected current-sense resistor value or inductor DCR, and allows smaller currentsense resistance to be used, reducing the overall power dissipated.

#### Steady-State Voltage Positioning

Connect a resistor (R<sub>VPS</sub>) between VPS and FBS to set the DC steady-state droop (load line) based on the required DC voltage-positioning slope (R<sub>DROOP</sub>):

$$R_{VPS} = \frac{R_{DROOP}}{R_{SENSE} G_{M(VPS)}}$$

where the current-sense resistance (R<sub>SENSE</sub>) depends on the current-sense method, and the voltage-positioning amplifier's transconductance ( $G_{M(VPS)}$ ) is typically 200µS as defined in the *Electrical Characteristics* table. When the MAX8707 CRS sensing is enabled, R<sub>SENSE</sub> is defined as the accurate CRS current-sense resistance:

## RSENSE = RCRS

when CRS sensing is enabled.

When the MAX8707 CRS sensing is disabled, the controller sums together the input signals of the currentsense inputs (CSP\_, CSN\_). These inputs typically use the inductors' DC resistance (R<sub>DCR</sub>) to sense the current, so R<sub>SENSE</sub> is defined as the average of the effective CS current-sense resistances (see the *Current Sense* section):

#### RSENSE = RDCR

when CRS sensing is disabled.

When the inductors' DCR (R<sub>DCR</sub>) is used as the current-sense elements (for lossless sensing), R<sub>VPS</sub> should include an NTC thermistor to minimize the temperature dependence of the voltage-positioning slope.

To avoid output-voltage errors caused by the voltagepositioning current, a second transconductance amplifier generates an equivalent current on the FBS input. Accurate MAX8707 CRS sensing is disabled by connecting CRSP to V<sub>CC</sub>.



Disable voltage positioning by shorting VPS directly to FBS.

#### Transient Droop

Connect a resistor (R<sub>TRC</sub>) between TRC and REF to set the transient droop (R<sub>DROOP(AC)</sub>) based on the voltagepositioning requirements. TRC allows the controller to quickly respond to load transients, but it does not affect the DC steady-state droop. Choose R<sub>TRC</sub> based on the equation:

$$R_{TRC} = \frac{R_{TRANS}R_{CS}}{\eta_{PH}R_{DROOP(AC)}}$$

where R<sub>CS</sub> is the current-sense element connected from CSP\_ to CSN\_ (which is typically the inductor's effective DCR: R<sub>CS</sub> = L / R<sub>EQ</sub>C<sub>SENSE</sub>), R<sub>TRANS</sub> is the current-sense amplifier gain divided by the transient amplifier's transconductance as defined in the *Electrical Characteristics* table, and R<sub>DROOP</sub>(AC) is typically 80% of the DC voltage-positioning slope to minimize the transient sag voltage.

The TRC resistance also sets the small-signal loop gain, so a maximum  $R_{TRC}$  value is required for stability, even if voltage positioning is not used (VPS = FBS).

VRIPPLE RTRC < (RTRANS RSENSE  $\Delta I_L$ ) / 3

TRC is high impedance in shutdown.

## **Applications Information**

#### **Duty-Cycle Limits**

#### Minimum Input Voltage

The minimum input operating voltage (dropout voltage) is restricted by stability requirements, not the minimum off-time ( $t_{OFF(MIN)}$ ). The MAX8707 does not include slope compensation, so the controller becomes unstable with duty cycles greater than 50% per phase:

### $V_{IN(MIN)} \ge 2V_{OUT(MAX)}$

However, the controller may briefly operate with duty cycles over 50% during heavy load transients.

#### Maximum Input Voltage

The MAX8707 controller and driver has a minimum ontime, which determines the maximum input operating voltage that maintains the selected switching frequency. With higher input voltages, each pulse delivers more energy than the output is sourcing to the load. At the beginning of each cycle, if the output voltage is still above the feedback threshold voltage, the controller does not trigger an on-time pulse resulting in pulseskipping operation regardless of the operating mode selected by SKIP. This allows the controller to maintain regulation above the maximum input voltage, but forces

## M/X/M

the controller to effectively operate with a lower switching frequency. This results in an input threshold voltage at which the controller begins to skip pulses ( $V_{IN(SKIP)}$ ):



where f<sub>SW</sub> is the switching frequency per phase selected by OSC, and  $t_{ON(MIN)}$  is 110ns plus the driver's turn-off delay (PWM low to LX low) minus the driver's turn-on delay (PWM high to LX high). For the best high-voltage performance, use the slowest switching-frequency setting (200kHz per phase, OSC = GND).

#### **PC Board Layout Guidelines**

Careful PC board layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention (Figure 9). If possible, mount all of the power components on the top side of the board with their ground terminals flush against one another. Follow these guidelines for good PC board layout:

- 1) Keep the high-current paths short, especially at the ground terminals. This is essential for stable, jitter-free operation.
- Connect all analog grounds to a separate solid copper plane, which connects to the GND pin of the controller. This includes the V<sub>CC</sub> bypass capacitor, REF and GNDS bypass capacitors, compensation (CCV, TRC) components, and the resistive dividers connected to I<sub>LIM(AVE)</sub>, SUSV, and OFS.
- 3) Keep the power traces and load connections short. This is essential for high efficiency. The use of thick copper PC boards (2oz vs. 1oz) can enhance full-load efficiency by 1% or more. Correctly routing PC board traces is a difficult task that must be approached in terms of fractions of centimeters, where a single m $\Omega$  of excess trace resistance causes a measurable efficiency penalty.
- Connections for current limiting (CSP\_, CSN\_) and voltage positioning (CRSP, CRSN) must be made using Kelvin-sense connections to guarantee the current-sense accuracy.
- 5) Route high-speed switching nodes and driver traces away from sensitive analog areas (REF, CCV, TRC, VPS, etc.). Make all pin-strap control input connections (SHDN, SKIP, SUS, OSC) to analog ground or V<sub>CC</sub> rather than power ground or V<sub>DD</sub>.
- 6) Keep the drivers close to the MOSFET, with the gate-drive traces (DL, DH, LX, and BST) short and wide to minimize trace resistance and inductance.



This is essential for high-power MOSFETs that require low-impedance gate drivers to avoid shootthrough currents.

7) When trade-offs in trace lengths must be made, it's preferable to allow the inductor charging path to be made longer than the discharge path. For example, it's better to allow some extra distance between the input capacitors and the high-side MOSFET than to allow distance between the inductor and the lowside MOSFET or between the inductor and the output filter capacitor.

#### **Layout Procedure**

- Place the power components first, with ground terminals adjacent (low-side MOSFET source, C<sub>IN</sub>, C<sub>OUT</sub>, and D1 anode). If possible, make all these connections on the top layer with wide, copper-filled areas.
- 2) Mount the driver IC adjacent to the low-side MOSFETs. The DL gate traces must be short and wide (50mils to 100mils wide if the MOSFET is 1in from the driver IC).
- Group the gate-drive components (BST diodes and capacitors, V<sub>DD</sub> bypass capacitor) together near the driver IC.
- 4) Make the DC-DC controller ground connections as shown in the *Standard Application Circuits*. This diagram can be viewed as having three separate

ground planes: input/output ground, where all the high-power components go; the power ground plane, where the PGND pin, V<sub>DD</sub> bypass capacitor, and driver IC ground connection go; and the controller's analog ground plane, where sensitive analog components, the master's GND pin, and the V<sub>CC</sub> bypass capacitor go. The controller's analog ground plane (GND) must meet the power ground plane (PGND) only at a single point directly beneath the IC. The power ground plane should connect to the high-power output ground with a short, thick metal trace from PGND to the source of the low-side MOSFETs (the middle of the star ground).

5) Connect the output power planes (V<sub>CORE</sub> and system ground planes) directly to the output-filtercapacitor positive and negative terminals with multiple vias. Place the entire DC-DC converter circuit as close to the CPU as is practical.



**Chip Information** 

TRANSISTOR COUNT: 9011 PROCESS: BICMOS

## Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/packages**.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_

© 2004 Maxim Integrated Products

Printed USA

is a registered trademark of Maxim Integrated Products.