

# 2.7 V to 5.5 V, Parallel Input Dual Voltage Output 8-Bit DAC

AD7302

#### **FEATURES**

Two 8-Bit DACs In One Package
20-Lead DIP/SOIC/TSSOP Package
+2.7 V to +5.5 V Operation
Internal and External Reference Capability
DAC Power-Down Function
Parallel Interface
On-Chip Output Buffer
Rail-to-Rail Operation
Low Power Operation 3 mA max @ 3.3 V
Power-Down to 1 µA max @ 25°C

#### **APPLICATIONS**

Portable Battery Powered Instruments
Digital Gain and Offset Adjustment
Programmable Voltage and Current Sources
Programmable Attenuators

#### **GENERAL DESCRIPTION**

The AD7302 is a dual, 8-bit voltage out DAC that operates from a single +2.7 V to +5.5 V supply. Its on-chip precision output buffers allow the DAC outputs to swing rail to rail. The AD7302 has a parallel microprocessor and DSP-compatible interface with high speed registers and double buffered interface logic. Data is loaded to the registers on the rising edge of  $\overline{\text{CS}}$  or  $\overline{\text{WR}}$  and the  $\overline{\text{A}/\text{B}}$  pin selects either DAC A or DAC B.

Reference selection for AD7302 can be either an internal reference derived from the  $V_{DD}$  or an external reference applied at the REFIN pin. Both <u>DACs</u> can be simultaneously updated using the asynchronous <u>LDAC</u> input and can be cleared by using the asynchronous <u>CLR</u> input.

The low power consumption of this part makes it ideally suited to portable battery operated equipment. The power consumption is less than 10 mW at 3.3 V, reducing to 3  $\mu$ W in power-down mode.

The AD7302 is available in a 20-pin plastic dual-in-line package, 20-lead SOIC and a 20-lead TSSOP package.

#### FUNCTIONAL BLOCK DIAGRAM



#### **PRODUCT HIGHLIGHTS**

- 1. Low Power, Single Supply Operation. This part operates from a single +2.7 V to +5.5 V supply and typically consumes 15 mW at 5 V, making it ideal for battery powered applications.
- 2. The on-chip output buffer amplifiers allow the outputs of the DACs to swing rail to rail with a settling time of typically 1.2  $\mu s.$
- 3. Internal or external reference capability.
- 4. High speed parallel interface.
- 5. Power-Down Capability. When powered down the DAC consumes less than 1 μA at 25°C.
- 6. Packaged in 20-lead DIP, SOIC and TSSOP packages.

# $\textbf{AD7302-SPECIFICATIONS} \ \, \overset{(\text{V}_{DD}\,=\,+\,2.7\,\,\text{V} \text{ to }\,+\,5.5\,\,\text{V}, \, \text{Internal Reference; } \text{C}_{\text{L}} = 100\,\,\text{pF}, \, \text{R}_{\text{L}} = 10\,\,\text{k}\Omega \,\,\text{to V}_{\text{DD}} \,\,\text{and GND; } \\ \text{to T}_{\text{MAX}} \,\,\text{unless otherwise noted)}$

| Parameter                                                                                                                                                                                                                                                      | B Versions <sup>1</sup>                                                                                            | Units                                                                        | Conditions/Comments                                                                                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STATIC PERFORMANCE Resolution Relative Accuracy Differential Nonlinearity Full-Scale Error Zero Code Error @ 25°C Gain Error <sup>3</sup> Zero Code Temperature Coefficient                                                                                    | 8<br>±1<br>±1<br>-0.75<br>3<br>±1<br>100                                                                           | Bits LSB max LSB max LSB typ LSB typ SFSR typ MV/°C typ                      | Note 2 Guaranteed Monotonic All Zeroes Loaded to DAC Register                                                                                                                                    |
| DAC REFERENCE INPUT REFIN Input Range REFIN Input Impedance                                                                                                                                                                                                    | 1.0 to V <sub>DD</sub> /2                                                                                          | V min to max<br>MΩ typ                                                       |                                                                                                                                                                                                  |
| OUTPUT CHARACTERISTICS Output Voltage Range Output Voltage Settling Time Slew Rate Digital to Analog Glitch Impulse Digital Feedthrough Digital Crosstalk Analog Crosstalk DC Output Impedance Short Circuit Current Power Supply Rejection Ratio <sup>4</sup> | $\begin{array}{c} 0 \text{ to V}_{DD} \\ 2 \\ 7.5 \\ 1 \\ 0.2 \\ 0.2 \\ \pm 0.2 \\ 40 \\ 14 \\ 0.0003 \end{array}$ | V min to max μs max V/μs typ nV-s typ nV-s typ nV-s typ Δ typ mA typ %/% max | Typically 1.2 $\mu s$ 1 LSB Change Around Major Carry $\Delta V_{DD} = \pm 10\%$                                                                                                                 |
| LOGIC INPUTS Input Current V <sub>INL</sub> , Input Low Voltage V <sub>INL</sub> , Input Low Voltage V <sub>INH</sub> , Input High Voltage V <sub>INH</sub> , Input High Voltage Pin Capacitance                                                               | ±10<br>0.8<br>0.6<br>2.4<br>2.1                                                                                    | μA max<br>V max<br>V max<br>V min<br>V min<br>pF max                         | $V_{DD} = +5 \text{ V}$ $V_{DD} = +3 \text{ V}$ $V_{DD} = +5 \text{ V}$ $V_{DD} = +3 \text{ V}$                                                                                                  |
| POWER REQUIREMENTS $V_{DD}$ $I_{DD}$ $V_{DD} = 3.3 \text{ V}$ $@ 25^{\circ}\text{C}$ $@ T_{MIN} \text{ to } T_{MAX}$ $V_{DD} = 5.5 \text{ V}$ $@ 25^{\circ}\text{C}$ $@ T_{MIN} \text{ to } T_{MAX}$ $I_{DD} \text{ (Full Power-Down)}$                        | 2.7/5.5<br>2.8<br>3<br>4.5<br>5                                                                                    | V min/max  mA max mA max mA max mA max                                       | Both DACs Active and Excluding Load Currents $V_{IH} = V_{DD}$ and $V_{IL} = GND$ Typically 2.3 mA See Figures 6 and 7 $V_{IH} = V_{DD}$ and $V_{IL} = GND$ Typically 2.8 mA See Figures 6 and 7 |
| @ 25°C  T <sub>MIN</sub> to T <sub>MAX</sub>                                                                                                                                                                                                                   | 1<br>2                                                                                                             | μΑ max<br>μΑ max                                                             | $V_{IH}$ = $V_{DD}$ and $V_{IL}$ = GND<br>See Figure 18                                                                                                                                          |

Specifications subject to change without notice.

REV. 0 -2-

NOTES <sup>1</sup>Temperature ranges are as follows: B Version: -40 °C to +105 °C.

<sup>&</sup>lt;sup>2</sup>Relative Accuracy is calculated using a reduced code range of 15 to 245.

<sup>&</sup>lt;sup>3</sup>Gain error is specified between Codes 15 and 245. The actual error at Code 15 is typically 3 LSB.

<sup>&</sup>lt;sup>4</sup>Guaranteed by characterization at product release, not production tested.

# 

| Parameter       | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> (B Version) | Units  | Conditions/Comments                          |
|-----------------|----------------------------------------------------------|--------|----------------------------------------------|
| $t_1$           | 0                                                        | ns min | Address to Write Setup Time                  |
| $t_2$           | 0                                                        | ns min | Address Valid to Write Hold Time             |
| $t_3$           | 0                                                        | ns min | Chip Select to Write Setup Time              |
| $t_4$           | 0                                                        | ns min | Chip Select to Write Hold Time               |
| t <sub>5</sub>  | 20                                                       | ns min | Write Pulse Width                            |
| $t_6$           | 15                                                       | ns min | Data Setup Time                              |
| t <sub>7</sub>  | 4.5                                                      | ns min | Data Hold Time                               |
| t <sub>8</sub>  | 20                                                       | ns min | Write to $\overline{\text{LDAC}}$ Setup Time |
| t <sub>9</sub>  | 20                                                       | ns min | LDAC Pulse Width                             |
| t <sub>10</sub> | 20                                                       | ns min | CLR Pulse Width                              |

#### NOTES

 $<sup>^{1}</sup>$ Sample tested at +25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of V  $_{DD}$ ) and timed from a voltage level of (V  $_{IL}$  + V  $_{IH}$ )/2. tr and tf should not exceed 1  $\mu s$  on any digital input.  $^{2}$ See Figure 1.



Figure 1. Timing Diagram for Parallel Data Write

REV. 0 -3-

#### ABSOLUTE MAXIMUM RATINGS\*

| $(T_A = +25^{\circ}C \text{ unless otherwise noted})$               |
|---------------------------------------------------------------------|
| $V_{DD}$ to GND $$                                                  |
| Reference Input Voltage to AGND $\ldots$ -0.3 V to $V_{DD}$ + 0.3 V |
| Digital Input Voltage to DGND $\dots$ -0.3 V to $V_{DD}$ + 0.3 V    |
| AGND to DGND0.3 V, 0.3 V                                            |
| $V_{OUT}A$ , $V_{OUT}B$ to AGND0.3 V, $V_{DD}$ + 0.3 V              |
| Operating Temperature Range                                         |
| Commercial (B Version)40°C to +105°C                                |
| Storage Temperature Range65°C to +150°C                             |
| Junction Temperature+150°C                                          |
| Plastic DIP Package, Power Dissipation 900 mW                       |
| $\theta_{JA}$ Thermal Impedance 102°C/W                             |
| Lead Temperature (Soldering, 10 sec)+260°C                          |
|                                                                     |

| TSSOP Package, Power Dissipation       |
|----------------------------------------|
| Vapor Phase (60 sec)+215°C             |
| Infrared (15 sec)+220°C                |
| SOIC Package, Power Dissipation 870 mW |
| $\theta_{JA}$ Thermal Impedance        |
| Lead Temperature, Soldering            |
| Vapor Phase (60 sec)+215°C             |
| Infrared (15 sec)+220°C                |
|                                        |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7302 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### **ORDERING GUIDE**

| Model     | Temperature<br>Range | Package<br>Options* |
|-----------|----------------------|---------------------|
| AD7302BN  | -40°C to +105°C      | N-20                |
| AD7302BR  | -40°C to +105°C      | R-20                |
| AD7302BRU | -40°C to +105°C      | RU-20               |

<sup>\*</sup>N = Plastic DIP; R = Small Outline; RU =Thin Shrink Small Outline.

-4- REV. 0

#### PIN FUNCTION DESCRIPTIONS

| Pin<br>No. | Mnemonic                           | Function                                                                                                                                                                                                                                                                |
|------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-8        | D7-D0                              | Parallel Data Inputs. Eight-bit data is loaded to the input register of the AD7302 under the control of $\overline{CS}$ and $\overline{WR}$ .                                                                                                                           |
| 9          | CS                                 | Chip Select. Active low logic input.                                                                                                                                                                                                                                    |
| 10         | WR                                 | Write Input. $\overline{WR}$ is an active low logic input used in conjunction with $\overline{CS}$ and $\overline{A}/B$ to write data to the selected DAC register.                                                                                                     |
| 11         | $\overline{\mathrm{A}}/\mathrm{B}$ | DAC Select. Address pin used to select writing to either DAC A or DAC B.                                                                                                                                                                                                |
| 12         | $\overline{	ext{PD}}$              | Active low input used to put the part into low power mode reducing current consumption to less than 1 µA.                                                                                                                                                               |
| 13         | LDAC                               | Load DAC Logic Input. When this logic input is taken low both DAC outputs are simultaneously updated with the contents of their DAC registers. If $\overline{\text{LDAC}}$ is permanently tied low, the DACs are updated on the rising edge of $\overline{\text{WR}}$ . |
| 14         | CLR                                | Asynchronous Clear Input (Active Low). When this input is taken low the DAC registers are loaded with all zeroes and the DAC outputs are cleared to zero volts.                                                                                                         |
| 15         | $V_{ m DD}$                        | Power Supply Input. These parts can be operated from 2.7 V to 5.5 V and should be decoupled to AGND.                                                                                                                                                                    |
| 16         | REFIN                              | External Reference Input. This can used as the reference for both DACs. The range on this reference input is 1 V to $V_{DD}/2$ . If REFIN is directly tied to $V_{DD}$ the internal $V_{DD}/2$ reference is selected.                                                   |
| 17         | AGND                               | Analog Ground reference point and return point for all analog current on the part.                                                                                                                                                                                      |
| 18         | V <sub>OUT</sub> B                 | Analog output voltage from DAC B. The output amplifier can swing rail to rail on its output.                                                                                                                                                                            |
| 19         | V <sub>OUT</sub> A                 | Analog output voltage from DAC A. The output amplifier can swing rail to rail on its output.                                                                                                                                                                            |
| 20         | DGND                               | Digital Ground reference point and return point for all digital current on the part.                                                                                                                                                                                    |

### PIN CONFIGURATION



REV. 0 \_5\_

#### **TERMINOLOGY**

#### INTEGRAL NONLINEARITY

For the DACs, relative accuracy or endpoint nonlinearity is a measure of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. A graphical representation of the transfer curve is shown in Figure 14.

#### DIFFERENTIAL NONLINEARITY

Differential Nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity.

#### ZERO CODE ERROR

Zero Code Error is the measured output voltage from  $V_{OUT}$  of either DAC when zero code (all zeros) is loaded to the DAC latch. It is due to a combination of the offset errors in the DAC and output amplifier. Zero scale error is expressed in LSBs.

#### **GAIN ERROR**

This is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from ideal, expressed as a percent of the full-scale value. It includes full-scale errors but not offset errors.

#### DIGITAL-TO-ANALOG GLITCH IMPULSE

Digital-to-Analog Glitch Impulse is the impulse injected into the analog output when the digital inputs change state with the DAC selected and the  $\overline{LDAC}$  used to update the DAC. It is normally specified as the area of the glitch in nV-s and is measured when the digital input code is changed by 1 LSB at the major carry transition.

#### DIGITAL FEEDTHROUGH

Digital Feedthrough is a measure of the impulse injected into the analog output of a DAC from the digital inputs of the same DAC, but is measured when the DAC is not updated. It is specified in nV-s and measured with a full-scale code change on the data bus, i.e., from all 0s to all 1s and vice versa.

#### DIGITAL CROSSTALK

Digital Crosstalk is the glitch impulse transferred to the output of one converter due to a digital code change to another DAC. It is specified in nV-s.

#### ANALOG CROSSTALK

Analog Crosstalk is a change in output of any DAC in response to a change in the output of the other DAC. It is measured in LSBs.

#### POWER SUPPLY REJECTION RATIO (PSRR)

This specification indicates how the output of the DAC is affected by changes in the power supply voltage. Power supply rejection ratio is quoted in terms of % change in output per % change in  $V_{\rm DD}$  for full-scale output of the DAC.  $V_{\rm DD}$  is varied  $^{+10\%}$ 

-6- REV. 0

# **Typical Performance Characteristics—AD7302**



Figure 2. Output Sink Current Capability with  $V_{DD} = 3 V$  and  $V_{DD} = 5 V$ 



Figure 3. Output Source Current Capability with  $V_{DD} = 5 V$ 



Figure 4. Output Source Current Capability with  $V_{DD} = 3 V$ 



Figure 5. Relative Accuracy vs. External Reference



Figure 6. Typical Supply Current vs. Temperature



Figure 7. Typical Supply Current vs. Supply Voltage



Figure 8. Large Scale Signal Frequency Response



Figure 9. Full-Scale Settling Time



Figure 10. Exiting Power-Down (Full Power-Down)

REV. 0 \_7\_



Figure 11. Power-On—RESET



Figure 12. Zero Code Error vs. Temperature



Figure 13. Small-Scale Settling Time



Figure 14. Integral Linearity Plot



Figure 15. Typical INL vs. Temperature



Figure 16. Typical DNL vs. Temperature



Figure 17. Typical Internal Reference Error vs. Temperature



Figure 18. Power-Down Current vs. Temperature

-8- REV. 0

#### **GENERAL DESCRIPTION**

#### D/A Section

The AD7302 is a dual 8-bit voltage output digital-to-analog converter. The architecture consists of a reference amplifier, a current source DAC followed by a current-to-voltage converter capable of generating rail-to-rail voltages on the output of the DAC. Figure 19 shows a block diagram of the basic DAC architecture.



Figure 19. DAC Architecture

Both DAC A and DAC B outputs are internally buffered and these output buffer amplifiers have rail-to-rail output characteristics. The output amplifier is capable driving a load of 10 k $\Omega$  to both  $V_{\rm DD}$  and ground in parallel with a 100 pF to ground. The reference selection for the DAC can either be internally generated from  $V_{\rm DD}$  or externally applied through the REFIN pin. A comparator on the REFIN pin detects whether the required reference is the internally generated reference or the externally applied voltage to the REFIN pin. If REFIN is connected to  $V_{\rm DD}$ , the reference selected is the internally generated  $V_{\rm DD}/2$  reference. When an externally applied voltage is more than one volt below  $V_{\rm DD}$ , the comparator selection switches to the externally applied voltage to the REFIN pin. The range on the external reference input is from 1.0 V to  $V_{\rm DD}/2$ . The output voltage from either DAC is given by:

$$V_O A/B = 2 \times V_{REF} \times (N/256)$$

where:

 $V_{\it REF}$  is the voltage applied to the external REFIN pin or  $V_{\rm DD}/2$  when the internal reference is selected.

N is the decimal equivalent of the code loaded to the DAC register and ranges from 0 to 255.

#### Reference

The AD7302 has the facility to use either an external reference applied through the REFIN pin or an internal reference generated from  $V_{\rm DD}$ . Figure 20 shows the reference input arrangement where either the internal  $V_{\rm DD}/2$  reference or the externally applied reference can be selected.



Figure 20. Reference Selection Circuitry

The internal reference is selected by tying the REFIN pin to  $V_{\rm DD}$ . If an external reference is to be used, this can be directly applied to the REFIN pin; if this is 1 V below  $V_{\rm DD}$ , the internal circuitry will select this externally applied reference as the reference source for the DAC.

#### **Digital Interface**

The AD7302 contains a fast parallel interface allowing this dual DAC to interface to industry standard microprocessors, microcontrollers and DSP machines. There are two modes in which this parallel interface can be configured to update the DAC outputs. The simultaneous update mode allows simultaneous updating of both DAC outputs. The automatic update mode allows each DAC to be individually updated following a write cycle. Figure 21 shows the internal logic associated with the digital interface. The PON STRB signal is internally generated from the power on reset circuitry and is low during the power-on reset phase of the power-up procedure.



Figure 21. Logic Interface

The AD7302 has a double buffered interface, which allows for simultaneous updating of the DAC outputs. Figure 22 shows a block diagram of the register arrangement within the AD7302.



Figure 22. Register Arrangement

REV. 0 \_9\_

#### Automatic Update Mode

In this mode of operation the  $\overline{LDAC}$  signal is permanently tied low. The state of the  $\overline{LDAC}$  is sampled on the rising edge of  $\overline{WR}$ .  $\overline{LDAC}$  being low allows the selected DAC register to be automatically updated on the rising edge of  $\overline{WR}$ . The output update occurs on the rising edge of  $\overline{WR}$ . Figure 23 shows the timing associated with the automatic update mode of operation and also the status of the various registers during this frame.



Figure 23. Timing and Register Arrangement for Automatic Update Mode

#### Simultaneous Update Mode

In this mode of operation the  $\overline{LDAC}$  signal is used to update both DAC outputs simultaneously. The state of the  $\overline{LDAC}$  is sampled on the rising edge of  $\overline{WR}$ . If  $\overline{LDAC}$  is high, the automatic update mode is disabled and both DAC latches are updated at any time after the write by taking  $\overline{LDAC}$  low. The output update occurs on the falling edge of  $\overline{LDAC}$ .  $\overline{LDAC}$  must be taken back high again before the next data transfer takes place. Figure 24 shows the timing associated with the simultaneous update mode of operation and also the status of the various registers during this frame.



Figure 24. Timing and Register Arrangement for Simultaneous Update Mode

#### POWER-ON RESET

The AD7302 has a power-on reset circuit designed to allow output stability during power-up. This circuit holds the DACs in a reset state until a write takes place to the DAC. In the reset state all zeros are latched into the input registers of each DAC and the DAC registers are in transparent mode, thus the output of both DACs is held at ground potential until a write takes place to the DAC. The power-on reset circuitry generates a PON STRB signal, which is a gating signal used within the logic to identify a power-on condition.

#### **POWER-DOWN FEATURES**

The AD7302 has a power-down feature. This is implemented by exercising the external  $\overline{PD}$  pin; an active low signal puts the complete DAC into power-down mode. When in power-down the current consumption of the device is reduced to 1  $\mu$ A max at 25°C and 2  $\mu$ A max over temperature, making the device suitable for use in portable battery powered equipment. When power-down is activated, the reference bias servo loop and the output amplifiers with their associated linear circuitry are powered down, the reference resistors are open circuited to further reduce the power consumption. The output sees a load of approximately 23 k $\Omega$  to GND when in power-down mode as shown in Figure 25. The contents of the data registers are unaffected when in power-down mode. The device comes out of power-down in typically 13  $\mu$ s (see Figure 10).



Figure 25. Output Stage During Power-Down

#### **Analog Outputs**

The AD7302 contains two independent voltage output DACs with 8-bit resolution and rail-to-rail operation. The output buffer provides a gain of two at the output. Figures 2 to 4 show the source and sink capabilities of the output amplifier. The slew rate of the output amplifier is typically 7.5 V/ $\mu$ s and has a full-scale settling to 8 bits with a 100 pF capacitive load in typically 1.2  $\mu$ s.

The input coding to the DAC is straight binary. Table I shows the binary transfer function for the AD7302. Figure 26 shows the DAC transfer function for binary coding. Any DAC output voltage can be expressed as:

$$V_{OUT} = 2 \times V_{REF} (N/256)$$

where:

is the decimal equivalent of the binary input code. *N* ranges from 0 to 255.

-10- REV. 0

 $V_{REF}$ 

is the voltage applied to the external REFIN pin when the external reference is selected and is  $V_{\rm DD}/2$  if the internal reference is used.

Table I. Output Voltage for Selected Input Codes

| Analog Output                       |
|-------------------------------------|
| $2 \times 255/256 \times V_{REF} V$ |
| $2 \times 254/256 \times V_{REF} V$ |
| $2 \times 129/256 \times V_{REF} V$ |
| $V_{REF} V$                         |
| $2 \times 127/256 \times V_{REF} V$ |
| $2 \times V_{REF}/256 V$            |
| 0 V                                 |
|                                     |



Figure 26. DAC Transfer Function

Figure 27 shows a typical setup for the AD7302 when using its internal reference. The internal reference is selected by tying the REFIN pin to  $V_{\rm DD}$ . Internally in the reference section there is a reference detect circuit that will select the internal  $V_{\rm DD}/2$  based on the voltage connected to the REFIN pin. If REFIN is within a threshold voltage of a PMOS device (approximately 1 V) of  $V_{\rm DD}$  the internal reference is selected. When the REFIN voltage is more than 1 V below  $V_{\rm DD}$ , the externally applied voltage at this pin is used as the reference for the DAC. The internal reference on the AD7302 is  $V_{\rm DD}/2$ , the output current to voltage converter within the AD7302 provides a gain of two. Thus the output range of the DAC is from 0 V to  $V_{\rm DD}$ , based on Table I.



Figure 27. Typical Configuration Selecting the Internal Reference

Figure 28 shows a typical setup for the AD7302 when using an external reference. The reference range for the AD7302 is from 1 V to  $V_{DD}/2$  V. Higher values of reference can be incorporated, but will saturate the output at both the top and bottom end of the transfer function. There is a gain of two from input to output on the AD7302. Suitable references for 5 V operation are the AD780 and REF192. For 3 V operation a suitable external reference would be the AD589 a 1.23 V bandgap reference.



Figure 28. Typical Configuration Using An External Reference

REV. 0 -11-

#### MICROPROCESSOR INTERFACING AD7302-ADSP-2101/ADSP-2103 Interface

Figure 29 shows an interface between the AD7302 and the ADSP-2101/ADSP-2103. The fast interface timing associated with the AD7302 allows easy interface to the ADSP-2101/ADSP-2103.



Figure 29. AD7302-ADSP-2101/ADSP-2103 Interface

Two addresses are decoded to select loading data to either DAC A or DAC B.  $\overline{LDAC}$  is permanently tied low in this circuit, so the selected DAC output is updated on the rising edge of the  $\overline{WR}$  signal.

Data is loaded to the AD7302 input register using the following ADSP-21xx instruction:

DM(DAC) = MR0

MR0 = ADSP-21xx MR0 Register.

DAC = Decoded DAC Address.

#### AD7302-TMS32020 Interface

Figure 30 shows an interface between the AD7302 and the TMS32020. The address decoder is used to decode the addresses for DAC A and DAC B. Data is loaded to the AD7302 using the following instruction:

OUT DAC, D

DAC = Decoded DAC Address.

D = Data Memory Address.



Figure 30. AD7302-TMS32020 Interface

In the circuit shown the  $\overline{LDAC}$  is hardwired low, thus the selected DAC output is updated on the rising edge of  $\overline{WR}$ . Some applications may require simultaneous updating of both DACs in the AD7302. In this case the  $\overline{LDAC}$  signal can be driven from an external timer or can be controlled by the microprocessor. One option for simultaneous updating is to decode the  $\overline{LDAC}$  from the address bus so that a write operation at this address will simultaneously update both DAC outputs. A simple OR gate with one input driven from the decoded address and the second input from the  $\overline{WR}$  signal will implement this function.

#### AD7302-8051/8088 Interface

Figure 31 shows a serial interface between the AD7302 and the 8051/8088 processors. The address decoder is used to decode the addresses for DAC A and DAC B.



Figure 31. AD7302-8051//8088 Interface

-12- REV. 0

#### **APPLICATIONS**

#### **Bipolar Operation Using the AD7302**

The AD7302 has been designed for single supply operation, but bipolar operation is achievable using the circuit shown in Figure 32. The circuit shown has been configured to achieve an output voltage range of –5 V <  $V_{\rm O}$  < +5 V. Rail-to-rail operation at the amplifier output is achievable using an AD820 or OP295 as the output amplifier.

The output voltage for any input code can be calculated as follows:

 $V_O = [(1+R4/R3) \times (R2/(R1+R2) \times (2 \times V_{REF} \times D/256)] - R4 \times V_{REF}/R3)$ 

D is the decimal equivalent of the code loaded to the DAC and

 $V_{REF}$  is the reference voltage input.

With  $V_{REF}$  = 2.5 V, R1 = R3 = 10  $k\Omega$  and R2 = R4 = 20  $k\Omega$  and  $V_{DD}$  = 5 V.

$$V_{OUT} = (10 \times D/256) - 5 \text{ V}$$



Figure 32. Bipolar Operation Using the AD7302

#### Decoding Multiple AD7302 in a System

The  $\overline{\text{CS}}$  pin on the AD7302 can be used in applications to decode a number of DACs. In this application all DACs in the system receive the same input data, but only the  $\overline{\text{CS}}$  to one of the DACs will be active at any one time allowing access to two channels in the system. The 74HC139 is used as a two-to-four line decoder to address any of the DACs in the system. To prevent timing errors from occurring, the enable input should be brought to its inactive state while the coded address inputs are changing state. Figure 33 shows a diagram of a typical setup for decoding multiple AD7302 devices in a system. The built-in power-on reset circuit on the AD7302 ensures that the outputs of all DACs in the system power up with zero volts on their outputs.



Figure 33. Decoding Multiple AD7302 DACs in a System

# AD7302 As a Digitally Programmable Window Detector

A digitally programmable upper/lower limit detector using the two DACs in the AD7302 is shown in Figure 34. The upper and lower limits for the test are loaded to DACs A and B, which in turn set the limits on the CMP04. If a signal at the  $V_{\rm IN}$  input is not within the programmed window an LED will indicate the fail condition.



Figure 34. Programmable Window Detector

REV. 0 -13-

#### **Programmable Current Source**

Figure 35 shows the AD7302 used as the control element of a programmable current source. In this circuit the full-scale current is set to 1 mA. The output voltage from the DAC is applied across the current setting resistor of 4.7 k $\Omega$  in series with the full-scale setting resistor of 470  $\Omega$ . Transistors suitable to place in the feedback loop of the amplifier include the BC107 or the 2N3904, which enable the current source to operate from a min  $V_{SOURCE}$  of 6 V. The operating range is determined by the operating characteristics of the of the transistor. Suitable amplifiers include the AD820 and the OP295 both having rail-to-rail operation on their outputs. The current for any digital input code can be calculated as follows:

$$I = 2 \times V_{REF} \times D/(5E + 3 \times 256) \ mA$$



Figure 35. Programmable Current Source

#### Coarse and Fine Adjustment Using the AD7302

The DACs on the AD7302 can be paired together to form a coarse and fine adjustment function as shown in Figure 36. In this circuit DAC A is used to provide the coarse function while DAC B is used to provide the fine adjustment. Varying the ratio of R1 and R2 will vary the relative effect of the coarse and fine tune elements in the circuit. For the resistor values shown DAC B has a resolution of 148  $\mu V$  giving a fine tune range of approximately 2 LSBs for operation with a  $V_{\rm DD}$  of 5 V and a reference of 2.5 V. The amplifiers shown allow a rail-to-rail output voltage to be achieved on the output. A typical application for such a circuit would be in a setpoint controller.



Figure 36. Coarse/Fine Adjust Circuit

#### Power Supply Bypassing and Grounding

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD7302 is mounted should be designed so the analog and digital sections are separated and confined to certain areas of the board. If the AD7302 is in a system where multiple devices require an AGND to DGND connection, the connection should be made at one point only, a star ground point that should be established as closely as possible to the AD7302. The AD7302 should have ample supply bypassing of 10 µF in parallel with 0.1 µF on the supply located as close to the package as possible, ideally right up against the device. The 10 µF capacitors are the tantalum bead type. The 0.1 µF capacitor should have low Effective Series Resistance (ESR) and Effective Series Inductance (ESI), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching.

The power supply lines of the AD7302 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals like clocks should be shielded with digital ground to avoid radiating noise to other parts of the board and should never be run near the reference inputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feed-through through the board. A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the solder side.

-14- REV. 0

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 20-Lead Plastic DIP (N-20)



20-Lead SO (R-20)



20-Lead TSSOP (RU-20)



REV. 0 -15-