

Data Sheet

July 1999 File Number 4619.1

# Radiation Hardened Octal Bus Transceiver, Three-State, Non-Inverting

interci

Intersil's Satellite Applications Flow<sup>TM</sup> (SAF) devices are fully tested and guaranteed to 100kRAD total dose. These QML Class T devices are processed to a standard flow intended to meet the cost and shorter lead-time needs of large volume satellite manufacturers, while maintaining a high level of reliability.

The Intersil HCTS245T is a Radiation Hardened Non-Inverting Octal Bidirectional Bus Transceiver, Three-State, intended for two-way asynchronous communication between data busses. The HCTS245T allows data transmission from the A bus to the B bus or from the B bus to the A bus. The logic level at the direction input (DIR) determines the data direction. The output enable input ( $\overline{OE}$ ) puts the I/O port in the high-impedance state when high.

# Specifications

Specifications for Rad Hard QML devices are controlled by the Defense Supply Center in Columbus (DSCC). The SMD numbers listed below must be used when ordering.

**Detailed Electrical Specifications for the HCTS245T are** contained in SMD 5962-95745. A "hot-link" is provided from our website for downloading.

www.intersil.com/spacedefense/newsafclasst.asp

Intersil's Quality Management Plan (QM Plan), listing all Class T screening operations, is also available on our website.

www.intersil.com/guality/manuals.asp

# Ordering Information

| ORDERING<br>NUMBER | PART<br>NUMBER | TEMP.<br>RANGE<br>( <sup>o</sup> C) |
|--------------------|----------------|-------------------------------------|
| 5962R9574501TRC    | HCTS245DTR     | -55 to 125                          |
| 5962R9574501TXC    | HCTS245KTR     | -55 to 125                          |

NOTE: Minimum order quantity for -T is 150 units through distribution, or 450 units direct.

## Features

- QML Class T, Per MIL-PRF-38535
- Radiation Performance
  - Gamma Dose (γ) 1 x 10<sup>5</sup> RAD(Si)
  - Latch-Up Free Under Any Conditions
  - SEP Effective LET No Upsets: >100 MEV-cm<sup>2</sup>/mg
  - Single Event Upset (SEU) Immunity < 2 x 10<sup>-9</sup> Errors/Bit-Day (Typ)
- 3 Micron Radiation Hardened CMOS SOS
- Fanout (Over Temperature Range)
  - Bus Driver Outputs 15 LSTTL Loads
- Significant Power Reduction Compared to LSTTL ICs
- DC Operating Voltage Range: 4.5V to 5.5V
- LSTTL Input Compatibility

G

- V<sub>IL</sub> = 0.8V Max
- $V_{IH} = V_{CC/2}$  Min
- Input Current Levels Ii ≤ 5mA at V<sub>OL</sub>, V<sub>OH</sub>

#### **Pinouts**

| HCTS245DTR (SBDIP), CDIP2-T20 |
|-------------------------------|
| TOP VIEW                      |

| DIR | 1  |  | 20 | Vcc        |
|-----|----|--|----|------------|
| A0  | 2  |  | 19 | OE         |
| A1  | 3  |  | 18 | B0         |
| A2  | 4  |  | 17 | B1         |
| A3  | 5  |  | 16 | B2         |
| A4  | 6  |  | 15 | <b>B</b> 3 |
| A5  | 7  |  | 14 | <b>B</b> 4 |
| A6  | 8  |  | 13 | B5         |
| A7  | 9  |  | 12 | B6         |
| GND | 10 |  | 11 | B7         |
|     |    |  |    |            |

#### HCTS245KTR (FLATPACK), CDFP4-F20 TOP VIEW



# Functional Diagram



| CONTROL<br>INPUTS |     |                 |  |  |  |
|-------------------|-----|-----------------|--|--|--|
| ŌĒ                | DIR | OPERATION       |  |  |  |
| L                 | L   | B Data to A Bus |  |  |  |
| L                 | Н   | A Data to B Bus |  |  |  |
| Н                 | Х   | Isolation       |  |  |  |

#### TRUTH TABLE

H = High Voltage Level, L = Low Voltage Level,

X = Immaterial

To prevent excess currents in the High-Z (Isolation) modes, all I/O terminals should be terminated with 10k $\Omega$  to 1M $\Omega$  resistors.

# **Die Characteristics**

#### DIE DIMENSIONS:

(3149μm x 2794μm x 533μm ±51μm) 124 x 110 x 21mils ±2mil

#### **METALLIZATION:**

Type: Al Si Thickness: 11.0kÅ ±1kÅ

#### SUBSTRATE POTENTIAL:

Unbiased Silicon on Sapphire

### BACKSIDE FINISH:

Sapphire

# Metallization Mask Layout

### PASSIVATION:

Type: Silox (S<sub>i</sub>O<sub>2</sub>) Thickness: 13kÅ ±2.6kÅ

# WORST CASE CURRENT DENSITY:

< 2.0e5 A/cm<sup>2</sup>

#### TRANSISTOR COUNT:

274

#### PROCESS:

CMOS SOS

В Ë 3 <u>6</u> Š è Ξ è ş A0 (2) (18) B0 A1 (3) (17) B1 A2 (4) (16) B2 A3 (5) (15) B3 A4 (6) (14) B4 A5 (7) (13) B5 8 6 (j (<del>1</del> (12) **A6** ¥ GND 8 ŝ

HCTS245T

NOTE: The die diagram is a generic plot from a similar HCS device. It is intended to indicate approximate die size and bond pad location. The mask series for the HCTS245 is TA14417A.

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

