34 W × 4-Channel BTL Power IC

# **HITACHI**

ADE-207-263 (Z) 1st Edition Sept. 1, 1998

#### **Description**

The HA13158A is four-channel BTL amplifier IC designed for car audio, featuring high output and low distortion, and applicable to digital audio equipment. It provides 34 W output per channel, with a 13.7 V power supply and at Max distortion.

#### **Functions**

- 4 ch BTL power amplifiers
- Built-in standby circuit
- Built-in muting circuit
- Built-in protection circuit (surge, T.S.D and ASO)

#### **Features**

- Low power dissipation
- Soft thermal limiter
- Requires few external parts (C:3, R:1)
- Popping noise minimized
- Low output noise
- Built-in high reliability protection circuit
- Pin to pin with HA13153A/HA13154A/HA13155/HA13157/HA13158

#### **Block Diagram**



#### **Absolute Maximum Ratings**

| Item                            | Symbol                 | Rating      | Unit |  |
|---------------------------------|------------------------|-------------|------|--|
| Operating supply voltage        | V <sub>cc</sub>        | 18          | V    |  |
| Supply voltage when no signal*1 | V <sub>cc</sub> (DC)   | 26          | V    |  |
| Peak supply voltage*2           | V <sub>cc</sub> (PEAK) | 50          | V    |  |
| Output current*3                | I <sub>o</sub> (PEAK)  | 4           | А    |  |
| Power dissipation*4             | P <sub>T</sub>         | 83          | W    |  |
| Junction temperature            | Тј                     | 150         | °C   |  |
| Operating temperature           | Topr                   | -30 to +85  | °C   |  |
| Storage temperature             | Tstg                   | -55 to +125 | °C   |  |

Note: 1. Tolerance within 30 seconds.

- 2. Tolerance in surge pulse waveform.
- 3. Value per 1 channel.
- 4. Value when attached on the infinite heat sink plate at Ta = 25 °C. The derating carve is as shown in the graph below.



# Electrical Characteristics ( $V_{CC}$ = 13.2 V, f = 1 kHz, $R_L$ = 4 $\Omega$ , Rg = 600 $\Omega$ , Ta = 25°C)

| Item                             | Symbol                            | Min  | Тур  | Max             | Unit  | Test Conditions                                           |
|----------------------------------|-----------------------------------|------|------|-----------------|-------|-----------------------------------------------------------|
| Quiescent current                | I <sub>Q1</sub>                   | _    | 220  | _               | mA    | Vin = 0                                                   |
| Output offset voltage            | $\Delta V_{\scriptscriptstyle Q}$ | -180 | 0    | 180             | mV    |                                                           |
| Gain                             | G <sub>v</sub>                    | 30.5 | 32   | 33.5            | dB    |                                                           |
| Gain difference between channels | $\Delta G_{V}$                    | -1.5 | 0    | 1.5             | dB    |                                                           |
| Rated output power               | P <sub>o</sub>                    |      | 20   | _               | W     | $V_{CC} = 13.2 \text{ V},$<br>THD = 10%, $R_L = 4 \Omega$ |
| Max output power                 | P <sub>OMAX</sub>                 | _    | 34   | _               | W     | $V_{CC} = 13.7 \text{ V}, R_{L} = 4 \Omega$               |
| Total harmonic distortion        | T.H.D.                            | _    | 0.03 | _               | %     | Po = 3 W                                                  |
| Output noise voltage             | WBN                               |      | 0.15 |                 | mVrms | Rg = $0 \Omega$ ,<br>BW = $20 \text{ to } 20 \text{ kHz}$ |
| Ripple rejection                 | SVR                               | _    | 55   |                 | dB    | f = 120 Hz                                                |
| Channel cross talk               | C.T.                              | _    | 70   | _               | dB    | Vout = 0 dBm                                              |
| Input impedance                  | Rin                               | _    | 25   | _               | kΩ    |                                                           |
| Standby current                  | I <sub>Q2</sub>                   | _    |      | 10              | μΑ    |                                                           |
| Standby control voltage (high)   | V <sub>STH</sub>                  | 3.5  |      | V <sub>CC</sub> | V     |                                                           |
| Standby control voltage (low)    | V <sub>STL</sub>                  | 0    |      | 1.5             | V     |                                                           |
| Muting control voltage (high)    | V <sub>MH</sub>                   | 3.5  | _    | V <sub>cc</sub> | V     |                                                           |
| Muting control voltage (low)     | $V_{ML}$                          | 0    | _    | 1.5             | V     |                                                           |
| Muting attenuation               | ATTM                              |      | 70   | _               | dB    | Vout = 0 dBm                                              |

### Pin Explanation

| Pin<br>No. | Symbol   | Functions       | Input<br>Impedance        | DC<br>Voltage      | Equivalence Circuit                                 |
|------------|----------|-----------------|---------------------------|--------------------|-----------------------------------------------------|
| 1          | IN1      | CH1 INPUT       | 25 kΩ (Typ)               | 0 V                | 1                                                   |
| 11         | IN2      | CH2 INPUT       | _                         |                    |                                                     |
| 13         | IN3      | CH3 INPUT       | _                         |                    |                                                     |
| 23         | IN4      | CH4 INPUT       |                           |                    |                                                     |
| 2          | STBY     | Standby control | 90 kΩ<br>(at Trs. cutoff) | _                  | 23.5 k<br>23.5 k                                    |
| 3          | OUT1 (+) | CH1 OUTPUT      | _                         | V <sub>cc</sub> /2 | 3                                                   |
| 5          | OUT1 (–) | -               |                           |                    |                                                     |
| 7          | OUT2 (+) | CH2 OUTPUT      | _                         |                    |                                                     |
| 9          | OUT2 (-) | =               |                           |                    |                                                     |
| 15         | OUT3 (+) | CH3 OUTPUT      | _                         |                    |                                                     |
| 17         | OUT3 (-) | -               |                           |                    |                                                     |
| 19         | OUT4 (+) | CH4 OUTPUT      | _                         |                    |                                                     |
| 21         | OUT4 (-) | -               |                           |                    |                                                     |
| 10         | MUTE     | Muting control  | 25 kΩ (Typ)               | _                  | 10 € 25 k                                           |
| 22         | RIPPLE   | Bias stability  | _                         | V <sub>cc</sub> /2 | 22 <del>\</del> \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |

### Pin Explanation (cont)

| Pin<br>No. | Symbol             | Functions             | Input<br>Impedance | DC<br>Voltage   | Equivalence Circuit |
|------------|--------------------|-----------------------|--------------------|-----------------|---------------------|
| 6          | PV <sub>cc</sub> 1 | Power of output stage | _                  | $V_{cc}$        | _                   |
| 18         | PV <sub>cc</sub> 2 | -                     |                    |                 |                     |
| 14         | INV <sub>cc</sub>  | Power of input stage  | _                  | V <sub>cc</sub> | _                   |
| 4          | CH1 GND            | CH1 power GND         | _                  | _               | <del>_</del>        |
| 8          | CH2 GND            | CH2 power GND         | _                  |                 |                     |
| 16         | CH3 GND            | CH3 power GND         | -                  |                 |                     |
| 20         | CH4 GND            | CH4 power GND         | _                  |                 |                     |
| 12         | IN GND             | Input signal GND      | _                  | _               | _                   |

#### **Point of Application Board Design**

- 1. Notes on Application Board's Pattern Design
- For increasing stability, the connected line of V<sub>CC</sub> and OUTGND is better to be made wider and lower impedance.
- For increasing stability, it is better to place the capacitor between  $V_{CC}$  and GND (0.1  $\mu$ F) close to IC.
- It is better to place the grounding of resistor (Rg), between input line and ground, close to INGND (Pin 12) because if OUTGND is connected to the line between Rg and INGND, THD will become worse due to current from OUTGND.



Figure 1 Notes on Application Board's Pattern Design

2. How to Reduce the Popping Noise by Muting Circuit

At normal operating circuit, Muting circuit operates at high speed under 1 μs.

In case popping noise becomes a problem, it is possible to reduce the popping noise by connecting capacitor, which determines the switching time constant, between pin 10 and GND. (Following figure 2)

We recommend value of capacitor greater then 1 µF.

Also transitional popping noise can be reduced sharply by muting before V<sub>CC</sub> and Standby are ON/OFF.



Figure 2 How to use Muting Circuit

**Table 1** Muting ON/OFF Time

| C (µF)  | ON Time    | OFF Time   |
|---------|------------|------------|
| nothing | under 1 μs | under 1 μs |
| 0.47    | 2 ms       | 2 ms       |
| 4.7     | 19 ms      | 19 ms      |

#### **Characteristic Curves**













### **Package Dimensions**



#### **Cautions**

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# IITACHI

Semiconductor & IC Div.

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

**URL** NorthAmerica http:semiconductor.hitachi.com/ Europe http://www.hitachi-eu.com/hel/ecg

http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm Asia (Singapore) Asia (Taiwan) Asia (HongKong) http://www.hitachi.com.hk/eng/bo/grp3/index.htm

Japan http://www.hitachi.co.ip/Sicd/indx.htm

#### For further information write to:

Hitachi Semiconductor (America) Inc. 2000 Sierra Point Parkway Brisbane, CA 94005-1897 Tel: <1> (800) 285-1601 Fax: <1> (303) 297-0447

Hitachi Europe GmbH Electronic components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany

Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd.

Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead

Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322

Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office 3F. Hung Kuo Building, No.167 Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong

Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX

Copyright © Hitachi, Ltd., 1998. All rights reserved. Printed in Japan.