

## 16-Bit, 570 kSPS CMOS ADC

## AD7664\*

#### **FEATURES**

**Throughput:** 

570 kSPS (Warp Mode) 500 kSPS (Normal Mode)

INL:  $\pm 2.5$  LSB Max ( $\pm 0.0038\%$  of Full-Scale, Grade A) 16 Bits Resolution with No Missing Codes (Grade A)

S/(N+D): 90 dB Typ @ 45 kHz THD: -100 dB Typ @ 45 kHz

Analog Input Voltage Range: 0 V to 2.5 V

**Both AC and DC Specifications** 

No Pipeline Delay

Parallel and Serial 5 V/3 V Interface

Single 5 V Supply Operation

Power Dissipation 115 mW Maximum, 21 μW @ 100 SPS

Power-Down Mode: 7 µW Max

Package: 48-Lead Quad Flat Pack (LQFP)
Pin-to-Pin Compatible Upgrade of the AD7660

APPLICATIONS
Data Acquisition
Instrumentation
Digital Signal Processing
Spectrum Analysis
Medical Instruments
Battery-Powered Systems
Process Control

#### **GENERAL DESCRIPTION**

The AD7664 is a 16-bit, 570 kSPS, charge redistribution SAR, analog-to-digital converter that operates from a single 5 V power supply. The part contains a high-speed 16-bit sampling ADC, an internal conversion clock, error correction circuits, and both serial and parallel system interface ports.

The AD7664 is hardware factory calibrated and is comprehensively tested to ensure such ac parameters as signal-to-noise ratio (SNR) and total harmonic distortion (THD), in addition to the more traditional dc parameters of gain, offset, and linearity.

It features a very high sampling rate mode (Warp) and, for asynchronous conversion rate applications, a fast mode (Normal) and, for low power applications, a reduced power mode (Impulse) where the power is scaled with the throughput.

It is fabricated using Analog Devices' high-performance, 0.6 micron CMOS process, with correspondingly low cost and is available in a 48-lead LQFP with operation specified from –40°C to +85°C.

\*Patent pending.

### REV. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

#### FUNCTIONAL BLOCK DIAGRAM



### PRODUCT HIGHLIGHTS

- 1. Fast Throughput
  - The AD7664 is a 570 kSPS, charge redistribution, 16-bit SAR ADC with internal error correction circuitry.
- 2. Superior INL

The AD7664 has a maximum integral nonlinearity of 2.5 LSBs with no missing 16-bit code.

- 3. Single-Supply Operation
  - The AD7664 operates from a single 5 V supply and dissipates only a maximum of 115 mW. In impulse mode, its power dissipation decreases with the throughput to, for instance, only 21  $\mu$ W at a 100 SPS throughput. It consumes 7  $\mu$ W maximum when in power-down.
- 4. Serial or Parallel Interface

Versatile parallel or 2-wire serial interface arrangement compatible with both 3 V or 5 V logic.

# $\label{eq:added} \textbf{AD7664--SPECIFICATIONS} \ (-40^{\circ}\text{C} \ \text{to} \ +85^{\circ}\text{C}, \ \text{AVDD} = \text{DVDD} = 5 \ \text{V}, \ \text{OVDD} = 2.7 \ \text{V} \ \text{to} \ 5.25 \ \text{V}, \ \text{unless otherwise noted.})$

|                                                                                                                                                                                             |                                                                                                                                                         |                         | AD7664A                                                         |                                             |                         | AD76640                                                   |                                             |                                                             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------|---------------------------------------------|-------------------------|-----------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------|
| Parameter                                                                                                                                                                                   | Conditions                                                                                                                                              | Min                     | Typ                                                             | Max                                         | Min                     | Typ                                                       | Max                                         | Unit                                                        |
| RESOLUTION                                                                                                                                                                                  |                                                                                                                                                         | 16                      |                                                                 |                                             | 16                      |                                                           |                                             | Bits                                                        |
| ANALOG INPUT Voltage Range Operating Input Voltage  Analog Input CMRR Input Current                                                                                                         | $V_{\rm IN} - V_{\rm INGND}$ $V_{\rm IN}$ $V_{\rm INGND}$ $f_{\rm IN} = 10 \ \rm kHz$ $570 \ \rm kSPS \ Throughput$                                     | 0<br>-0.1<br>-0.1       | 62<br>7                                                         | V <sub>REF</sub> +3 +0.5                    | 0<br>-0.1<br>-0.1       | 62<br>7                                                   | V <sub>REF</sub><br>+3<br>+0.5              | V<br>V<br>V<br>dB<br>µA                                     |
| Input Impedance                                                                                                                                                                             |                                                                                                                                                         | See F                   | Analog Input                                                    | Section                                     | See A                   | nalog Inpu                                                | Section                                     |                                                             |
| THROUGHPUT SPEED Complete Cycle Throughput Rate Time Between Conversions Complete Cycle Throughput Rate Complete Cycle Throughput Rate                                                      | In Warp Mode In Warp Mode In Warp Mode In Normal Mode In Normal Mode In Impulse Mode In Impulse Mode                                                    | 0 0                     |                                                                 | 1.75<br>570<br>1<br>2<br>500<br>2.25<br>444 | 0 0                     |                                                           | 1.75<br>570<br>1<br>2<br>500<br>2.25<br>444 | μs<br>kSPS<br>ms<br>μs<br>kSPS<br>μs<br>kSPS                |
| DC ACCURACY Integral Linearity Error Differential Linearity Error No Missing Codes Transition Noise Full-Scale Error <sup>2</sup> Unipolar Zero Error <sup>2</sup> Power Supply Sensitivity | REF = 2.5 V<br>AVDD = 5 V ± 5%                                                                                                                          | -2.5<br>-1<br>16        | 0.7<br>±5<br>±3                                                 | +2.5<br>+1.5<br>±0.08<br>±15                | -6<br>15                | 0.7<br>±5<br>±3                                           | +6<br>±0.12<br>±15                          | LSB <sup>1</sup> LSB Bits LSB % of FSR LSB <sup>3</sup> LSB |
| AC ACCURACY                                                                                                                                                                                 |                                                                                                                                                         |                         |                                                                 |                                             |                         |                                                           |                                             | 4                                                           |
| Signal-to-Noise<br>Spurious Free Dynamic Range                                                                                                                                              | $  f_{IN} = 100 \text{ kHz} $<br>$  f_{IN} = 45 \text{ kHz} $<br>$  f_{IN} = 100 \text{ kHz} $                                                          |                         | 90<br>100<br>100                                                |                                             |                         | 86<br>98<br>98                                            |                                             | dB <sup>4</sup><br>dB<br>dB                                 |
| Total Harmonic Distortion                                                                                                                                                                   | $f_{IN} = 45 \text{ kHz}$ $f_{IN} = 100 \text{ kHz}$                                                                                                    |                         | -100<br>-100                                                    |                                             |                         | -98<br>-96                                                |                                             | dB<br>dB                                                    |
| Signal-to-(Noise+Distortion)  -3 dB Input Bandwidth                                                                                                                                         | $ \begin{aligned} f_{\rm IN} &= 45 \text{ kHz} \\ f_{\rm IN} &= 100 \text{ kHz} \\ -60 \text{ dB Input, } f_{\rm IN} &= 100 \text{ kHz} \end{aligned} $ |                         | 90<br>89<br>30<br>18                                            |                                             |                         | 86<br>86<br>30<br>18                                      |                                             | dB<br>dB<br>dB<br>MHz                                       |
| SAMPLING DYNAMICS Aperture Delay Aperture Jitter Transient Response                                                                                                                         | Full-Scale Step                                                                                                                                         |                         | 2<br>5                                                          | 250                                         |                         | 2<br>5                                                    | 250                                         | ns<br>ps rms<br>ns                                          |
| REFERENCE<br>External Reference Voltage Range                                                                                                                                               | 550 1 ODO 75                                                                                                                                            | 2.3                     | 2.5                                                             | 2.7                                         | 2.3                     | 2.5                                                       | 2.7                                         | V                                                           |
| External Reference Current Drain DIGITAL INPUTS                                                                                                                                             | 570 kSPS Throughput                                                                                                                                     |                         | 115                                                             |                                             |                         | 115                                                       |                                             | μΑ                                                          |
| Logic Levels $V_{IL}$ $V_{IH}$ $I_{IL}$ $I_{IH}$                                                                                                                                            |                                                                                                                                                         | -0.3<br>2.0<br>-1<br>-1 | OV                                                              | +0.8<br>VDD + 0.3<br>+1<br>+1               | -0.3<br>2.0<br>-1<br>-1 | 0                                                         | +0.8<br>VDD + 0.3<br>+1<br>+1               | V<br>V<br>μA<br>μA                                          |
| DIGITAL OUTPUTS Data Format Pipeline Delay                                                                                                                                                  | I <sub>SINK</sub> = 1.6 mA                                                                                                                              | Conve                   | llel or Serial<br>rsion Results<br>mmediately a<br>apleted Conv | Available<br>after                          | Conver<br>In            | lel or Serial<br>sion Result<br>amediately<br>apleted Cor | s Available<br>after                        | V                                                           |
| V <sub>OH</sub>                                                                                                                                                                             | $I_{\text{SOURCE}} = -500 \mu\text{A}$                                                                                                                  | OVDD                    | 0 – 0.6                                                         |                                             | OVDE                    | 0 - 0.6                                                   |                                             | V                                                           |
| POWER SUPPLIES Specified Performance AVDD DVDD OVDD                                                                                                                                         | 500 LCDC TV                                                                                                                                             | 4.75<br>4.75<br>2.7     | 5<br>5                                                          | 5.25<br>5.25<br>5.25                        | 4.75<br>4.75<br>2.7     | 5<br>5                                                    | 5.25<br>5.25<br>5.25                        | V<br>V<br>V                                                 |
| Operating Current <sup>5</sup> AVDD DVDD <sup>6</sup> OVDD <sup>6</sup>                                                                                                                     | 500 kSPS Throughput                                                                                                                                     |                         | 15.5<br>3.8<br>100                                              |                                             |                         | 15.5<br>3.8<br>100                                        |                                             | mA<br>mA<br>μA                                              |

-2-

REV. B

|                                                           |                                                                                                        |     | AD7664A | <u>.</u> |     | AD7664C |          |                |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|---------|----------|-----|---------|----------|----------------|
| Parameter                                                 | Conditions                                                                                             | Min | Typ     | Max      | Min | Typ     | Max      | Unit           |
| POWER SUPPLIES (Continued) Power Dissipation <sup>6</sup> | 500 kSPS Throughput <sup>5</sup><br>100 SPS Throughput <sup>7</sup><br>In Power-Down Mode <sup>8</sup> |     | 21      | 115<br>7 |     | 21      | 115<br>7 | mW<br>μW<br>μW |
| TEMPERATURE RANGE <sup>9</sup><br>Specified Performance   | T <sub>MIN</sub> to T <sub>MAX</sub>                                                                   | -40 |         | +85      | -40 |         | +85      | °C             |

Specifications subject to change without notice.

## TIMING SPECIFICATIONS ( $-40^{\circ}$ C to $+85^{\circ}$ C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.)

|                                                                         | Symbol          | Min         | Typ        | Max         | Unit |
|-------------------------------------------------------------------------|-----------------|-------------|------------|-------------|------|
| REFER TO FIGURES 11 AND 12                                              |                 |             |            |             |      |
| Convert Pulsewidth                                                      | t <sub>1</sub>  | 5           |            |             | ns   |
| Time Between Conversions                                                | t <sub>2</sub>  | 1.75/2/2.25 |            | Note 1      | μs   |
| (Warp Mode/Normal Mode/Impulse Mode)                                    | -2              |             |            |             | "    |
| CNVST LOW to BUSY HIGH Delay                                            | t <sub>3</sub>  |             |            | 25          | ns   |
| BUSY HIGH All Modes Except in                                           | t <sub>4</sub>  |             |            | 1.5/1.75/2  | μs   |
| Master Serial Read After Convert Mode                                   | -4              |             |            |             | "    |
| (Warp Mode/Normal Mode/Impulse Mode)                                    |                 |             |            |             |      |
| Aperture Delay                                                          | t <sub>5</sub>  |             | 2          |             | ns   |
| End of Conversion to BUSY LOW Delay                                     | t <sub>6</sub>  | 10          | -          |             | ns   |
| Conversion Time                                                         | t <sub>7</sub>  | 10          |            | 1.5/1.75/2  | μs   |
| (Warp Mode/Normal Mode/Impulse Mode)                                    | L'1             |             |            | 1.5/1.75/2  | μο   |
| Acquisition Time                                                        | t <sub>8</sub>  | 250         |            |             | ns   |
| RESET Pulsewidth                                                        | t <sub>o</sub>  | 10          |            |             | ns   |
|                                                                         | 19              | 10          |            |             | 115  |
| REFER TO FIGURES 13, 14, AND 15 (Parallel Interface Modes)              |                 |             |            |             |      |
| CNVST LOW to DATA Valid Delay                                           | t <sub>10</sub> |             |            | 1.5/1.75/2  | μs   |
| (Warp Mode/Normal Mode/Impulse Mode)                                    |                 |             |            |             |      |
| DATA Valid to BUSY LOW Delay                                            | t <sub>11</sub> | 45          |            |             | ns   |
| Bus Access Request to DATA Valid                                        | t <sub>12</sub> |             |            | 40          | ns   |
| Bus Relinquish Time                                                     | t <sub>13</sub> | 5           |            | 15          | ns   |
| REFER TO FIGURES 16 AND 17 (Master Serial Interface Modes) <sup>2</sup> |                 |             |            |             |      |
| CS LOW to SYNC Valid Delay                                              | t <sub>14</sub> |             |            | 10          | ns   |
| CS LOW to Internal SCLK Valid Delay <sup>2</sup>                        | t <sub>15</sub> |             |            | 10          | ns   |
| CS LOW to SDOUT Delay                                                   | t <sub>16</sub> |             |            | 10          | ns   |
| CNVST LOW to SYNC Delay                                                 | t <sub>17</sub> |             | 25/275/525 | 10          | ns   |
| (Warp Mode/Normal Mode/Impulse Mode)                                    | -17             |             | 25/215/525 |             | 110  |
| SYNC Asserted to SCLK First Edge Delay                                  | t <sub>18</sub> | 4           |            |             | ns   |
| Internal SCLK Period                                                    | t <sub>19</sub> | 40          |            | 75          | ns   |
| Internal SCLK HIGH (INVSCLK Low) <sup>3</sup>                           | t <sub>20</sub> | 30          |            | 13          | ns   |
| Internal SCLK LOW (INVSCLK Low) <sup>3</sup>                            | t <sub>20</sub> | 9.5         |            |             | ns   |
| SDOUT Valid Setup Time                                                  | t <sub>21</sub> | 4.5         |            |             | ns   |
| SDOUT Valid Hold Time                                                   |                 | 3           |            |             | ns   |
| SCLK Last Edge to SYNC Delay                                            | t <sub>23</sub> | 3           |            |             | 113  |
| CS HIGH to SYNC HI-Z                                                    | t <sub>24</sub> |             |            | 10          | ns   |
| CS HIGH to STNC HI-Z  CS HIGH to Internal SCLK HI-Z                     | t <sub>25</sub> |             |            | 10          | ns   |
| CS HIGH to SDOUT HI-Z                                                   | t <sub>26</sub> |             |            | 10          |      |
| BUSY HIGH in Master Serial Read after Convert                           | t <sub>27</sub> |             |            | 2.75/3/3.25 | ns   |
| (Warp Mode/Normal Mode/Impulse Mode)                                    | t <sub>28</sub> |             |            | 4.13/3/3.43 | μs   |
|                                                                         |                 |             | 1/1.25/1.5 |             |      |
| CNVST LOW to SYNC Asserted Delay                                        | t <sub>29</sub> |             | 1/1.25/1.5 |             | μs   |
| (Warp Mode/Normal Mode/Impulse Mode)                                    |                 |             | 50         |             |      |
| SYNC Deasserted to BUSY LOW Delay                                       | t <sub>30</sub> |             | 50         |             | ns   |

REV. B -3-

NOTES

LSB means Least Significant Bit. With the 0 V to 2.5 V input range, one LSB is 38.15 µV.

<sup>&</sup>lt;sup>2</sup>See Definition of Specifications section. These specifications do not include the error contribution from the external reference.

<sup>&</sup>lt;sup>3</sup>In warp mode only for grade C.
<sup>4</sup>All specifications in dB are referred to a full-scale input FS. Tested with an input signal at 0.5 dB below full-scale unless otherwise specified.

<sup>&</sup>lt;sup>5</sup>In normal mode.

<sup>&</sup>lt;sup>6</sup>Tested in parallel reading mode.

<sup>&</sup>lt;sup>7</sup>In impulse mode.

<sup>&</sup>lt;sup>8</sup>With all digital inputs forced to OVDD or OGND respectively.

<sup>&</sup>lt;sup>9</sup>Contact factory for extended temperature range.

### **TIMING SPECIFICATIONS (Continued)**

|                                                                        | Symbol          | Min | Тур | Max | Unit |
|------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| REFER TO FIGURES 18 AND 20 (Slave Serial Interface Modes) <sup>2</sup> |                 |     |     |     |      |
| External SCLK Setup Time                                               | t <sub>31</sub> | 5   |     |     | ns   |
| External SCLK Active Edge to SDOUT Delay                               | t <sub>32</sub> | 3   |     | 16  | ns   |
| SDIN Setup Time                                                        | t <sub>33</sub> | 5   |     |     | ns   |
| SDIN Hold Time                                                         | t <sub>34</sub> | 5   |     |     | ns   |
| External SCLK Period                                                   | t <sub>35</sub> | 25  |     |     | ns   |
| External SCLK HIGH                                                     | t <sub>36</sub> | 10  |     |     | ns   |
| External SCLK LOW                                                      | t <sub>37</sub> | 10  |     |     | ns   |

#### NOTES

Specifications subject to change without notice.

| ABSOLUTE MAXIMUM RATINGS <sup>1</sup> Analog Inputs |
|-----------------------------------------------------|
| $IN^2$ , REF, INGND, REFGND AVDD + 0.3 V            |
| to AGND – 0.3 V                                     |
| Ground Voltage Differences                          |
| AGND, DGND, OGND ±0.3 V                             |
| Supply Voltages                                     |
| AVDD, DVDD, OVDD7 V                                 |
| AVDD to DVDD, AVDD to OVDD $\dots \pm 7$ V          |
| DVDD to OVDD±7 V                                    |
| Digital Inputs                                      |
| Except the Data Bus D(7:4) $-0.3$ V to DVDD + 0.3 V |
| Data Bus Inputs D(7:4)0.3 V to OVDD + 0.3 V         |
|                                                     |

| Internal Power Dissipation <sup>3</sup> | 0 mW  |
|-----------------------------------------|-------|
| Junction Temperature                    | 150°C |
| Storage Temperature Range65°C to +      | 150°C |
| Lead Temperature Range                  |       |
| (Soldering 10 sec)                      | 300°C |

#### NOTES

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ORDERING GUIDE**

| Model                          | INL Maximum | No Missing Codes | Temperature<br>Range | Package Description  | Package Option |
|--------------------------------|-------------|------------------|----------------------|----------------------|----------------|
| AD7664AST                      | ±2.5 LSB    | 16 Bits          | –40°C to +85°C       | Quad Flatpack (LQFP) | ST-48          |
| AD7664ASTRL                    | ±2.5 LSB    | 16 Bits          | –40°C to +85°C       | Quad Flatpack (LQFP) | ST-48          |
| AD7664CST                      | ±6 LSB      | 15 Bits          | −40°C to +85°C       | Quad Flatpack (LQFP) | ST-48          |
| AD7664CSTRL                    | ±6 LSB      | 15 Bits          | –40°C to +85°C       | Quad Flatpack (LQFP) | ST-48          |
| EVAL-AD7664CB <sup>1</sup>     |             |                  |                      | Evaluation Board     |                |
| EVAL-CONTROL BRD2 <sup>2</sup> |             |                  |                      | Controller Board     |                |

#### NOTES

#### CAUTION -

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7664 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-4- REV. B

<sup>&</sup>lt;sup>1</sup>In warp mode only, the maximum time between conversions is 1 ms; otherwise, there is no required maximum time.

<sup>&</sup>lt;sup>2</sup>In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C<sub>L</sub> of 10 pF; otherwise, the load is 60 pF maximum.

<sup>&</sup>lt;sup>3</sup>If the polarity of SCLK is inverted, the timing references of SCLK are also inverted.

<sup>&</sup>lt;sup>2</sup>See Analog Input section.

<sup>&</sup>lt;sup>3</sup>Specification is for device in free air:

<sup>48-</sup>Lead LQFP:  $\theta_{JA} = 91^{\circ}\text{C/W}$ ,  $\theta_{JC} = 30^{\circ}\text{C/W}$ .

<sup>&</sup>lt;sup>1</sup>This board can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL BRD2 for evaluation/demonstration purposes.

<sup>&</sup>lt;sup>2</sup>This board allows a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designators.



NOTE:  $^1$ IN SERIAL INTERFACE MODES, THE SYNC, SCLK, AND SDOUT TIMINGS ARE DEFINED WITH A MAXIMUM LOAD C<sub>L</sub> OF 10pF; OTHERWISE, THE LOAD IS 60pF MAXIMUM.

Figure 1. Load Circuit for Digital Interface Timing, SDOUT, SYNC, SCLK Outputs,  $C_1 = 10 \text{ pF}$ 



Figure 2. Voltage Reference Levels for Timing

#### PIN CONFIGURATION 48-Lead LQFP (ST-48)



#### PIN FUNCTION DESCRIPTIONS

| Pin<br>No.         | Mnemonic          | Type | Description                                                                                                                                                                                                                                                                                                                                    |
|--------------------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                  | AGND              | P    | Analog Power Ground Pin                                                                                                                                                                                                                                                                                                                        |
| 2                  | AVDD              | P    | Input Analog Power Pins. Nominally 5 V.                                                                                                                                                                                                                                                                                                        |
| 3, 40–42,<br>44–48 | NC                |      | No Connect                                                                                                                                                                                                                                                                                                                                     |
| 4                  | DGND              | DI   | Must be tied to the ground where DVDD is referred.                                                                                                                                                                                                                                                                                             |
| 5                  | OB/ <del>2C</del> | DI   | Straight Binary/Binary Two's Complement. When OB/2C is HIGH, the digital output is straight binary; when LOW, the MSB is inverted resulting in a two's complement output from its internal shift register.                                                                                                                                     |
| 6                  | WARP              | DI   | Mode Selection. When HIGH and IMPULSE LOW, this input selects the fastest mode, the maximum throughput is achievable, and a minimum conversion rate must be applied in order to guarantee full specified accuracy. When LOW, full accuracy is maintained independent of the minimum conversion rate.                                           |
| 7                  | IMPULSE           | DI   | Mode Selection. When HIGH and WARP LOW, this input selects a reduced power mode. In this mode, the power dissipation is approximately proportional to the sampling rate.                                                                                                                                                                       |
| 8                  | SER/PAR           | DI   | Serial/Parallel Selection Input. When LOW, the parallel port is selected; when HIGH, the serial interface mode is selected and some bits of the DATA bus are used as a serial port.                                                                                                                                                            |
| 9–12               | DATA[0:3]         | DO   | Bit 0 to Bit 3 of the Parallel Port Data Output Bus. These pins are always outputs, regardless of the state of SER/PAR.                                                                                                                                                                                                                        |
| 13                 | DATA[4]           | DI/O | When SER/PAR is LOW, this output is used as Bit 4 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                        |
|                    | or EXT/INT        |      | When SER/PAR is HIGH, this input, part of the serial port, is used as a digital select input for choosing the internal or an external data clock. With EXT/INT tied LOW, the internal clock is selected on SCLK output. With EXT/INT set to a logic HIGH, output data is synchronized to an external clock signal connected to the SCLK input. |
| 14                 | DATA[5]           | DI/O | When SER/PAR is LOW, this output is used as Bit 5 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                        |
|                    | or INVSYNC        |      | When SER/PAR is HIGH, this input, part of the serial port, is used to select the active state of the SYNC signal. It is active in both master and slave mode. When LOW, SYNC is active HIGH. When HIGH, SYNC is active LOW.                                                                                                                    |
| 15                 | DATA[6]           | DI/O | When SER/PAR is LOW, this output is used as Bit 6 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                        |
|                    | or INVSCLK        |      | When SER/PAR is HIGH, this input, part of the serial port, is used to invert the SCLK signal. It is active in both master and slave mode.                                                                                                                                                                                                      |

REV. B –5–

| Pin<br>No. | Mnemonic               | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16         | DATA[7]<br>or RDC/SDIN | DI/O | When SER/PAR is LOW, this output is used as Bit 7 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, this input, part of the serial port, is used as either an external data input or a read mode selection input depending on the state of EXT/INT.                                                                                                                                                                                                                                                   |
|            |                        |      | When EXT/INT is HIGH, RDC/SDIN could be used as a data input to daisy chain the conversion results from two or more ADCs onto a single SDOUT line. The digital data level on SDIN is output on DATA with a delay of 16 SCLK periods after the initiation of the read sequence. When EXT/INT is LOW, RDC/SDIN is used to select the read mode. When RDC/SDIN is HIGH, the data is output on SDOUT during conversion. When RDC/SDIN is LOW, the data can be output on SDOUT only when the conversion is complete. |
| 17         | OGND                   | P    | Input/Output Interface Digital Power Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 18         | OVDD                   | P    | Input/Output Interface Digital Power. Nominally at the same supply than the supply of the host interface (5 V or 3 V).                                                                                                                                                                                                                                                                                                                                                                                          |
| 19         | DVDD                   | P    | Digital Power. Nominally at 5 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 20         | DGND                   | P    | Digital Power Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 21         | DATA[8]                | DO   | When SER/PAR is LOW, this output is used as Bit 8 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                                                                                                                         |
|            | or SDOUT               |      | When SER/PAR is HIGH, this output, part of the serial port, is used as a serial data output synchronized to SCLK. Conversion results are stored in an on-chip register. The AD7664 provides the conversion result, MSB first, from its internal shift register. The DATA format is determined by the logic level of OB/2C. In serial mode, when EXT/INT is LOW, SDOUT is valid on both edges of SCLK.                                                                                                           |
|            |                        |      | In serial mode, when EXT/INT is HIGH:                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|            |                        |      | If INVSCLK is LOW, SDOUT is updated on SCLK rising edge and valid on the next falling edge.                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |                        |      | If INVSCLK is HIGH, SDOUT is updated on SCLK falling edge and valid on the next rising edge.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 22         | DATA[9]<br>or SCLK     | DI/O | When SER/PAR is LOW, this output is used as the Bit 9 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |                        |      | When SER/PAR is HIGH, this pin, part of the serial port, is used as a serial data clock input or output, dependent upon the logic state of the EXT/INT pin. The active edge where the data SDOUT is updated depends upon the logic state of the INVSCLK pin.                                                                                                                                                                                                                                                    |
| 23         | DATA[10]               | DO   | When SER/PAR is LOW, this output is used as the Bit 10 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            | or SYNC                |      | When SER/PAR is HIGH, this output, part of the serial port, is used as a digital output frame synchronization for use with the internal data clock (EXT/INT = Logic LOW). When a read sequence is initiated and INVSYNC is LOW, SYNC is driven HIGH and remains HIGH while SDOUT output is valid. When a read sequence is initiated and INVSYNC is High, SYNC is driven LOW and remains LOW while SDOUT output is valid.                                                                                        |
| 24         | DATA[11]               | DO   | When SER/PAR is LOW, this output is used as the Bit 11 of the Parallel Port Data Output Bus.                                                                                                                                                                                                                                                                                                                                                                                                                    |
|            | or RDERROR             |      | When SER/PAR is HIGH and EXT/INT is HIGH, this output, part of the serial port, is                                                                                                                                                                                                                                                                                                                                                                                                                              |
|            |                        |      | used as a incomplete read error flag. In slave mode, when a data read is started and not complete when the following conversion is complete, the current data is lost and RDERROR is pulsed high.                                                                                                                                                                                                                                                                                                               |
| 25–28      | DATA[12:15]            | DO   | Bit 12 to Bit 15 of the Parallel Port Data output bus. These pins are always outputs regardless of the state of SER/PAR.                                                                                                                                                                                                                                                                                                                                                                                        |
| 29         | BUSY                   | DO   | Busy Output. Transitions HIGH when a conversion is started, and remains HIGH until the conversion is complete and the data is latched into the on-chip shift register. The falling edge of BUSY could be used as a data ready clock signal.                                                                                                                                                                                                                                                                     |
| 30         | DGND                   | P    | Must Be Tied to Digital Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 31         | RD                     | DI   | Read Data. When $\overline{\text{CS}}$ and $\overline{\text{RD}}$ are both LOW, the interface parallel or serial output bus is enabled.                                                                                                                                                                                                                                                                                                                                                                         |
| 32         | CS                     | DI   | Chip Select. When $\overline{CS}$ and $\overline{RD}$ are both LOW, the interface parallel or serial output bus is enabled. $\overline{CS}$ is also used to gate the external clock.                                                                                                                                                                                                                                                                                                                            |
| 33         | RESET                  | DI   | Reset Input. When set to a logic HIGH, reset the AD7664. Current conversion if any is aborted. If not used, this pin could be tied to DGND.                                                                                                                                                                                                                                                                                                                                                                     |
| 34         | PD                     | DI   | Power-Down Input. When set to a logic HIGH, power consumption is reduced and conversions are inhibited after the current one is completed.                                                                                                                                                                                                                                                                                                                                                                      |

-6- REV. B

| Pin<br>No. | Mnemonic | Type | Description                                                                                                                                                                                                                                                                                                                                                                      |
|------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 35         | CNVST    | DI   | Start Conversion. A falling edge on $\overline{\text{CNVST}}$ puts the internal sample/hold into the hold state and initiates a conversion. In impulse mode (IMPULSE HIGH and WARP LOW), if $\overline{\text{CNVST}}$ is held low when the acquisition phase ( $t_8$ ) is complete, the internal sample/hold is put into the hold state and a conversion is immediately started. |
| 36         | AGND     | P    | Must Be Tied to Analog Ground                                                                                                                                                                                                                                                                                                                                                    |
| 37         | REF      | AI   | Reference Input Voltage                                                                                                                                                                                                                                                                                                                                                          |
| 38         | REFGND   | AI   | Reference Input Analog Ground                                                                                                                                                                                                                                                                                                                                                    |
| 39         | INGND    | AI   | Analog Input Ground                                                                                                                                                                                                                                                                                                                                                              |
| 43         | IN       | AI   | Primary Analog Input with a Range of 0 V to V <sub>REF</sub> .                                                                                                                                                                                                                                                                                                                   |

NOTES

AI = Analog Input

DI = Digital Input

DI/O = Bidirectional Digital

DO = Digital Output

P = Power

## DEFINITION OF SPECIFICATIONS INTEGRAL NONLINEARITY ERROR (INL)

Linearity error refers to the deviation of each individual code from a line drawn from "negative full scale" through "positive full scale." The point used as "negative full scale" occurs 1/2 LSB before the first code transition. "Positive full scale" is defined as a level 1 1/2 LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line.

#### **DIFFERENTIAL NONLINEARITY ERROR (DNL)**

In an ideal ADC, code transitions are 1 LSB apart. Differential nonlinearity is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

#### **FULL-SCALE ERROR**

The last transition (from  $011\ldots10$  to  $011\ldots11$  in two's complement coding) should occur for an analog voltage  $1\ 1/2\ LSB$  below the nominal full scale (2.49994278 V for the  $0\ V-2.5\ V$  range). The full-scale error is the deviation of the actual level of the last transition from the ideal level.

#### UNIPOLAR ZERO ERROR

The first transition should occur at a level 1/2 LSB above analog ground (19.073  $\mu$ V for the 0 V–2.5 V range). Unipolar zero error is the deviation of the actual transition from that point.

#### SPURIOUS FREE DYNAMIC RANGE (SFDR)

The difference, in decibels (dB), between the rms amplitude of the input signal and the peak spurious signal.

#### **EFFECTIVE NUMBER OF BITS (ENOB)**

ENOB is a measurement of the resolution with a sine wave input. It is related to S/(N+D) by the following formula:

 $ENOB = (S/[N+D]_{dB} - 1.76)/6.02$ 

and is expressed in bits.

#### TOTAL HARMONIC DISTORTION (THD)

THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels.

#### SIGNAL-TO-NOISE RATIO (SNR)

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels.

## SIGNAL TO (NOISE + DISTORTION) RATIO (S/[N+D])

S/(N+D) is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/(N+D) is expressed in decibels.

#### **APERTURE DELAY**

Aperture delay is a measure of the acquisition performance and is measured from the falling edge of the  $\overline{CNVST}$  input to when the input signal is held for a conversion.

#### TRANSIENT RESPONSE

The time required for the AD7664 to achieve its rated accuracy after a full-scale step function is applied to its input.

#### OVERVOLTAGE RECOVERY

The time required for the ADC to recover to full accuracy after an analog input signal 150% of full-scale is reduced to 50% of the full-scale value.

REV. B –7–

## **AD7664**—Typical Performance Characteristics



TPC 1. Integral Nonlinearity vs. Code



TPC 2. Histogram of 16,384 Conversions of a DC Input at the Code Transition



1.50
1.25
1.00
0.75
0.50
-0.25
-0.50
-0.75
-1.00
0 16384 32768 49152 65536

TPC 4. Differential Nonlinearity vs. Code



TPC 5. Histogram of 16,384 Conversions of a DC Input at the Code Center



TPC 6. SNR, THD vs. Temperature

-8- REV. B



TPC 7. SNR, S/(N+D), and ENOB vs. Frequency



TPC 10. THD, Harmonics, and SFDR vs. Frequency



TPC 8. SNR and S/(N+D) vs. Input Level (Referred to Full Scale)



TPC 11. Typical Delay vs. Load Capacitance C<sub>L</sub>



TPC 9. Operating Currents vs. Sample Rate



TPC 12. Power-Down Operating Currents vs. Temperature

REV. B –9–

#### CIRCUIT INFORMATION

The AD7664 is a very fast, low power, single supply, precise 16-bit analog-to-digital converter (ADC). The AD7664 features different modes to optimize performances according to the applications.

In warp mode, the AD7664 is capable of converting 570,000 samples per second (570 kSPS).

The AD7664 provides the user with an on-chip track/hold, successive approximation ADC that does not exhibit any pipeline or latency, making it ideal for multiple multiplexed channel applications.

The AD7664 can be operated from a single 5 V supply and be interfaced to either 5 V or 3 V digital logic. It is housed in a 48-lead LQFP package that saves space and allows flexible configurations as either serial or parallel interface. The AD7664 is a pin-to-pin compatible upgrade of the AD7660.

#### **CONVERTER OPERATION**

The AD7664 is a successive-approximation analog-to-digital converter based on a charge redistribution DAC. Figure 3 shows the simplified schematic of the ADC. The capacitive DAC consists of an array of 16 binary weighted capacitors and an additional "LSB" capacitor. The comparator's negative input is connected to a "dummy" capacitor of the same value as the capacitive DAC array.

During the acquisition phase, the common terminal of the array tied to the comparator's positive input is connected to AGND via  $SW_A$ . All independent switches are connected to the analog input IN. Thus, the capacitor array is used as a sampling capacitor and acquires the analog signal on IN input. Similarly, the "dummy" capacitor acquires the analog signal on INGND input.

When the  $\overline{\text{CNVST}}$  input goes low, a conversion phase is initiated. When the conversion phase begins,  $SW_A$  and  $SW_B$  are opened first. The capacitor array and the "dummy" capacitor are then disconnected from the inputs and connected to the REFGND input. Therefore, the differential voltage between IN and INGND captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become unbalanced. By switching each element of the capacitor array between REFGND or REF, the comparator input varies by binary-weighted voltage steps ( $V_{\text{REF}}/2$ ,  $V_{\text{REF}}/4$ , . . .  $V_{\text{REF}}/65536$ ). The control logic toggles these switches, starting with the MSB first, to bring the comparator back into a balanced condition. After the completion of this process, the control logic generates the ADC output code and brings BUSY output low.

#### **Modes of Operation**

The AD7664 features three modes of operations, Warp, Normal, and Impulse. Each of these modes is more suitable for specific applications.

The Warp mode allows the fastest conversion rate up to 570 kSPS. However, in this mode, and this mode only, the full specified accuracy is guaranteed only when the time between conversion does not exceed 1 ms. If the time between two consecutive conversions is longer than 1 ms, for instance, after power-up, the first conversion result should be ignored. This mode makes the AD7664 ideal for applications where both high accuracy and fast sample rate are required.

The normal mode is the fastest mode (500 kSPS) without any limitation about the time between conversions. This mode makes the AD7664 ideal for asynchronous applications such as data acquisition systems, where both high accuracy and fast sample rate are required.

The impulse mode, the lowest power dissipation mode, allows power saving between conversions. When operating at 100 SPS, for example, it typically consumes only 21  $\mu$ W. This feature makes the AD7664 ideal for battery-powered applications.

#### **Transfer Functions**

Using the OB/ $\overline{2C}$  digital input, the AD7664 offers two output codings: straight binary and two's complement. The LSB size is  $V_{REF}/65536$ , which is about 38.15  $\mu V$ . The ideal transfer characteristic for the AD7664 is shown in Figure 4 and Table I.



Figure 4. ADC Ideal Transfer Function



Figure 3. ADC Simplified Schematic

–10– REV. B

Table I. Output Codes and Ideal Input Voltages

|                                                                               |                                                                | Digital Output Code<br>Hexa           |                                       |  |
|-------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------|---------------------------------------|--|
| Description                                                                   | Analog                                                         | Straight                              | Two's                                 |  |
|                                                                               | Input                                                          | Binary                                | Complement                            |  |
| FSR -1 LSB<br>FSR - 2 LSB<br>Midscale + 1 LSB<br>Midscale<br>Midscale - 1 LSB | 2.499962 V<br>2.499923 V<br>1.250038 V<br>1.25 V<br>1.249962 V | FFFF <sup>1</sup> FFFE 8001 8000 7FFF | 7FFF <sup>1</sup> 7FFE 0001 0000 FFFF |  |
| -FSR + 1 LSB                                                                  | 38 μV                                                          | 0001                                  | 8001                                  |  |
| -FSR                                                                          | 0 V                                                            | 0000 <sup>2</sup>                     | 8000 <sup>2</sup>                     |  |

#### NOTES

#### TYPICAL CONNECTION DIAGRAM

Figure 5 shows a typical connection diagram for the AD7664.

#### Analog Input

Figure 6 shows an equivalent circuit of the input structure of the AD7664.



Figure 6. Equivalent Analog Input Circuit

The two diodes D1 and D2 provide ESD protection for the analog inputs IN and INGND. Care must be taken to ensure that the analog input signal never exceeds the supply rails by more than 0.3 V. This will cause these diodes to become forward-biased and start conducting current. These diodes can handle a forward-biased current of 100 mA maximum. For instance, these conditions could eventually occur when the input buffer's (U1) supplies are different from AVDD. In such case, an input buffer with a short circuit current limitation can be used to protect the part.



Figure 5. Typical Connection Diagram

REV. B –11–

3OPTIONAL LOW JITTER CNVST.

 $<sup>^{1}\</sup>text{This}$  is also the code for overrange analog input (V  $_{IN}-V_{INGND}$  above  $V_{REF}-V_{REFGND}).$ 

 $<sup>^2</sup>$ This is also the code for underrange analog input ( $V_{\rm IN}$  below  $V_{\rm INGND}$ ).

This analog input structure allows the sampling of the differential signal between IN and INGND. Unlike other converters, the INGND input is sampled at the same time as the IN input. By using this differential input, small signals common to both inputs are rejected, as shown in Figure 7, which represents the typical CMR over frequency. For instance, by using INGND to sense a remote signal ground, difference of ground potentials between the sensor and the local ADC ground are eliminated.



Figure 7. Analog Input CMR vs. Frequency

During the acquisition phase, the impedance of the analog input IN can be modeled as a parallel combination of capacitor C1 and the network formed by the series connection of R1 and C2. Capacitor C1 is primarily the pin capacitance. The resistor R1 is typically 140  $\Omega$  and is a lumped component made up of some serial resistors and the on resistance of the switches. The capacitor C2 is typically 60 pF and is mainly the ADC sampling capacitor. During the conversion phase, where the switches are opened, the input impedance is limited to C1. The R1, C2 makes a one-pole low-pass filter that reduces undesirable aliasing effect and limits the noise.

When the source impedance of the driving circuit is low, the AD7664 can be driven directly. Large source impedances will significantly affect the ac performances, especially the total harmonic distortion. The maximum source impedance depends on the amount of total harmonic distortion (THD) that can be tolerated. The THD degrades in function of the source impedance and the maximum input frequency as shown in Figure 8.



Figure 8. THD vs. Analog Input Frequency and Source Resistance

#### **Driver Amplifier Choice**

Although the AD7664 is easy to drive, the driver amplifier needs to meet at least the following requirements:

- The driver amplifier and the AD7664 analog input circuit must be able together to settle for a full-scale step the capacitor array at a 16-bit level (0.0015%). In the amplifier's data sheet, the settling at 0.1% to 0.01% is more commonly specified. It could significantly differ from the settling time at 16 bit level and it should therefore be verified prior to the driver selection. The tiny op amp AD8021, which combines ultralow noise and a high-gain bandwidth, meets this settling time requirement even when used with high gain up to 13.
- The noise generated by the driver amplifier needs to be kept as low as possible in order to preserve the SNR and transition noise performance of the AD7664. The noise coming from the driver is filtered by the AD7664 analog input circuit one-pole low-pass filter made by R1 and C2 or the external filter if any is used. The SNR degredation due to the amplifier is:

$$SNR_{LOSS} = 20 \log \left[ \frac{28}{\sqrt{784 + \frac{\pi}{2} f_{-3dB} \left( \frac{N e_N}{1000} \right)^2}} \right]$$

where

 $f_{-3db}$  is the -3 db input bandwidth of the AD7664 (18 MHz) or the cut-off frequency of the input filter if any used.

N is the noise gain of the amplifier (1 if in buffer configuration).

 $e_N$  is the equivalent input noise voltage of the op amp in  $nV/(Hz)^{1/2}$ .

For instance, a driver like the AD8021, with an equivalent input noise of 2 nV/ $\sqrt{\text{Hz}}$  and configured as a buffer, thus with a noise gain of 1, the SNR degrades by 0.58 dB.

• The driver needs to have a THD performance suitable to that of the AD7664. TPC 10 gives the THD versus frequency that the driver should preferably exceed.

The AD8021 meets these requirements and is usually appropriate for almost all applications. The AD8021 needs an external compensation capacitor of 10 pF. This capacitor should have good linearity as an NPO ceramic or mica type.

The AD8022 could also be used where dual version is needed and gain of 1 is used.

The AD829 is another alternative where high-frequency (above 100 kHz) performance is not required. In gain of 1, it requires an 82 pF compensation capacitor.

The AD8610 is another option where low bias current is needed in low-frequency applications.

-12- REV. B

#### Voltage Reference Input

The AD7664 uses an external 2.5 V voltage reference. The voltage reference input REF of the AD7664 has a dynamic input impedance. Therefore, it should be driven by a low impedance source with an efficient decoupling between REF and REFGND inputs. This decoupling depends on the choice of the voltage reference, but usually consists of a low ESR tantalum capacitor connected to the REF and REFGND inputs with minimum parasitic inductance.  $47\mu F$  is an appropriate value for tantalum capacitor when used with one of the recommended reference voltages:

- The low-noise, low temperature drift ADR421 and AD780 voltage references.
- The low-power ADR291 voltage reference.
- The low-cost AD1582 voltage reference.

For applications using multiple AD7664s, it is more effective to buffer the reference voltage with a low-noise, very stable op amp such as the AD8031.

Care should also be taken with the reference temperature coefficient of the voltage reference which directly affects the full-scale accuracy if this parameter matters. For instance, a  $\pm 15$  ppm/°C tempco of the reference changes the full scale by  $\pm 1$  LSB/°C.

#### Power Supply

The AD7664 uses three sets of power supply pins: an analog 5 V supply AVDD, a digital 5 V core supply DVDD, and a digital input/output interface supply OVDD. The OVDD supply allows direct interface with any logic working between 2.7 V and 5.25 V. To reduce the number of supplies needed, the digital core (DVDD) can be supplied through a simple RC filter from the analog supply as shown in Figure 5. The AD7664 is independent of power supply sequencing and thus free from supply voltage induced latchup. Additionally, it is very insensitive to power supply variations over a wide frequency range as shown in Figure 9.



Figure 9. PSRR vs. Frequency

#### POWER DISSIPATION VS. THROUGHPUT

Operating currents are very low during the acquisition phase, which allows a significant power saving when the conversion rate is reduced as shown in Figure 10. This power saving depends on the mode used. In impulse mode, the AD7664 automatically reduces its power consumption at the end of each conversion

phase. This feature makes the AD7664 ideal for very low power battery applications. It should be noted that the digital interface remains active even during the acquisition phase. To reduce the operating digital supply currents even further, the digital inputs need to be driven close to the power supply rails (i.e., DVDD or DGND for all inputs except EXT/INT, INVSYNC, INVSCLK, RDC/SDIN, and OVDD or OGND for these last four inputs).



Figure 10. Power Dissipation vs. Sample Rate

#### **CONVERSION CONTROL**

Figure 11 shows the detailed timing diagrams of the conversion process. The AD7664 is controlled by the signal  $\overline{CNVST}$  which initiates conversion. Once initiated, it cannot be restarted or aborted, even by the power-down input PD, until the conversion is complete. The  $\overline{CNVST}$  signal operates independently of  $\overline{CS}$  and  $\overline{RD}$  signals.



Figure 11. Basic Conversion Timing

In impulse mode, conversions can be automatically initiated. If  $\overline{\text{CNVST}}$  is held low when BUSY is low, the AD7664 controls the acquisition phase and then automatically initiates a new conversion. By keeping  $\overline{\text{CNVST}}$  low, the AD7664 keeps the conversion process running by itself. It should be noted that the analog input has to be settled when BUSY goes low. Also, at power-up,  $\overline{\text{CNVST}}$  should be brought low once to initiate the conversion process. In this mode, the AD7664 could sometimes run slightly faster then the guaranteed limits in the impulse mode of 444 kSPS. This feature does not exist in warp or normal modes.

REV. B –13–



Figure 12. RESET Timing

Although CNVST is a digital signal, it should be designed with special care with fast, clean edges, and levels with minimum overshoot and undershoot or ringing.

It is a good thing to shield the  $\overline{\text{CNVST}}$  trace with ground and also to add a low value serial resistor (i.e., 50  $\Omega$ ) termination close to the output of the component that drives this line.

For applications where the SNR is critical,  $\overline{\text{CNVST}}$  signal should have a very low jitter. Some solutions to achieve that is to use a dedicated oscillator for  $\overline{\text{CNVST}}$  generation or, at least, to clock it with a high-frequency low-jitter clock as shown in Figure 5.

#### **DIGITAL INTERFACE**

The AD7664 has a versatile digital interface; it can be interfaced with the host system by using either a serial or parallel interface. The serial interface is multiplexed on the parallel data bus. The AD7664 digital interface also accommodates both 3 V or 5 V logic by simply connecting the OVDD supply pin of the AD7664 to the host system interface digital supply. Finally, by using the OB/2C input pin, both two's complement or straight binary coding can be used.

The two signals  $\overline{CS}$  and  $\overline{RD}$  control the interface.  $\overline{CS}$  and  $\overline{RD}$  have a similar effect because they are OR'd together internally. When at least one of these signals is high, the interface outputs are in high impedance. Usually,  $\overline{CS}$  allows the selection of each AD7664 in multicircuits applications and is held low in a single AD7664 design.  $\overline{RD}$  is generally used to enable the conversion result on the data bus.



Figure 13. Master Parallel Data Timing for Reading (Continuous Read)

#### PARALLEL INTERFACE

The AD7664 is configured to use the parallel interface when the SER/ $\overline{PAR}$  is held low. The data can be read either after each conversion, which is during the next acquisition phase, or during the following conversion as shown, respectively, in Figure 14 and Figure 15. When the data is read during the conversion, however, it is recommended that it is read only during the first half of the conversion phase. That avoids any potential feed-through between voltage transients on the digital interface and the most critical analog conversion circuitry.



Figure 14. Slave Parallel Data Timing for Reading (Read After Convert)



Figure 15. Slave Parallel Data Timing for Reading (Read During Convert)

#### SERIAL INTERFACE

The AD7664 is configured to use the serial interface when the SER/PAR is held high. The AD7664 outputs 16 bits of data, MSB first, on the SDOUT pin. This data is synchronized with the 16 clock pulses provided on SCLK pin. The output data is valid on both the rising and falling edge of the data clock.

#### MASTER SERIAL INTERFACE Internal Clock

The AD7664 is configured to generate and provide the serial data clock SCLK when the EXT/INT pin is held low. The AD7664 also generates a SYNC signal to indicate to the host when the serial data is valid. The serial clock SCLK and the SYNC signal can be inverted if desired. Depending on RDC/SDIN input, the data can be read after each conversion or during the following conversion. Figure 16 and Figure 17 show the detailed timing diagrams of these two modes.

-14- REV. B



Figure 16. Master Serial Data Timing for Reading (Read After Convert)



Figure 17. Master Serial Data Timing for Reading (Read Previous Conversion During Convert)

REV. B –15–



Figure 18. Slave Serial Data Timing for Reading (Read After Convert)

Usually, because the AD7664 is used with a fast throughput, the mode master, read during conversion is the most recommended serial mode when it can be used.

In read-during-conversion mode, the serial clock and data toggle at appropriate instants which minimize potential feedthrough between digital activity and the critical conversion decisions.

In read-after-conversion mode, it should be noted that, unlike in other modes, the signal BUSY returns low after the 16 data bits are pulsed out and not at the end of the conversion phase which results in a longer BUSY width.

#### SLAVE SERIAL INTERFACE External Clock

The AD7664 is configured to accept an externally supplied serial data clock on the SCLK pin when the EXT/ $\overline{\text{INT}}$  pin is held high. In this mode, several methods can be used to read the data. The external serial clock is gated by  $\overline{\text{CS}}$ . When  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  are both low, the data can be read after each conversion or during the following conversion. The external clock can be either a continuous or discontinuous clock. A discontinuous clock can be either normally high or normally low when inactive. Figure 18 and Figure 20 show the detailed timing diagrams of these methods.

While the AD7664 is performing a bit decision, it is important that voltage transients not occur on digital input/output pins or degradation of the conversion result could occur. This is particularly important during the second half of the conversion phase because the AD7664 provides error correction circuitry that can correct for an improper bit decision made during the first half of the conversion phase. For this reason, it is recommended that when an external clock is being provided, it is a discontinuous clock that is toggling only when BUSY is low or, more importantly, that it does not transition during the latter half of BUSY high.

#### **External Discontinuous Clock Data Read After Conversion**

Though the maximum throughput cannot be achieved using this mode, it is the most recommended of the serial slave modes. Figure 18 shows the detailed timing diagrams of this method. After a conversion is complete, indicated by BUSY returning

 $\overline{RD}$  are low. The data is shifted out, MSB first, with 16 clock pulses and is valid on both rising and falling edge of the clock.

Among the advantages of this method, the conversion performance is not degraded because there are no voltage transients on the digital interface during the conversion process.

Another advantage is to be able to read the data at any speed up to 40 MHz which accommodates both slow digital host interface and the fastest serial reading.

Finally, in this mode only, the AD7664 provides a "daisy-chain" feature using the RDC/SDIN input pin for cascading multiple converters together. This feature is useful for reducing component count and wiring connections when desired as, for instance, in isolated multiconverter applications.

An example of the concatenation of two devices is shown in Figure 19. Simultaneous sampling is possible by using a common  $\overline{\text{CNVST}}$  signal. It should be noted that the RDC/SDIN input is latched on the edge of SCLK opposite to the one used to shift out the data on SDOUT. Hence, the MSB of the "upstream" converter just follows the LSB of the "downstream" converter on the next SCLK cycle.



Figure 19. Two AD7664s in a "Daisy-Chain" Configuration

–16– REV. B



Figure 20. Slave Serial Data Timing for Reading (Read Previous Conversion During Convert)

#### **External Clock Data Read During Conversion**

Figure 20 shows the detailed timing diagrams of this method. During a conversion, while both  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  are both low, the result of the previous conversion can be read. The data is shifted out, MSB first, with 16 clock pulses and is valid on both rising and falling edge of the clock. The 16 bits have to be read before the current conversion is complete. If that is not done, RDERROR is pulsed high and can be used to interrupt the host interface to prevent incomplete data reading. There is no "daisy chain" feature in this mode and RDC/SDIN input should always be tied either high or low.

To reduce performance degradation due to digital activity, a fast discontinuous clock of, at least 18 MHz, when impulse mode is used, 25 MHz when normal mode is used or 40 MHz when warp mode is used, is recommended to ensure that all the bits are read during the first half of the conversion phase. It is also possible to begin to read the data after conversion and continue to read the last bits even after a new conversion has been initiated. That allows the use of a slower clock speed like 14 MHz in impulse mode, 18 MHz in normal mode and 25 MHz in warp mode.

#### MICROPROCESSOR INTERFACING

The AD7664 is ideally suited for traditional dc measurement applications supporting a microprocessor, and ac signal processing applications interfacing to a digital signal processor. The AD7664 is designed to interface either with a parallel 16-bit-wide interface or with a general-purpose serial port or I/O ports on a microcontroller. A variety of external buffers can be used with the AD7664 to prevent digital noise from coupling into the ADC. The following sections illustrate the use of the AD7664 with an SPI-equipped microcontroller, the ADSP-21065L and ADSP-218x signal processors.

#### SPI Interface (MC68HC11)

Figure 21 shows an interface diagram between the AD7664 and an SPI-equipped microcontroller like the MC68HC11. To accommodate the slower speed of the microcontroller, the AD7664 acts as a slave device and data must be read after conversion. This mode allows also the "daisy chain" feature.

The convert command could be initiated in response to an internal timer interrupt. The reading of output data, one byte at a time, if necessary, could be initiated in response to the

end-of-conversion signal (BUSY going low) using to an interrupt line of the microcontroller. The Serial Peripheral Interface (SPI) on the MC68HC11 is configured for master mode (MSTR = 1), Clock Polarity Bit (CPOL) = 0, Clock Phase Bit (CPHA) = 1 and SPI Interrupt Enable (SPIE = 1) by writing to the SPI Control Register (SPCR). The IRQ is configured for edge-sensitive-only operation (IRQE = 1 in OPTION register).



Figure 21. Interfacing the AD7664 to SPI Interface

#### ADSP-21065L in Master Serial Interface

As shown in Figure 22, the AD7664 can be interfaced to the ADSP-21065L using the serial interface in master mode without any glue logic required. This mode combines the advantages of reducing the number of wire connections and being able to read the data during or after conversion at user convenience.

The AD7664 is configured for the internal clock mode (EXT/INT) low) and acts, therefore, as the master device. The convert command can be generated by either an external low jitter oscillator or, as shown, by a FLAG output of the ADSP-21065L or by a frame output TFS of one serial port of the ADSP-21065L which can be used as a timer. The serial port on the ADSP-21065L is configured for external clock (IRFS = 0), rising edge active (CKRE = 1), external late framed sync signals (IRFS = 0)LAFS = 1, RFSR = 1) and active high (LRFS = 0). The serial port of the ADSP-21065L is configured by writing to its receive control register (SRCTL)—see ADSP-2106x SHARC User's Manual. Because the serial port within the ADSP-21065L will be seeing a discontinuous clock, an initial word reading has to be done after the ADSP-21065L has been reset to ensure that the serial port is properly synchronized to this clock during each following data read operation.

REV. B –17–



Figure 22. Interfacing to the ADSP-21065L Using the Serial Master Mode

#### APPLICATION HINTS

#### Bipolar and Wider Input Ranges

In some applications, it is desired to use a bipolar or wider analog input range like, for instance,  $\pm 10 \text{ V}$ ,  $\pm 5 \text{ V}$  or 0 V to 5 V. Although the AD7664 has only one unipolar range, by simple modifications of the input driver circuitry, bipolar and wider input ranges can be used without any performance degradation.

Figure 23 shows a connection diagram which allows that. Components values required and resulting full-scale ranges are shown in Table II.

For applications where accurate gain and offset are desired, they can be calibrated by acquiring a ground and a voltage reference using an analog multiplexer, U2, as shown for bipolar input ranges in Figure 23.

#### Layout

The AD7664 has very good immunity to noise on the power supplies as can be seen in Figure 9. However, care should still be taken with regard to grounding layout.

The printed circuit board that houses the AD7664 should be designed so the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes that can be easily separated. Digital and analog ground planes should be joined in only one place, preferably underneath the AD7664, or, at least, as close as possible to the AD7664. If the AD7664 is in a system where multiple devices require analog-to-digital ground connections, the connection should still be made at one point only, a star ground point, which should be established as close as possible to the AD7664.

It is recommended to avoid running digital lines under the device as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD7664 to avoid noise coupling. Fast switching signals like  $\overline{\text{CNVST}}$  or clocks should be shielded with digital ground to avoid radiating noise to other sections of the board, and should never run near analog signal paths. Crossover of digital and analog signals should be avoided. Traces on different but close layers of the board should run at right angles to each other. This will reduce the effect of feedthrough through the board.

The power supplies lines to the AD7664 should use as large trace as possible to provide low impedance paths and reduce the effect of glitches on the power supplies lines. Good decoupling is also important to lower the supplies impedance presented to

the AD7664 and reduce the magnitude of the supply spikes. Decoupling ceramic capacitors, typically 100 nF, should be placed on each power supplies pins AVDD, DVDD, and OVDD close to, and ideally right up against, these pins and their corresponding ground pins. Additionally, low ESR 10  $\mu F$  capacitors should be located in the vicinity of the ADC to further reduce low frequency ripple.

The DVDD supply of the AD7664 can be either a separate supply or come from the analog supply AVDD or the digital interface supply OVDD. When the system digital supply is noisy, or fast switching digital signals are present, it is recommended that if no separate supply available, connect the DVDD digital supply to the analog supply, AVDD, through an RC filter as shown in Figure 5, and connect the system supply to the interface digital supply, OVDD, and the remaining digital circuitry. When DVDD is powered from the system supply, it is useful to insert a bead to further reduce high-frequency spikes.



Figure 23. Using the AD7664 in 16-Bit Bipolar and/or Wider Input Ranges

Table II. Component Values and Input Ranges

| Input Range   | R1             | R2           | R3             | R4              |
|---------------|----------------|--------------|----------------|-----------------|
| ±10 V<br>±5 V | 250 Ω<br>500 Ω | 2 kΩ<br>2 kΩ | 10 kΩ<br>10 kΩ | 8 kΩ<br>6.67 kΩ |
| 0 V to -5 V   | 1 kΩ           | 2 kΩ         | None           | 0 Ω             |

The AD7664 has five different ground pins: INGND, REFGND, AGND, DGND, and OGND. INGND is used to sense the analog input signal. REFGND senses the reference voltage and should be a low impedance return to the reference because it carries pulsed currents. AGND is the ground to which most internal ADC analog signals are referenced. This ground must be connected with the least resistance to the analog ground plane. DGND must be tied to the analog or digital ground plane depending on the configuration. OGND is connected to the digital system ground.

#### **Evaluating the AD7664 Performance**

A recommended layout for the AD7664 is outlined in the evaluation board for the AD7664. The evaluation board package includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from a PC via the Eval-Control Board.

–18– REV. B

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

### 48-Lead Quad Flatpack (LQFP) (ST-48)



## **Revision History**

| Location Page                                 |
|-----------------------------------------------|
| Data Sheet changed from REV. A to REV. B.     |
| Edit to FEATURES                              |
| Edit to PRODUCT HIGHLIGHTS                    |
| Edit to SPECIFICATIONS                        |
| Edit to Timing Specifications                 |
| Edit to ABSOLUTE MAXIMUM RATINGS4             |
| Edit to ORDERING GUIDE                        |
| Edit to PIN FUNCTION DESCRIPTIONS5            |
| Edits to TPC 38                               |
| Edits to TPCs 7, 109                          |
| Edit to Figure 5                              |
| Edit to Driver Amplifier Choice section       |
| Edit to Figure 8                              |
| Edit to CONVERSION CONTROL section            |
| Edit to Voltage Reference Input section       |
| Edit to External Clock section                |
| Edit to Figure 18                             |
| Edit to Figure 20                             |
| Edit to Bipolar and Wider Input Range section |
| Edits to Figure 23                            |
| Edit to Table II                              |

REV. B -19-