

# 16-Bit, 160 MSPS $2\times/4\times/8\times$ Interpolating Dual TxDAC+® D/A Converter

AD9777\*

#### **FEATURES**

16-Bit Resolution, 160 MSPS/400 MSPS Input/Output **Data Rate** 

Selectable 2×/4×/8× Interpolating Filter **Programmable Channel Gain and Offset Adjustment** f<sub>S</sub>/4, f<sub>S</sub>/8 Digital Quadrature Modulation Capability Direct IF Transmission Mode for 70 MHz + IFs **Enables Image Rejection Architecture Fully Compatible SPI Port Excellent AC Performance** SFDR -73 dBc @ 2 MHz to 35 MHz WCDMA ACPR 71 dB @ IF = 19.2 MHz **Internal PLL Clock Multiplier** Selectable Internal Clock Divider **Versatile Clock Input** Differential/Single-Ended Sine Wave or TTL/CMOS/LVPECL Compatible **Versatile Input Data Interface** Twos Complement/Straight Binary Data Coding

**Dual-Port or Single-Port Interleaved Input Data** Single 3.3 V Supply Operation

Power Dissipation: Typical 1.2 W @ 3.3 V

On-Chip 1.2 V Reference

80-Lead Thermally Enhanced TQFP Package

#### **APPLICATIONS**

**Communications** 

**Analog Quadrature Modulation Architectures** 3G, Multicarrier GSM, TDMA, CDMA Systems **Broadband Wireless, Point-to-Point Microwave Radios** Instrumentation/ATE

#### **GENERAL DESCRIPTION**

The AD9777 is the 16-bit member of the AD977x pin compatible, high performance, programmable 2×/4×/8× interpolating TxDAC+ family. The AD977x family features a serial port interface (SPI) that provides a high level of programmability, thus allowing for enhanced system level options. These options include selectable  $2\times/4\times/8\times$  interpolation filters;  $f_S/2$ ,  $f_S/4$ , or  $f_S/8$  digital quadrature modulation with image rejection; a direct IF mode; programmable channel gain and offset control; programmable internal clock divider; straight binary or twos complement data interface; and a single-port or dual-port data interface.

The selectable  $2\times/4\times/8\times$  interpolation filters simplify the requirements of the reconstruction filters while simultaneously enhancing the TxDAC+ family's pass-band noise/distortion performance. The independent channel gain and offset adjust registers allow the user to calibrate LO feedthrough and sideband suppression

(continued on page 2)

### FUNCTIONAL BLOCK DIAGRAM



\*Protected by U.S. Patent Numbers, 5568145, 5689257, and 5703519. Other patents pending.

### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com

Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved.

(continued from page 1)

errors associated with analog quadrature modulators. The 6 dB of gain adjustment range can also be used to control the output power level of each DAC.

The AD9777 features the ability to perform  $f_S/2$ ,  $f_S/4$ , and  $f_S/8$  digital modulation and image rejection when combined with an analog quadrature modulator. In this mode, the AD9777 accepts I and Q complex data (representing a single or multicarrier waveform), generates a quadrature modulated IF signal along with its orthogonal representation via its dual DACs, and presents these two reconstructed orthogonal IF carriers to an analog quadrature modulator to complete the image rejection upconversion process. Another digital modulation mode (i.e., the Direct IF Mode) allows the original baseband signal representation to be frequency translated such that pairs of images fall at multiples of one-half the DAC update rate.

The AD977x family includes a flexible clock interface accepting differential or single-ended sine wave or digital logic inputs. An internal PLL clock multiplier is included and generates the necessary on-chip high frequency clocks. It can also be disabled to allow the use of a higher performance external clock source. An internal programmable divider simplifies clock generation in the converter when using an external clock source. A flexible data input interface allows for straight binary or twos complement formats and supports single-port interleaved or dual-port data.

Dual high performance DAC outputs provide a differential current output programmable over a 2 mA to 20 mA range. The AD9777 is manufactured on an advanced 0.35 micron CMOS process, operates from a single supply of 3.1 V to 3.5 V, and consumes 1.2 W of power.

Targeted at wide dynamic range, multicarrier and multistandard systems, the superb baseband performance of the AD9777 is ideal for wideband CDMA, multicarrier CDMA, multicarrier TDMA, multicarrier GSM, and high performance systems employing high order QAM modulation schemes. The image rejection feature simplifies and can help to reduce the number of signal band filters needed in a transmit signal chain. The direct IF mode helps to eliminate a costly mixer stage for a variety of communications systems.

#### PRODUCT HIGHLIGHTS

- 1. The AD9777 is the 16-bit member of the AD977x pin compatible, high performance, programmable 2×/4×/8× interpolating TxDAC+ family.
- 2. Direct IF transmission is possible for 70 MHz + IFs through a novel digital mixing process.
- 3.  $f_S/2$ ,  $f_S/4$ , and  $f_S/8$  digital quadrature modulation and user selectable image rejection simplify/remove cascaded SAW filter stages.
- 4. A 2×/4×/8× user selectable interpolating filter eases data rate and output signal reconstruction filter requirements.
- User selectable twos complement/straight binary data coding.
- 6. User programmable channel gain control over 1 dB range in 0.01 dB increments.
- 7. User programmable channel offset control  $\pm 10\%$  over the FSR.
- 8. Ultrahigh speed 400 MSPS DAC conversion rate.
- 9. Internal clock divider provides data rate clock for easy interfacing.
- Flexible clock input with single-ended or differential input,
   CMOS, or 1 V p-p LO sine wave input capability.
- 11. Low power: Complete CMOS DAC operates on 1.2 W from a 3.1 V to 3.5 V single supply. The 20 mA full-scale current can be reduced for lower power operation, and several sleep functions are provided to reduce power during idle periods.
- 12. On-chip voltage reference: The AD9777 includes a 1.20 V temperature compensated band gap voltage reference.
- 13. 80-lead thermally enhanced TQFP.

–2– REV. A

# AD9777-SPECIFICATIONS

# $\textbf{DC SPECIFICATIONS} \ \, \overset{(T_{MIN} \ to \ T_{MAX}, \ AVDD}{\text{otherwise noted.}} = 3.3 \ \text{V}, \ \text{CLKVDD} = 3.3 \ \text{V}, \ \text{DVDD} = 3.3 \ \text{V}, \ \text{PLLVDD} = 3.3 \ \text{V}, \ I_{OUTFS} = 20 \ \text{mA}, \ \text{unless}$

| Parameter                                                | Min    | Typ        | Max    | Unit          |
|----------------------------------------------------------|--------|------------|--------|---------------|
| RESOLUTION                                               | 16     |            |        | Bits          |
| DC Accuracy <sup>1</sup>                                 |        |            |        |               |
| Integral Nonlinearity                                    |        | ±6         |        | LSB           |
| Differential Nonlinearity                                | -6.5   | ±3         | +6.5   | LSB           |
| ANALOG OUTPUT (for 1R and 2R Gain Setting Modes)         |        |            |        |               |
| Offset Error                                             | -0.025 | $\pm 0.01$ | +0.025 | % of FSR      |
| Gain Error (with Internal Reference)                     | -1.0   |            | +1.0   | % of FSR      |
| Gain Matching                                            | -1     | $\pm 0.1$  | +1     | % of FSR      |
| Full-Scale Output Current <sup>2</sup>                   | 2      |            | 20     | mA            |
| Output Compliance Range                                  | -1.0   |            | +1.25  | V             |
| Output Resistance                                        |        | 200        |        | $k\Omega$     |
| Output Capacitance                                       |        | 3          |        | pF            |
| Gain, Offset Cal DACs, Monotonicity Guaranteed           |        |            |        | _             |
| REFERENCE OUTPUT                                         |        |            |        |               |
| Reference Voltage                                        | 1.14   | 1.20       | 1.26   | V             |
| Reference Output Current <sup>3</sup>                    |        | 100        |        | nA            |
| REFERENCE INPUT                                          |        |            |        |               |
| Input Compliance Range                                   | 0.1    |            | 1.25   | V             |
| Reference Input Resistance (REFLO = 3 V)                 |        | 10         |        | $M\Omega$     |
| Small Signal Bandwidth                                   |        | 0.5        |        | MHz           |
| TEMPERATURE COEFFICIENTS                                 |        |            |        |               |
| Offset Drift                                             |        | 0          |        | ppm of FSR/°C |
| Gain Drift (With Internal Reference)                     |        | 50         |        | ppm of FSR/°C |
| Reference Voltage Drift                                  |        | ±50        |        | ppm/°C        |
| POWER SUPPLY                                             |        |            |        |               |
| AVDD                                                     |        |            |        |               |
| Voltage Range                                            | 3.1    | 3.3        | 3.5    | V             |
| Analog Supply Current $(I_{AVDD})^4$                     |        | 72.5       | 76     | mA            |
| I <sub>AVDD</sub> in SLEEP Mode                          |        | 23.3       | 26     | mA            |
| CLKVDD (PLL OFF)                                         |        |            |        |               |
| Voltage Range                                            | 3.1    | 3.3        | 3.5    | V             |
| Clock Supply Current (I <sub>CLKVDD</sub> ) <sup>4</sup> |        | 8.5        | 10.0   | mA            |
| CLKVDD (PLL ON)                                          |        |            |        |               |
| Clock Supply Current (I <sub>CLKVDD</sub> )              |        | 23.5       |        | mA            |
| DVDD                                                     |        |            |        |               |
| Voltage Range                                            | 3.1    | 3.3        | 3.5    | V             |
| Digital Supply Current (I <sub>DVDD</sub> ) <sup>4</sup> |        | 34         | 41     | mA            |
| Nominal Power Dissipation <sup>4</sup>                   |        | 380        | 410    | mW            |
| $P_{\mathrm{DIS}}^{5}$                                   |        | 1.75       |        | W             |
| P <sub>DIS</sub> in PWDN                                 |        | 6.0        |        | mW            |
| Power Supply Rejection Ratio—AVDD                        |        | ±0.4       |        | % of FSR/V    |
| OPERATING RANGE                                          | -40    |            | +85    | °C            |

REV. A -3-

 $<sup>^{1}\</sup>text{Measured}$  at  $I_{\text{OUTA}}$  driving a virtual ground.

 $<sup>^2\</sup>mbox{Nominal full-scale current, }I_{\mbox{OUTFS}}\mbox{, is }32\times\mbox{ the }I_{\mbox{REF}}\mbox{ current.}$ 

 $<sup>^3</sup>$ Use an external amplifier to drive any external load.  $^4$ 100 MSPS  $f_{DAC}$  with  $f_{OUT}=1$  MHz, all supplies = 3.3 V, no interpolation, no modulation.  $^5$ 400 MSPS  $f_{DAC}$ ,  $f_{DATA}=50$  MSPS,  $f_{S}/2$  modulation, PLL enabled.

Specifications subject to change without notice.

# **DYNAMIC SPECIFICATIONS**

 $(T_{MIN}$  to  $T_{MAX},$  AVDD =3.3 V, CLKVDD =3.3 V, DVDD =3.3 V, PLLVDD =0 V,  $I_{OUTFS}=20$  mA, Interpolation  $=2\times$ , Differential Transformer-Coupled Output, 50  $\Omega$  Doubly Terminated, unless otherwise noted.)

| Parameter                                                                           | Min | Тур  | Max      | Unit           |
|-------------------------------------------------------------------------------------|-----|------|----------|----------------|
| DYNAMIC PERFORMANCE                                                                 |     |      |          |                |
| Maximum DAC Output Update Rate (f <sub>DAC</sub> )                                  | 400 |      |          | MSPS           |
| Output Settling Time (t <sub>ST</sub> ) (to 0.025%)                                 |     | 11   |          | ns             |
| Output Rise Time (10% to 90%)*                                                      |     | 0.8  |          | ns             |
| Output Fall Time (10% to 90%)*                                                      |     | 0.8  |          | ns             |
| Output Noise ( $I_{OUTFS} = 20 \text{ mA}$ )                                        |     | 50   |          | $pA/\sqrt{Hz}$ |
| AC LINEARITY—BASEBAND MODE                                                          |     |      |          |                |
| Spurious-Free Dynamic Range (SFDR) to Nyquist ( $f_{OUT} = 0 \text{ dBFS}$ )        |     |      |          |                |
| $f_{DATA} = 100 \text{ MSPS}, f_{OUT} = 1 \text{ MHz}$                              | 71  | 85   |          | dBc            |
| $f_{DATA} = 65 \text{ MSPS}, f_{OUT} = 1 \text{ MHz}$                               |     | 85   |          | dBc            |
| $f_{DATA} = 65 \text{ MSPS}, f_{OUT} = 15 \text{ MHz}$                              |     | 84   |          | dBc            |
| $f_{DATA} = 78 \text{ MSPS}, f_{OUT} = 1 \text{ MHz}$                               |     | 85   |          | dBc            |
| $f_{DATA} = 78 \text{ MSPS}, f_{OUT} = 15 \text{ MHz}$                              |     | 83   |          | dBc            |
| $f_{DATA} = 160 \text{ MSPS}, f_{OUT} = 1 \text{ MHz}$                              |     | 85   |          | dBc            |
| $f_{DATA} = 160 \text{ MSPS}, f_{OUT} = 15 \text{ MHz}$                             |     | 83   |          | dBc            |
| Spurious-Free Dynamic Range within a 1 MHz Window                                   |     |      |          |                |
| $(f_{OUT} = 0 \text{ dBFS}, f_{DATA} = 100 \text{ MSPS}, f_{OUT} = 1 \text{ MHz})$  | 73  | 99.1 |          |                |
| Two-Tone Intermodulation (IMD) to Nyquist ( $f_{OUT1} = f_{OUT2} = -6$ dBFS)        |     |      |          |                |
| $f_{DATA} = 65 \text{ MSPS}, f_{OUT1} = 10 \text{ MHz}; f_{OUT2} = 11 \text{ MHz}$  |     | 85   |          | dBc            |
| $f_{DATA} = 65 \text{ MSPS}, f_{OUT1} = 20 \text{ MHz}; f_{OUT2} = 21 \text{ MHz}$  |     | 78   |          | dBc            |
| $f_{DATA} = 78 \text{ MSPS}, f_{OUT1} = 10 \text{ MHz}; f_{OUT2} = 11 \text{ MHz}$  |     | 85   |          | dBc            |
| $f_{DATA} = 78 \text{ MSPS}, f_{OUT1} = 20 \text{ MHz}; f_{OUT2} = 21 \text{ MHz}$  |     | 78   |          | dBc            |
| $f_{DATA} = 160 \text{ MSPS}, f_{OUT1} = 10 \text{ MHz}; f_{OUT2} = 11 \text{ MHz}$ |     | 85   |          | dBc            |
| $f_{DATA} = 160 \text{ MSPS}, f_{OUT1} = 20 \text{ MHz}; f_{OUT2} = 21 \text{ MHz}$ |     | 84   |          | dBc            |
| Total Harmonic Distortion (THD)                                                     |     |      |          |                |
| $f_{DATA} = 100 \text{ MSPS}, f_{OUT} = 1 \text{ MHz}; 0 \text{ dBFS}$              | -71 | -83  |          | dB             |
| Signal-to-Noise Ratio (SNR)                                                         |     |      |          |                |
| $f_{DATA} = 78 \text{ MSPS}, f_{OUT} = 5 \text{ MHz}; 0 \text{ dBFS}$               |     | 79   |          | dB             |
| $f_{DATA} = 160 \text{ MSPS}, f_{OUT} = 5 \text{ MHz}; 0 \text{ dBFS}$              |     | 75   |          | dB             |
| Adjacent Channel Power Ratio (ACPR)                                                 |     |      |          |                |
| WCDMA with 3.84 MHz BW, 5 MHz Channel Spacing                                       |     |      |          |                |
| $IF = Baseband, f_{DATA} = 76.8 MSPS$                                               |     | 73   |          | dBc            |
| $IF = 19.2 \text{ MHz}, f_{DATA} = 76.8 \text{ MSPS}$                               |     | 73   |          | dBc            |
| Four-Tone Intermodulation                                                           |     |      |          |                |
| 21 MHz, 22 MHz, 23 MHz, and 24 MHz at -12 dBFS                                      |     | 76   |          | dBFS           |
| $(f_{DATA} = MSPS, Missing Center)$                                                 |     |      |          |                |
| AC LINEARITY—IF MODE                                                                |     |      | <u> </u> |                |
| Four-Tone Intermodulation at IF = 200 MHz                                           |     |      |          |                |
| 201 MHz, 202 MHz, 203 MHz, and 204 MHz at -12 dBFS                                  |     | 72   |          | dBFS           |
| $(f_{DATA} = 160 \text{ MSPS}, f_{DAC} = 320 \text{ MHz})$                          |     |      |          |                |

<sup>\*</sup>Measured single-ended into 50  $\Omega$  load.

Specifications subject to change without notice.

-4- REV. A

# 

| Parameter            | Min  | Тур | Max  | Unit |
|----------------------|------|-----|------|------|
| DIGITAL INPUTS       |      |     |      |      |
| Logic "1" Voltage    | 2.1  | 3   |      | V    |
| Logic "0" Voltage    |      | 0   | 0.9  | V    |
| Logic "1" Current    | -10  |     | +10  | μΑ   |
| Logic "0" Current    | -10  |     | +10  | μA   |
| Input Capacitance    |      | 5   |      | pF   |
| CLOCK INPUTS         |      |     |      |      |
| Input Voltage Range  | 0    |     | 3    | V    |
| Common-Mode Voltage  | 0.75 | 1.5 | 2.25 | V    |
| Differential Voltage | 0.5  | 1.5 |      | V    |

Specifications subject to change without notice.

| Parameter                                              | Min | Тур   | Max | Unit |
|--------------------------------------------------------|-----|-------|-----|------|
| SERIAL CONTROL BUS                                     |     |       |     |      |
| Maximum SCLK Frequency (f <sub>SLCK</sub> )            | 15  |       |     | MHz  |
| Mimimum Clock Pulsewidth High (t <sub>PWH</sub> )      | 30  |       |     | ns   |
| Mimimum Clock Pulsewidth Low (tPWL)                    | 30  |       |     | ns   |
| Maximum Clock Rise/Fall Time                           |     |       | 1   | ms   |
| Minimum Data/Chip Select Setup Time (t <sub>DS</sub> ) | 25  |       |     | ns   |
| Minimum Data Hold Time (t <sub>DH</sub> )              | 0   |       |     | ns   |
| Maximum Data Valid Time (t <sub>DV</sub> )             |     |       | 30  | ns   |
| RESET Pulsewidth                                       | 1.5 |       |     | ns   |
| Inputs (SDI, SDIO, SCLK, CSB)                          |     |       |     |      |
| Logic "1" Voltage                                      | 2.1 | 3     |     | V    |
| Logic "0" Voltage                                      |     | 0     | 0.9 | V    |
| Logic "1" Current                                      | -10 |       | +10 | μA   |
| Logic "0" Current                                      | -10 |       | +10 | μA   |
| Input Capacitance                                      |     | 5     |     | pF   |
| SDIO Output                                            |     |       |     |      |
| Logic "1" Voltage                                      |     | 0-0.6 |     | V    |
| Logic "0" Voltage                                      |     |       | 0.4 | V    |
| Logic "1" Current                                      | 30  | 50    |     | mA   |
| Logic "0" Current                                      | 30  | 50    |     | mA   |

Specifications subject to change without notice.

REV. A -5-

#### **ABSOLUTE MAXIMUM RATINGS\***

| Parameter                 | With Respect To    | Min  | Max          | Unit |
|---------------------------|--------------------|------|--------------|------|
| AVDD, DVDD, CLKVDD        | AGND, DGND, CLKGND | -0.3 | +4.0         | V    |
| AVDD, DVDD, CLKVDD        | AVDD, DVDD, CLKVDD | -4.0 | +4.0         | V    |
| AGND, DGND, CLKGND        | AGND, DGND, CLKGND | -0.3 | +0.3         | V    |
| REFIO, REFLO, FSADJ1/2    | AGND               | -0.3 | AVDD + 0.3   | V    |
| $I_{OUTA}$ , $I_{OUTB}$   | AGND               | -1.0 | AVDD + 0.3   | V    |
| P1B15-P1B0, P2B15-P2B0    | DGND               | -0.3 | DVDD + 0.3   | V    |
| DATACLK, PLL_LOCK         | DGND               | -0.3 | DVDD + 0.3   | V    |
| CLK+, CLK-, RESET         | CLKGND             | -0.3 | CLKVDD + 0.3 | V    |
| LPF                       | CLKGND             | -0.3 | CLKVDD + 0.3 | V    |
| SPI_CSB, SPI_CLK,         | DGND               | -0.3 | DVDD + 0.3   | V    |
| SPI_SDIO, SPI_SDO         |                    |      |              |      |
| Junction Temperature      |                    |      | 125          | °C   |
| Storage Temperature       |                    | -65  | +150         | °C   |
| Lead Temperature (10 sec) |                    |      | 300          | °C   |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

#### **ORDERING GUIDE**

| Model Temperature Range |                | Package<br>Description           | Package<br>Option* |
|-------------------------|----------------|----------------------------------|--------------------|
| AD9777BSV<br>AD9777EB   | -40°C to +85°C | 80-Lead TQFP<br>Evaluation Board | SV-80              |

<sup>\*</sup>SV = Thin Plastic Quad Flatpack

## THERMAL CHARACTERISTICS

#### **Thermal Resistance**

80-Lead Thermally Enhanced TQFP Package  $\theta_{JA} = 23.5^{\circ}\text{C/W}^*$  \*With thermal pad soldered to PCB.

#### CAUTION \_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9777 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-6- REV. A

## PIN CONFIGURATION



## PIN FUNCTION DESCRIPTIONS

| Pin Number             | Mnemonic                  | Description                                                                                                                                                                                                                                                                                                               |
|------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 3                   | CLKVDD                    | Clock Supply Voltage                                                                                                                                                                                                                                                                                                      |
| 2                      | LPF                       | PLL Loop Filter                                                                                                                                                                                                                                                                                                           |
| 4, 7                   | CLKGND                    | Clock Supply Common                                                                                                                                                                                                                                                                                                       |
| 5                      | CLK+                      | Differential Clock Input                                                                                                                                                                                                                                                                                                  |
| 6                      | CLK-                      | Differential Clock Input                                                                                                                                                                                                                                                                                                  |
| 8                      | DATACLK/PLL_LOCK          | With the PLL enabled, this pin indicates the state of the PLL. A read of a Logic "1" indicates the PLL is in the locked state. Logic "0" indicates the PLL has not achieved lock. This pin may also be programmed to act as either an input or output (Address 02h, Bit 3) DATACLK signal running at the input data rate. |
| 9, 17, 25, 35, 44, 52  | DGND                      | Digital Common                                                                                                                                                                                                                                                                                                            |
| 10, 18, 26, 36, 43, 51 | DVDD                      | Digital Supply Voltage                                                                                                                                                                                                                                                                                                    |
| 11–16, 19–24, 27–30    | P1B15 (MSB) to P1B0 (LSB) | Port 1 Data Inputs                                                                                                                                                                                                                                                                                                        |
| 31                     | IQSEL/P2B15 (MSB)         | In one port mode, IQSEL = 1 followed by a rising edge of the differential input clock will latch the data into the I channel input register. IQSEL = 0 will latch the data into the Q channel input register. In two port mode, this pin becomes the Port 2 MSB.                                                          |
| 32                     | ONEPORTCLK/P2B14          | With the PLL disabled and the AD9777 in one port mode, this pin becomes a clock output that runs at twice the input data rate of the I and Q channels. This allows the AD9777 to accept and demux interleaved I and Q data to the I and Q input registers.                                                                |
| 33, 34, 37–42, 45–50   | P2B13 to P2B0 (LSB)       | Port 2 Data Inputs                                                                                                                                                                                                                                                                                                        |

REV. A -7-

# PIN FUNCTION DESCRIPTIONS (continued)

| Pin Number                             | Mnemonic                                | Description                                                                                                                                                                                                                                                |
|----------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 53                                     | SPI_SDO                                 | In the case where SDIO is an input, SDO acts as an output. When SDIO becomes an output, SDO enters a High-Z state. This pin can also be used as an output for the data rate clock. For more information, see the Two Port Data Input Mode section.         |
| 54                                     | SPI_SDIO                                | Bidirectional Data Pin. Data direction is controlled by Bit 7 of Register Address 00h. The default setting for this bit is "0," which sets SDIO as an input.                                                                                               |
| 55                                     | SPI_CLK                                 | Data input to the SPI port is registered on the rising edge of SPI_CLK.  Data output on the SPI port is registered on the falling edge.                                                                                                                    |
| 56                                     | SPI_CSB                                 | Chip Select/SPI Data Synchronization. On momentary logic high, resets SPI port logic and initializes instruction cycle.                                                                                                                                    |
| 57                                     | RESET                                   | Logic "1" resets all of the SPI port registers, including Address 00h, to their default values. A software reset can also be done by writing a Logic "1" to SPI Register 00h, Bit 5. However, the software reset has no effect on the bits in Address 00h. |
| 58                                     | REFIO                                   | Reference Output, 1.2 V Nominal                                                                                                                                                                                                                            |
| 59                                     | FSADJ2                                  | Full-Scale Current Adjust, Q Channel                                                                                                                                                                                                                       |
| 60                                     | FSADJ1                                  | Full-Scale Current Adjust, I Channel                                                                                                                                                                                                                       |
| 61, 63, 65, 76, 78, 80                 | AVDD                                    | Analog Supply Voltage                                                                                                                                                                                                                                      |
| 62, 64, 66, 67, 70, 71, 74, 75, 77, 79 | AGND                                    | Analog Common                                                                                                                                                                                                                                              |
| 69, 68                                 | I <sub>OUTA2</sub> , I <sub>OUTB2</sub> | Differential DAC Current Outputs, Q Channel                                                                                                                                                                                                                |
| 73, 72                                 | I <sub>OUTA1</sub> , I <sub>OUTB1</sub> | Differential DAC Current Outputs, I Channel                                                                                                                                                                                                                |

-8- REV. A

## **DIGITAL FILTER SPECIFICATIONS**

## Half-Band Filter No. 1 (43 Coefficients)

| Тар    | Coefficient |
|--------|-------------|
| 1, 43  | 8           |
| 2, 42  | 0           |
| 3, 41  | -29         |
| 4, 40  | 0           |
| 5, 39  | 67          |
| 6, 38  | 0           |
| 7, 37  | -134        |
| 8, 36  | 0           |
| 9, 35  | 244         |
| 10, 34 | 0           |
| 11, 33 | -414        |
| 12, 32 | 0           |
| 13, 31 | 673         |
| 14, 30 | 0           |
| 15, 29 | -1079       |
| 16, 28 | 0           |
| 17, 27 | 1772        |
| 18, 26 | 0           |
| 19, 25 | -3280       |
| 20, 24 | 0           |
| 21, 23 | 10364       |
| 22     | 16384       |

## Half-Band Filter No. 2 (19 Coefficients)

| Tap   | Coefficient |
|-------|-------------|
| 1, 19 | 19          |
| 2, 18 | 0           |
| 3, 17 | -120        |
| 4, 16 | 0           |
| 5, 15 | 438         |
| 6, 14 | 0           |
| 7, 13 | -1288       |
| 8, 12 | 0           |
| 9, 11 | 5047        |
| 10    | 8192        |

## Half-Band Filter No. 3 (11 Coefficients)

| Tap   | Coefficient |
|-------|-------------|
| 1, 11 | 7           |
| 2, 10 | 0           |
| 3, 9  | -53         |
| 4, 8  | 0           |
| 5, 7  | 302         |
| 6     | 512         |



Figure 1a. 2× Interpolating Filter Response



Figure 1b. 4× Interpolating Filter Response



Figure 1c. 8× Interpolating Filter Response

REV. A -9-

#### **DEFINITIONS OF SPECIFICATIONS**

#### Adjacent Channel Power Ratio (ACPR)

A ratio in dBc between the measured power within a channel relative to its adjacent channel.

#### **Complex Image Rejection**

In a traditional two-part upconversion, two images are created around the second IF frequency. These images are redundant and have the effect of wasting transmitter power and system bandwidth. By placing the real part of a second complex modulator in series with the first complex modulator, either the upper or lower frequency image near the second IF can be rejected.

#### **Complex Modulation**

The process of passing the real and imaginary components of a signal through a complex modulator (transfer function =  $e^{j\omega t}$  =  $\cos\omega t$  +  $j\sin\omega t$ ) and realizing real and imaginary components on the modulator output.

#### Differential Nonlinearity (DNL)

DNL is the measure of the variation in analog value, normalized to full scale, associated with a 1 LSB change in digital input code.

#### **Gain Error**

The difference between the actual and ideal output span. The actual span is determined by the output when all inputs are set to "1," minus the output when all inputs are set to "0."

#### Glitch Impulse

Asymmetrical switching times in a DAC give rise to undesired output transients that are quantified by a glitch impulse. It is specified as the net area of the glitch in pV-s.

## **Group Delay**

Number of input clocks between an impulse applied at the device input and the peak DAC output current. A half-band FIR filter has constant group delay over its entire frequency range.

### Impulse Response

Response of the device to an impulse applied to the input.

#### **Interpolation Filter**

If the digital inputs to the DAC are sampled at a multiple rate of  $f_{DATA}$  (interpolation rate), a digital filter can be constructed that has a sharp transition band near  $f_{DATA}/2$ . Images that would typically appear around  $f_{DAC}$  (output data rate) can be greatly suppressed.

### Linearity Error (Also Called Integral Nonlinearity or INL)

Linearity error is defined as the maximum deviation of the actual analog output from the ideal output, determined by a straight line drawn from zero to full scale.

### Monotonicity

A DAC is monotonic if the output either increases or remains constant as the digital input increases.

#### Offset Error

The deviation of the output current from the ideal of "0" is called offset error. For  $I_{OUTA}$ , 0 mA output is expected when the inputs are all "0." For  $I_{OUTB}$ , 0 mA output is expected when all inputs are set to "1."

#### **Output Compliance Range**

The range of allowable voltage at the output of a current-output DAC. Operation beyond the maximum compliance limits may cause either output stage saturation or breakdown, resulting in nonlinear performance.

## Pass Band

Frequency band in which any input applied therein passes unattenuated to the DAC output.

### **Power Supply Rejection**

The maximum change in the full-scale output as the supplies are varied from minimum to maximum specified voltages.

#### Signal-to-Noise Ratio (SNR)

SNR is the ratio of the rms value of the measured output signal to the rms sum of all other spectral components below the Nyquist frequency, excluding the first six harmonics and dc. The value for SNR is expressed in decibels.

#### Spurious-Free Dynamic Range

The difference, in dB, between the rms amplitude of the output signal and the peak spurious signal over the specified bandwidth.

#### **Settling Time**

The time required for the output to reach and remain within a specified error band about its final value, measured from the start of the output transition.

## Stop-Band Rejection

The amount of attenuation of a frequency outside the pass band applied to the DAC, relative to a full-scale signal applied at the DAC input within the pass band.

### Temperature Drift

Temperature drift is specified as the maximum change from the ambient (25°C) value to the value at either  $T_{MIN}$  or  $T_{MAX}$ . For offset and gain drift, the drift is reported in ppm of full-scale range (FSR) per °C. For reference drift, the drift is reported in ppm per °C.

#### **Total Harmonic Distortion (THD)**

THD is the ratio of the rms sum of the first six harmonic components to the rms value of the measured fundamental. It is expressed as a percentage or in decibels (dB).

–10– REV. A

# **Typical Performance Characteristics—AD9777**

(T = 25°C, AVDD = 3.3 V, CLKVDD = 3.3 V, DVDD = 3.3 V,  $I_{OUTFS}$  = 20 mA, Interpolation = 2×, Differential Transformer-Coupled Output, 50  $\Omega$  Doubly Terminated, unless otherwise noted.)



TPC 1. Single-Tone Spectrum @  $f_{DATA} = 65$  MSPS with  $f_{OUT} = f_{DATA}/3$ 



TPC 2. In-Band SFDR vs.  $f_{OUT}$  @  $f_{DATA} = 65$  MSPS



TPC 3. Out-of-Band SFDR vs.  $f_{OUT}$  @  $f_{DATA} = 65$  MSPS



TPC 4. Single-Tone Spectrum @  $f_{DATA} = 78$  MSPS with  $f_{OUT} = f_{DATA}/3$ 



TPC 5. In-Band SFDR vs.  $f_{OUT}$  @  $f_{DATA} = 78$  MSPS



TPC 6. Out-of-Band SFDR vs.  $f_{OUT} @ f_{DATA} = 78 \text{ MSPS}$ 



TPC 7. Single-Tone Spectrum @  $f_{DATA} = 160$  MSPS with  $f_{OUT} = f_{DATA}/3$ 



TPC 8. In-Band SFDR vs.  $f_{OUT}$  @  $f_{DATA} = 160$  MSPS



TPC 9. Out-of-Band SFDR vs.  $f_{OUT}$  @  $f_{DATA} = 160$  MSPS

REV. A -11-



TPC 10. Third Order IMD Products vs. Two-Tone  $f_{OUT}$  @  $f_{DATA} = 65$  MSPS



TPC 11. Third Order IMD Products vs. Two-Tone  $f_{OUT}$  @  $f_{DATA}$  = 78 MSPS



TPC 12. Third Order IMD Products vs. Two-Tone  $f_{OUT}$  @  $f_{DATA} = 160$  MSPS



TPC 13. Third Order IMD Products vs. Two-Tone  $f_{OUT}$  and Interpolation Rate

- $1 \times f_{DATA} = 160 MSPS$
- $2 \times f_{DATA} = 160 MSPS$
- $4 \times f_{DATA} = 80 MSPS$
- $8 \times f_{DATA} = 50 MSPS$



TPC 14. Third Order IMD Products vs. Two-Tone  $A_{OUT}$  and Interpolation Rate  $f_{DATA} = 50$  MSPS for All Cases

- $1 \times f_{DAC} = 50 MSPS$
- $2 \times f_{DAC} = 100 MSPS$
- $4 \times f_{DAC} = 200 MSPS$
- $8 \times f_{DAC} = 400 MSPS$



TPC 15. SFDR vs. AVDD @  $f_{OUT}$  = 10 MHz,  $f_{DAC}$  = 320 MSPS,  $f_{DATA}$  = 160 MSPS



TPC 16. Third Order IMD Products vs. AVDD @  $f_{OUT}$  = 10 MHz,  $f_{DAC}$  = 320 MSPS,  $f_{DATA}$  = 160 MSPS



TPC 17. SNR vs. Data Rate for  $f_{OUT} = 5 \text{ MHz}$ 



TPC 18. SFDR vs. Temperature @  $f_{OUT} = f_{DATA}/11$ 



TPC 19. Single-Tone Spurious Performance,  $f_{OUT}$  = 10 MHz,  $f_{DATA}$  = 150 MSPS, No Interpolation



TPC 20. Two-Tone IMD Performance,  $f_{DATA} = 150$  MSPS, No Interpolation



TPC 21. Single-Tone Spurious Performance,  $f_{OUT}$  = 10 MHz,  $f_{DATA}$  = 150 MSPS, Interpolation = 2×



TPC 22. Two-Tone IMD Performance,  $f_{DATA}$  = 90 MSPS, Interpolation = 4×



TPC 23. Single-Tone Spurious Performance,  $f_{OUT} = 10$  MHz,  $f_{DATA} = 80$  MSPS, Interpolation =  $4 \times$ 



TPC 24. Two-Tone IMD Performance,  $f_{OUT}$  = 10 MHz,  $f_{DATA}$  = 50 MSPS, Interpolation = 8×



TPC 25. Single-Tone Spurious Performance,  $f_{OUT}$  = 10 MHz,  $f_{DATA}$  = 50 MSPS, Interpolation = 8×



TPC 26. Eight-Tone IMD Performance,  $f_{DATA} = 160$  MSPS, Interpolation =  $8 \times$ 

REV. A -13-

# MODE CONTROL (VIA SPI PORT)

Table I. Mode Control via SPI Port (Default Values Are Highlighted)

| Address | Bit 7                                                                                                                        | Bit 6                                                    | Bit 5                                                      | Bit 4                                                             | Bit 3                                                                                    | Bit 2                                                                              | Bit 1                                     | Bit 0                                             |
|---------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------|
| 00h     | SDIO Bidirectional 0 = Input 1 = I/O                                                                                         | LSB, MSB First<br>0 = MSB<br>1 = LSB                     | Software Reset on<br>Logic "1"                             | Sleep Mode<br>Logic "1" shuts down<br>the DAC output<br>currents. | Power-Down Mode<br>Logic "1" shuts down<br>all digital and analog<br>functions.          | 1R/2R Mode DAC output current set by one or two external resistors. 0 = 2R, 1 = 1R | PLL_LOCK<br>Indicator                     |                                                   |
| 01h     | Filter<br>Interpolation<br>Rate<br>(1×, 2×, 4×, 8×)                                                                          | Filter Interpolation Rate (1×, 2×, 4×, 8×)               | Modulation<br>Mode<br>(None, $f_s/2$ , $f_s/4$ , $f_s/8$ ) | Modulation Mode (None, $f_S/2$ , $f_S/4$ , $f_S/8$ )              | 0 = No Zero Stuffing<br>on Interpolation<br>Filters, Logic "1"<br>enables zero stuffing. | 1 = Real Mix Mode<br>0 = Complex<br>Mix Mode                                       | $0 = e^{-j\omega t}$ $1 = e^{+j\omega t}$ | DATACLK/ PLL_LOCK* Select 0 = PLLLOCK 1 = DATACLK |
| 02h     | 0 = Signed Input Data 1 = Unsigned                                                                                           | 0 = Two Port Mode<br>1 = One Port Mode                   | DATACLK Driver<br>Strength                                 | DATACLK Invert  0 = No Invert  1 = Invert                         |                                                                                          | ONEPORTCLK Invert  0 = No Invert  1 = Invert                                       | IQSEL Invert 0 = No Invert 1 = Invert     | Q First 0 = I First 1 = Q First                   |
| 03h     | Data Rate*<br>Clock Output                                                                                                   |                                                          |                                                            |                                                                   |                                                                                          |                                                                                    | PLL Divide<br>(Prescaler) Ratio           | PLL Divide<br>(Prescaler) Ratio                   |
| 04h     | 0 = PLL OFF*<br>1 = PLL ON                                                                                                   | 0 = Automatic<br>Charge Pump Control<br>1 = Programmable |                                                            |                                                                   |                                                                                          | PLL Charge Pump<br>Control                                                         | PLL Charge Pump<br>Control                | PLL Charge Pump<br>Control                        |
| 05h     | IDAC Fine Gain<br>Adjustment                                                                                                 | IDAC Fine Gain<br>Adjustment                             | IDAC Fine Gain<br>Adjustment                               | IDAC Fine Gain<br>Adjustment                                      | IDAC Fine Gain<br>Adjustment                                                             | IDAC Fine Gain<br>Adjustment                                                       | IDAC Fine Gain<br>Adjustment              | IDAC Fine Gain<br>Adjustment                      |
| 06h     |                                                                                                                              |                                                          |                                                            |                                                                   | IDAC Coarse Gain<br>Adjustment                                                           | IDAC Coarse Gain<br>Adjustment                                                     | IDAC Coarse Gain<br>Adjustment            | IDAC Coarse Gain<br>Adjustment                    |
| 07h     | IDAC Offset<br>Adjustment Bit 9                                                                                              | IDAC Offset<br>Adjustment Bit 8                          | IDAC Offset<br>Adjustment Bit 7                            | IDAC Offset<br>Adjustment Bit 6                                   | IDAC Offset<br>Adjustment Bit 5                                                          | IDAC Offset<br>Adjustment Bit 4                                                    | IDAC Offset<br>Adjustment Bit 3           | IDAC Offset<br>Adjustment Bit 2                   |
| 08h     | IDAC I <sub>OFFSET</sub> Direction 0 = I <sub>OFFSET</sub> on I <sub>OUTA</sub> 1 = I <sub>OFFSET</sub> on I <sub>OUTB</sub> |                                                          |                                                            |                                                                   |                                                                                          |                                                                                    | IDAC Offset<br>Adjustment Bit 1           | IDAC Offset<br>Adjustment Bit 0                   |
| 09h     | QDAC Fine Gain<br>Adjustment                                                                                                 | QDAC Fine Gain<br>Adjustment                             | QDAC Fine Gain<br>Adjustment                               | QDAC Fine Gain<br>Adjustment                                      | QDAC Fine Gain<br>Adjustment                                                             | QDAC Fine Gain<br>Adjustment                                                       | QDAC Fine Gain<br>Adjustment              | QDAC Fine Gain<br>Adjustment                      |
| 0Ah     |                                                                                                                              |                                                          |                                                            |                                                                   | QDAC Coarse<br>Gain Adjustment                                                           | QDAC Coarse<br>Gain Adjustment                                                     | QDAC Coarse<br>Gain Adjustment            | QDAC Coarse<br>Gain Adjustment                    |
| 0Bh     | QDAC Offset<br>Adjustment Bit 9                                                                                              | QDAC Offset<br>Adjustment Bit 8                          | QDAC Offset<br>Adjustment Bit 7                            | QDAC Offset<br>Adjustment Bit 6                                   | QDAC Offset<br>Adjustment Bit 5                                                          | QDAC Offset<br>Adjustment Bit 4                                                    | QDAC Offset<br>Adjustment Bit 3           | QDAC Offset<br>Adjustment Bit 2                   |
| 0Ch     | QDAC I <sub>OFFSET</sub> Direction 0 = I <sub>OFFSET</sub> on I <sub>OUTA</sub> 1 = I <sub>OFFSET</sub> on I <sub>OUTB</sub> |                                                          |                                                            |                                                                   |                                                                                          |                                                                                    | QDAC Offset<br>Adjustment Bit 1           | QDAC Offset<br>Adjustment Bit 0                   |
| 0Dh     |                                                                                                                              |                                                          |                                                            |                                                                   | Version Register                                                                         | Version Register                                                                   | Version Register                          | Version Register                                  |

<sup>\*</sup>For more information, see the Two Port Data Input Mode section.

-14- REV. A

# REGISTER DESCRIPTION

#### Address 00h

- Bit 7 Logic "0" (default) causes the SDIO pin to act as an input during the data transfer (Phase 2) of the communications cycle. When set to "1," SDIO can act as an input or output, depending on Bit 7 of the instruction byte.
- Bit 6 Logic "0" (default). Determines the direction (LSB/MSB first) of the communications and data transfer communications cycles. Refer to the MSB/LSB Transfers section for a detailed description.
- Bit 5 Writing a "1" to this bit resets the registers to their default values and restarts the chip. The RESET bit always reads back "0." Register Address 00h bits are not cleared by this software reset. However, a high level at the RESET pin forces all registers, including those in Address 00h, to their default state.
- Bit 4 Sleep Mode. A Logic "1" to this bit shuts down the DAC output currents.
- Bit 3 Power-Down. Logic "1" shuts down all analog and digital functions except for the SPI port.
- Bit 2 1R/2R Mode. The default ("0") places the AD9777 in two resistor mode. In this mode, the I<sub>REF</sub> currents for the I and Q DAC references are set separately by the R<sub>SET</sub> resistors on FSADJ1 and FSADJ2 (Pins 60 and 59). In 2R mode, assuming the coarse gain setting is full scale and the fine gain setting is "0,"  $I_{FULLSCALE1} = 32 \times V_{REF}/FSADJ1$  and  $I_{FULLSCALE2} =$  $32 \times V_{REF}/FSADJ2$ . With this bit set to "1," the reference currents for both I and Q DACs are controlled by a single resistor on Pin 60. IFULISCALE in one resistor mode for both the I and Q DACs is half of what it would be in 2R mode, assuming all other conditions (R<sub>SET</sub>, register settings) remain unchanged. The full-scale current of each DAC can still be set to 20 mA by choosing a resistor of half the value of the R<sub>SET</sub> value used in 2R mode.
- Bit 1 PLL\_LOCK Indicator. When the PLL is enabled, reading this bit will give the status of the PLL. A Logic "1" indicates the PLL is locked. A Logic "0" indicates an unlocked state.

#### Address 01h

- Bits 7, 6 Filter interpolation rate according to the following table:
  - 00 1×
  - 01 2×
  - 10 4×
  - 11 8×
- Bits 5, 4 Modulation mode according to the following table:
  - 00 none
  - 01  $f_S/2$
  - $10 f_S/4$
  - 11 f<sub>s</sub>/8
- Bit 3 Logic "1" enables zero stuffing mode for interpolation filters.

Bit 2 Default ("1") enables the real mix mode. The I and Q data channels are individually modulated by f<sub>8</sub>/2, f<sub>8</sub>/4, or f<sub>8</sub>/8 after the interpolation filters. However, no complex modulation is done. In the complex mix mode (Logic "0"), the digital modulators on the I and Q data channels are coupled to create a digital complex modulator. When the AD9777 is applied in conjunction with an external quadrature modulator, rejection can be achieved of either the higher or lower frequency image around the second IF frequency (i.e., the LO of the analog quadrature modulator external to the AD9777) according to the bit value of Register 01h, Bit 1.

- Bit 1 Logic "0" (default) causes the complex modulation to be of the form  $e^{-j\omega t}$ , resulting in the rejection of the higher frequency image when the AD9777 is used with an external quadrature modulator. A Logic "1" causes the modulation to be of the form  $e^{+j\omega t}$ , which causes rejection of the lower frequency image.
- Bit 0 In two port mode, a Logic "0" (default) causes Pin 8 to act as a lock indicator for the internal PLL. A Logic "1" in this register causes Pin 8 to act as a DATACLK. For more information, see the Two Port Data Input Mode section.

## Address 02h

- Bit 7 Logic "0" (default) causes data to be accepted on the inputs as twos complement binary. Logic "1" causes data to be accepted as straight binary.
- Bit 6 Logic "0" (default) places the AD9777 in two port mode. I and Q data enters the AD9777 via Ports 1 and 2, respectively. A Logic "1" places the AD9777 in one port mode in which interleaved I and Q data is applied to Port 1. See the Pin Function Descriptions for DATACLK/PLL\_LOCK, IQSEL, and ONEPORTCLK for detailed information on how to use these modes.
- Bit 5 DATACLK Driver Strength. With the internal PLL disabled and this bit set to Logic "0," it is recommended that DATACLK be buffered. When this bit is set to Logic "1," DATACLK acts as a stronger driver capable of driving small capacitive loads.
- Bit 4 Default Logic "0." A value of "1" inverts DATACLK at Pin 8.
- Bit 2 Default Logic "0." A value of "1" inverts ONEPORTCLK at Pin 32.
- Bit 1 The default of Logic "0" causes IQSEL = 0 to direct input data to the I channel, while IQSEL = 1 directs input data to the Q channel.
- Bit 0 The default of Logic "0" defines IQ pairing as IQ, IQ,... while programming a Logic "1" causes the pair ordering to be QI, QI,...

REV. A –15–

#### Address 03h

Bit 7 Allows the data rate clock (divided down from the DAC clock) to be output at either the DATACLK pin (Pin 8), or at the SPI\_SDO pin (Pin 53). The default of 0 in this register will enable the data rate clock at DATACLK, while a 1 in this register will cause the data rate clock to be output at SPI\_SDO. For more information, see the Two Port Data Input Mode section.

Bits 1, 0 Setting this divide ratio to a higher number allows the VCO in the PLL to run at a high rate (for best performance) while the DAC input and output clocks run substantially slower. The divider ratio is set according to the following table:

00 ÷1

01 ÷2

10 ÷4

11 ÷8

### Address 04h

Bit 7 Logic "0" (default) disables the internal PLL. Logic "1" enables the PLL.

Bit 6 Logic "0" (default) sets the charge pump control to automatic. In this mode, the charge pump bias current is controlled by the divider ratio defined in Address 03h, Bits 1 and 0. Logic "1" allows the user to manually define the charge pump bias current using Address 04h, Bits 2, 1, and 0. Adjusting the charge pump bias current allows the user to optimize the noise/settling performance of the PLL.

Bits 2, 1, 0 With the charge pump control set to manual, these bits define the charge pump bias current according to the following table:

000 50 μΑ

001 100 μΑ

010 200 μA

011 400 μA

111 800 μΑ

#### Address 05h, 09h

Bits 7–0 These bits represent an 8-bit binary number (Bit 7 MSB) that defines the fine gain adjustment of the I (05h) and Q (09h) DAC according to Equation 1.

#### Address 06h, 0Ah

Bits 3–0 These bits represent a 4-bit binary number (Bit 3 MSB) that defines the coarse gain adjustment of the I (06h) and Q (0Ah) DACs according to Equation 1.

#### Address 07h, 0Bh

Bits 7–0 These bits are used in conjunction with address 08h, 0Ch, Bits 1, 0.

#### Address 08h, 0Ch

Bits 1, 0 The 10 bits from these two address pairs (07h, 08h and 0Bh, 0Ch) represent a 10-bit binary number that defines the offset adjustment of the I and Q DACs according to Equation 1.

(07h, 0Bh–Bit 7 MSB/08h, 0Ch–Bit 0 LSB).

## Address 08h, 0Ch

Bit 7 This bit determines the direction of the offset of the I (08h) and Q (0Ch) DACs. A Logic "0" will apply a positive offset current to  $I_{OUTA}$ , while a Logic "1" will apply a positive offset current to  $I_{OUTB}$ . The magnitude of the offset current is defined by the bits in Addresses 07h, 08h, 08h, 0Ch according to Equation 1. Equation 1 shows  $I_{OUTA}$  and  $I_{OUTB}$  as a function of fine gain, coarse gain, and offset adjustment when using 2R mode. In 1R mode, the current  $I_{REF}$  is created by a single FSADJ resistor (Pin 60). This current is divided equally into each channel so that a scaling factor of one-half must be added to these equations for full-scale currents for both DACs and the offset.

$$\begin{split} I_{OUTA} = & \left[ \left( \frac{6 \times I_{REF}}{8} \right) \left( \frac{COARSE + 1}{16} \right) - \left( \frac{3 \times I_{REF}}{32} \right) \left( \frac{FINE}{256} \right) \right] \times \left[ \left( \frac{1024}{24} \right) \left( \frac{DATA}{2^{16}} \right) \right] (A) \\ I_{OUTB} = & \left[ \left( \frac{6 \times I_{REF}}{8} \right) \left( \frac{COARSE + 1}{16} \right) - \left( \frac{3 \times I_{REF}}{32} \right) \left( \frac{FINE}{256} \right) \right] \times \left[ \left( \frac{1024}{24} \right) \left( \frac{2^{16} - DATA - 1}{2^{16}} \right) \right] (A) \\ I_{OFFSET} = 4 \times I_{REF} \left( \frac{OFFSET}{1024} \right) (A) \end{split}$$

–16– REV. A

#### **FUNCTIONAL DESCRIPTION**

The AD9777 dual interpolating DAC consists of two data channels that can be operated completely independently or coupled to form a complex modulator in an image reject transmit architecture. Each channel includes three FIR filters, making the AD9777 capable of 2×, 4×, or 8× interpolation. High speed input and output data rates can be achieved within the following limitations:

| Interpolation<br>Rate (MSPS) | Input Data<br>Rate (MSPS) | DAC Sample<br>Rate (MSPS) |
|------------------------------|---------------------------|---------------------------|
| 1×                           | 160                       | 160                       |
| $2\times$                    | 160                       | 320                       |
| $4 \times$                   | 100                       | 400                       |
| 8×                           | 50                        | 400                       |

Both data channels contain a digital modulator capable of mixing the data stream with an LO of  $f_{DAC}/2$ ,  $f_{DAC}/4$ , or  $f_{DAC}/8$ , where  $f_{DAC}$  is the output data rate of the DAC. A zero stuffing feature is also included and can be used to improve pass-band flatness for signals being attenuated by the SIN(x)/x characteristic of the DAC output. The speed of the AD9777, combined with its digital modulation capability, enables direct IF conversion architectures at 70 MHz and higher.

The digital modulators on the AD9777 can be coupled to form a complex modulator. By using this feature with an external analog quadrature modulator, such as the Analog Devices AD8345, an image rejection architecture can be enabled. To optimize the image rejection capability, as well as LO feedthrough in this architecture, the AD9777 offers programmable (via the SPI port) gain and offset adjust for each DAC.

Also included on the AD9777 are a phase-locked loop (PLL) clock multiplier, and a 1.20 V band gap voltage reference. With the PLL enabled, a clock applied to the CLK+/CLK- inputs is frequency multiplied internally and generates all necessary internal synchronization clocks. Each 16-bit DAC provides two complementary current outputs whose full-scale currents can be determined either from a single external resistor, or independently from two separate resistors (see the 1R/2R Mode section). The AD9777 features a low jitter, differential clock input that provides excellent noise rejection while accepting a sine or square wave input. Separate voltage supply inputs are provided for each functional block to ensure optimum noise and distortion performance.

Sleep and power-down modes can be used to turn off the DAC output current (Sleep) or the entire digital and analog sections (power-down) of the chip. An SPI compliant serial port is used to program the many features of the AD9777. Note that in power-down mode, the SPI port is the only section of the chip still active.



Figure 2. SPI Port Interface

#### SERIAL INTERFACE FOR REGISTER CONTROL

The AD9777 serial port is a flexible, synchronous serial communications port that allows easy interface to many industry-standard microcontrollers and microprocessors. The serial I/O is compatible with most synchronous transfer formats, including both the Motorola SPI and Intel SSR protocols. The interface allows read/write access to all registers that configure the AD9777. Single- or multiple-byte transfers are supported as well as MSB first or LSB first transfer formats. The AD9777's serial interface port can be configured as a single pin I/O (SDIO) or two unidirectional pins for I/O (SDIO/SDO).

#### GENERAL OPERATION OF THE SERIAL INTERFACE

There are two phases to a communication cycle with the AD9777. Phase 1 is the instruction cycle, which is the writing of an instruction byte into the AD9777 coincident with the first eight SCLK rising edges. The instruction byte provides the AD9777 serial port controller with information regarding the data transfer cycle, which is Phase 2 of the communication cycle. The Phase 1 instruction byte defines whether the upcoming data transfer is read or write, the number of bytes in the data transfer, and the starting register address for the first byte of the data transfer. The first eight SCLK rising edges of each communication cycle are used to write the instruction byte into the AD9777.

A Logic "1" on the CSB pin, followed by a logic low, will reset the SPI port timing to the initial state of the instruction cycle. This is true regardless of the present state of the internal registers or the other signal levels present at the inputs to the SPI port. If the SPI port is in the middle of an instruction cycle or a data transfer cycle, none of the present data will be written.

The remaining SCLK edges are for Phase 2 of the communication cycle. Phase 2 is the actual data transfer between the AD9777 and the system controller. Phase 2 of the communication cycle is a transfer of one to four data bytes, as determined by the instruction byte. Normally, using one multibyte transfer is the preferred method. However, single byte data transfers are useful to reduce CPU overhead when register access requires one byte only. Registers change *immediately* upon writing to the last bit of each transfer byte.

#### **INSTRUCTION BYTE**

The instruction byte contains the information shown below.

| N1 | N0 | Description      |
|----|----|------------------|
| 0  | 0  | Transfer 1 Byte  |
| 0  | 1  | Transfer 2 Bytes |
| 1  | 0  | Transfer 3 Bytes |
| 1  | 1  | Transfer 4 Bytes |

### R/W

Bit 7 of the instruction byte determines whether a read or a write data transfer will occur after the instruction byte write. Logic "1" indicates read operation. Logic zero indicates a write operation.

REV. A -17-

#### N1, N0

Bits 6 and 5 of the instruction byte determine the number of bytes to be transferred during the data transfer cycle. The bit decodes are shown in the following table:

| MSB |    |    |    |    |    |    | LSB |
|-----|----|----|----|----|----|----|-----|
| I7  | I6 | I5 | I4 | I3 | I2 | I1 | I0  |
| R/W | N1 | N0 | A4 | A3 | A2 | A1 | A0  |

#### A4, A3, A2, A1, A0

Bits 4, 3, 2, 1, and 0 of the instruction byte determine which register is accessed during the data transfer portion of the communications cycle. For multibyte transfers, this address is the starting byte address. The remaining register addresses are generated by the AD9777.

# SERIAL INTERFACE PORT PIN DESCRIPTIONS SCLK (Pin 55)—Serial Clock

The Serial Clock pin is used to synchronize data to and from the AD9777 and to run the internal state machines. SCLK maximum frequency is 15 MHz. All data input to the AD9777 is registered on the rising edge of SCLK. All data is driven out of the AD9777 on the falling edge of SCLK.

### CSB (Pin 56)—Chip Select

Active low input starts and gates a communication cycle. It allows more than one device to be used on the same serial communications lines. The SDO and SDIO pins will go to a high impedance state when this input is high. Chip Select should stay low during the entire communication cycle.

#### SDIO (Pin 54)—Serial Data I/O

Data is always written into the AD9777 on this pin. However, this pin can be used as a bidirectional data line. The configuration of this pin is controlled by Bit 7 of Register Address 00h. The default is Logic "0," which configures the SDIO pin as unidirectional.

#### SDO (Pin 53)—Serial Data Out

Data is read from this pin for protocols that use separate lines for transmitting and receiving data. In the case where the AD9777 operates in a single bidirectional I/O mode, this pin does not output data and is set to a high impedance state.

#### MSB/LSB TRANSFERS

The AD9777 serial port can support both most significant bit (MSB) first or least significant bit (LSB) first data formats. This functionality is controlled by the LSB first bit in Register 0. The default is MSB first.

When this bit is set active high, the AD9777 serial port is in LSB first format. In LSB first mode, the instruction byte and data bytes must be written from LSB to most significant bit. In LSB first mode, the serial port internal byte address generator increments for each byte of the multibyte communication cycle.

When this bit is set default low, the AD9777 serial port is in MSB first format. In MSB first mode, the instruction byte and data bytes must be written from most significant bit to least significant bit. In MSB first mode, the serial port internal byte address generator decrements for each byte of the multibyte communication cycle.

When incrementing from 1Fh, the address generator changes to 00h. When decrementing from 00h, the address generator changes to 1Fh.



Figure 3a. Serial Register Interface Timing MSB First



Figure 3b. Serial Register Interface Timing LSB First

-18-



Figure 4. Timing Diagram for Register Write to AD9777



Figure 5. Timing Diagram for Register Read from AD9777

#### NOTES ON SERIAL PORT OPERATION

The AD9777 serial port configuration bits reside in Bits 6 and 7 of Register Address 00h. It is important to note that the configuration changes *immediately* upon writing to the last bit of the register. For multibyte transfers, writing to this register may occur during the middle of the communication cycle. Care must be taken to compensate for this new configuration for the remaining bytes of the current communication cycle.

The same considerations apply to setting the reset bit in Register Address 00h. All other registers are set to their default values, but the software reset doesn't affect the bits in Register Address 00h.

It is recommended to use only single byte transfers when changing serial port configurations or initiating a software reset.

A write to Bits 1, 2, and 3 of Address 00h with the same logic levels as for Bits 7, 6, and 5 (bit pattern: XY1001YX binary) allows the user to reprogram a lost serial port configuration and to reset the registers to their default values. A second write to Address 00h with reset bit low and serial port configuration as specified above (XY) reprograms the OSC IN multiplier setting. A changed  $f_{\text{SYSCLK}}$  frequency is stable after a maximum of 200  $f_{\text{MCLK}}$  cycles (equals wake-up time).

#### DAC OPERATION

The dual 16-bit DAC output of the AD9777, along with the reference circuitry, gain, and offset registers, is shown in Figure 6. Referring to the transfer functions in Equation 1, a reference current is set by the internal 1.2 V reference, the external R<sub>SET</sub> resistor, and the values in the coarse gain register. The fine gain DAC subtracts a small amount from this and the result is input to IDAC and QDAC, where it is scaled by an amount equal to 1024/24. Figures 7a and 7b show the scaling effect of the coarse and fine adjust DACs. IDAC and QDAC are PMOS current source arrays, segmented in a 5-4-7 configuration. The 5 MSB control an array of 31 current sources. The next four bits consist of 15 current sources whose values are all equal to 1/16 of an MSB current source. The 7 LSB are binary weighted fractions of the middle bits' current sources. All current sources are switched to either I<sub>OUTA</sub> or I<sub>OUTB</sub>, depending on the input code.

The fine adjustment of the gain of each channel allows for improved balance of QAM modulated signals, resulting in improved modulation accuracy and image rejection. In the Interfacting the AD9777 with the AD8345 Quadrature Modulator section, the performance data shows to what degree image rejection can be improved when the AD9777 is used with an AD8345 quadrature modulator from ADI.

REV. A –19–

The offset control defines a small current that can be added to  $I_{OUTA}$  or  $I_{OUTB}$  (not both) on the IDAC and QDAC. The selection of which  $I_{OUT}$  this offset current is directed toward is programmable via Register 08h, Bit 7 (IDAC) and Register 0Ch, Bit 7 (QDAC). Figure 9 shows the scale of the offset current that can be added to one of the complementary outputs on the IDAC and QDAC. Offset control can be used for suppression of LO leakage resulting from modulation of dc signal components. If the AD9777 is dc-coupled to an external modulator, this feature can be used to cancel the output offset on the AD9777 as well as the input offset on the modulator. Figure 9 shows a typical example of the effect that the offset control has on LO suppression.



Figure 6. DAC Outputs, Reference Current Scaling, and Gain/Offset Adjust



Figure 7a. Coarse Gain Effect on I<sub>FULLSCALE</sub>



Figure 7b. Fine Gain Effect on I<sub>FULLSCALE</sub>

In Figure 9, the negative scale represents an offset added to  $I_{OUTB}$ , while the positive scale represents an offset added to  $I_{OUTB}$  of the respective DAC. Offset Register 1 corresponds to IDAC, while Offset Register 2 corresponds to QDAC. Figure 9 represents the AD9777 synthesizing a complex signal that is then dc-coupled to an AD8345 quadrature modulator with an LO of 800 MHz. The dc-coupling allows the input offset of the AD8345 to be calibrated out as well. The LO suppression at the AD8345 output was optimized first by adjusting Offset Register 1 in the AD9777. When an optimal point was found (roughly Code 54), this code was held in Offset Register 1, and Offset Register 2 was adjusted. The resulting LO suppression is 70 dBFS. These are typical numbers, and the specific code for optimization will vary from part to part.



Figure 8. DAC Output Offset Current

–20– REV. A



Figure 9. Offset Adjust Control, Effect on LO Suppression

#### 1R/2R MODE

In 2R mode, the reference current for each channel is set independently by the FSADJ resistor on that channel. The AD9777 can be programmed to derive its reference current from a single resistor on Pin 60 by putting the part into 1R mode. The transfer functions in Equation 1 are valid for 2R mode. In 1R mode, the current developed in the single FSADJ resistor is split equally between the two channels. The result is that in 1R mode, a scale factor of 1/2 must be applied to the formulas in Equation 1. The full-scale DAC current in 1R mode can still be set to as high as 20 mA by using the internal 1.2 V reference and a 950  $\Omega$  resistor instead of the 1.9 k $\Omega$  resistor typically used in 2R mode.

#### **CLOCK INPUT CONFIGURATIONS**

The clock inputs to the AD9777 can be driven differentially or single-ended. The internal clock circuitry has supply and ground (CLKVDD, CLKGND) separate from the other supplies on the chip to minimize jitter from internal noise sources.

Figure 10 shows the AD9777 driven from a single-ended clock source. The CLK+/CLK- pins form a differential input (CLKIN) so that the statically terminated input must be dc-biased to the midswing voltage level of the clock driven input.



Figure 10. Single-Ended Clock Driving Clock Inputs

A configuration for differentially driving the clock inputs is given in Figure 11. DC-blocking capacitors can be used to couple a clock driver output whose voltage swings exceed CLKVDD or CLKGND. If the driver voltage swings are within the supply range of the AD9777, the dc-blocking capacitors and bias resistors are not necessary.



Figure 11. Differential Clock Driving Clock Inputs

A transformer, such as the T1-1T from Mini-Circuits, can also be used to convert a single-ended clock to differential. This method is used on the AD9777 evaluation board so that an external sine wave with no dc offset can be used as a differential clock.

PECL/ECL drivers require varying termination networks, the details of which are left out of Figures 10 and 11 but can be found in application notes such as AND8020/D from On Semiconductor. These networks depend on the assumed transmission line impedance and power supply voltage of the clock driver. Optimum performance of the AD9777 is achieved when the driver is placed very close to the AD9777 clock inputs, thereby negating any transmission line effects such as reflections due to mismatch.

The quality of the clock and data input signals is important in achieving optimum performance. The external clock driver circuitry should provide the AD9777 with a low jitter clock input that meets the min/max logic levels while providing fast edges. Although fast clock edges help minimize any jitter that will manifest itself as phase noise on a reconstructed waveform, the high gain bandwidth product of the AD9777's clock input comparator can tolerate differential sine wave inputs as low as 0.5 V p-p, with minimal degradation of the output noise floor.

### PROGRAMMABLE PLL

CLKIN can function either as an input data rate clock (PLL enabled) or as a DAC data rate clock (PLL disabled) according to the state of Address 02h, Bit 7 in the SPI port register. The internal operation of the AD9777 clock circuitry in these two modes is illustrated in Figures 12 and 13.

The PLL clock multiplier and distribution circuitry produce the necessary internal synchronized 1x, 2x, 4x, and 8x clocks for the rising edge triggered latches, interpolation filters, modulators, and DACs. This circuitry consists of a phase detector, charge pump, voltage controlled oscillator (VCO), prescaler, clock distribution, and SPI port control. The charge pump, VCO, differential clock input buffer, phase detector, prescaler, and clock distribution are all powered from CLKVDD. PLL lock status is indicated by the logic signal at the PLL\_LOCK pin, as well as by the status of Bit 1, Register 00h. To ensure optimum phase noise performance from the PLL clock multiplier, and distribution, CLKVDD should originate from a clean analog supply. The PLL Optimization table defines minimum input data rates versus interpolation and PLL divider setting. If the input data rate drops below the defined minimum under these conditions, VCO phase noise may increase significantly. The VCO speed is a function of the input data rate, the interpolation rate, and the VCO prescaler, according to the following function:

VCO Speed (MHz) = Input Data Rate  $(MHz) \times Interpolation$  Rate  $\times$  Prescaler

REV. A –21–



Figure 12. PLL and Clock Circuitry with PLL Enabled



Figure 13. PLL and Clock Circuitry with PLL Disabled

In addition, if the zero stuffing option is enabled, the VCO will double its speed again. Phase noise may be slightly higher with the PLL enabled. Figure 14 illustrates typical phase noise performance of the AD9777 with 2× interpolation and various input data rates. The signal synthesized for the phase noise measurement was a single carrier at a frequency of f<sub>DATA</sub>/4. The repetitive nature of this signal eliminates quantization noise and distortion spurs as a factor in the measurement. Although the curves blend together in Figure 14, the different conditions are given for clarity in the table above Figure 14. Figure 14 also contains a table detailing PLL divider settings versus interpolation rate and maximum and minimum f<sub>DATA</sub> rates. Note that maximum f<sub>DATA</sub> rates of 160 MSPS are due to the maximum input data rate of the AD9777. However, maximum rates of less than 160 MSPS and all minimum f<sub>DATA</sub> rates are due to maximum and minimum speeds of the internal PLL VCO. Figure 15 shows typical performance of the PLL lock signal (Pin 8 or 53) when the PLL is in the process of locking.

**PLL Optimization** 

| Interpolation<br>Rate | Divider<br>Setting | Minimum<br>f <sub>DATA</sub> | Maximum<br>f <sub>DATA</sub> |
|-----------------------|--------------------|------------------------------|------------------------------|
| 1                     | 1                  | 32                           | 160                          |
| 1                     | 2                  | 16                           | 160                          |
| 1                     | 4                  | 8                            | 112                          |
| 1                     | 8                  | 4                            | 56                           |
| 2                     | 1                  | 24                           | 160                          |
| 2                     | 2                  | 12                           | 112                          |
| 2                     | 4                  | 6                            | 56                           |
| 2                     | 8                  | 3                            | 28                           |
| 4                     | 1                  | 24                           | 100                          |
| 4                     | 2                  | 12                           | 56                           |
| 4                     | 4                  | 6                            | 28                           |
| 4                     | 8                  | 3                            | 14                           |
| 8                     | 1                  | 24                           | 50                           |
| 8                     | 2                  | 12                           | 28                           |
| 8                     | 4                  | 6                            | 14                           |
| 8                     | 8                  | 3                            | 7                            |

| $f_{DATA}$ | PLL      | Prescaler Ratio |
|------------|----------|-----------------|
| 125 MSPS   | Disabled |                 |
| 125 MSPS   | Enabled  | div 1           |
| 100 MSPS   | Enabled  | div 2           |
| 75 MSPS    | Enabled  | div 2           |
| 50 MSPS    | Enabled  | div 4           |



Figure 14. Phase Noise Performance



Figure 15. PLLLOCK Output Signal (Pin 8) in the Process of Locking (Typical Lock Time)

–22– REV. A

It is important to note that the resistor/capacitor needed for the PLL loop filter is internal on the AD9777. This will suffice unless the input data rate is below 10 MHz, in which case an external series RC is required between the LPF and PLLVDD pins.

#### POWER DISSIPATION

The AD9777 has three voltage supplies: DVDD, AVDD, and CLKVDD. Figures 16, 17, and 18 show the current required from each of these supplies when each is set to the 3.3 V nominal specified for the AD9777. Power dissipation ( $P_D$ ) can easily be extracted by multiplying the given curves by 3.3. As Figure 16 shows,  $I_{DVDD}$  is very dependent on the input data rate, the interpolation rate, and the activation of the internal digital modulator.  $I_{DVDD}$ , however, is relatively insensitive to the modulation rate by itself. In Figure 17,  $I_{AVDD}$  shows the same type of sensitivity to data, interpolation rate, and the modulator function but to a much lesser degree (<10%). In Figure 18,  $I_{CLKVDD}$  varies over a wide range yet is responsible for only a small percentage of the overall AD9777 supply current requirements.



Figure 16.  $I_{DVDD}$  vs.  $f_{DATA}$  vs. Interpolation Rate, PLL Disabled



Figure 17.  $I_{AVDD}$  vs.  $f_{DATA}$  vs. Interpolation Rate, PLL Disabled



Figure 18.  $I_{CLKVDD}$  vs.  $f_{DATA}$  vs. Interpolation Rate, PLL Disabled

#### **SLEEP/POWER-DOWN MODES**

### (Control Register 00h, Bits 3 and 4)

The AD9777 provides two methods for programmable reduction in power savings. The sleep mode, when activated, turns off the DAC output currents but the rest of the chip remains functioning. When coming out of sleep mode, the AD9777 will immediately return to full operation. Power-down mode, on the other hand, turns off all analog and digital circuitry in the AD9777 except for the SPI port. When returning from power-down mode, enough clock cycles must be allowed to flush the digital filters of random data acquired during the power-down cycle. Note that optimal performance with the PLL enabled is achieved with the UCO in the PLL control loop running at 450 MHz – 550 MHz.

#### TWO PORT DATA INPUT MODE

The digital data input ports can be configured as two independent ports or as a single (one port mode) port. In the two port mode, data at the two input ports is latched into the AD9777 on every rising edge of the data rate clock (DATACLK). Also, in the two port mode, the AD9777 can be programmed to generate an externally available DATACLK for the purpose of data synchronization. This data rate clock can be programmed to be available at either Pin 8 (DATACLK/PLL) or Pin 53 (SPI\_SDO). Because Pin 8 can also function as a PLL lock indicator when the PLL is enabled, there are several options for configuring Pins 8 and 53. The following table describes the options:

## PLL off (Reg 4, Bit 7 = 0)

Reg 3, Bit 7 = 0; DATACLK out of Pin 8

Reg 3, Bit 7 = 1; DATACLK out of Pin 53

#### PLL on (Reg 4, Bit 7 = 1)

Reg 3, Bit 7 = 0, Reg 1, Bit 0 = 0; PLL lock indicator out of Pin 8 Reg 3, Bit 7 = 1, Reg 1, Bit 0 = 0; PLL lock indicator out of Pin 53 Reg 3, Bit 7 = 0, Reg 1, Bit 0 = 1; DATACLK out of Pin 8 Reg 3, Bit 7 = 1, Reg 1, Bit 0 = 1; DATACLK out of Pin 53

In one port mode, P2B14 and P2B15 from input data port two are redefined as IQSEL and ONEPORTCLK, respectively. The input data in one port mode is steered to one of the two internal data channels based on the logic level of IQSEL. A clock signal, ONEPORTCLK, is generated by the AD9777 in this mode for the purpose of data synchronization. ONEPORTCLK runs at the input interleaved data rate, which is 2× the data rate at the internal input to either channel.

REV. A –23–

Test configurations showing the various clocks that are required and generated by the AD9777 with the PLL enabled/disabled and in the one port/two port modes are given in Figures 56 to 59. Jumper positions needed to operate the AD9777 evaluation board in these modes are given as well.

### PLL ENABLED, TWO PORT MODE

#### (Control Register 02h, Bits 6-0 and 04h, Bits 7-1)

With the phase-locked loop (PLL) enabled and the AD9777 in two port mode, the speed of CLKIN is inherently that of the input data rate. In two port mode, Pin 8 (DATACLK/PLL\_ LOCK) can be programmed (Control Register 01h, Bit 0) to function as either a lock indicator for the internal PLL or as a clock running at the input data rate. When Pin 8 is used as a clock output (DATACLK), its frequency is equal to that of CLKIN. Data at the input ports is latched into the AD9777 on the rising edge of the CLKIN. Figure 19 shows the delay, t<sub>OD</sub>, inherent between the rising edge of CLKIN and the rising edge of DATACLK, as well as the setup and hold requirements for the data at Ports 1 and 2. The setup and hold times given in Figure 19 are the input data transitions with respect to CLKIN. Note that in two port mode (PLL enabled or disabled), the data rate at the interpolation filter inputs is the same as the input data rate at Ports 1 and 2.

The DAC output sample rate in two port mode is equal to the clock input rate multiplied by the interpolation rate. If zero stuffing is used, another factor of 2 must be included to calculate the DAC sample rate.

### DATACLK Inversion (Control Register 02h, Bit 4)

By programming this bit, the DATACLK signal shown in Figure 20 can be inverted. With inversion enabled,  $t_{\rm OD}$  will refer to the time between the rising edge of CLKIN and the falling edge of DATACLK. No other effect on timing will occur.



Figure 19. Timing Requirements in Two Port Input Mode with PLL Enabled

#### DATACLK DRIVER STRENGTH

## (Control Register 02h, Bit 5)

The DATACLK output driver strength is capable of driving >10 mA into a 330  $\Omega$  load while providing a rise time of 3 ns. Figure 20 shows DATACLK driving a 330  $\Omega$  resistive load at a frequency of 50 MHz. By enabling the drive strength option (Control Register 02h, Bit 5), the amplitude of DATACLK under these conditions will be increased by approximately 200 mV.



Figure 20. DATACLK Driver Capability into 330  $\Omega$  at 50 MHz

#### PLL ENABLED, ONE PORT MODE

### (Control Register 02h, Bits 6-1 and 04h, Bits 7-1)

In one port mode, the I and Q channels receive their data from an interleaved stream at digital input Port 1. The function of Pin 32 is defined as an output (ONEPORTCLK) that generates a clock at the interleaved data rate, which is  $2\times$  the internal input data rate of the I and O channels. The frequency of CLKIN is equal to the internal input data rate of the I and Q channels. The selection of the data for the I or Q channel is determined by the state of the logic level at Pin 31 (IQSEL when the AD9777 is in one port mode) on the rising edge of ONEPORTCLK. Under these conditions, IQSEL = 1 will latch the data into the I channel on the clock rising edge, while IOSEL = 0 will latch the data into the O channel. It is possible to invert the I and Q selection by setting Control Register 02h, Bit 1 to the invert state (Logic "1"). Figure 21 illustrates the timing requirements for the data inputs as well as the IQSEL input. Note that the 1× interpolation rate is not available in one port mode.

The DAC output sample rate in one port mode is equal to CLKIN multiplied by the interpolation rate. If zero stuffing is used, another factor of 2 must be included to calculate the DAC sample rate.

#### ONEPORTCLK INVERSION

### (Control Register 02h, Bit 2)

By programming this bit, the ONEPORTCLK signal shown in Figure 21 can be inverted. With inversion enabled,  $t_{\rm OD}$  refers to the delay between the rising edge of the external clock and the falling edge of ONEPORTCLK. The setup and hold times,  $t_{\rm S}$  and  $t_{\rm H}$ , will be with respect to the falling edge of ONEPORTCLK. There will be no other effect on timing.

#### ONEPORTCLK DRIVER STRENGTH

The drive capability of ONEPORTCLK is identical to that of DATACLK in the two port mode. Refer to Figure 20 for performance under load conditions.

–24– REV. A



Figure 21. Timing Requirements in One Port Input Mode, with the PLL Enabled

#### **IQ PAIRING**

#### (Control Register 02h, Bit 0)

In one port mode, the interleaved data is latched into the AD9777 internal I and Q channels in pairs. The order of how the pairs are latched internally is defined by this control register. The following is an example of the effect this has on incoming interleaved data.

Given the following interleaved data stream, where the data indicates the value with respect to full scale:

| I   | Q   | I | Q | I   | Q   | I | Q | I   | Q   |
|-----|-----|---|---|-----|-----|---|---|-----|-----|
| 0.5 | 0.5 | 1 | 1 | 0.5 | 0.5 | 0 | 0 | 0.5 | 0.5 |

With the control register set to "0" (I first), the data will appear at the internal channel inputs in the following order in time:

| I channel | 0.5 | 1 | 0.5 | 0 | 0.5 |
|-----------|-----|---|-----|---|-----|
| O channel | 0.5 | 1 | 0.5 | 0 | 0.5 |

With the control register set to "1" (Q first), the data will appear at the internal channel inputs in the following order in time:

| I channel | 0.5 | 1   | 0.5 | 0   | 0.5 | X   |
|-----------|-----|-----|-----|-----|-----|-----|
| Q channel | У   | 0.5 | 1   | 0.5 | 0   | 0.5 |

The values x and y represent the next I value and the previous Q value in the series.

#### PLL DISABLED, TWO PORT MODE

With the PLL disabled, a clock at the DAC output rate must be applied to CLKIN. Internal clock dividers in the AD9777 synthesize the DATACLK signal at Pin 8, which runs at the input data rate and can be used to synchronize the input data. Data is latched into input Ports 1 and 2 of the AD9777 on the rising edge of DATACLK. DATACLK speed is defined as the speed

of CLKIN divided by the interpolation rate. With zero stuffing enabled, this division increases by a factor of 2. Figure 22 illustrates the delay between the rising edge of CLKIN and the rising edge of DATACLK, as well as  $t_{\rm S}$  and  $t_{\rm H}$  in this mode.

The programmable modes DATACLK inversion and DATACLK driver strength described in the previous section (PLL Enabled, Two Port Mode) have identical functionality with the PLL disabled.

The data rate CLK created by dividing down the DAC clock in this mode can be programmed (via reg x03h, Bit 7) to be output from the SPI\_SDO pin, rather than the DATACLK pin. In some applications, this may improve complex image rejection. t<sub>OD</sub> will increase by 1.6 ns when SPI\_SDO is used as data rate clock out.



Figure 22. Timing Requirements in Two Port Input Mode, with PLL Disabled

#### PLL DISABLED, ONE PORT MODE

In one port mode, data is received into the AD9777 as an interleaved stream on Port 1. A clock signal (ONEPORTCLK), running at the interleaved data rate, which is  $2\times$  the input data rate of the internal I and Q channels, is available for data synchronization at Pin 32.

With PLL disabled, a clock at the DAC output rate must be applied to CLKIN. Internal dividers synthesize the ONEPORTCLK signal at Pin 32. The selection of the data for the I or Q channel is determined by the state of the logic level applied to Pin 31 (IQSEL when the AD9777 is in one port mode) on the rising edge of ONEPORTCLK. Under these conditions, IQSEL = 1 will latch the data into the I channel on the clock rising edge, while IQSEL = 0 will latch the data into the Q channel. It is possible to invert the I and Q selection by setting Control Register 02h, Bit 1 to the invert state (Logic "1"). Figure 23 illustrates the timing requirements for the data inputs as well as the IQSEL input. Note that the 1× interpolation rate is not available in the one port mode.

One port mode is very useful when interfacing with devices such as Analog Devices' AD6622 or AD6623 transmit signal processors, in which two digital data channels have been interleaved (multiplexed).

REV. A –25–

The programmable modes' ONEPORTCLK inversion, ONEPORTCLK driver strength, and IQ pairing described in the previous section (PLL Enabled, One Port Mode) have identical functionality with the PLL disabled.



Figure 23. Timing Requirements in One Port Input Mode, with PLL Disabled

#### **DIGITAL FILTER MODES**

The I and Q data paths of the AD9777 have their own independent half-band FIR filters. Each data path consists of three FIR filters, providing up to 8× interpolation for each channel. The rate of interpolation is determined by the state of Control Register 01h, Bits 7 and 6. Figures 1a to 1c show the response of the digital filters when the AD9777 is set to 2×, 4×, and 8× modes. The frequency axes of these graphs have been normalized to the input data rate of the DAC. As the graphs show, the digital filters can provide greater than 75 dB of out-of-band rejection.

An online tool is available for quick and easy analysis of the AD9777 interpolation filters in the various modes. The link can be accessed at www.analog.com/techSupport/designTools/interactiveTools/dac/ad9777image.html.

#### AMPLITUDE MODULATION

Given two sine waves at the same frequency, but with a 90° phase difference, a point of view in time can be taken such that the waveform that leads in phase is cosinusoidal and the waveform that lags is sinusoidal. Analysis of complex variables states that the cosine waveform can be defined as having real positive and negative frequency components, while the sine waveform consists of imaginary positive and negative frequency images. This is shown graphically in the frequency domain in Figure 24.



Figure 24. Real and Imaginary Components of Sinusoidal and Cosinusoidal Waveforms

Amplitude modulating a baseband signal with a sine or a cosine convolves the baseband signal with the modulating carrier in the frequency domain. Amplitude scaling of the modulated signal reduces the positive and negative frequency images by a factor of 2. This scaling will be very important in the discussion of the various modulation modes. The phase relationship of the modulated signals is dependent on whether the modulating carrier is sinusoidal or cosinusoidal, again with respect to the reference point of the viewer. Examples of sine and cosine modulation are given in Figure 25.



Figure 25. Baseband Signal, Amplitude Modulated with Sine and Cosine Carriers

–26– REV. A

## MODULATION, NO INTERPOLATION

With control register 01h, Bits 7 and 6 set to "00," the interpolation function on the AD9777 is disabled. Figures 26a to 26d show the DAC output spectral characteristics of the AD9777 in the various modulation modes, all with the interpolation filters disabled. The modulation frequency is determined by the state of control register 01h, Bits 5 and 4. The tall rectangles represent the digital domain spectrum of a baseband signal of narrow bandwidth. By comparing the digital domain spectrum to the DAC SIN(x)/x roll-off, an estimate can be made for the



Figure 26a. No Interpolation, Modulation Disabled

 $f_{OUT} (\times f_{DATA})$ 

0.6

0.8

1.0

0.4

-100

0.2



Figure 26b. No Interpolation, Modulation =  $f_{DAC}/2$ 

characteristics required for the DAC reconstruction filter. Note also, per the previous discussion on amplitude modulation, that the spectral components (where modulation is set to  $f_S/4$  or  $f_S/8$ ) are scaled by a factor of 2. In the situation where the modulation is  $f_S/2$ , the modulated spectral components add constructively, and there is no scaling effect.



Figure 26c. No Interpolation, Modulation =  $f_{DAC}/4$ 



Figure 26d. No Interpolation, Modulation =  $f_{DAC}/8$ 

Figure 26. Effects of Digital Modulation on DAC Output Spectrum, Interpolation Disabled

REV. A -27-

### MODULATION, INTERPOLATION = $2 \times$

With control register 01h, Bits 7 and 6 set to "01," the interpolation rate of the AD9777 is 2×. Modulation is achieved by multiplying successive samples at the interpolation filter output by the sequence (1, -1). Figures 27a to 27d represent the spectral response of the AD9777 DAC output with 2× interpolation in the various modulation modes to a narrow band baseband signal (again, the tall rectangles in the graphic). The advantage of interpolation becomes clear in Figures 27a to 27d, where it can be seen that the images that would normally appear in the spectrum around the

input data rate frequency are suppressed by >70 dB. Another significant point is that the interpolation filtering is done previous to the digital modulator. For this reason, as Figures 27a to 27d show, the pass band of the interpolation filters can be frequency shifted, giving the equivalent of a high-pass digital filter.

Note that when using the  $f_S/4$  modulation mode, there is no true stop band as the band edges coincide with each other. In the  $f_S/8$  modulation mode, amplitude scaling occurs over only a portion of the digital filter pass band due to constructive addition over just that section of the band.



Figure 27a. 2× Interpolation, Modulation = Disabled



Figure 27b.  $2 \times$  Interpolation, Modulation =  $f_{DAC}/2$ 



Figure 27c.  $2 \times$  Interpolation, Modulation =  $f_{DAC}/4$ 



Figure 27d.  $2 \times$  Interpolation, Modulation =  $f_{DAC}/8$ 

Figure 27. Effects of Digital Modulation on DAC Output Spectrum, Interpolation = 2×

–28– REV. A

## **MODULATION, INTERPOLATION = 4×**

With control register 01h, Bits 7 and 6 set to "10," the interpolation rate of the AD9777 is  $4\times$ . Modulation is achieved by multiplying successive samples at the interpolation filter output

by the sequence (0, 1, 0, -1). Figures 28a to 28d represent the spectral response of the AD9777 DAC output with  $4\times$  interpolation in the various modulation modes to a narrow band baseband signal.



Figure 28a. 4× Interpolation, Modulation Disabled



Figure 28b. 4× Interpolation, Modulation =  $f_{DAC}/2$ 



Figure 28c. 4× Interpolation, Modulation =  $f_{DAC}/4$ 



Figure 28d.  $4 \times$  Interpolation, Modulation =  $f_{DAC}/8$ 

Figure 28. Effects of Digital Modulation on DAC Output Spectrum, Interpolation = 4×

REV. A -29-

#### **MODULATION, INTERPOLATION = 8×**

With control register 01h, Bits 7 and 6, set to "11," the interpolation rate of the AD9777 is 8×. Modulation is achieved by multiplying successive samples at the interpolation filter output by the sequence (0, 0.707, 1, 0.707, 0, -0.707, -1, 0.707). Figures 29a to 29d represent the spectral response of the AD9777 DAC output with 8× interpolation in the various modulation modes to a narrow band baseband signal.

Looking at Figures 26 to 30, the user can see how higher interpolation rates reduce the complexity of the reconstruction filter needed at the DAC output. It also becomes apparent that the ability to modulate by  $f_S/2$ ,  $f_S/4$ , or  $f_S/8$  adds a degree of flexibility in frequency planning.



Figure 29a. 8× Interpolation, Modulation Disabled



Figure 29b. 8× Interpolation, Modulation =  $f_{DAC}/2$ 



Figure 29c. 8× Interpolation, Modulation =  $f_{DAC}/4$ 



Figure 29d. 8× Interpolation, Modulation =  $f_{DAC}/8$ 

Figure 29. Effects of Digital Modulation on DAC Output Spectrum, Interpolation = 8×

#### **ZERO STUFFING**

### (Control Register 01h, Bit 3)

As shown in Figure 30, a "0" or null in the output frequency response of the DAC (after interpolation, modulation, and DAC reconstruction) occurs at the final DAC sample rate ( $f_{DAC}$ ). This is due to the inherent SIN(x)/x roll-off response in the digital-to-analog conversion. In applications where the desired frequency content is below  $f_{DAC}/2$ , this may not be a problem. Note that at  $f_{DAC}/2$  the loss due to SIN(x)/x is 4 dB. In direct RF applications, this roll-off may be problematic due to the increased pass-band amplitude variation as well as the reduced amplitude of the desired signal.

Consider an application where the digital data into the AD9777 represents a baseband signal around  $f_{DAC}/4$  with a pass band of  $f_{DAC}/10$ . The reconstructed signal out of the AD9777 would experience only a 0.75 dB amplitude variation over its pass band. However, the image of the same signal occurring at  $3 \times f_{DAC}/4$  will suffer from a pass-band flatness variation of 3.93 dB. This image may be the desired signal in an IF application using one of the various modulation modes in the AD9777. This roll-off of image frequencies can be seen in Figures 26 to 29, where the effect of the interpolation and modulation rate is apparent as well.

–30– REV. A



Figure 30. Effect of Zero Stuffing on DAC's SIN(x)/x Response

To improve upon the pass-band flatness of the desired image, the zero stuffing mode can be enabled by setting the control register bit to a Logic "1." This option increases the ratio of  $f_{DAC}/f_{DATA}$  by a factor of 2 by doubling the DAC sample rate and inserting a midscale sample (i.e., 1000 0000 0000 0000) after every data sample originating from the interpolation filter. This is important as it will affect the PLL divider ratio needed to keep the VCO within its optimum speed range. Note that the zero stuffing takes place in the digital signal chain at the output of the digital modulator, before the DAC.

The net effect is to increase the DAC output sample rate by a factor of  $2\times$  with the "0" in the SIN(x)/x DAC transfer function occurring at twice the original frequency. A 6 dB loss in amplitude at low frequencies is also evident, as can be seen in Figure 31.

It is important to realize that the zero stuffing option by itself does not change the location of the images but rather their amplitude, pass-band flatness, and relative weighting. For instance, in the previous example, the pass-band amplitude flatness of the image at  $3 \times f_{DATA}/4$  is now improved to 0.59 dB while the signal level has increased slightly from -10.5 dBFS to -8.1 dBFS.

# INTERPOLATING (COMPLEX MIX MODE) (Control Register 01h, Bit 2)

In the complex mix mode, the two digital modulators on the AD9777 are coupled to provide a complex modulation function. In conjunction with an external quadrature modulator, this complex modulation can be used to realize a transmit image rejection architecture. The complex modulation function can be programmed for  $e^{+j\omega t}$  or  $e^{-j\omega t}$  to give upper or lower image rejection. As in the real modulation mode, the modulation frequency  $\omega$  can be programmed via the SPI port for  $f_{\rm DAC}/2$ ,  $f_{\rm DAC}/4$ , and  $f_{\rm DAC}/8$ , where  $f_{\rm DAC}$  represents the DAC output rate.

#### **OPERATIONS ON COMPLEX SIGNALS**

Truly complex signals cannot be realized outside of a computer simulation. However, two data channels, both consisting of real data, can be defined as the real and imaginary components of a complex signal. I (real) and Q (imaginary) data paths are often defined this way. By using the architecture defined in Figure 31, a system that operates on complex signals can be realized, giving a complex (real and imaginary) output.

If a complex modulation function  $(e^{+j\omega t})$  is desired, the real and imaginary components of the system correspond to the real and imaginary components of  $e^{+j\omega t}$ , or  $\cos\omega t$  and  $\sin\omega t$ . As Figure 32 shows, the complex modulation function can be realized by applying these components to the structure of the complex system defined in Figure 31.



Figure 31. Realization of a Complex System



Figure 32. Implementation of a Complex Modulator

# COMPLEX MODULATION AND IMAGE REJECTION OF BASEBAND SIGNALS

In traditional transmit applications, a two-step upconversion is done in which a baseband signal is modulated by one carrier to an IF (intermediate frequency) and then modulated a second time to the transmit frequency. Although this approach has several benefits, a major drawback is that two images are created near the transmit frequency. Only one image is needed, the other being an exact duplicate. Unless the unwanted image is filtered, typically with analog components, transmit power is wasted and the usable bandwidth available in the system is reduced.

A more efficient method of suppressing the unwanted image can be achieved by using a complex modulator followed by a quadrature modulator. Figure 33 is a block diagram of a quadrature modulator. Note that it is in fact the real output half of a complex modulator. The complete upconversion can actually be referred to as two complex upconversion stages, the real output of which becomes the transmitted signal.



Figure 33. Quadrature Modulator

REV. A -31-

The entire upconversion from baseband to transmit frequency is represented graphically in Figure 34. The resulting spectrum shown in Figure 34 represents the complex data consisting of the baseband real and imaginary channels, now modulated onto orthogonal (cosine and negative sine) carriers at the transmit frequency. It is important to remember that in this application (two baseband data channels), the image rejection is not dependent on the data at either of the AD9777 input channels.

In fact, image rejection will still occur with either one or both of the AD9777 input channels active. Note that by changing the sign of the sinusoidal multiplying term in the complex modulator, the upper sideband image could have been suppressed while passing the lower one. This is easily done in the AD9777 by selecting the  $e^{+j\omega t}$  bit (Register 01h, Bit 1). In purely complex terms, Figure 34 represents the two-stage upconversion from complex baseband to carrier.



Figure 34. Two-Stage Upconversion and Resulting Image Rejection

-32- REV. A



Figure 35. Two-Stage Complex Upconversion

# IMAGE REJECTION AND SIDEBAND SUPPRESSION OF MODULATED CARRIERS

As shown in Figure 34, image rejection can be achieved by applying baseband data to the AD9777 and following the AD9777 with a quadrature modulator. To process multiple carriers while still maintaining image reject capability, each carrier must be complex modulated. As Figure 35 shows, single or multiple complex modulators can be used to synthesize complex carriers. These complex carriers are then summed and applied to the real and

imaginary inputs of the AD9777. A system in which multiple baseband signals are complex modulated and then applied to the AD9777 real and imaginary inputs, followed by a quadrature modulator is shown in Figure 37, which also describes the transfer function of this system and the spectral output. Note the similarity of the transfer functions given in Figure 37 and Figure 35. Figure 37 adds an additional complex modulator stage for the purpose of summing multiple carriers at the AD9777 inputs. Also, as in Figure 34, the image rejection is not dependent on the real or imaginary baseband data on any channel. Image rejection on a channel will occur if either the real or imaginary data, or both, is present on the baseband channel.

It is important to remember that the magnitude of a complex signal can be 1.414× the magnitude of its real or imaginary components. Due to this 3 dB increase in signal amplitude, the real and imaginary inputs to the AD9777 must be kept at least 3 dB below full scale when operating with the complex modulator. Overranging in the complex modulator will result in severe distortion at the DAC output.



Figure 36. Synthesis of Multicarrier Complex Signal



Figure 37. Image Rejection with Multicarrier Signals

REV. A -33-

The complex carrier synthesized in the AD9777 digital modulator is accomplished by creating two real digital carriers in quadrature. Carriers in quadrature cannot be created with the modulator running at  $f_{\rm DAC}/2$ . As a result, complex modulation only functions with modulation rates of  $f_{\rm DAC}/4$  and  $f_{\rm DAC}/8$ .

Regions A and B of Figures 38 to 43 are the result of the complex signal described previously, when complex modulated in the AD9777 by  $+e^{j\omega t}$ . Regions C and D are the result of the complex signal described previously, again with positive frequency components only, modulated in the AD9777 by  $-e^{j\omega t}$ . The analog quadrature modulator after the AD9777 inherently modulates by  $+e^{j\omega t}$ .

#### Region A

Region A is a direct result of the upconversion of the complex signal near baseband. If viewed as a complex signal, only the images in Region A will remain. The complex Signal A, consisting of positive frequency components only in the digital domain, has images in the positive odd Nyquist zones (1, 3, 5...), as well as images in the negative even Nyquist zones. The appearance and rejection of images in every other Nyquist zone will become more apparent at the output of the quadrature modulator. The A images will appear on the real and the imaginary outputs of the AD9777, as well as on the output of the quadrature modulator, where the center of the spectral plot will now represent the quadrature modulator LO and the horizontal scale now represents the frequency offset from this LO.

#### Region B

Region B is the image (complex conjugate) of Region A. If a spectrum analyzer is used to view the real or imaginary DAC outputs of the AD9777, Region B will appear in the spectrum. However, on the output of the quadrature modulator, Region B will be rejected.

#### Region C

Region C is most accurately described as a down conversion, as the modulating carrier is  $-e^{j\omega t}$ . If viewed as a complex signal, only the images in Region C will remain. This image will appear on the real and imaginary outputs of the AD9777, as well as on the output of the quadrature modulator, where the center of the spectral plot will now represent the quadrature modulator LO and the horizontal scale will represent the frequency offset from this LO.

#### Region D

Region D is the image (complex conjugate) of Region C. If a spectrum analyzer is used to view the real or imaginary DAC outputs of the AD9777, Region D will appear in the spectrum. However, on the output of the quadrature modulator, Region D will be rejected.

Figures 44 to 51 show the measured response of the AD9777 and AD8345 given the complex input signal to the AD9777 in Figure 44. The data in these graphs was taken with a data rate of 12.5 MSPS at the AD9777 inputs. The interpolation rate of  $4\times$  or  $8\times$  gives a DAC output data rate of 50 MSPS or 100 MSPS. As a result, the high end of the DAC output spectrum in these graphs is the first null point for the SIN(x)/x roll-off, and the asymmetry of the DAC output images is representative of the SIN(x)/x roll-off over the spectrum. The internal PLL was enabled for these results. In addition, a 35 MHz third order low-pass filter was used at the AD9777/AD8345 interface to suppress DAC images.

An important point can be made by looking at Figures 46 and 48. Figure 46 represents a group of positive frequencies modulated by complex  $+f_{DAC}/4$ , while Figure 48 represents a group of negative frequencies modulated by complex  $-f_{DAC}/4$ . When looking at the real or imaginary outputs of the AD9777, as shown in Figures 46 and 48, the results look identical. However, the spectrum analyzer cannot show the phase relationship of these signals. The difference in phase between the two signals becomes apparent when they are applied to the AD8345 quadrature modulator, with the results shown in Figures 47 and 49.

–34– REV. A



Figure 38.  $2 \times$  Interpolation, Complex  $f_{DAC}/4$  Modulation



Figure 39.  $4 \times$  Interpolation, Complex  $f_{DAC}/4$  Modulation



Figure 40.  $8 \times$  Interpolation, Complex  $f_{DAC}/4$  Modulation



Figure 41.  $2 \times$  Interpolation, Complex  $f_{DAC}/8$  Modulation



Figure 42.  $4\times$  Interpolation, Complex  $f_{DAC}/8$  Modulation



Figure 43.  $8 \times$  Interpolation, Complex  $f_{DAC}/8$  Modulation

REV. A -35-



Figure 44. AD9777, Real DAC Output of Complex Input Signal Near Baseband (Positive Frequencies Only), Interpolation =  $4 \times$ , No Modulation in AD9777



Figure 45. AD9777 Complex Output from Figure 44, Now Quadrature Modulated by AD8345 (LO = 800 MHz)



Figure 46. AD9777, Real DAC Output of Complex Input Signal Near Baseband (Positive Frequencies Only), Interpolation =  $4\times$ , Complex Modulation in AD9777 =  $+f_{DAC}/4$ 



Figure 47. AD9777 Complex Output from Figure 46, Now Quadrature Modulated by AD8345 (LO = 800 MHz)

-36- REV. A



Figure 48. AD9777, Real DAC Output of Complex Input Signal Near Baseband (Negative Frequencies Only), Interpolation =  $4\times$ , Complex Modulation in AD9777 =  $-f_{DAC}/4$ 



Figure 49. AD9777 Complex Output from Figure 48, Now Quadrature Modulated by AD8345 (LO = 800 MHz)



Figure 50. AD9777, Real DAC Output of Complex Input Signal Near Baseband (Positive Frequencies Only), Interpolation =  $8\times$ , Complex Modulation in AD9777 =  $+f_{DAC}/8$ 



Figure 51. AD9777 Complex Output from Figure 50, Now Quadrature Modulated by AD8345 (LO = 800 MHz)

REV. A -37-

# AD9777

## APPLYING THE AD9777 OUTPUT CONFIGURATIONS

The following sections illustrate typical output configurations for the AD9777. Unless otherwise noted, it is assumed that I<sub>OUTFS</sub> is set to a nominal 20 mA. For applications requiring optimum dynamic performance, a differential output configuration is suggested. A simple differential output may be achieved by converting I<sub>OUTA</sub> and I<sub>OUTB</sub> to a voltage output by terminating them to AGND via equal value resistors. This type of configuration may be useful when driving a differential voltage input device such as a modulator. If a conversion to a single-ended signal is desired and the application allows for ac-coupling, an RF transformer may be useful; if power gain is required, an op amp may be used. The transformer configuration provides optimum high frequency noise and distortion performance. The differential op amp configuration is suitable for applications requiring dc-coupling, signal gain, and/or level shifting within the bandwidth of the chosen op amp.

A single-ended output is suitable for applications requiring a unipolar voltage output. A positive unipolar output voltage will result if  $I_{\rm OUTA}$  and/or  $I_{\rm OUTB}$  is connected to a load resistor,  $R_{\rm LOAD}$ , referred to AGND. This configuration is most suitable for a single-supply system requiring a dc-coupled, ground referred output voltage. Alternatively, an amplifier could be configured as an I-V converter, thus converting  $I_{\rm OUTA}$  or  $I_{\rm OUTB}$  into a negative unipolar voltage. This configuration provides the best DAC dc linearity as  $I_{\rm OUTA}$  or  $I_{\rm OUTB}$  are maintained at ground or virtual ground.

# UNBUFFERED DIFFERENTIAL OUTPUT, EQUIVALENT CIRCUIT

In many applications, it may be necessary to understand the equivalent DAC output circuit. This is especially useful when designing output filters or when driving inputs with finite input impedances. Figure 52 illustrates the output of the AD9777 and the equivalent circuit. A typical application where this information may be useful is when designing an interface filter between the AD9777 and Analog Devices' AD8345 quadrature modulator.



Figure 52. DAC Output Equivalent Circuit

For the typical situation, where  $I_{OUTFS}$  = 20 mA and  $R_A$  and  $R_B$  both equal 50  $\Omega$ , the equivalent circuit values become:

$$V_{SOURCE}$$
 = 2 V p-p  $R_{OUT}$  = 100  $\Omega$ 

Note that the output impedance of the AD9777 DAC itself is greater than 100 k $\Omega$  and typically has no effect on the impedance of the equivalent output circuit.

### DIFFERENTIAL COUPLING USING A TRANSFORMER

An RF transformer can be used to perform a differential-to-single-ended signal conversion, as shown in Figure 53. A differentially coupled transformer output provides the optimum distortion performance for output signals whose spectral content lies within the transformer's pass band. An RF transformer, such as the Mini-Circuits T1-1T, provides excellent rejection of common-mode distortion (i.e., even-order harmonics) and noise over a wide frequency range. It also provides electrical isolation and the ability to deliver twice the power to the load. Transformers with different impedance ratios may also be used for impedance matching purposes.



Figure 53. Transformer-Coupled Output Circuit

The center tap on the primary side of the transformer must be connected to AGND to provide the necessary dc current path for both  $I_{\rm OUTA}$  and  $I_{\rm OUTB}$ . The complementary voltages appearing at  $I_{\rm OUTA}$  and  $I_{\rm OUTB}$  (i.e.,  $V_{\rm OUTA}$  and  $V_{\rm OUTB}$ ) swing symmetrically around AGND and should be maintained within the specified output compliance range of the AD9777. A differential resistor,  $R_{\rm DIFF}$ , may be inserted in applications where the output of the transformer is connected to the load,  $R_{\rm LOAD}$ , via a passive reconstruction filter or cable.  $R_{\rm DIFF}$  is determined by the transformer's impedance ratio and provides the proper source termination that results in a low VSWR. Note that approximately half the signal power will be dissipated across  $R_{\rm DIFF}$ .

## DIFFERENTIAL COUPLING USING AN OP AMP

An op amp can also be used to perform a differential-to-single-ended conversion, as shown in Figure 54. This has the added benefit of providing signal gain as well. In Figure 54, the AD9777 is configured with two equal load resistors,  $R_{LOAD}$ , of 25  $\Omega$ . The differential voltage developed across  $I_{OUTA}$  and  $I_{OUTB}$  is converted to a single-ended signal via the differential op amp configuration. An optional capacitor can be installed across  $I_{OUTA}$  and  $I_{OUTB}$ , forming a real pole in a low-pass filter. The addition of this capacitor also enhances the op amp's distortion performance by preventing the DAC's fast slewing output from overloading the input of the op amp.



Figure 54. Op Amp-Coupled Output Circuit

The common-mode (and second order distortion) rejection of this configuration is typically determined by the resistor matching. The op amp used must operate from a dual supply since its output is approximately  $\pm 1.0$  V. A high speed amplifier, such as the AD8021, capable of preserving the differential performance of the

–38– REV. A

AD9777 while meeting other system level objectives (i.e., cost, power) is recommended. The op amp's differential gain, gain setting resistor values, and full-scale output swing capabilities should all be considered when optimizing this circuit.  $R_{OPT}$  is necessary only if level shifting is required on the op amp output. In Figure 54, AVDD, which is the positive analog supply for both the AD9777 and the op amp, is also used to level shift the differential output of the AD9777 to midsupply (i.e., AVDD/2).

# INTERFACING THE AD9777 WITH THE AD8345 QUADRATURE MODULATOR

The AD9777 architecture was defined to operate in a transmit signal chain using an image reject architecture. A quadrature modulator is also required in this application and should be designed to meet the output characteristics of the DAC as much as possible. The AD8345 from Analog Devices meets many of the requirements for interfacing with the AD9777. As with any DAC output interface, there are a number of issues that have to be resolved. Among the major issues are the following.

## DAC Compliance Voltage/Input Common-Mode Range

The dynamic range of the AD9777 is optimal when the DAC outputs swing between  $\pm 1.0$  V. The input common-mode range of the AD8345, at 0.7 V, allows optimum dynamic range to be achieved in both components.

### Gain/Offset Adjust

The matching of the DAC output to the common-mode input of the AD8345 allows the two components to be dc-coupled, with no level shifting necessary. The combined voltage offset of the two parts can therefore be compensated for via the AD9777 programmable offset adjust. This allows excellent LO cancellation at the AD8345 output. The programmable gain adjust allows for optimal image rejection as well.

The AD9777 evaluation board includes an AD8345 and recommended interface (Figures 60 and 61). On the output of the AD9777, R9 and R10 convert the DAC output current to a voltage. R16 may be used to do a slight common-mode shift if necessary. The (now voltage) signal is applied to a low-pass reconstruction filter to reject DAC images. The components installed on the AD9777 provide a 35 MHz cutoff, but may be changed to fit the application. A balun (Mini-Circuits ADTL1-12) is used to cross the ground plane boundary to the AD8345. Another balun (Mini-Circuits ETC1-1-13) is used to couple the LO input of the AD8345. The interface requires a low ac impedance return path from the AD8345, so a single connection between the AD9777 and AD8345 ground planes is recommended.

The performance of the AD9777 and AD8345 in an image reject transmitter, reconstructing three WCDMA carriers, can be seen in Figure 55. The LO of the AD8345 in this application is 800 MHz. Image rejection (50 dB) and LO feedthrough (–78 dBFS) have been optimized with the programmable features of the AD9777. The average output power of the digital waveform for this test was set to –15 dBFS to account for the peak-to-average ratio of the WCDMA signal.



Figure 55. AD9777/AD8345 Synthesizing a Three-Carrier WCDMA Signal at an LO of 800 MHz

### **EVALUATION BOARD**

The AD9777 evaluation board allows easy configuration of the various modes, programmable via the SPI port. Software is available for programming the SPI port from Windows®95, Windows 98, or WindowsNT®/2000. The evaluation board also contains an AD8345 quadrature modulator and support circuitry that allows the user to optimally configure the AD9777 in an image reject transmit signal chain.

Figures 56 to 59 describe how to configure the evaluation board in the one and two port input modes with the PLL enabled and disabled. Refer to Figures 60 to 69, the schematics, and the layout for the AD9777 evaluation board for the jumper locations described below. The AD9777 outputs can be configured for various applications by referring to the following instructions.

## **DAC Single-Ended Outputs**

Remove transformers T2 and T3. Solder jumper link JP4 or JP28 to look at the DAC1 outputs. Solder jumper link JP29 or JP30 to look at the DAC2 outputs. Jumpers 8 and 13–17 should remain unsoldered. Jumpers JP35–JP38 may be used to ground one of the DAC outputs while the other is measured single-ended. Optimum single-ended distortion performance is typically achieved in this manner. The outputs are taken from S3 and S4.

## **DAC Differential Outputs**

Transformers T2 and T3 should be in place. Note that the lower band of operation for these transformers is 300 kHz to 500 kHz. Jumpers 4, 8, 13–17, and 28–30 should remain unsoldered. The outputs are taken from S3 and S4.

## Using the AD8345

Remove transformers T2 and T3. Jumpers JP4 and 28–30 should remain unsoldered. Jumpers 13–16 should be soldered. The desired components for the low-pass interface filters L6, L7, C55, and C81 should be in place. The LO drive is connected to the AD8345 via J10 and the balun T4, and the AD8345 output is taken from J9.

REV. A -39-

# **AN9777**



### JUMPER CONFIGURATION FOR TWO PORT MODE PLL ON

|        | SOLDERED/IN | UNSOLDERED/OUT |
|--------|-------------|----------------|
| JP1 -  | ×           |                |
| JP2 -  |             | ×              |
| JP3 -  | · ×         |                |
| JP5 -  | · ×         |                |
| JP6 -  |             | ×              |
| JP12 - |             | ×              |
| JP24 - |             | ×              |
| JP25 - | · ×         |                |
| JP26 - | · ×         |                |
| JP27 - |             | ×              |
| JP31 - |             | ×              |
| JP32 - |             | ×              |
| JP33 - |             | ×              |

Figure 56.<sup>1</sup> Test Configuration for AD9777 in Two Port Mode with PLL Enabled, Signal Generator Frequency = Input Data Rate, DAC Output Data Rate = Signal Generator Frequency × Interpolation Rate<sup>2</sup>



## JUMPER CONFIGURATION FOR TWO PORT MODE PLL ON

|        | SOLDERED/IN | UNSOLDERED/OUT |
|--------|-------------|----------------|
| JP1 –  | ×           |                |
| JP2 –  |             | ×              |
| JP3 –  | ×           |                |
| JP5 –  |             | ×              |
| JP6 –  |             | ×              |
| JP12 - |             | ×              |
| JP24 – |             | ×              |
| JP25 - | ×           |                |
| JP26 - |             | ×              |
| JP27 - | ×           |                |
| JP31 - | ×           |                |
| JP32 - |             | ×              |
| JP33 - |             | ×              |

Figure 57. Test Configuration for AD9777 in One Port Mode with PLL Enabled, Signal Generator Frequency = One-Half Interleaved Input Data Rate, ONEPORTCLK = Interleaved Input Data Rate, DAC Output Data Rate = Signal Generator Frequency  $\times$  Interpolation Rate

### NOTES

-40- REV. A

<sup>&</sup>lt;sup>1</sup>To use PECL clock driver (U8), solder JP41 and JP42 and remove transformer T1.

<sup>&</sup>lt;sup>2</sup>In two port mode, if DATACLK/PLL is programmed to output Pin 8, JP25 and JP39 should be soldered. If DATACLK/PLL is programmed to output Pin 53, JP46 and JP47 should be soldered. See the Two Port Data Input Mode section for more information.



### JUMPER CONFIGURATION FOR TWO PORT MODE PLL OFF

|        | SOLDERED/IN | UNSOLDERED/OU |
|--------|-------------|---------------|
| JP1 -  | ×           |               |
| JP2 -  |             | ×             |
| JP3 -  | ×           |               |
| JP5 -  | ×           |               |
| JP6 -  |             | ×             |
| JP12 - |             | ×             |
| JP24 - |             | ×             |
| JP25 - | ×           |               |
| JP26 - | ×           |               |
| JP27 - |             | ×             |
| JP31 - |             | ×             |
| JP32 - |             | ×             |
| JP33 - |             | ×             |
|        |             |               |

Figure 58.<sup>1</sup> Test Configuration for AD9777 in Two Port Mode with PLL Disabled, DAC Output Data Rate = Signal Generator Frequency, DATACLK = Signal Generator Frequency/Interpolation Rate<sup>2</sup>



### JUMPER CONFIGURATION FOR TWO PORT MODE PLL OFF

|        | SOLDERED/IN | UNSOLDERED/OU |
|--------|-------------|---------------|
| JP1 -  | ×           |               |
| JP2 -  |             | ×             |
| JP3 –  | ×           |               |
| JP5 –  |             | ×             |
| JP6 –  |             | ×             |
| JP12 - |             | ×             |
| JP24 - |             | ×             |
| JP25 - | ×           |               |
| JP26 - |             | ×             |
| JP27 - | ×           |               |
| JP31 - | ×           |               |
| JP32 - |             | ×             |
| JP33 - |             | ×             |

Figure 59.<sup>1</sup> Test Configuration for AD9777 in One Port Mode with PLL Disabled, DAC Output Data Rate = Signal Generator Frequency, ONEPORTCLK = Interleaved Input Data Rate =  $2 \times$  Signal Generator Frequency/Interpolation Rate

## NOTES

REV. A -41-

<sup>&</sup>lt;sup>1</sup>To use PECL clock driver (U8), solder JP41 and JP42 and remove transformer T1.

<sup>&</sup>lt;sup>2</sup>In two port mode, if DATACLK/PLL is programmed to output Pin 8, JP25 and JP39 should be soldered. If DATACLK/PLL is programmed to output Pin 53, JP46 and JP47 should be soldered. See the Two Port Data Input Mode section for more information.



Figure 60. AD8345 Circuitry on AD9777 Evaluation Board

-42- REV. A



Figure 61. AD9777 Clock, Power Supplies, and Output Circuitry



Figure 62. AD9777 Evaluation Board Input (A Channel) and Clock Buffer Circuitry

-44- REV. A



Figure 63. AD9777 Evaluation Board Input (B Channel) and SPI Port Circuitry



Figure 64. AD9777 Evaluation Board Components, Top Side



Figure 65. AD9777 Evaluation Board Components, Bottom Side

-46- REV. A



Figure 66. AD9777 Evaluation Board Layout, Layer One (Top)



Figure 67. AD9777 Evaluation Board Layout, Layer Two (Ground Plane)

REV. A -47-



Figure 68. AD9777 Evaluation Board Layout, Layer Three (Power Plane)



Figure 69. AD9777 Evaluation Board Layout, Layer Four (Bottom)

-48- REV. A

## **OUTLINE DIMENSIONS**

# 80-Lead Thin Plastic Quad Flat Package, Exposed Pad [TQFP/ED] (SV-80)

Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MO-026-ADD-HD

REV. A -49-

# AD9777

# **Revision History**

| Location                                       | Page |
|------------------------------------------------|------|
| 3/03—Data Sheet changed from REV. 0 to REV. A. |      |
| Edits to FEATURES                              | 1    |
| Edits to DC SPECIFICATIONS                     | 3    |
| Edits to DYNAMIC SPECIFICATIONS                | 4    |
| Edits to PIN FUNCTION DESCRIPTIONS             | 7    |
| Edits to Table I                               | 14   |
| Edits to REGISTER DESCRIPTION—ADDRESS 02h      | 15   |
| Edits to REGISTER DESCRIPTION—ADDRESS 03h      | 16   |
| Edits to REGISTER DESCRIPTION—ADDRESS 07h, 0Bh | 16   |
| Edits to Equation 1                            | 16   |
| Edits to MSB/LSB TRANSFERS                     | 18   |
| Changes to Figure 8                            | 20   |
| Edits to PROGRAMMABLE PLL                      | 21   |
| Added new Figure 14                            | 22   |
| Renumbered Figures 15–69                       | 22   |
| Added Two Port Data Input Mode Section         | 23   |
| Edits to PLL ENABLED, TWO PORT MODE            | 24   |
| Edits to Figure 19                             | 24   |
| Edits to Figure 21                             | 25   |
| Edits to PLL DISABLED, TWO PORT MODE           | 25   |
| Edits to Figure 22                             | 25   |
| Edits to Figure 23                             | 26   |
| Edits to Figure 26a                            | 27   |
| Changes to Figures 53 and 54                   | 38   |
| Edits to EVALUATION BOARD                      | 39   |
| Changes to Figures 56–59                       | 40   |
| Replaced Figures 60–69                         | 42   |
| Updated OUTLINE DIMENSIONS                     | 49   |