# Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp. The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Note: Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices. Renesas Technology Corp. Customer Support Dept. April 1, 2003 128 × 8-BIT × 2 MAIL-BOX #### DESCRIPTION The M66222 is a mail box that incorporates two complete CMOS shared memory cells of 128 $\times$ 8-bit configuration using high-performance silicon gate CMOS process technology, and are equipped with two access ports of A and B. Access ports A and B are equipped with independent addresses $\overline{CS}$ , $\overline{WE}$ and $\overline{OE}$ control pins and I/O pins to allow independent and asynchronous read/write operations individually. This product exclusively performs a write operation from A port and a read operation from B port for one memory, and a read operation from A port and a write operation from B port for the other memory. #### **FEATURES** - Memory configuration of 128 × 8 bits × 2 memory areas - High-speed access, address access time 40ns (typ.) - · Complete asynchronous accessibility from ports A and B - · Fixed read/write access ports for memory - · Completely static operation - · Low power dissipation CMOS design - 5V single power supply - · TTL direct-coupled I/O - · 3-state output for I/O pins #### APPLICATION Inter-MCU data transfer memory, communication buffer memory 128 × 8-BIT × 2 MAIL-BOX #### **FUNCTION** The M66222 is a mail box most suitable for inter-MCU data communication interface. Provision of two pairs of addresses and data buses in its shared memory cell of $128 \times 8$ -bit configuration allows independent and asynchronous read/write operations from/to two access ports of A and B individually. Two memory areas of $128 \times 8$ -bit configuration are incorporated in the chip. Memory area (1) is used only to perform a write operation from A port and a read operation from B port, and memory area (2) only to perform a read operation from A port and a write operation from B port. In this case, address A7A should be set to "L" when writing data from A port in memory area (1), and address A7B should be set to "L" when reading data from B port in memory area (1). Also, address A7B should be set to "H" when writing data from B port in memory area (2), and address A7A should be set to "H" when reading data from A port in memory area (2). Therefore, an attempt to set addresses A7A and A7B from each port in a mode other than the above setting invalidates any read/write operation from the corresponding port (See Table 1 and Fig 1). As a basic write operation to memory, one of addresses Ao to A7 is specified. The $\overline{OS}$ signal is set to "L" to place one of I/O pins in the input mode. Also, the $\overline{WE}$ signal is set to "L". Data at the I/O pin is written into memory. As a read operation, the WE signal is set to "H". Both CS signal and OE signal are set to "L" to place one of I/O pins in the output mode. One of addresses Ao to A7 is specified. Data at the specified address is thus output to the I/O pin. When the $\overline{CS}$ signal is set to "H", the chip enters a non-select state which inhibits a read and write operation. At this time, the output is placed in the floating state (high impedance state), thus allowing OR tie with another chip. When the $\overline{OE}$ signal is set to "H", the output enters the floating state. In the I/O bus mode, setting the $\overline{OE}$ signal to "H" at a write time avoids contention of I/O bus data. When the $\overline{CS}$ signal is set to Vcc, the output enters the full stand-by state to minimize supply current (See Tables 2 and 3). Table 1 Port Operations and Address A7 Setting Conditions | Access<br>Operation port | A port | B port | |--------------------------|-----------|-----------| | Write | A7A = "L" | A7B = "H" | | Read | A7A = "H" | A7B = "L" | Note 1: No input data is written into any port having address A7 set under any condition other than Table 1. Undefined data is read to an output pin during a read operation. Fig 1 Access from Ports Table 2 A Port Function Table | CSA | WEA | OEA | АлА | Mode | I/O pin | loc | |-----|-----|-----|-----|---------------|----------------|-----------| | 7 | | | L | Write | DIN | Operation | | - | Ŀ | × | Н | Invalid | DIN | Operation | | 10 | | 197 | Ĕ | Invalid | Dout | Operation | | L | Н | E | H | Read | Dout | Operation | | L | H | Н | × | P <del></del> | High impedance | Operation | | Н | × | × | × | Non-select | High impedance | Stand-by | Note 2: x indicates "L" or "H". (Irrelevant) "H" = High level, "L" = Low level Table 3 B Port Function Table | CSB | WEB | OEB | А7В | Mode | I/O pin | loc | |-----|-----|-----|-----|------------|----------------|-----------| | 8 | - 1 | | L | Invalid | DIN | Operation | | L | L | × | Н | Write | DIN | Operation | | DC. | | Pr. | L | Read | Dout | Operation | | L | Н | L | Н | Invalid | Dout | Operation | | Ĺ | Н | Н | × | - | High impedance | Operation | | Ĥ | × | × | × | Non-select | High impedance | Stand-by | 128 × 8-BIT × 2 MAIL-BOX #### **FUNCTIONAL DESCRIPTION** The M66222 with independent and asynchronous accessibility from two ports has the following four basic operations depending on an address and mode set from both ports: | (1) A port Write | B port Write | |------------------|--------------| | (2) A port Write | B port Read | | (3) A port Read | B port Write | | (4) A port Read | B port Read | In this case, the same address is not selected when the same read/ write instruction is being executed at both ports as given in (1) and (4). There is no concern about uncertainty of read/write data at an active address. If one port operates in the write mode and the other does in the read mode as given in (2) and (3), however, the same address may be selected. In this case, data of the port operating in the write mode is written. If the port in the read mode comes first, read data of the first-in port becomes uncertain until write data of the last-in port is determined (If the same address is selected, data of the port operating in the write mode is written into memory. Therefore, data of the port in the read mode may change from previously written data to newly written ones during the same cycle) (See Fig 2). Fig 2 Example of Read Data Transition at Selection of Same Address $128 \times 8\text{-BIT} \times 2\,\text{MAIL-BOX}$ #### ABSOLUTE MAXIMUM RATINGS (Ta = 0 ~ 70°C, unless otherwise noted) | Symbol | Parameter | Conditions | Ratings | Unit | |--------|---------------------------|---------------------------------------|------------------|------| | Voc | Supply voltage | | -0.3 ~ +7.0 | V | | VI | Input voltage | When defining GND pin as a reference. | -0.3 ~ Vcc + 0.3 | V | | Vo | Output voltage | Teleferice. | 0 ~ Vcc | ٧ | | Pd | Maximum power dissipation | Ta = 25°C | 700 | mW | | Tstg | Storage temperature range | | −65 ~ 150 | °C | #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Limits | | | | |--------|-----------------------------|------|--------|------|------|--| | | i alametei | Min. | Тур. | Max. | Unit | | | Vcc | Supply voltage | 4.5 | 5.0 | 5.5 | V | | | GND | Ground | | 0 | | V | | | Vi | Input voltage | 0 | | Voc | V | | | Topr | Operating temperature range | 0 | | 70 | °C | | #### ELECTRICAL CHARACTERISTICS (Ta = 0 ~ 70°C, Vcc=5V±10%, unless otherwise noted) | Symbol | Parameter | | Test conditions | Limits | | | Unit | |--------|------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------|------|---------|-------| | Symbol | | | rest conditions | Min. | Тур. | Max. | Offic | | VIH | "H | " input voltage | | | | Vcc+0.3 | V | | VIL | "L" | 'input voltage | | -0.3 | | 0.8 | V | | Voн | "H | " output voltage | IOH = -2mA | 2.4 | | | V | | Vol | "L" | output voltage | IOL = 4mA | | | 0.5 | V | | liH | "H | " input current | VI = VCC | | | 10.0 | μА | | lıL | "L" | 'input current | VI = GND | | | -10.0 | μА | | lozh | Off state "H" output current | | CS = VIH or OE = VIH<br>VO = VCC | | | 10.0 | μА | | lozL | Of | f state "L" output current | CS = VIH or OE = VIH<br>Vo = GND | | | -10.0 | μА | | loc | Sta | atic current dissipation (active) | CS < 0.2V,<br>Another input Vin > Vcc - 0.2V<br>or Vin < 0.2V, Output pin open | | | 60 | mA | | ISB1 | | Two-port stand-by | CSA, CSB = VIH | | | 5 | mA | | ISB2 | ent | One-port stand-by | CSA or CSB = VIH IOUT = 0mA (Active port output pin open) | | | 60 | mA | | ISB3 | Stand-by current | Two-port full stand-by | CSA, CSB > Vcc - 0.2V<br>Another input Vin > Vcc - 0.2V<br>or Vin < 0.2V | | | 0.1 | mA | | ISB4 | Stal | One-port full stand-by | OSA or OSB > Vcc − 0.2V<br>Another input Vin > Vcc − 0.2V<br>or Vin < 0.2V, lout = 0mA<br>(Active port output pin open) | | | 30 | mA | | CI | Inp | out capacitance | | | | 10 | pF | | Co | - | utput capacitance in off state | | | | 15 | pF | Notes 3: The direction in which current flows into the IC is defined as positive (no sign). <sup>4:</sup> The above typical values are standard values for VCC=5V and Ta=25°C. $128 \times 8\text{-BIT} \times 2\,\text{MAIL-BOX}$ ## **SWITCHING CHARACTERISTICS** (Ta = $0 \sim 70^{\circ}$ C, Vcc = 5V±10%, unless otherwise noted) **Read cycle** | Symbol | Parameter | | Limits | | | | |----------|---------------------------------------|------|--------|------|------|--| | | | Min. | Тур. | Max. | Unit | | | tcr | Read cycle time | 70 | | | ns | | | ta(A) | Address access time | | | 70 | ns | | | ta(CS) | Chip select access time | | | 70 | ns | | | ta(OE) | Output enable access time | | | 35 | ns | | | tdis(CS) | Output disable time after CS (Note 5) | | | 35 | ns | | | tdis(OE) | Output disable time after OE (Note 5) | | | 35 | ns | | | ten(CS) | Output enable time after CS (Note 5) | 5 | | | ns | | | ten(OE) | Output enable time after OE (Note 5) | 5 | | | ns | | | tv(A) | Data effective time after Address | 10 | | | ns | | ## TIMING REQUIREMENTS (Ta = 0 $\sim$ 70°C, Vcc = 5V $\pm$ 10%, unless otherwise noted) Write cycle | Symbol | Parameter | | Limits | | | | |------------|---------------------------------------|------|--------|------|------|--| | | | Min. | Тур. | Max. | Unit | | | tow | Write cycle time | 70 | | | ns | | | tw(WE) | Write pulse width | 45 | | | ns | | | tsu(A)1 | Address setup time (for WE) | 0 | | | ns | | | tsu(A)2 | Address setup time (for CS) | 0 | | | ns | | | tsu(A-WEH) | Address setup time for rise of WE | 65 | | | ns | | | tsu(CS) | Chip select setup time | 65 | | | ns | | | tsu(D) | Data setup time | 40 | | | ns | | | th(D) | Data hold time | 0 | | | ns | | | trec(WE) | Write recovery time | 0 | | | ns | | | tdis(WE) | Output disable time after WE (Note 5) | | | 35 | ns | | | tdis(OE) | Output disable time after OE (Note 5) | | | 35 | ns | | | ten(WE) | Output enable time after WE (Note 5) | 0 | | | ns | | | ten(OE) | Output enable time after OE (Note 5) | 5 | | | ns | | Note 5: The time required for the output to change from a steady state to ±500mV under the load conditions shown in Figure 4. This parameter is guaranteed but is not tested at shipment. $128\times8\text{-BIT}\times2\,\text{MAIL-BOX}$ ## TIMING DIAGRAM Read Cycle (WE = VIH) Read cycle No. 1 (Address control) $\overline{(CS)} = \overline{OE} = VIL$ #### Write Cycle Write cycle No.1 (WE control) See Notes 6, 7 and 8. Write cycle No.2 (CS control) See Notes 7 and 8. - Notes 6: The $\overline{\text{WE}}$ of the port must be set to "H" when an address input changes. - 7: A write operation is performed during the overlap period when both $\overline{\text{CS}}$ and $\overline{\text{WE}}$ are "L". - 8: Do not apply any negative-phase signal from outside when an I/O pin is in output state. - 9: The shaded part means a state in which a signal can be "H" or "L". 128 × 8-BIT × 2 MAIL-BOX #### **SWITCHING CHARACTERISTICS MEASUREMENT CIRCUIT** Input pulse level : VIH = 3.0 V, VIL = 0V Input pulse rise/fall time : tr/tt = 5nsInput timing reference voltage : 1.5V Output timing decision voltage : 1.5V Output load : Figure 3 ~ 4 (The capacitance includes stray wiring capacitance and the probe input capacitance.) Fig 3. Output Load Fig 4. Output Load (to ten, tdis)