The revision list can be viewed directly by clicking the title page. The revision list summarizes the locations of revisions and additions. Details should always be checked by referring to the relevant text. 16 H8S/2378, H8S/2378R Group Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2300 Series Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2300 Series H8S/2378, H8S/2378R Group Hardware Manual ## **Cautions** Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. ### Notes regarding these materials - 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. - 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or - the country of destination is prohibited. - 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. ## **General Precautions on Handling of Product** #### 1. Treatment of NC Pins Note: Do not connect anything to the NC pins. The NC (not connected) pins are either not connected to any of the internal circuitry or are used as test pins or to reduce noise. If something is connected to the NC pins, the operation of the LSI is not guaranteed. ### 2. Treatment of Unused Input Pins Note: Fix all unused input pins to high or low level. Generally, the input pins of CMOS products are high-impedance input pins. If unused pins are in their open states, intermediate levels are induced by noise in the vicinity, a pass-through current flows internally, and a malfunction may occur. ## 3. Processing before Initialization Note: When power is first supplied, the product's state is undefined. The states of internal circuits are undefined until full power is supplied throughout the chip and a low level is input on the reset pin. During the period where the states are undefined, the register settings and the output state of each pin are also undefined. Design your system so that it does not malfunction because of processing while it is in this undefined state. For those products which have a reset function, reset the LSI immediately after the power supply has been turned on. #### 4. Prohibition of Access to Undefined or Reserved Addresses. Note: Access to undefined or reserved addresses is prohibited. The undefined or reserved addresses may be used to expand functions, or test registers may have been be allocated to these addresses. Do not access these registers; the system's operation is not guaranteed if they are accessed. # Configuration of This Manual This manual comprises the following items: - 1. General Precautions on Handling of Product - 2. Configuration of This Manual - 3. Preface - 4. Contents - 5. Overview - 6. Description of Functional Modules - · CPU and System-Control Modules - On-Chip Peripheral Modules The configuration of the functional description of each module differs according to the module. However, the generic style includes the following items: - i) Feature - ii) Input/Output Pin - iii) Register Description - iv) Operation - v) Usage Note When designing an application system that includes this LSI, take notes into account. Each section includes notes in relation to the descriptions given, and usage notes are given, as required, as the final part of each section. - 7. List of Registers - 8. Electrical Characteristics - 9. Appendix - 10. Main Revisions and Additions in this Edition (only for revised versions) The list of revisions is a summary of points that have been revised or added to earlier versions. This does not include all of the revised contents. For details, see the actual locations in this manual. 11. Index ## **Preface** The H8S/2378 Group and H8S/2378R Group microcomputers (MCU) made up of the H8S/2000 CPU employing Renesas Technology's original architecture as their cores, and the peripheral functions required to configure a system. The H8S/2000 CPU has an internal 32-bit configuration, sixteen 16-bit general registers, and a simple and optimized instruction set for high-speed operation. The H8S/2000 CPU can handle a 16-Mbyte linear address space. This LSI is equipped with direct memory access controller (DMAC and EXDMAC) and data transfer controller (DTC) bus masters, ROM and RAM memory, a 16-bit timer pulse unit (TPU), a programmable pulse generator (PPG), an 8-bit timer (TMR), a watchdog timer (WDT), a serial communication interface (SCI and IrDA), a 10-bit A/D converter, an 8-bit D/A converter, and I/O ports as on-chip peripheral modules required for system configuration. I<sup>2</sup>C bus interface 2 (IIC2) can also be included as an optional interface. A high functionality bus controller is also provided, enabling fast and easy connection of DRAM and other kinds of memory. A single-power flash memory (F-ZTAT<sup>TM</sup>\*) version is available for this LSI's ROM. The F-ZTAT version provides flexibility as it can be reprogrammed in no time to cope with all situations from the early stages of mass production to full-scale mass production. This is particularly applicable to application devices with specifications that will most probably change. This manual describes this LSI's hardware. Note: \* F-ZTAT is a trademark of Renesas Technology Corp. Target Users: This manual was written for users who will be using this LSI in the design of application systems. Target users are expected to understand the fundamentals of electrical circuits, logical circuits, and microcomputers. Objective: This manual was written to explain the hardware functions and electrical characteristics of this LSI to the target users. Refer to the H8S/2600 Series, H8S/2000 Series Programming Manual for a detailed description of the instruction set. Notes on reading this manual: In order to understand the overall functions of the chip Read the manual according to the contents. This manual can be roughly categorized into parts on the CPU, system control functions, peripheral functions and electrical characteristics. In order to understand the details of the CPU's functions Read the H8S/2600 Series, H8S/2000 Series Programming Manual. For the execution state of each instruction in this LSI, see Appendix D, Bus State during Execution of Instructions. In order to understand the details of a register when its name is known Read the index that is the final part of the manual to find the page number of the entry on the register. The addresses, bits, and initial values of the registers are summarized in section 25, List of Registers. Examples: Register name: The following notation is used for cases when the same or a similar function, e.g. 16-bit timer pulse unit or serial communication, is implemented on more than one channel: XXX\_N (XXX is the register name and N is the channel number) Bit order: The MSB is on the left and the LSB is on the right. Number notation: Binary is B'xxxx, hexadecimal is H'xxxx, decimal is xxxx. Signal notation: An overbar is added to a low-active signal: xxxx Related Manuals: The latest versions of all related manuals are available from our web site. Please ensure you have the latest versions of all documents you require. http://www.renesas.com/ H8S/2378 Group and H8S/2378R Group manuals: | Manual Title | ADE No. | |-----------------------------------------------------|-------------| | H8S/2378 Group,H8S/2378R Group Hardware Manual | This manual | | H8S/2600 Series, H8S/2000 Series Programming Manual | ADE-602-083 | ## User's manuals for development tools: | Manual Title | ADE No. | |---------------------------------------------------------------------------------------------------------|-------------| | H8S, H8/300 Series C/C++ Compiler, Assembler, Optimizing Linkage Editor User's Manual | ADE-702-247 | | H8S, H8/300 Series Simulator/Debugger User's Manual | ADE-702-282 | | H8S, H8/300 Series High-performance Embedded Workshop,<br>High-performance Debugging Interface Tutorial | ADE-702-231 | | High-performance Embedded Workshop User's Manual | ADE-702-201 | # Main Revisions in this Edition | Item | Page | Revisions (See Mar | nual for | Detail | s) | | | | |--------------------------------------------------------------------|-------|---------------------------------------------|-----------------------------------------|--------|------------|------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------| | All | | H8S/2373 and H8S/2 | 2373R a | dded | | | | | | 1.1 Features | 1 | On-chip memory | | | | | | | | | | ROM-less version | added | | | | | | | | | ROM Type | Model | | ROM | RAM | | Remarks | | | | Flash memory version | HD64F23 | 378 | 512 kbytes | 32 kby | tes | | | | | | HD64F23 | 378R | 512 kbytes | 32 kby | tes | | | | | | HD64F23 | 377 | 384 kbytes | 24 kby | tes | | | | | | HD64F23 | 377R | 384 kbytes | 24 kby | tes | | | | | | HD64F23 | | 384 kbytes | <u> </u> | | | | | | Masked ROM version | HD64323 | | 256 kbytes | | | | | | | DOI: 100 | HD64323 | | 256 kbytes | | | | | | | ROMLESS version | HD64123 | | | 16 kby | | | | | | | HD64123 | 373R | _ | 16 kby | tes | | | 1.2 Block Diagram | 3 | Figure 1.1 amended | | | | | | | | Figure 1.1 Internal Block<br>Diagram for H8S/2378 and<br>H8S/2378R | | \$87, | VSS | | | | | | | Figure 1.5 Internal Block<br>Diagram for H8S/2373 and<br>H8S/2373R | 7 | Figure 1.5 added | | | | | | | | 1.3.1 Pin Arrangement | 8 | Figure 1.6 amended | | | | | | | | Figure 1.6 Pin Arrangement<br>for H8S/2378 and H8S/2378R | | 0.1µF (recommy value) | mended | | | | | | | Figure 1.10 Pin Arrangement for H8S/2373 and H8S/2373R | 12 | Figure 1.10 added | | | | | | | | 1.3.2 Pin Arrangement in | 13 to | Note *5 added | | | | | | | | Each Operating Mode | 18 | | | | | | | | | | | Mode 1 <sup>*5</sup> , Mode 2 <sup>*5</sup> | | | | | | | | Table 1.1 Pin Arrangement in Each Operating Mode | | Note: 5. Only modes | 1 and 2 | may b | e used | on ROM | l-less | versions. | | 1.3.3 Pin Functions | 19 | VCL Function amend | ded | | | | | | | Table 1.2 Pin Functions | | Pir | n No. | | | | | | | | | | IS/2378 H8 | | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | | Function This pin must not b connected to the system power supply and should be connected V <sub>SS</sub> | | | | | | | | | | pin via 0.1- F<br>(recommended<br>value)<br>capacitor (place it<br>close to pin). | | Item | Page | Revisi | ions (See M | anual fo | r Deta | ils) | | |---------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|------------|---------------------------------------------------------------------|--| | 3.1 Operating Mode | 69 | Descri | ption amend | ed | | | | | Selection | | The H8S/2378 and H8S/2378R have six operating modes (modes 1 to 5 and 7). The H8S/2377, H8S/2377R, and H8S/2376 have five operating modes (modes 1 to 4 and 7). The H8S/2375 and H8S/2375R has four operating modes (modes 1, 2, 4, and 7). The H8S/2373 and H8S/2373R has two operating modes (modes 1 and 2). The operating mode is selected by the setting of mode pins (MD2 to MD0). | | | | | | | Table 3.1 MCU Operating | - | Note 1 | added | | | | | | Mode Selection | | Note: | 1. Only mode | es 1 and | 2 may | be used on ROM-less versions. | | | 3.3.7 Pin Functions | 75 | Note a | mended | | | | | | Table 3.2 Pin Functions in | | Note: I | Mode 5 is av | ailable o | nly for | the H8S/2378 and H8S/2378R. | | | Each Operating Mode | | | Only modes | 1 and 2 r | nay be | e used on ROM-less versions. | | | I/O Port States in Each Pin<br>State | _ | Item deleted | | | | | | | 3.4 Memory Map in Each<br>Operating Mode | 84 | Figure 3.9 added | | | | | | | Figure 3.9 Memory Map for H8S/2373 and H8S/2373R | | | | | | | | | 5.7.6 IRQ Status Register (ISR) | 124 | Item a | dded | | | | | | 6.2 Input/Output Pins | 128 | Note * | 3 added to d | lata trans | fer ac | knowledge | | | Table 6.1 Pin Configuration | | | | | | | | | 6.3.3 Wait Control Registers | 132 | Descri | ption amend | ed | | | | | AH, AL, BH, and BL<br>(WTCRAH, WTCRAL,<br>WTCRBH, and WTCRBL) | | (Before | e) WTARAL | → (After) | ) WTC | RAL | | | 6.3.5 | 137 | • CSA | CRL | | | | | | Control Registers H, L | | Bits 7 | to 0 descripti | | nded | | | | (CSACRH, CSACRL) | | Bit | Bit Name | Initial<br>Value | R/W | Description | | | | | 7 | CSXT7 | 0 | | CS and Address Signal Assertion | | | | | 6 | CSXT6 | 0 | | Period Control 2 | | | | | 5<br>4 | CSXT5<br>CSXT4 | 0<br>0 | R/W | These bits specify whether or not | | | | | 3 | CSXT4<br>CSXT3 | 0 | R/W<br>R/W | 3 | | | | | 2 | CSXT2 | 0 | | to be inserted. When an area for which the CSXTn bit is set to 1 is | | | | | 1 | CSXT1 | 0 | R/W | accessed, a one-state T <sub>t</sub> cycle, in | | | | | 0 | CSXT0 | 0 | R/W | accessa, a circ ciare . ( c) c.c, | | | | | | | | | signals are asserted, is inserted | | | | | | | | | after the normal access cycle. | | (Before) $\overline{\mathsf{DQMU}}$ , $\overline{\mathsf{DQML}} \to (\mathsf{After})$ $\overline{\mathsf{DQMU}}$ , $\mathsf{DQML}$ **Revisions (See Manual for Details)** Item Page 6.4.1 156 Area Division Note deleted Figure 6.6 amended Figure 6.6 Area Divisions H'000000 Area 0 (2 Mbytes) H'1FFFFF Area 1 (2 Mbytes) H'3FFFFF H'400000 (2 Mbytes) H'5FFFFF H'600000 Area 3 (2 Mbytes) H'7FFFF H'800000 (2 Mbytes) H'9FFFFF H'A00000 Area 5 (2 Mbytes) H'BFFFFF H'C00000 Area 6 (2 Mbytes) H'DFFFFF H'E00000 (2 Mbytes) H'FFFFFF Transfer Reguests from Multiple Channels (Except Auto Reguest 8.4.8 Channel Priority Order Cycle Steal Mode): Description amended Channel switching does not take place during a burst transfer or a block transfer of a single block. Figure 8.13 shows a case in which transfer requests for channels 2 and 3 are issued simultaneously. The example shown in the figure illustrates the handling of external requests in the cycle steal mode. Figure 8.13 Example of 365 Figure 8.13 replaced **Channel Priority Timing** Channel 2 transfer Channel 3 transfer Bus release Channel 2 Channel 3 Address bus release A . Channel 2 Idle Channel 3 EXDMA control Request cleared Channel 2 Request Selected Request cleared Channel 3 held Section 10 I/O Ports 425 Note \*3 added Note: 3. Only modes 1 and 2 are supported on ROM-less versions. Table 10.1 Port Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373\*3 | Item | Page | Revisions (See Manual for Details) | |-----------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10.1.4 Pin Functions for<br>H8S/2378R Group, H8S/2378,<br>H8S/2377, H8S/2375, and<br>H8S/2373 | 431 | Note * deleted | | • P17/PO15/TIOCB2/TCLKD/<br>EDRAK3*3 | | Note *3 added | | • P16/PO14/TIOCA2/<br>EDRAK2*3 | 433 | Note: 3. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. | | 10.1.5 Pin Functions for H8S/2376 | 439 | Note deleted | | 10.4.2 Pin Functions | 474 | Note deleted | | 10.8.2 Pin Functions | 493 | Note deleted | | 10.9.7 Pin Functions | 498 | Description amended | | | | (Before) • PA4/A20 $\rightarrow$ (After) • PA4/A20/ $\overline{\text{IRQ4}}$ | | 10.15.5 Pin Functions for | 527 | Note * added | | H8S/2378R Group, H8S/2378,<br>H8S/2377, H8S/2375, and<br>H8S/2373* | | Note: * Only modes 1 and 2 are supported on ROM-less versions. | | 10.16.1 Port H Data | 534 | Note *3 added | | Direction Register (PHDDR) | | Note: 3. Only modes 1 and 2 are supported on ROM-less versions. | | 10.16.4 Pin Functions for | 537 | Note * added | | H8S/2378R Group, H8S/2378,<br>H8S/2377, H8S/2375, and<br>H8S/2373* | | Note: * Only modes 1 and 2 are supported on ROM-less versions. | | 11.5 Interrupt Sources | 603 | Note * added | | Table 11.36 TPU Interrupts | | DMAC* Activation | | | | Note: * Not supported by the H8S/2376. | | 13.8.3 Contention between | 657 | Description added | | TCOR Write and Compare<br>Match | | During the $T_2$ state of a TCOR write cycle, the TCOR write has priority and the compare match signal is inhibited even if a compare match event occurs as shown in figure 13.12. | | | | When using the TMR, ICR input capture is in contention with compare match in the same way as writes to the TCOR. In such cases input capture has precedence and the compare match signal is inhibited. | | 14.4.1 Watchdog Timer<br>Mode | 669 | Legend deleted | | Figure 14.2 Operation in Watchdog Timer Mode | | | | Item | Page | Revisions (See Manual for Details) | |----------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------| | 14.6.1 Notes on Register | 671 | Writing to TCNT, TCSR, and RSTCSR | | Access | | Figure 14.4 replaced | | Figure 14.4 Writing to TCNT, TCSR, and RSTCSR | | TCNT write or Writing to RSTE bit in RSTCSR | | | | Address: H'FFBC (TCNT) 15 8 7 0 H'FFBE (RSTCSR) H'5A Write data | | | | TCSR write | | | | Address: H'FFBC (TCSR) | | | | Writing 0 to WOVF bit in RSTCSR | | | | Address: H'FFBE (RSTCSR) 15 8 7 0 H'A5 H'00 | | | | Writing to RSTE bit in RSTCSR | | | | Address: H'FFBE (RSTCSR) | | 15.3.9 Bit Rate Register | 699 to | 34* added to operating frequency φ table | | (BRR) | 702 | Note * added | | Table 15.3 BRR Settings for Various Bit Rates (Asynchronous Mode) | | Note: * Supported on the H8S/2378 and H8S/2378R only. | | Table 15.4 Maximum Bit<br>Rate for Each Frequency<br>(Asynchronous Mode) | | | | Table 15.5 Maximum Bit<br>Rate with External Clock Input<br>(Asynchronous Mode) | | | | Table 15.6 BRR Settings for<br>Various Bit Rates (Clocked<br>Synchronous Mode) | | | | Table 15.7 Maximum Bit<br>Rate with External Clock Input<br>(Clocked Synchronous Mode) | | | | 15.3.9 Bit Rate Register | 703 | Operating frequency $\phi$ amended to 20.00 MHz | | (BRR) | | $34*$ added to operating frequency $\phi$ table | | Table 15.8 Examples of Bit Rate for Various BRR Settings | | Note * added | | (Smart Card Interface Mode)<br>(when n = 0 and S = 372) | | Note: * Supported on the H8S/2378 and H8S/2378R only. | | Table 15.9 Maximum Bit | | 34* added to operating frequency φ table | | Rate at Various Frequencies (Smart Card Interface Mode) | | Note * added | | (when $S = 372$ ) | | Note: * Supported on the H8S/2378 and H8S/2378R only. | | 15.8 IrDA Operation | 744 | 34* added to operating frequency φ table | | Table 15.12 Settings of Bits | | Note * added | | IrCKS2 to IrCKS0 | | Note: * Supported on the H8S/2378 and H8S/2378R only. | | Item | Page | Revisions (See Manual for Details) | | | | | | | | | |-------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 15.10.3 Mark State and | 748 | Desc | Description amended | | | | | | | | | Break Sending | | To maintain the communication line at mark state until TE is set to 1, set both DDR and DR to 1. Since TE is cleared to 0 at this point, the TxD pin becomes an I/O port, and 1 is output from the TxD pin. To send a break during serial transmission, first set DDR to 1 and clear DR to 0, and then clear TE to 0. | | | | | | | | | | Section 16 I <sup>2</sup> C Bus | 755 | Desc | ription | amende | d | | | | | | | Interface2 (IIC2) (Option) | | <ol> <li>For the F-ZTAT version and ROMLESS version, product model<br/>names do not depend on optional functions. When using optional<br/>functions, contact the Renesas Technology sales office.</li> </ol> | | | | | | | | | | 16.3.1 I <sup>2</sup> C Bus Control | 759 | Bits 5 | 5, 4 and | bits 3 to | o 0 des | cription amended | | | | | | Register A (ICCRA) | | <b>Bit</b> 5 4 | Bit<br>Name<br>MST<br>TRS | Initial<br>Value<br>0<br>0 | R/W<br>R/W<br>R/W | Master/Slave Select Transmit/Receive Select When arbitration is lost in master mode, MST and TRS are both reset by hardware, causing a transition to slave receive mode. Modification of the TRS bit should be made between transfer frames. In addition, TRS is set to 1 automatically in slave receive mode if the seventh bit of the start condition matches the slave address set in SAR and the eighth bit is set to 1. Operating modes are described below according to MST and TRS combination. 00: Slave receive mode 01: Slave transmit mode 10: Master receive mode 11: Master transmit mode | | | | | | | | 3<br>2<br>1<br>0 | CKS3<br>CKS2<br>CKS1<br>CKS0 | 0<br>0<br>0 | R/W<br>R/W<br>R/W | Transfer clock select 3 to 0 In the master mode, these bits should be set according to the necessary transfer rate (see table 16.2). In the slave mode, they are used to secure the data setup time in transmit mode. The data setup time is 10 tcyc if CKS3 is cleared to 0 and 20 tcyc if CKS3 is set to 1. | | | | | | Table 16.2 Transfer Rate | 760 | 34* a | added to | o operat | ing fred | quency φ table | | | | | | | | Note * added | | | | | | | | | | | | Note: * Supported on the H8S/2378 and H8S/2378R only. | | | | | | | | | | 16.3.3 I <sup>2</sup> C Bus Mode | 762 | | | | | - | | | | | | Register (ICMR) | | Description amended ICMR controls the master mode wait and selects the number of transfer bits. | | | | | | | | | | Item | Page | Revisions (See Manual for Details) | | | | | | | | | |--------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 16.3.5 I <sup>2</sup> C Bus Status | 765 | Bit 7 | description | n amended | | | | | | | | Register (ICSR) | | Bit | Bit Name | Initial Value | R/W | Description | | | | | | | | 7 | TDRE | 0 | R/W | Transmit Data Register Empty | | | | | | | | | | | | <ul> <li>[Setting condition]</li> <li>When data is transferred from ICDRT to ICDRS and ICDRT becomes empty</li> <li>When TRS has been set</li> <li>When a start condition (including retransmission) has been issued</li> <li>When a transition from the receive mode to the transmit mode has been made in the slave mode</li> </ul> | | | | | | | | | | | | <ul><li>[Clearing conditions]</li><li>When 0 is written in TDRE after reading TDRE = 1</li></ul> | | | | | | | | | | | | When data is written in ICDRT | | | | | | | | | | | | | | | | | | 16.3.7 I <sup>2</sup> C Bus Transmit Data | 767 | Des | cription add | led | | | | | | | | Register (ICDRT) | | If the next transfer data is written to ICDRT during transferring data of ICDRS, continuous transfer is possible. The initial value of ICDRT is H'FF. | | | | | | | | | | 16.3.8 I <sup>2</sup> C Bus Receive Data | - | Description added | | | | | | | | | | Register (ICDRR) | | | | | | erefore the CPU cannot be written CDRR is H'FF. | | | | | | 16.4.5 Slave Receive | 775 | Des | cription am | ended | | | | | | | | Operation | | rece<br>is re | eive clock po<br>ad. The cha | ulse falls while<br>ange of the ac | e RDR<br>cknowl | R every time RDRF is set. If 8th F is 1, SCL is fixed low until ICDRR edge before reading ICDRR, to be rected to the next transmit frame. | | | | | | Figure 16.12 Slave Receive | 776 | Figu | ire 16.12 ar | nended | | | | | | | | Mode Operation Timing 2 | | SD<br>(slave o | | | | \ A | | | | | | 16.4.7 Example of Use | 779 | Note | and additi | onal informati | ion add | led | | | | | | Figure 16.15 Sample Flowchart for Master Receive | | Note: * Ensure that no interrupts are received while steps [1] through [3] are being processed. | | | | | | | | | | Mode | | Additional information: If only one byte is received, steps [2] through [6] are omitted following step [1], and processing jumps to step [7]. | | | | | | | | | | Figure 16.17 Sample | 781 | Add | itional infor | mation added | | | | | | | | Flowchart for Slave Receive Mode | | Additional information: If only one byte is received, steps [2] through [6] are omitted following step [1], and processing jumps to step [7]. | | | | | | | | | | Item | Page | Revisions (See Manual for Details) | |-----------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16.5 Interrupt Request | 782 | Description added | | | | Interrupt exception handling is performed when the interrupt conditions listed in table 16.3 are set to 1 and the CPU is ready to accept interrupts. During exception handling, the interrupt sources should be cleared. Note, however, that TDRE and TEND are automatically cleared by writing transmit data to ICDRT, and RDRF is automatically cleared by reading data from ICDRR. In particular, if TDRE is set at the same time transmit data is written to ICDRT, and then TDRE is cleared again, an extra byte of data may be transmitted. | | 17.7.2 Permissible Signal | 797 | Description amended | | Source Impedance | | This LSI's analog input is designed so that conversion precision is guaranteed for an input signal for which the signal source impedance is 5 k $\Omega$ or less. This specification is provided to enable the A/D converter's sample-and-hold circuit input capacitance to be charged within the sampling time; if the sensor output impedance exceeds 5 k $\Omega$ , charging may be insufficient and it may not be possible to guarantee the A/D conversion accuracy. | | Figure 17.6 Example of | 798 | Figure 17.6 amended | | Analog Input Circuit | | Sensor output impedance | | | | Up to 5 k $\Omega$ | | | | Sensor input Low-pass filter C to 0.1 µF 7// | | 17.7.6 Notes on Noise<br>Countermeasures | _ | Figure 17.8 Analog Input Pin Equivalent Circuit deleted | | 18.4 Operation | 810 | Description amended | | | | $\frac{\text{DADR contents}}{256} \times \text{Vref}$ | | Section 19 RAM | 813 | H8S/2373 and H8S/2373R added to table | | | | RAM Product Type ROM Type Capacity RAM Address | | | | H8S/2373 HD6412373 ROMLESS version 16 kbytes H'FF8000 to H'FFBFFF H8S/2373R HD6412373R | | Section 21 Flash Memory<br>(0.18-μm F-ZTAT Version) | 839 to<br>924 | Preliminary deleted | | 21.1 Features | 839 | Programming/erasing time amended | | | | The flash memory programming time is 1 ms (typ) in 128-byte simultaneous programming and $8~\mu s$ per byte. The erasing time is 750 ms (typ) per 64-kbyte block. | | Item | Page | Revisi | ons (Se | ee Manı | ual for | Details) | | | | |----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 21.3.1 Programming/Erasing | 850 | • Flas | h Code | Control | and S | tatus Register (FCCS) | | | | | Interface Register | | Bit 4 description amended | | | | | | | | | | | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | | | | | | | 4 | FLER | 0 | R | Flash Memory Error | | | | | | | | | | | Indicates an error occurs during programming and<br>erasing flash memory. When FLER is set to 1, flash<br>memory enters the error protection state. This bit is<br>initialized at transition to a power-on reset or hardware<br>standby mode. | | | | | | | | | | | When FLER is set to 1, high voltage is applied to the internal flash memory. To reduce the damage to flash memory, the reset must be released after the reset period of 100 µs which is longer than normal. | | | | | 21.3.2 Programming/Erasing | 856 | Descri | ption an | nended | | | | | | | Interface Parameter | | registe<br>proces<br>storing | ers of the<br>sing res<br>the reg<br>ocessing | e CPU e<br>sult is w<br>jisters e | except<br>ritten ir<br>xcept f | n, or on-chip program is executed, for R0L are stored. The return value of the n R0L. Since the stack area is used for for R0L, the stack area must be saved at imum size of a stack area to be used is | | | | | | 857 | (1) Download Control | | | | | | | | | | | Description amended | | | | | | | | | | | The on-chip program is automatically downloaded by setting the SCO bit to 1. The on-chip RAM area to be downloaded is the 128-kbyte area starting from the address specified by FTDAR. | | | | | | | | | | 858 | (2) Pro | grammi | ing/Eras | sing Ini | tialization | | | | | | | Bits 15 | to 0 de | scriptio | n amei | nded | | | | | | | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | | | | | | | 15 to 0 | F15 to F0 | _ | R/W | Frequency Set | | | | | | | | | | | Set the operating frequency of the CPU. The setting value must be calculated as the following methods. | | | | | | | | | | | <ol> <li>The operating frequency which is shown in MHz units<br/>must be rounded in a number to three decimal places<br/>and be shown in a number of two decimal places.</li> </ol> | | | | | | | | | | | <ol><li>The value multiplied by 100 is converted to the binary<br/>digit and is written to the FPEFEQ parameter (general<br/>register ER0).</li></ol> | | | | | | | | | | | For example, when the operating frequency of the CPU is 34.000 MHz, the value is as follows. | | | | | | | | | | | The number to three decimal places of 34.000 is<br>rounded and the value is thus 34.00. | | | | | | | | | | | 2. The formula that 34.00 × 100 = 3400 is converted to the binary digit and B'0000,1101,0100,1000 (H'0D48) is set to R0. | | | | | Item | Page | Revisions (See M | anual for Details) | | |--------------------------------------------------|------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 21.4.1 Boot Mode | 869 | (1) SCI Interface S | Setting by Host | | | Table 21.6 System Clock | | Table 21.6 amende | ed | | | Frequency for Automatic-Bit- | | Bit Rate of Host S | System Clock Fr equen cy | | | Rate Adjustment by This LSI | | | to 25 MHz<br>to 25 MHz | | | | - | | | | | | | (2) State Transitio | • | 9.1. 1.2. 11.1 | | | | 0 . 0 | ramming/erasing command v | · | | | | programming/erasi<br>blocks containing a | waiting program data is retur<br>ing command wait. Before re<br>a programming finished area<br>ned command has been issu<br>erased blocks. | programming erased for which the | | | | : | :<br>EB9 | | | | | Programming finished are | finished area (FR10 and FR11) | | | | | | EB12 | | | 21.4.2 User Program Mode | 871 | Description amend | led | | | | | | ted accidentally, reset must I<br>which is longer than normal | | | Figure 21.10 RAM Map when Programming/Erasing Is | 872 | (1) On-chip RAM / | Address Map when Program | ming/Erasing Is | | Executed | | Figure 21.10 amen | nded | | | | | • | <on-chip ram=""></on-chip> | Address | | | | | Area that can be used by user | RAMTOP (H'FF4000) | | | | | DPFR<br>(Return value: 1 byte) | FTDAR setting | | | | Area to be | System use area<br>(15 bytes) | FTDAR setting + 16 | | | | (Size : 4 kbytes) | Programming/erasing program entry<br>Programming finished | FTDAR setting + 32 | | | Unusable area in | | Initialization program entry | | | | | programming/erasing processing period | Initialization + programming program<br>+ Programming finished<br>or | FTDAR setting + 4 | | | | <u> </u> | Initialization + erasing program | _ | RENESAS Area that can be used by user RAMEND (H'FFC000) | Item | Page | Revisions (See Manual for Details) | |-------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21.4.2 User Program Mode | 880 | (3) Erasing Procedure in User Program Mode | | | | 3., 6. description amended | | | | <ul> <li>Since the stack area is used in the erasing program, a stack area of a maximum 128 bytes must be allocated in RAM</li> </ul> | | | | If this LSI is restarted by a power-on reset immediately after user MAT erasure has completed, secure a reset period (period of $\overline{RES} = 0$ ) that is at least as long as normal 100 $\mu s$ . | | 21.4.3 User Boot Mode | 881 | (1) User Boot Mode Initiation | | | | Description amended | | | | Next, processing starts from the execution start address of the reset vector in the user boot MAT. At this point, H'AA is set to FMATS because the execution MAT is the user boot MAT. | | Figure 21.13 Procedure for | 882 | (2) User MAT Programming in User Boot Mode | | Programming User MAT in<br>User Boot Mode | | Flowchart amended | | Oser boot wode | | | | | | FPFR = 0 ? No Yes Clear FKEY and programming | | | | No Required data | | | | programming is completed? | | | | Yes Programming finished | | | | processing JSR FTDAR setting + 16 | | | | Clear FKEY to 0 | | | | | | | | Set FMATS to H'AA to select user boot MAT switchover | | | | End programming | | | | procedure program | | 21.4.4 Procedure Program | 885 | (1) Conditions that Apply to Programming/Erasing | | and Storable Area for<br>Programming Data | | 2., 6. description amended | | | | <ol><li>The on-chip programming/erasing program will use the 128 bytes<br/>as a stack. So, make sure that this area is secured.</li></ol> | | | | 6. After programming/erasing, the flash memory should be inhibited | | | | until FKEY is cleared. The reset state ( $\overline{\text{RES}} = 0$ ) must be in place for more than 100 $\mu s$ | | | | when the LSI mode is changed to reset on completion of a | | | | programming/erasing operation. | | | | Transitions to the reset state, and hardware standby mode are inhibited during programming/erasing. When the reset signal is | | | | accidentally input to the chip, a longer period in the reset state than | | | | usual (100 $\mu s$ ) is needed before the reset signal is released. | | Item | Page | Revisions (See Manual for Details) | | | | | | |------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 21.5.3 Error Protection | 897 | Description amended | | | | | | | | | 4. When a bus master other than the CPU such as the DMAC or DTC gets bus mastership during programming/erasing. | | | | | | | | | Error protection is cancelled only by a power-on reset or by hardware-standby mode. Note that the reset should only be released after providing a reset input over a period longer than the normal $\frac{100~\mu s}{100~\mu s}$ period. | | | | | | | 21.8 Serial Communication | 899 | (9) Programming/Erasing State | | | | | | | Interface Specification for<br>Boot Mode | | (b) 128-byte programming | | | | | | | Boot wode | | Description added | | | | | | | | | ERROR: (one byte): Error code | | | | | | | | | H'11: Checksum Error | | | | | | | | | H'2A: Address error | | | | | | | | | The address is not within the specified MAT. | | | | | | | | | H'53: Programming error A programming error has occurred and programming cannot | | | | | | | | | be continued. | | | | | | | 21.9 Usage Notes | 924 | Download time of on-chip program | | | | | | | | | Description amended | | | | | | | | | Download time of on-chip program | | | | | | | | | The programming program that includes the initialization routine and the erasing program that includes the initialization routine are each 4 kbytes or less. Accordingly, when the CPU clock frequency is $34$ MHz, the download for each program takes approximately $60~\mu s$ at maximum. | | | | | | | 23.1.1 System Clock Control | 929 | Bits 2 to 0 description amended | | | | | | | Register (SCKCR) | | Bit Bit Name Initial V alue R/W Description | | | | | | | | | 2 SCK2 0 RW System Clock Select 2 to 0 1 SCK1 0 RW Select the division ratio. | | | | | | | | | 0 SCK0 0 R/W 000: 1/1 | | | | | | | | | 001: 1/2 | | | | | | | | | 010: 1/4<br>011: 1/8 | | | | | | | | | 100: Setting prohibited | | | | | | | | | 101: Setting prohibited 11X: Setting prohibited | | | | | | | 22.2.1 Connecting a Crystal | 020 | Note * added | | | | | | | 23.2.1 Connecting a Crystal Resonator | 930 | $C_{L1} = C_{L2} = 10 \text{ to } 22 \text{ pF}^*$ | | | | | | | Figure 23.2 Connection of | | . = | | | | | | | Crystal Resonator (Example) | | Note: * $C_{L1} = C_{L2} = 10 \text{ pF}$ on the H8S/2378 and H8S/2378R | | | | | | | 23.4 Frequency Divider | 933 | Description amended | | | | | | | | | The frequency divider divides the PLL output clock to generate a 1/2, 1/4, or 1/8 clock. | | | | | | | Item | Page | Revisions (See M | Manual for | Detai | ls) | | | | |-------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------|----------------------------|-----------------------------------|--------------|---------------------------------------| | 23.5.1 Notes on Clock Pulse | 933 | Description amen | ded | | | | | | | Generator | | <ol> <li>The following points should be noted since the frequer<br/>changes according to the settings of SCKCR and PLLCR</li> </ol> | | | | | | | | | | Select a clock div<br>range of clock cyc<br>Characteristics. Ir<br>MHz (minimum) a<br>be less than 8 MH | cle time tcy<br>other wor<br>and 33 MH: | /c shov<br>·ds, φ n<br>z* (ma: | vn in t<br>nust b<br>ximum | he AC ti<br>e set to<br>n). The s | ming o | f the Electrical<br>between 8 | | | | Note * added | | | | | | | | | | Note: * 34 MHz fo | or the H8S | /2378 a | and H | 8S/2378 | R | | | Section 24 Power-Down<br>Modes | 937 | Note deleted | | | | | | | | Figure 24.1 Mode<br>Transitions | | | except hardw | | | | | STBY is driven low. eset state occurs | | 24.2.3 Software Standby | 945 | 34* added to ope | rating frequ | uency | φ table | Э | | | | Mode | | Note * added | | | | | | | | Table 24.2 Oscillation<br>Stabilization Time Settings | | Note: * Supported | on the H | 3S/237 | 8 and | H8S/23 | 78R or | nly. | | 26.1.3 AC Characteristics | 994 | Note * added | | | | | | | | Table 26.5 Clock Timing | | Note: * Not suppo | orted by the | e H8S/ | 2378 | Group. | | | | Table 26.8 Bus Timing (2) | 997, | Table 26.8 amend | ded, Note | * adde | d | | | | | | 998 | Item | Symbo | | | Max. | Unit | Test Condit ions | | | | Write data setup time 1 | t <sub>WDS1</sub> | | t <sub>cyc</sub> – 15 | _ | ns | Figures 26.7 to — 26.22 | | | | Write data setup time 2 | t <sub>WDS2</sub> | | t <sub>cyc</sub> – 15 | _ | ns | _ | | | | Write data setup time 3 | t <sub>WDS3</sub> | | <sub>cyc</sub> – 15 | | ns | F: 00.04 | | | | BREQO delay time | t <sub>BRQOD</sub> | | | 25 | ns | Figure 26.24 | | | | Address delay time 2* CS delay time 4* | t <sub>AD2</sub> | | | 16.5<br>16.5 | ns<br>ns | Figure 26.25<br>Figure 26.26 | | | | DQM delay time | t <sub>CSD4</sub> | | | 16.5 | ns | Figure 26.26 | | | | CKE delay time* | t <sub>CKED</sub> | | | 16.5 | ns | Figure 26.27 | | | | Read data setup time 3* | t <sub>RDS3</sub> | 15 | | | ns | Figure 26.26 | | | | Read data hold time 3* | t <sub>RDH3</sub> | 0 | | _ | ns | Figure 26.26 | | | | Write data delay time 2* | twon | | | 31.5 | ns | Figure 26.26 | | | | Write data hold time 4* | t <sub>WDH4</sub> | 2 | | _ | ns | Figure 26.26 | | 26.1.6 Flash Memory<br>Characteristics | 1003 | Table 26.13 amer | | | | | | | | Table 26.13 Flash Memory | | Item | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | | Characteristics (0.35-μm F-ZTAT Version) | | Programming time*1 *2 *4 | t <sub>P</sub> | _ | 10 | 200 | ms/<br>128 b | | | | | Erase time*1 *3 *6 | t <sub>E</sub> | _ | 50 | 1000 | ms/bl | · | | | | | | | | | | | | Item | Page | Revisio | ns (See Man | ual for | Details) | | | | | |----------------------------------------------------|-------|--------------------------------------------------|----------------------------------------------------------------|--------------------------------------------|--------------------------|--------------------------------|----------------------|-----------------------|------------------------------------------------------------| | 26.2.2 DC Characteristics | 1008, | Table 26 | .16 amended | ı | | | | | | | Table 26.16 DC | 1009 | | | | | | | | Test | | | | Item | | Symbol | Min. | Тур. | Max. | Unit | Conditions | | Characteristics | | Three-state<br>leakage<br>current<br>(off state) | Ports 1 to 3,<br>P50 to P53,<br>ports 6 and 8,<br>ports A to H | I <sub>TSI</sub> | = | _ | 1.0 | μА | $V_{in}$ = 0.5 to $V_{CC}$ – 0.5 V | | | | Input pull-up<br>MOS<br>current | Ports A to E | Ip | 10 | _ | 300 | μА | V <sub>CC</sub> = 3.0 to<br>3.6 V<br>V <sub>in</sub> = 0 V | | | | Input | RES | Cin | | | 30 | pF | V <sub>in</sub> = 0 V | | | | capacitance | | - Cin | | | 30 | рF | f = 1 MHz | | | | All input pins<br>except RES<br>and NMI | _ | = | | 15 | рF | T <sub>a</sub> = 25°C | | | | | Current | Normal operation | Icc*4 | _ | 40 (3.3 V) | 60 | mA | f = 33 MHz | | | | consump-<br>tion* <sup>2</sup> | Sleep mode | - | - | 20 (3.3 V) | | mA | f = 33 MHz | | | | tion* | Standby mode*3 | = | _ | 5 | 20 | μΑ | Ta ≤ 50°C | | | | | | | _ | _ | 80 | μΑ | 50°C < Ta | | | | Analog<br>power | During A/D and D/A conversion | Alcc | _ | 0.5 (3.0 V) | 2.0 | mA | | | | | supply | Idle | - | | 0.01 | 5.0 | μА | | | | | Reference<br>power | During A/D and D/A conversion | Alcc | | 3.0 (3.0 V) | 6.0 | mA | | | | | supply<br>current<br>RAM standb | Idle | V <sub>RAM</sub> | 2.5 | 0.01 | 5.0 | A<br>V | | | | | I <sub>CC</sub> ma<br>(norm | epends on VC<br>$ax = 15 (mA) \cdot 15 (mA) \cdot 15 (mA)$ | + 0.37 ( | mA/(MHz | $\times$ V)) $\times$ | | | oon mada) | | | | | ax = 15 (mA) | | • | | VCC X | (516 | eep mode) | | 26.2.3 AC Characteristics Table 26.18 Clock Timing | 1010 | | $T_a = -20^\circ$ | V to 3.<br>S = AV <sub>SS</sub><br>C to +7 | | = 3.0 V<br>= 8 MHz<br>lar spec | z to 34<br>cificatio | MH<br>ns), | Z, | | | | Item | | Symbol | Min. | Max. | Uni | t Te | est Condi tions | | | | Clock cycle | time | t <sub>cyc</sub> | 29.4 | 125 | ns | Fi | gure 26.2 | | | | Clock pulse | high width | t <sub>CH</sub> | 9 | _ | ns | Fi | gure 26.2 | | | | Clock pulse | low width | t <sub>CL</sub> | 9 | _ | ns | | | | | | Clock rising | time | t <sub>Cr</sub> | _ | 5 | ns | | | | | | Clock falling | time | t <sub>Cf</sub> | _ | 5 | ns | | | | | | Reset oscilla<br>(crystal) | ation settling time | t <sub>OSC1</sub> | 10 | _ | ms | Fi | gure 26.4(1) | | | | Software sta<br>settling time | andby oscillation<br>(crystal) | t <sub>OSC2</sub> | 10 | | ms | Fi | gure 26.4(2) | | | | External clo-<br>settling time | ck output delay | t <sub>DEXT</sub> | 1 | _ | ms | Fi | gure 26.4(1) | | | | Clock phase | | $t_{\text{cdif}}$ | $1/4 \times t_{cyc} - 3$ | $1/4 \times t_{cyc}$ | -3 ns | | gure 26.3 | | | | Clock pulse<br>(SDRAM )* | high width | tsdch | 9 | _ | ns | Fi | gure 26.3 | | | | | | | | | | | | 9 5 5 $t_{\text{SDCL}}$ $t_{\text{sdcr}}$ Clock pulse low width Clock rising time (SDRAM )\* Clock falling time (SDRAM )\* (SDRAM )\* Figure 26.3 Figure 26.3 Figure 26.3 ns | Item | Page | Revisions (See Manual for Details) | |------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26.2.3 AC Characteristics | 1011 | Conditions amended | | Table 26.19 Control Signal Timing | | Conditions: $V_{CC}=3.0$ V to $3.6$ V, $AV_{CC}=3.0$ V to $3.6$ V, $V_{ref}=3.0$ V to $AV_{CC}$ , $V_{SS}=AV_{SS}=0$ V, $\phi=8$ MHz to $34$ MHz, $T_a=-20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a=-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | | Table 26.20 Bus Timing (1) | 1012, | Conditions amended, table 26.20 amended | | | 1013 | Conditions: $V_{CC}=3.0 \text{ V}$ to $3.6 \text{ V}$ , $AV_{CC}=3.0 \text{ V}$ to $3.6 \text{ V}$ , $V_{ref}=3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS}=AV_{SS}=0 \text{ V}$ , $\phi=8 \text{ MHz}$ to $\frac{34}{4} \text{ MHz}$ , $T_a=-20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a=-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | | | | Item Symbol Min. Max. Unit Test Condit ions Read data access time 1 $T_{AC1}^*$ — $1.0 \times t_{cyc}$ — [25] ns Figures 26.7 to | | | | Read data access time 2 T <sub>AC2</sub> — 1.5 × t <sub>cyc</sub> – 25 ns 26.20, 26.25 | | | | Read data access time 3 $T_{AC3}^*$ 2.0 × $t_{cyc}$ _25 ns | | | | Read data access time 4 T <sub>AC4</sub> — 2.5 ×t <sub>cyc</sub> – 25 ns | | | | Read data access time 5 $T_{AC5}$ $1.0 \times t_{cyc} - 25$ ns | | | | Read data access time 6 T <sub>ACS</sub> 2.0 ×t <sub>cyc</sub> = 25 ns | | | | Read data access time 7 T <sub>AC7</sub> * 4.0 ×t <sub>cyc</sub> = 25 ns | | | | Read data access time 8 T <sub>AC8</sub> 3.0 ×t <sub>cyc</sub> = 25 ns | | | | | | | | Address read data access time 1 T <sub>AA1</sub> — 1.0 ×t <sub>oyc</sub> – 25 ns Address read data access time 2 T <sub>AA2</sub> — 1.5 ×t <sub>oyc</sub> – 25 ns | | | | , see | | | | Address read data access time 3 T <sub>AA3</sub> 2.0 × t <sub>cyc</sub> - 25 ns | | | | Address read data access time 4 $T_{AA4}$ — $2.5 \times t_{cyc} - 25$ ns Address read data access time 5 $T_{AA5}$ — $3.0 \times t_{cyc} - 25$ ns | | | | Conditions: V <sub>CC</sub> = 3.0 V to 3.6 V, AV <sub>CC</sub> = 3.0 V to 3.6 V, V <sub>ref</sub> = 3.0 V to AV <sub>CC</sub> , V <sub>SS</sub> = AV <sub>SS</sub> = 0 V, $\phi$ = 8 MHz to 34 MHz, T <sub>a</sub> = -20°C to +75°C (regular specifications), T <sub>a</sub> = -40°C to +85°C (wide-range specifications) | | | | Ta = -40 C to +65 C (wide-range specifications) | | | | Item Symbol Min. Max. Unit Test Conditions | | | | Write data delay time t <sub>WDD</sub> — 23 ns Figures 26.7 to | | | | Write data setup time 1 $t_{WDS1}$ 0.5 × $t_{cyc}$ - 15 — ns | | | | Write data setup time 2 $t_{WDS2}$ 1.0 $\times$ $t_{cyc}$ $-$ 15 ns | | | | Write data setup time 3 $t_{WDS3}$ $1.5 \times t_{cyc} - 15$ ns | | | | Write data hold time 1 $t_{WDH1}$ 0.5 × $t_{cyc}$ – 13 ns | | | | Write data hold time 2 $t_{WDH2}$ 1.0 × $t_{cyc}$ – 13 — ns | | | | Write data hold time 3 $t_{WDH3}$ 1.5 $\times$ $t_{cyc}$ – 13 — ns | | Table 26.22 DMAC and | 1015 | Conditions amended | | EXDMAC Timing Table 26.23 Timing of On- Chip Peripheral Modules | 1016 | _ Conditions: $V_{CC} = 3.0 \text{ V}$ to $3.6 \text{ V}$ , $AV_{CC} = 3.0 \text{ V}$ to $3.6 \text{ V}$ , $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $\phi = 8 \text{ MHz}$ to $34 \text{ MHz}$ , $T_a = -20 ^{\circ}\text{C}$ to $+75 ^{\circ}\text{C}$ (regular specifications), $T_a = -40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ (wide-range specifications) | | 26.2.4 A/D Conversion | 1018 | Conditions amended | | Characteristics | 1010 | Conditions: $V_{CC} = 3.0 \text{ V}$ to $3.6 \text{ V}$ , $AV_{CC} = 3.0 \text{ V}$ to $3.6 \text{ V}$ , | | Table 26.24 A/D Conversion Characteristics | | $V_{ref}=3.0$ V to AV <sub>CC</sub> , V <sub>SS</sub> = AV <sub>SS</sub> = 0 V, $\phi=8$ MHz to $\overline{34}$ MHz, $T_a=-20^{\circ}$ C to +75°C (regular specifications), $T_a=-40^{\circ}$ C to +85°C (wide-range specifications) | | Item | Page | Revisions (See Manu | ıal for E | etails | s) | | | | |-------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------|-------------------------|--------|------------------|---------------------------| | 26.2.5 D/A Conversion | 1018 | Conditions amended | | | | | | | | Characteristics Table 26.25 D/A Conversion Chara | | | | | | | | | | 26.2.6 Flash Memory | 1019 | Conditions amended, t | table 26 | .26 re | place | ed | | | | Characteristics | | Conditions: $V_{CC} = 3.0$ | V to 3.6 | ۷, A۱ | √ <sub>CC</sub> = | 3.0 V | to 3.6 V, V | <sub>ref</sub> = 3.0 V to | | Table 26.26 Flash Memory<br>Characteristics<br>(0.18-μm F-ZTAT Version) | | Conditions: $V_{CC} = 3.0 \text{ V}$ to $3.6 \text{ V}$ , $AV_{CC} = 3.0 \text{ V}$ to $3.6 \text{ V}$ , $V_{ref} = 3.0 \text{ AV}_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $T_a = 0^{\circ}\text{C}$ to $75^{\circ}\text{C}$ (Programm Erasing Operating Temperature Range: Normal Specifications), $T_a = 0^{\circ}\text{C}$ to $85^{\circ}\text{C}$ (Programming/Eras Operating Temperature Range: Extended Temperature Range Specifications) | | | | | | | | | | Item | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | | | | Programming time (total) *1 *2 *4 | | _ | 11 | 0 | ms/<br>128 bytes | Containone | | | | Erase time *1 *2 *4 | t <sub>E</sub> | _ | 250 | 1500 | ms/<br>4 kbytes | | | | | | | _ | 500 | 4000 | ms/<br>32 kbytes | | | | | | | _ | 750 | 6500 | ms/<br>64 kbytes | | | | | Programming time (total) *1 *2 *4 | tp | _ | 4 | 12 | s/512 kbytes | T <sub>a</sub> = 25°C | | | | Erase time (total) *1 *2 *4 | tE | _ | 7 | 20 | s/512 kbytes | T <sub>a</sub> = 25°C | | | | Programming and erase time (total) *1 *2 *4 | t <sub>PE</sub> | _ | 11 | 32 | s/512 kbytes | T <sub>a</sub> = 25°C | | | | Rewrite times | N <sub>WEC</sub> | 100* <sup>3</sup> | _ | _ | Times | | | | | Data storage time *4 | t <sub>DRP</sub> | 10 | _ | _ | Year | | | | | Notes: 1. Actual progr<br>characteristi<br>2. Programmin<br>time.<br>3. The minimur<br>are guarante<br>minimum nu | cs. ig and e m numb eed. (Th | rase to | imes<br>times<br>trante | do no | t include da | ata transfer | | | | 4. Rewrite cha | racterist | tics ar | e for | the or | perating ran | ige including | the minimum value. | Item | | Page | Revision | s (See Ma | anual f | or Deta | ils) | | | |---------------------------|--------------------------|-----------------|---------------------------------------------|--------------------------|-----------------|----------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------| | Appendix A. in Each Pin S | I/O Port States<br>State | 1049 | P35/OE/0 | MCU Operating | ded | Hardwar<br>Standby | | Bus<br>Releas | Program<br>Execution<br>se State Sleep | | | | | Port Name | Mode | Reset | Mode | Standby | Mode State | Mode | | | | | P35/OE* <sup>1</sup> /<br>CKE* <sup>2</sup> | 1, 2, 4, 7 | Т | Т | [OPE = 0 OE, CKE T [OPE = 1 OE outpu H [OPE = 1 CKE outp L [Other that above] keep | output] OE, Ck<br>output]<br>, T<br>(tt] [Other<br>than th<br>above]<br>, utt] keep | OE, CKE output] OE, CKE [Other than | | | | | | | | | | | | | | | 1051 to<br>1057 | Note *3 a | added | | | | | | | | | | | Supporte | d by th | e H8/23 | 78 and H8 | /2378R only. | | | | | 1057 | WDTOV | lineup a | dded | | | | | | | | | | | | | | | Program | | | | | Port Name | MCU<br>Operating<br>Mode | Reset | Hardwar<br>Standby<br>Mode | | | Execution<br>e State Sleep<br>Mode | | | | | WDTOVF | 1, 2, 4, 7 | Н | н | Н | н | H* <sup>4</sup> | | | | | Note *4 a | added | | | | | | | | | | Note: 4. to 1. | Low outp | ut if a v | vatchdo | g overflow | occurs when | WT/IT is set | | Appendix B. | Product Lineup | 1058 | H8S/2377 | 7, H8S/23 | 73, H8 | S/2373F | R lineup ad | ded, table am | ended | | | | | Product | | | | Type Name | Model Marking | Package<br>(Code) | | | | | H8S/2378 | H8S/2378 | F-ZTA | AT version | HD64F2378 | HD64F2378VFQ | 144-pin QFP | | | | | Group | H8S/2377 | _ | | HD64F2377 | HD64F2377VFQ | <sup>─</sup> (FP-144H,<br>FP144HV*) | | | | | | H8S/2376 | | | HD6432376 | HD6432376VFQ | _ | | | | | | H8S/2375 | Maske<br>versio | ed ROM<br>on | HD6432375 | HD6432375FQ | | | | | | | H8S/2373 | ROMI<br>versio | | HD6412373 | HD6412373VFQ | | | | | | H8S/2378R | H8S/2378R | F-ZTA | AT version | HD64F2378R | HD64F2378RVF0 | 2 | | | | | Group | H8S/2377R | | | HD64F2377R | HD64F2377RVF0 | Q . | | | | | | H8S/2375R | Maske<br>versio | ed ROM<br>on | HD6432375R | HD6432375RFQ | | | | | | | H8S/2373R | ROMI<br>versio | | HD6412373R | HD6412373VFQ | Ī | | | | | | | | | | | | # Contents | Sect | ion 1 | Overview | 1 | |------|---------|-----------------------------------------------------------------------|----| | 1.1 | Feature | es | 1 | | 1.2 | Block | Diagram | 3 | | 1.3 | Pin De | scription | 8 | | | 1.3.1 | Pin Arrangement | 8 | | | 1.3.2 | Pin Arrangement in Each Operating Mode | 13 | | | 1.3.3 | Pin Functions | 19 | | Sect | ion 2 | CPU | 33 | | 2.1 | Feature | es | 33 | | | 2.1.1 | Differences between H8S/2600 CPU and H8S/2000 CPU | 34 | | | 2.1.2 | Differences from H8/300 CPU | 35 | | | 2.1.3 | Differences from H8/300H CPU | 35 | | 2.2 | CPU C | Operating Modes | 36 | | | 2.2.1 | Normal Mode | 36 | | | 2.2.2 | Advanced Mode | 38 | | 2.3 | Addres | ss Space | 40 | | 2.4 | | er Configuration | 41 | | | 2.4.1 | General Registers | 42 | | | 2.4.2 | Program Counter (PC) | 43 | | | 2.4.3 | Extended Control Register (EXR) | 43 | | | 2.4.4 | Condition-Code Register (CCR) | 44 | | | 2.4.5 | Initial Register Values. | 45 | | 2.5 | Data F | ormats | 45 | | | 2.5.1 | General Register Data Formats | 46 | | | 2.5.2 | Memory Data Formats | 48 | | 2.6 | Instruc | tion Set | 49 | | | 2.6.1 | Table of Instructions Classified by Function | 50 | | | 2.6.2 | Basic Instruction Formats | 59 | | 2.7 | Addres | ssing Modes and Effective Address Calculation | 60 | | | 2.7.1 | Register Direct—Rn | 61 | | | 2.7.2 | Register Indirect—@ERn | 61 | | | 2.7.3 | Register Indirect with Displacement—@(d:16, ERn) or @(d:32, ERn) | 61 | | | 2.7.4 | Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn | 61 | | | 2.7.5 | Absolute Address—@aa:8, @aa:16, @aa:24, or @aa:32 | 61 | | | 2.7.6 | Immediate—#xx:8, #xx:16, or #xx:32 | 62 | | | 2.7.7 | Program-Counter Relative—@(d:8, PC) or @(d:16, PC) | | | | 2.7.8 | Memory Indirect—@@aa:8 | | | | 2.7.9 | Effective Address Calculation. | 63 | | | 2.1.) | Effective / Iddiess Calculation. | 03 | | 2.8 | Processing States | 66 | |------|------------------------------------------------------------|-----| | 2.9 | Usage Note | 67 | | | 2.9.1 Note on Bit Manipulation Instructions | 67 | | Sect | ion 3 MCU Operating Modes | 69 | | 3.1 | Operating Mode Selection | 69 | | 3.2 | Register Descriptions | 70 | | | 3.2.1 Mode Control Register (MDCR) | 70 | | | 3.2.2 System Control Register (SYSCR) | 71 | | 3.3 | Operating Mode Descriptions | 73 | | | 3.3.1 Mode 1 | 73 | | | 3.3.2 Mode 2 | 73 | | | 3.3.3 Mode 3 | 73 | | | 3.3.4 Mode 4 | 73 | | | 3.3.5 Mode 5 | 74 | | | 3.3.6 Mode 7 | 74 | | | 3.3.7 Pin Functions | 74 | | 3.4 | Memory Map in Each Operating Mode | 76 | | Sect | ion 4 Exception Handling | 85 | | 4.1 | Exception Handling Types and Priority | 85 | | 4.2 | Exception Sources and Exception Vector Table | 85 | | 4.3 | Reset | 87 | | | 4.3.1 Reset Exception Handling | 87 | | | 4.3.2 Interrupts after Reset | 89 | | | 4.3.3 On-Chip Peripheral Functions after Reset Release | 89 | | 4.4 | Trace Exception Handling | 90 | | 4.5 | Interrupt Exception Handling | 90 | | 4.6 | Trap Instruction Exception Handling | 91 | | 4.7 | Stack Status after Exception Handling | 92 | | 4.8 | Usage Note | 93 | | Sect | ion 5 Interrupt Controller | 95 | | 5.1 | Features | 95 | | 5.2 | Input/Output Pins | 97 | | 5.3 | Register Descriptions | 97 | | | 5.3.1 Interrupt Control Register (INTCR) | 98 | | | 5.3.2 Interrupt Priority Registers A to K (IPRA to IPRK) | 98 | | | 5.3.3 IRQ Enable Register (IER) | 100 | | | 5.3.4 IRQ Sense Control Registers H and L (ISCRH, ISCRL) | | | | 5.3.5 IRQ Status Register (ISR) | | | | 5.3.6 IRQ Pin Select Register (ITSR) | | | | 5.3.7 Software Standby Release IRQ Enable Register (SSIER) | | | Rev. | 4.00, 02/04, page xxx of lxvi | | | 5.4 | Interru | ot Sources | . 109 | |------|---------|--------------------------------------------------------------|---------| | | 5.4.1 | External Interrupts | . 109 | | | 5.4.2 | Internal Interrupts | . 111 | | 5.5 | Interru | pt Exception Handling Vector Table | . 111 | | 5.6 | Interru | ot Control Modes and Interrupt Operation | . 116 | | | 5.6.1 | Interrupt Control Mode 0 | . 116 | | | 5.6.2 | Interrupt Control Mode 2 | . 118 | | | 5.6.3 | Interrupt Exception Handling Sequence | . 119 | | | 5.6.4 | Interrupt Response Times | . 121 | | | 5.6.5 | DTC and DMAC Activation by Interrupt | . 122 | | 5.7 | Usage ! | Notes | . 123 | | | 5.7.1 | Conflict between Interrupt Generation and Disabling | . 123 | | | 5.7.2 | Instructions that Disable Interrupts | . 123 | | | 5.7.3 | Times when Interrupts are Disabled | . 124 | | | 5.7.4 | Interrupts during Execution of EEPMOV Instruction | . 124 | | | 5.7.5 | Change of IRQ Pin Select Register (ITSR) Setting | | | | 5.7.6 | IRQ Status Register (ISR) | | | | | | | | Sect | ion 6 | Bus Controller (BSC) | . 125 | | 6.1 | Feature | ·S | . 125 | | 6.2 | Input/C | Output Pins | . 127 | | 6.3 | Registe | r Descriptions | . 129 | | | 6.3.1 | Bus Width Control Register (ABWCR) | | | | 6.3.2 | Access State Control Register (ASTCR) | | | | 6.3.3 | Wait Control Registers AH, AL, BH, and BL (WTCRAH, WTCRAL, | | | | | WTCRBH, and WTCRBL) | . 131 | | | 6.3.4 | Read Strobe Timing Control Register (RDNCR) | . 136 | | | 6.3.5 | CS Assertion Period Control Registers H, L (CSACRH, CSACRL) | | | | 6.3.6 | Area 0 Burst ROM Interface Control Register (BROMCRH) Area 1 | | | | | Burst ROM Interface Control Register (BROMCRL) | . 139 | | | 6.3.7 | Bus Control Register (BCR) | | | | 6.3.8 | DRAM Control Register (DRAMCR) | | | | 6.3.9 | DRAM Access Control Register (DRACCR) | | | | 6.3.10 | Refresh Control Register (REFCR) | | | | 6.3.11 | Refresh Timer Counter (RTCNT) | | | | | Refresh Time Constant Register (RTCOR) | | | 6.4 | | ntrol | | | | 6.4.1 | Area Division | . 156 | | | 6.4.2 | Bus Specifications | | | | 6.4.3 | Memory Interfaces | | | | 6.4.4 | Chip Select Signals | | | 6.5 | | Bus Interface | | | | 6.5.1 | Data Size and Data Alignment | | | | | Rev. 4.00, 02/04, page xxxi o | | | | | Rev. 4.00, 02/04, page xxxII | JI IXVI | | | 6.5.2 | Valid Strobes | 163 | |--------|-----------|-----------------------------------------------------------------|-----| | | 6.5.3 | Basic Timing | 163 | | | 6.5.4 | Wait Control | 172 | | | 6.5.5 | Read Strobe (RD) Timing | 173 | | | 6.5.6 | Extension of Chip Select (CS) Assertion Period | 174 | | 6.6 | DRAM | Interface | 175 | | | 6.6.1 | Setting DRAM Space | 176 | | | 6.6.2 | Address Multiplexing | 176 | | | 6.6.3 | Data Bus | 177 | | | 6.6.4 | Pins Used for DRAM Interface | 178 | | | 6.6.5 | Basic Timing | 179 | | | 6.6.6 | Column Address Output Cycle Control | 180 | | | 6.6.7 | Row Address Output State Control | 181 | | | 6.6.8 | Precharge State Control | 183 | | | 6.6.9 | Wait Control | 184 | | | 6.6.10 | Byte Access Control | 187 | | | 6.6.11 | Burst Operation | 188 | | | 6.6.12 | Refresh Control | | | | 6.6.13 | DMAC and EXDMAC Single Address Transfer Mode and DRAM Interface | 197 | | 6.7 | Synchr | onous DRAM Interface | 200 | | | 6.7.1 | Setting Continuous Synchronous DRAM Space | 200 | | | 6.7.2 | Address Multiplexing | 201 | | | 6.7.3 | Data Bus | 202 | | | 6.7.4 | Pins Used for Synchronous DRAM Interface | 202 | | | 6.7.5 | Synchronous DRAM Clock | 204 | | | 6.7.6 | Basic Timing | 204 | | | 6.7.7 | CAS Latency Control | 206 | | | 6.7.8 | Row Address Output State Control | 208 | | | 6.7.9 | Precharge State Count | 209 | | | 6.7.10 | Bus Cycle Control in Write Cycle | 211 | | | 6.7.11 | Byte Access Control | 212 | | | 6.7.12 | Burst Operation | 214 | | | 6.7.13 | Refresh Control | 217 | | | 6.7.14 | Mode Register Setting of Synchronous DRAM | 222 | | | 6.7.15 | DMAC and EXDMAC Single Address Transfer Mode | | | | | and Synchronous DRAM Interface | 224 | | 6.8 | Burst R | OM Interface | 229 | | | 6.8.1 | Basic Timing | 229 | | | 6.8.2 | Wait Control | 231 | | | 6.8.3 | Write Access | 231 | | 6.9 | Idle Cy | cle | 232 | | | 6.9.1 | Operation | | | | 6.9.2 | Pin States in Idle Cycle | 248 | | Rev. 4 | 4.00, 02/ | 04, page xxxii of lxvi | | | 6.10 | write L | Data Buffer Function | 248 | |-------|---------|------------------------------------------------------------------|------| | 6.11 | Bus Re | lease | 249 | | | 6.11.1 | Operation | 249 | | | 6.11.2 | Pin States in External Bus Released State | 251 | | | 6.11.3 | Transition Timing | 252 | | 6.12 | Bus Arl | bitration | 254 | | | 6.12.1 | Operation | 254 | | | 6.12.2 | Bus Transfer Timing | 255 | | 6.13 | Bus Co | ntroller Operation in Reset | 256 | | 6.14 | Usage I | Notes | 257 | | | | External Bus Release Function and All-Module-Clocks-Stopped Mode | | | | 6.14.2 | External Bus Release Function and Software Standby | 257 | | | 6.14.3 | External Bus Release Function and CBR Refreshing/Auto Refreshing | 257 | | | 6.14.4 | BREQO Output Timing | 257 | | | | Notes on Usage of the Synchronous DRAM | | | | | | | | Secti | on 7 | OMA Controller (DMAC) | 259 | | 7.1 | | S | | | 7.2 | | output Pins | | | 7.3 | Registe | r Descriptions | 261 | | | 7.3.1 | Memory Address Registers (MARA and MARB) | | | | 7.3.2 | I/O Address Registers (IOARA and IOARB) | | | | 7.3.3 | Execute Transfer Count Registers (ETCRA and ETCRB) | | | | 7.3.4 | DMA Control Registers (DMACRA and DMACRB) | | | | 7.3.5 | DMA Band Control Registers H and L (DMABCRH and DMABCRL) | | | | 7.3.6 | DMA Write Enable Register (DMAWER) | | | | 7.3.7 | DMA Terminal Control Register (DMATCR) | | | 7.4 | Activat | ion Sources | | | | 7.4.1 | Activation by Internal Interrupt Request | | | | 7.4.2 | Activation by External Request | | | | 7.4.3 | Activation by Auto-Request | | | 7.5 | | on | | | | 7.5.1 | Transfer Modes | | | | 7.5.2 | Sequential Mode | | | | 7.5.3 | Idle Mode | | | | 7.5.4 | Repeat Mode | | | | 7.5.5 | Single Address Mode | | | | 7.5.6 | Normal Mode | | | | 7.5.7 | Block Transfer Mode | | | | 7.5.8 | Basic Bus Cycles | | | | 7.5.9 | DMA Transfer (Dual Address Mode) Bus Cycles | | | | 7.5.10 | DMA Transfer (Single Address Mode) Bus Cycles | | | | 7.5.11 | Write Data Buffer Function | | | | | Rev. 4.00, 02/04, page xxxiii o | | | | | NEV. 4.00, 07/04. DAGE XXXIII O | IXVI | | | 7.5.12 | Multi-Channel Operation | 324 | |-------|-----------|------------------------------------------------------------------|-----| | | 7.5.13 | Relation between DMAC and External Bus Requests, Refresh Cycles, | | | | | and EXDMAC | 325 | | | 7.5.14 | DMAC and NMI Interrupts | 326 | | | 7.5.15 | Forced Termination of DMAC Operation | 327 | | | 7.5.16 | Clearing Full Address Mode | 327 | | 7.6 | Interruj | ot Sources | 328 | | 7.7 | Usage 1 | Notes | 329 | | | 7.7.1 | DMAC Register Access during Operation | 329 | | | 7.7.2 | Module Stop | 331 | | | 7.7.3 | Write Data Buffer Function | 331 | | | 7.7.4 | TEND Output | 331 | | | 7.7.5 | Activation by Falling Edge on DREQ Pin | 332 | | | 7.7.6 | Activation Source Acceptance | 333 | | | 7.7.7 | Internal Interrupt after End of Transfer | 333 | | | 7.7.8 | Channel Re-Setting | 333 | | | | | | | Secti | ion 8 | EXDMA Controller (EXDMAC) | 335 | | 8.1 | Feature | ·S | 335 | | 8.2 | Input/C | Output Pins | 337 | | 8.3 | Registe | r Descriptions | 337 | | | 8.3.1 | EXDMA Source Address Register (EDSAR) | 338 | | | 8.3.2 | EXDMA Destination Address Register (EDDAR) | 338 | | | 8.3.3 | EXDMA Transfer Count Register (EDTCR) | 339 | | | 8.3.4 | EXDMA Mode Control Register (EDMDR) | 341 | | | 8.3.5 | EXDMA Address Control Register (EDACR) | 345 | | 8.4 | Operati | on | 349 | | | 8.4.1 | Transfer Modes | 349 | | | 8.4.2 | Address Modes | 350 | | | 8.4.3 | DMA Transfer Requests | 354 | | | 8.4.4 | Bus Modes | 354 | | | 8.4.5 | Transfer Modes | 356 | | | 8.4.6 | Repeat Area Function | 358 | | | 8.4.7 | Registers during DMA Transfer Operation | 360 | | | 8.4.8 | Channel Priority Order | | | | 8.4.9 | EXDMAC Bus Cycles (Dual Address Mode) | | | | 8.4.10 | EXDMAC Bus Cycles (Single Address Mode) | | | | 8.4.11 | Examples of Operation Timing in Each Mode | | | | 8.4.12 | Ending DMA Transfer | | | | 8.4.13 | Relationship between EXDMAC and Other Bus Masters | | | 8.5 | | ot Sources | | | 8.6 | - | Notes | | | | 8.6.1 | EXDMAC Register Access during Operation | | | Rev. | 4.00, 02/ | 04, page xxxiv of lxvi | | | | 8.6.2 | Module Stop State | 394 | |------------|-------------------------------------------------------|---------------------------------------------------|-----| | | 8.6.3 | EDREQ Pin Falling Edge Activation | 394 | | | 8.6.4 | Activation Source Acceptance | 395 | | | 8.6.5 | Enabling Interrupt Requests when IRF = 1 in EDMDR | 395 | | | 8.6.6 | ETEND Pin and CBR Refresh Cycle | | | C4 | : 0 | Deta Taranfor Controller (DTC) | 201 | | | | Data Transfer Controller (DTC) | | | 9.1 | | es | | | 9.2 | _ | er Descriptions | | | | 9.2.1 | DTC Mode Register A (MRA) | | | | 9.2.2 | DTC Mode Register B (MRB) | | | | 9.2.3 | DTC Source Address Register (SAR) | | | | 9.2.4 | DTC Destination Address Register (DAR) | | | | 9.2.5 | DTC Transfer Count Register A (CRA) | | | | 9.2.6 | DTC Transfer Count Register B (CRB) | | | | 9.2.7 | DTC Enable Registers A to H (DTCERA to DTCERH) | | | 0.2 | 9.2.8 | DTC Vector Register (DTVECR) | | | 9.3 | | tion Sources | | | 9.4 | Location of Register Information and DTC Vector Table | | | | 9.5 | - | ion | | | | 9.5.1 | Normal Mode | | | | 9.5.2 | Repeat Mode | | | | 9.5.3 | Block Transfer Mode | | | | 9.5.4 | Chain Transfer | | | | 9.5.5 | Interrupt Sources | | | | 9.5.6 | Operation Timing | | | | 9.5.7 | Number of DTC Execution States | | | 9.6 | | lures for Using DTC | | | | 9.6.1 | Activation by Interrupt | | | | 9.6.2 | Activation by Software | | | 9.7 | • | les of Use of the DTC | | | | 9.7.1 | Normal Mode | | | | 9.7.2 | Chain Transfer | | | | 9.7.3 | Chain Transfer when Counter = 0 | | | | 9.7.4 | Software Activation | 418 | | 9.8 | _ | Notes | | | | 9.8.1 | Module Stop Mode Setting | | | | 9.8.2 | On-Chip RAM | | | | 9.8.3 | DTCE Bit Setting | | | | 9.8.4 | DMAC Transfer End Interrupt | | | | 9.8.5 | Chain Transfer | 419 | | Section 10 | | I/O Ports | 42 | | 5001 | 1011 10 | Pov 4.00.02/04 po | | | 10.1 | Port 1. | | 430 | |------|---------|----------------------------------------------------------------------|-----| | | 10.1.1 | Port 1 Data Direction Register (P1DDR) | 430 | | | 10.1.2 | Port 1 Data Register (P1DR) | 430 | | | 10.1.3 | Port 1 Register (PORT1) | 431 | | | 10.1.4 | Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, | | | | | and H8S/2373 | 431 | | | 10.1.5 | Pin Functions for H8S/2376. | 439 | | 10.2 | Port 2. | | 446 | | | 10.2.1 | Port 2 Data Direction Register (P2DDR) | 446 | | | | Port 2 Data Register (P2DR) | | | | | Port 2 Register (PORT2) | | | | | Pin Functions for the H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, | | | | | and H8S/2373 | 448 | | | 10.2.5 | Pin Functions for the H8S/2376. | | | 10.3 | | | | | | | Port 3 Data Direction Register (P3DDR) | | | | | Port 3 Data Register (P3DR) | | | | | Port 3 Register (PORT3). | | | | | Port 3 Open Drain Control Register (P3ODR) | | | | | Port Function Control Register 2 (PFCR2) | | | | 10.3.6 | | | | | 10.5.0 | and H8S/2373 | 468 | | | 10 3 7 | Pin Functions for H8S/2376 | | | 10.4 | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | 1011 | | Port 4 Register (PORT4) | | | | | Pin Functions | | | 10.5 | | 1 II 1 dilectrons | | | 10.0 | | Port 5 Data Direction Register (P5DDR) | | | | | Port 5 Data Register (P5DR) | | | | | Port 5 Register (PORT5) | | | | | Pin Functions | | | 10.6 | | 1111 (1101010) | | | 10.0 | | Port 6 Data Direction Register (P6DDR) | | | | | Port 6 Data Register (P6DR) | | | | | Port 6 Register (PORT6) | | | | | Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, | ,, | | | 10.0.1 | and H8S/2373 | 479 | | | 10.6.5 | Pin Functions for H8S/2376 | | | 10.7 | | THE UNCTIONS FOR THOSE 25 TO | | | 10.7 | 10.7.1 | Port 8 Data Direction Register (P8DDR) | | | | | Port 8 Data Register (P8DR) | | | | | Port 8 Register (PORT8) | | | | 10.7.3 | 1 of to Register (1 OR 10) | +0. | | | | | | | | 10.7.4 | Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, | 106 | |-------|---------|------------------------------------------------------------------|-----| | | 40 = 5 | and H8S/2373 | | | | | Pin Functions for H8S/2376 | | | 10.8 | | D. (a D. ). (DODTO) | | | | | Port 9 Register (PORT9) | | | | | Pin Functions | | | 10.9 | | | | | | | Port A Data Direction Register (PADDR) | | | | | Port A Data Register (PADR) | | | | | Port A Register (PORTA) | | | | | Port A Pull-Up MOS Control Register (PAPCR) | | | | | Port A Open Drain Control Register (PAODR) | | | | | Port Function Control Register 1 (PFCR1) | | | | | Pin Functions | | | | | Port A Input Pull-Up MOS States | | | 10.10 | | | | | | | Port B Data Direction Register (PBDDR) | | | | | 2 Port B Data Register (PBDR) | | | | | 3 Port B Register (PORTB) | | | | | Port B Pull-Up MOS Control Register (PBPCR) | | | | | 5 Pin Functions | | | | 10.10.6 | 5 Port B Input Pull-Up MOS States | 503 | | 10.11 | | | | | | 10.11.1 | Port C Data Direction Register (PCDDR) | 504 | | | 10.11.2 | 2 Port C Data Register (PCDR) | 505 | | | 10.11.3 | 3 Port C Register (PORTC) | 505 | | | | 4 Port C Pull-Up MOS Control Register (PCPCR) | | | | 10.11.5 | 5 Pin Functions | 506 | | | 10.11.6 | 5 Port C Input Pull-Up MOS States | 507 | | 10.12 | Port D | | 508 | | | 10.12. | Port D Data Direction Register (PDDDR) | 508 | | | 10.12.2 | 2 Port D Data Register (PDDR) | 508 | | | 10.12.3 | B Port D Register (PORTD) | 509 | | | 10.12.4 | 4 Port D Pull-up Control Register (PDPCR) | 509 | | | 10.12.5 | 5 Pin Functions | 510 | | | 10.12.6 | 5 Port D Input Pull-Up MOS States | 510 | | 10.13 | Port E | | 511 | | | 10.13.1 | Port E Data Direction Register (PEDDR) | 511 | | | 10.13.2 | Port E Data Register (PEDR) | 512 | | | 10.13.3 | B Port E Register (PORTE) | 512 | | | | Port E Pull-up Control Register (PEPCR) | | | | | 5 Pin Functions | | | | | 6 Port E Input Pull-Up MOS States | | | | | Rev. 4.00, 02/04, page xxx | | | 10.14 | 4 Port F | 514 | |-------|--------------------------------------------------------------------------|-----| | | 10.14.1 Port F Data Direction Register (PFDDR) | 514 | | | 10.14.2 Port F Data Register (PFDR) | 517 | | | 10.14.3 Port F Register (PORTF) | 517 | | | 10.14.4 Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, | | | | and H8S/2373 | 518 | | | 10.14.5 Pin Functions for H8S/2376 | 521 | | 10.15 | 5 Port G | 525 | | | 10.15.1 Port G Data Direction Register (PGDDR) | 525 | | | 10.15.2 Port G Data Register (PGDR) | 526 | | | 10.15.3 Port G Register (PORTG) | 526 | | | 10.15.4 Port Function Control Register 0 (PFCR0) | 527 | | | 10.15.5 Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, | | | | and H8S/2373* | 527 | | | 10.15.6 Pin Functions for H8S/2376 | 530 | | 10.16 | 5 Port H | 533 | | | 10.16.1 Port H Data Direction Register (PHDDR) | | | | 10.16.2 Port H Data Register (PHDR) | | | | 10.16.3 Port H Register (PORTH) | 536 | | | 10.16.4 Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, | | | | and H8S/2373* | 537 | | | 10.16.5 Pin Functions for H8S/2376 | 538 | | | | | | | ion 11 16-Bit Timer Pulse Unit (TPU) | | | 11.1 | Features | | | 11.2 | Input/Output Pins | 545 | | 11.3 | Register Descriptions | | | | 11.3.1 Timer Control Register (TCR) | | | | 11.3.2 Timer Mode Register (TMDR) | | | | 11.3.3 Timer I/O Control Register (TIOR) | | | | 11.3.4 Timer Interrupt Enable Register (TIER) | | | | 11.3.5 Timer Status Register (TSR) | | | | 11.3.6 Timer Counter (TCNT) | | | | 11.3.7 Timer General Register (TGR) | | | | 11.3.8 Timer Start Register (TSTR) | | | | 11.3.9 Timer Synchronous Register (TSYR) | | | 11.4 | Operation | | | | 11.4.1 Basic Functions | | | | 11.4.2 Synchronous Operation | | | | 11.4.3 Buffer Operation | | | | 11.4.4 Cascaded Operation | | | | 11.4.5 PWM Modes | | | | 11.4.6 Phase Counting Mode | 596 | | Rev. | 4.00, 02/04, page xxxviii of lxvi | | | | 2ENESAS | | | 11.5 | Interrupt Sources | 602 | |-------|----------------------------------------------------------------------------|-----| | 11.6 | DTC Activation | 604 | | 11.7 | DMAC Activation | 604 | | 11.8 | A/D Converter Activation | 604 | | 11.9 | Operation Timing | 605 | | | 11.9.1 Input/Output Timing | 605 | | | 11.9.2 Interrupt Signal Timing | 609 | | 11.10 | Usage Notes | 612 | | | 11.10.1 Module Stop Mode Setting | 612 | | | 11.10.2 Input Clock Restrictions | 612 | | | 11.10.3 Caution on Cycle Setting | 613 | | | 11.10.4 Contention between TCNT Write and Clear Operations | 613 | | | 11.10.5 Contention between TCNT Write and Increment Operations | 613 | | | 11.10.6 Contention between TGR Write and Compare Match | 614 | | | 11.10.7 Contention between Buffer Register Write and Compare Match | 615 | | | 11.10.8 Contention between TGR Read and Input Capture | 615 | | | 11.10.9 Contention between TGR Write and Input Capture | 616 | | | 11.10.10 Contention between Buffer Register Write and Input Capture | | | | 11.10.11 Contention between Overflow/Underflow and Counter Clearing | | | | 11.10.12 Contention between TCNT Write and Overflow/Underflow | 618 | | | 11.10.13 Multiplexing of I/O Pins | 619 | | | 11.10.14 Interrupts and Module Stop Mode | | | | | | | Sect | ion 12 Programmable Pulse Generator (PPG) | 621 | | 12.1 | Features | 621 | | 12.2 | Input/Output Pins | 623 | | 12.3 | Register Descriptions | 623 | | | 12.3.1 Next Data Enable Registers H, L (NDERH, NDERL) | 624 | | | 12.3.2 Output Data Registers H, L (PODRH, PODRL) | 625 | | | 12.3.3 Next Data Registers H, L (NDRH, NDRL) | | | | 12.3.4 PPG Output Control Register (PCR) | 628 | | | 12.3.5 PPG Output Mode Register (PMR) | 629 | | 12.4 | Operation | 631 | | | 12.4.1 Output Timing | 632 | | | 12.4.2 Sample Setup Procedure for Normal Pulse Output | 633 | | | 12.4.3 Example of Normal Pulse Output (Example of Five-Phase Pulse Output) | | | | 12.4.4 Non-Overlapping Pulse Output | | | | 12.4.5 Sample Setup Procedure for Non-Overlapping Pulse Output | 636 | | | 12.4.6 Example of Non-Overlapping Pulse Output (Example of Four-Phase | | | | Complementary Non-Overlapping Output) | 637 | | | 12.4.7 Inverted Pulse Output | | | | 12.4.8 Pulse Output Triggered by Input Capture | | | | 1 00 7 1 1 | | | 12.5 | Usage Notes | 639 | | | 12.5.1 | Module Stop Mode Setting | 639 | |--------|----------|-----------------------------------------------------------|-------| | | | Operation of Pulse Output Pins | | | | | • | | | Secti | ion 13 | 8-Bit Timers (TMR) | . 641 | | 13.1 | Feature | es | 641 | | 13.2 | Input/C | Output Pins | 643 | | 13.3 | Registe | er Descriptions | 643 | | | 13.3.1 | Timer Counter (TCNT) | 643 | | | 13.3.2 | Time Constant Register A (TCORA) | 644 | | | 13.3.3 | Time Constant Register B (TCORB) | 644 | | | 13.3.4 | Timer Control Register (TCR) | 644 | | | 13.3.5 | Timer Control/Status Register (TCSR) | 646 | | 13.4 | Operat | ion | 649 | | | 13.4.1 | Pulse Output | 649 | | 13.5 | Operat | ion Timing | 650 | | | 13.5.1 | TCNT Incrementation Timing | 650 | | | 13.5.2 | Timing of CMFA and CMFB Setting when Compare-Match Occurs | 651 | | | 13.5.3 | Timing of Timer Output when Compare-Match Occurs | | | | 13.5.4 | Timing of Compare Match Clear | 652 | | | 13.5.5 | Timing of TCNT External Reset | | | | 13.5.6 | Timing of Overflow Flag (OVF) Setting | 653 | | 13.6 | Operat | ion with Cascaded Connection | 654 | | | 13.6.1 | 16-Bit Counter Mode | 654 | | | 13.6.2 | Compare Match Count Mode | 654 | | 13.7 | | pt Sources | | | | | Interrupt Sources and DTC Activation | | | | | A/D Converter Activation | | | 13.8 | | Notes | | | | 13.8.1 | | | | | 13.8.2 | Contention between TCNT Write and Increment | 656 | | | 13.8.3 | Contention between TCOR Write and Compare Match | 657 | | | | Contention between Compare Matches A and B | | | | 13.8.5 | Switching of Internal Clocks and TCNT Operation | | | | 13.8.6 | Mode Setting with Cascaded Connection | 661 | | | 13.8.7 | Interrupts in Module Stop Mode | 661 | | | | | | | | | Watchdog Timer (WDT) | | | 14.1 | | es | | | 14.2 | _ | Output Pin | | | 14.3 | _ | er Descriptions | | | | | Timer Counter (TCNT) | | | | | Timer Control/Status Register (TCSR) | | | | 14.3.3 | Reset Control/Status Register (RSTCSR) | . 667 | | Rev. 4 | 4.00, 02 | /04, page xl of lxvi <b>₹ENESAS</b> | | | 14.4 | Operati | on | 668 | |------|---------|------------------------------------------------------------------------|-----| | | 14.4.1 | Watchdog Timer Mode | 668 | | | 14.4.2 | Interval Timer Mode | 669 | | 14.5 | Interru | ot Source | 670 | | 14.6 | Usage 1 | Notes | 670 | | | _ | Notes on Register Access | | | | 14.6.2 | Contention between Timer Counter (TCNT) Write and Increment | 671 | | | 14.6.3 | Changing Value of CKS2 to CKS0 | 672 | | | 14.6.4 | Switching between Watchdog Timer Mode and Interval Timer Mode | 672 | | | | Internal Reset in Watchdog Timer Mode | | | | 14.6.6 | System Reset by WDTOVF Signal | 673 | | Sect | ion 15 | Serial Communication Interface (SCI, IrDA) | 675 | | 15.1 | Feature | S | 675 | | 15.2 | Input/C | Output Pins | 678 | | 15.3 | Registe | er Descriptions | 678 | | | 15.3.1 | Receive Shift Register (RSR) | 680 | | | 15.3.2 | Receive Data Register (RDR) | 680 | | | 15.3.3 | Transmit Data Register (TDR) | 680 | | | 15.3.4 | Transmit Shift Register (TSR) | 680 | | | 15.3.5 | Serial Mode Register (SMR) | 680 | | | 15.3.6 | Serial Control Register (SCR) | 684 | | | 15.3.7 | Serial Status Register (SSR) | 688 | | | 15.3.8 | Smart Card Mode Register (SCMR) | 696 | | | 15.3.9 | Bit Rate Register (BRR) | 697 | | | 15.3.10 | IrDA Control Register (IrCR) | 704 | | | 15.3.11 | Serial Extension Mode Register (SEMR) | 705 | | 15.4 | | ion in Asynchronous Mode | | | | 15.4.1 | Data Transfer Format | 707 | | | 15.4.2 | Receive Data Sampling Timing and Reception Margin in Asynchronous Mode | 709 | | | 15.4.3 | Clock | 710 | | | 15.4.4 | SCI Initialization (Asynchronous Mode) | 711 | | | 15.4.5 | Data Transmission (Asynchronous Mode) | 712 | | | | Serial Data Reception (Asynchronous Mode) | | | 15.5 | Multip | rocessor Communication Function | 718 | | | 15.5.1 | Multiprocessor Serial Data Transmission | | | | 15.5.2 | Multiprocessor Serial Data Reception | 721 | | 15.6 | Operati | ion in Clocked Synchronous Mode | 724 | | | 15.6.1 | Clock | | | | 15.6.2 | SCI Initialization (Clocked Synchronous Mode) | 725 | | | 15.6.3 | Serial Data Transmission (Clocked Synchronous Mode) | | | | 15.6.4 | Serial Data Reception (Clocked Synchronous Mode) | | | | | | | | | 15.6.5 | Simultaneous Serial Data Transmission and Reception (Clocked Synchronous Mode) | 730 | |-------|-----------|--------------------------------------------------------------------------------|-----| | 15.7 | Operat | ion in Smart Card Interface Mode | | | 13.7 | | Pin Connection Example | | | | 15.7.2 | • | | | | | Block Transfer Mode | | | | | Receive Data Sampling Timing and Reception Margin | | | | | Initialization | | | | | Data Transmission (Except for Block Transfer Mode) | | | | | Serial Data Reception (Except for Block Transfer Mode) | | | | | Clock Output Control. | | | 15.8 | IrDA C | Operation | 742 | | 15.9 | Interru | pt Sources | 745 | | | 15.9.1 | Interrupts in Normal Serial Communication Interface Mode | 745 | | | 15.9.2 | Interrupts in Smart Card Interface Mode | 746 | | 15.10 | Usage ! | Notes | 748 | | | 15.10.1 | Module Stop Mode Setting | 748 | | | 15.10.2 | P. Break Detection and Processing | 748 | | | 15.10.3 | Mark State and Break Sending | 748 | | | 15.10.4 | Receive Error Flags and Transmit Operations (Clocked Synchronous Mode | | | | | Only) | | | | 15.10.5 | Relation between Writes to TDR and the TDRE Flag | 749 | | | | 6 Restrictions on Use of DMAC* or DTC | | | | 15.10.7 | Operation in Case of Mode Transition | 749 | | Secti | ion 16 | I <sup>2</sup> C Bus Interface2 (IIC2) (Option) | 755 | | 16.1 | | 28 | | | 16.2 | | Output Pins | | | 16.3 | Registe | er Descriptions | 757 | | | 16.3.1 | I <sup>2</sup> C Bus Control Register A (ICCRA) | 759 | | | 16.3.2 | I <sup>2</sup> C Bus Control Register B (ICCRB) | 760 | | | 16.3.3 | I <sup>2</sup> C Bus Mode Register (ICMR) | 762 | | | 16.3.4 | I <sup>2</sup> C Bus Interrupt Enable Register (ICIER) | 763 | | | 16.3.5 | I <sup>2</sup> C Bus Status Register (ICSR) | 765 | | | 16.3.6 | Slave address register (SAR) | 767 | | | | I <sup>2</sup> C Bus Transmit Data Register (ICDRT) | | | | 16.3.8 | I <sup>2</sup> C Bus Receive Data Register (ICDRR) | 767 | | | 16.3.9 | I <sup>2</sup> C Bus Shift Register (ICDRS) | 767 | | 16.4 | | ion | | | | 16.4.1 | I <sup>2</sup> C Bus Format | 768 | | | | Master Transmit Operation | | | | | Master Receive Operation | | | | 16.4.4 | Slave Transmit Operation | 773 | | Rev. | 4.00, 02/ | /04, page xlii of lxvi | | | | 16.4.5 Slave Receive Operation | 775 | |-------|----------------------------------------------------------------------|------| | | 16.4.6 Noise Canceler | 777 | | | 16.4.7 Example of Use | 777 | | 16.5 | Interrupt Request | 782 | | 16.6 | Bit Synchronous Circuit | | | Secti | ion 17 A/D Converter | 785 | | 17.1 | Features | 785 | | 17.2 | Input/Output Pins | 786 | | 17.3 | Register Description | 788 | | | 17.3.1 A/D Data Registers A to H (ADDRA to ADDRH) | 788 | | | 17.3.2 A/D Control/Status Register (ADCSR) | 789 | | | 17.3.3 A/D Control Register (ADCR) | 791 | | 17.4 | Operation | 792 | | | 17.4.1 Single Mode | 792 | | | 17.4.2 Scan Mode | 792 | | | 17.4.3 Input Sampling and A/D Conversion Time | 793 | | | 17.4.4 External Trigger Input Timing | 794 | | 17.5 | Interrupt Source | 795 | | 17.6 | A/D Conversion Accuracy Definitions | 795 | | 17.7 | Usage Notes | 797 | | | 17.7.1 Module Stop Mode Setting | 797 | | | 17.7.2 Permissible Signal Source Impedance | 797 | | | 17.7.3 Influences on Absolute Precision | 798 | | | 17.7.4 Setting Range of Analog Power Supply and Other Pins | 798 | | | 17.7.5 Notes on Board Design | | | | 17.7.6 Notes on Noise Countermeasures | 799 | | Secti | ion 18 D/A Converter | 801 | | 18.1 | Features | 801 | | 18.2 | Input/Output Pins | 804 | | 18.3 | Register Descriptions | 805 | | | 18.3.1 D/A Data Registers 0 to 5 (DADR0 to DADR5) | 805 | | | 18.3.2 D/A Control Registers 01, 23, and 45 (DACR01, DACR23, DACR45) | 806 | | 18.4 | Operation | 810 | | 18.5 | Usage Notes | 811 | | | 18.5.1 Setting for Module Stop Mode | 811 | | | 18.5.2 D/A Output Hold Function in Software Standby Mode | 811 | | Secti | ion 19 RAM | 813 | | Secti | ion 20 Flash Memory (0.35-μm F-ZTAT Version) | 815 | | | Features | | | | Rev. 4.00, 02/04, page xliii o | | | | Nev. 4.00, 02/04, page xilli 0 | лΙΑ۷ | | 20.2 | Mode Transitions | 816 | |-------|-----------------------------------------------------------------|-----| | 20.3 | Block Configuration | 820 | | 20.4 | Input/Output Pins | 822 | | 20.5 | Register Descriptions | 822 | | | 20.5.1 Flash Memory Control Register 1 (FLMCR1) | 822 | | | 20.5.2 Flash Memory Control Register 2 (FLMCR2) | 824 | | | 20.5.3 Erase Block Register 1 (EBR1) | 824 | | | 20.5.4 Erase Block Register 2 (EBR2) | 825 | | 20.6 | On-Board Programming Modes | 826 | | | 20.6.1 Boot Mode | 826 | | | 20.6.2 User Program Mode | 829 | | 20.7 | Flash Memory Programming/Erasing | 830 | | | 20.7.1 Program/Program-Verify | 830 | | | 20.7.2 Erase/Erase-Verify | 832 | | | 20.7.3 Interrupt Handling when Programming/Erasing Flash Memory | 832 | | 20.8 | Program/Erase Protection | 834 | | | 20.8.1 Hardware Protection | 834 | | | 20.8.2 Software Protection | 834 | | | 20.8.3 Error Protection | 834 | | 20.9 | Programmer Mode | 835 | | 20.10 | Power-Down States for Flash Memory | 835 | | 20.11 | Usage Notes | 835 | | | | | | Sect | ion 21 Flash Memory (0.18-μm F-ZTAT Version) | 839 | | 21.1 | Features | 839 | | | 21.1.1 Operating Mode | 842 | | | 21.1.2 Mode Comparison | 843 | | | 21.1.3 Flash MAT Configuration | 844 | | | 21.1.4 Block Division | 845 | | | 21.1.5 Programming/Erasing Interface | 846 | | 21.2 | Input/Output Pins | 848 | | 21.3 | Register Descriptions | 848 | | | 21.3.1 Programming/Erasing Interface Register | 849 | | | 21.3.2 Programming/Erasing Interface Parameter | 856 | | | 21.3.3 Flash Vector Address Control Register (FVACR) | 866 | | 21.4 | On-Board Programming Mode | 867 | | | 21.4.1 Boot Mode | 867 | | | 21.4.2 User Program Mode | 871 | | | 21.4.3 User Boot Mode | 881 | | | 21.4.4 Procedure Program and Storable Area for Programming Data | 885 | | 21.5 | Protection | | | | 21.5.1 Hardware Protection | | | | 21.5.2 Software Protection | 896 | | Rev | 4.00, 02/04, page xliv of lxvi | | | | TENESAS | | | | | | | | 21.5.3 Error Protection | 890 | |------|----------------------------------------------------------------------------|-----| | 21.6 | Switching between User MAT and User Boot MAT | 897 | | 21.7 | Programmer Mode | | | 21.8 | Serial Communication Interface Specification for Boot Mode | 899 | | 21.9 | Usage Notes | 924 | | Sect | ion 22 Masked ROM | 925 | | Sect | ion 23 Clock Pulse Generator | 92 | | 23.1 | Register Descriptions | 927 | | | 23.1.1 System Clock Control Register (SCKCR) | 927 | | | 23.1.2 PLL Control Register (PLLCR) | | | 23.2 | Oscillator | | | | 23.2.1 Connecting a Crystal Resonator | 930 | | | 23.2.2 External Clock Input | | | 23.3 | PLL Circuit | | | 23.4 | Frequency Divider | | | 23.5 | Usage Notes | | | | 23.5.1 Notes on Clock Pulse Generator | | | | 23.5.2 Notes on Resonator | | | | 23.5.3 Notes on Board Design | | | Sect | ion 24 Power-Down Modes | 934 | | 24.1 | Register Descriptions | | | 24.1 | 24.1.1 Standby Control Register (SBYCR) | | | | 24.1.2 Module Stop Control Registers H and L (MSTPCRH, MSTPCRL) | | | | 24.1.3 Extension Module Stop Control Registers H and L | )+( | | | (EXMSTPCRH, EXMSTPCRL) | 941 | | 24.2 | Operation | 942 | | | 24.2.1 Clock Division Mode | 942 | | | 24.2.2 Sleep Mode | 942 | | | 24.2.3 Software Standby Mode | | | | 24.2.4 Hardware Standby Mode | | | | 24.2.5 Module Stop Mode | | | | 24.2.6 All-Module-Clocks-Stop Mode | 947 | | 24.3 | φ Clock Output Control | | | 24.4 | Usage Notes | | | | 24.4.1 I/O Port Status. | 948 | | | 24.4.2 Current Dissipation during Oscillation Stabilization Standby Period | | | | 24.4.3 EXDMAC, DMAC, and DTC Module Stop | | | | 24.4.4 On-Chip Peripheral Module Interrupts | | | | 24.4.5 Writing to MSTPCR, EXMSTPCR | | | | 24.4.6 Notes on Clock Division Mode | | | | Rev. 4.00, 02/04, page | | | 951 | |------| | 951 | | 963 | | 977 | | | | 989 | | | | 989 | | 989 | | 990 | | 993 | | 1002 | | 1002 | | 1003 | | 1005 | | 1006 | | 1006 | | 1007 | | 1010 | | 1018 | | 1018 | | 1019 | | 1020 | | 1020 | | 1021 | | 1022 | | 1040 | | 1044 | | | | 1049 | | 1049 | | 1058 | | 1059 | | 1060 | | | | 1083 | | | # Figures | Section 1 ( | Overview | | |-------------|-----------------------------------------------------------------|----| | Figure 1.1 | Internal Block Diagram for H8S/2378 and H8S/2378R | 3 | | Figure 1.2 | Internal Block Diagram for H8S/2377 and H8S/2377R | 4 | | Figure 1.3 | Internal Block Diagram for H8S/2376 | 5 | | Figure 1.4 | Internal Block Diagram for H8S/2375 and H8S/2375R | 6 | | Figure 1.5 | Internal Block Diagram for H8S/2373 and H8S/2373R | 7 | | Figure 1.6 | Pin Arrangement for H8S/2378 and H8S/2378R | 8 | | Figure 1.7 | Pin Arrangement for H8S/2377 and H8S/2377R | 9 | | Figure 1.8 | Pin Arrangement for H8S/2376 | 10 | | Figure 1.9 | Pin Arrangement for H8S/2375 and H8S/2375R | 11 | | Figure 1.10 | Pin Arrangement for H8S/2373 and H8S/2373R | 12 | | Section 2 | CPU | | | Figure 2.1 | Exception Vector Table (Normal Mode) | 37 | | Figure 2.2 | Stack Structure in Normal Mode | 37 | | Figure 2.3 | Exception Vector Table (Advanced Mode) | 38 | | Figure 2.4 | Stack Structure in Advanced Mode | 39 | | Figure 2.5 | Memory Map | 40 | | Figure 2.6 | CPU Internal Registers | 41 | | Figure 2.7 | Usage of General Registers | 42 | | Figure 2.8 | Stack | 43 | | Figure 2.9 | General Register Data Formats (1) | 46 | | Figure 2.9 | General Register Data Formats (2) | 47 | | Figure 2.10 | Memory Data Formats | 48 | | Figure 2.11 | Instruction Formats (Examples) | 60 | | Figure 2.12 | Branch Address Specification in Memory Indirect Addressing Mode | 63 | | Figure 2.13 | State Transitions | 67 | | Section 3 N | MCU Operating Modes | | | Figure 3.1 | Memory Map for H8S/2378 and H8S/2378R (1) | 76 | | Figure 3.2 | Memory Map for H8S/2378 and H8S/2378R (2) | 77 | | Figure 3.3 | Memory Map for H8S/2377 and H8S/2377R (1) | 78 | | Figure 3.4 | Memory Map for H8S/2377 and H8S/2377R (2) | 79 | | Figure 3.5 | Memory Map for H8S/2376 (1) | 80 | | Figure 3.6 | Memory Map for H8S/2376 (2) | 81 | | Figure 3.7 | Memory Map for H8S/2375 and H8S/2375R (1) | 82 | | Figure 3.8 | Memory Map for H8S/2375 and H8S/2375R (2) | 83 | | Figure 3.9 | Memory Map for H8S/2373 and H8S/2373R | 84 | | Section 4 | Exception Handling | | |--------------|-------------------------------------------------------------------------------|-----| | Figure 4.1 | Reset Sequence (Advanced Mode with On-chip ROM Enabled) | 88 | | Figure 4.2 | Reset Sequence (Advanced Mode with On-chip ROM Disabled) | 89 | | Figure 4.3 | Stack Status after Exception Handling | 92 | | Figure 4.4 | Operation when SP Value Is Odd | 93 | | Section 5 | Interrupt Controller | | | Figure 5.1 | Block Diagram of Interrupt Controller | 96 | | Figure 5.2 | Block Diagram of Interrupts IRQ15 to IRQ0 | 110 | | Figure 5.3 | Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 0 | 117 | | Figure 5.4 | Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 2 | 119 | | Figure 5.5 | Interrupt Exception Handling | 120 | | Figure 5.6 | Conflict between Interrupt Generation and Disabling | 123 | | Section 6 | Bus Controller (BSC) | | | Figure 6.1 | Block Diagram of Bus Controller | 126 | | Figure 6.2 | Read Strobe Negation Timing (Example of 3-State Access Space) | 136 | | Figure 6.3 | CS and Address Assertion Period Extension (Example of 3-State Access Space | | | | and RDNn = 0) | 138 | | Figure 6.4 | RAS Signal Assertion Timing (2-State Column Address Output Cycle, | | | | Full Access) | 148 | | Figure 6.5 | CAS Latency Control Cycle Disable Timing during Continuous Synchronous | | | | DRAM Space Write Access (for CAS Latency 2) | 151 | | Figure 6.6 | Area Divisions | | | Figure 6.7 | CSn Signal Output Timing (n = 0 to 7) | 161 | | Figure 6.8 | Access Sizes and Data Alignment Control (8-Bit Access Space) | | | Figure 6.9 | Access Sizes and Data Alignment Control (16-Bit Access Space) | | | Figure 6.10 | Bus Timing for 8-Bit, 2-State Access Space | 164 | | Figure 6.11 | Bus Timing for 8-Bit, 3-State Access Space | 165 | | Figure 6.12 | Bus Timing for 16-Bit, 2-State Access Space (Even Address Byte Access) | 166 | | Figure 6.13 | Bus Timing for 16-Bit, 2-State Access Space (Odd Address Byte Access) | 167 | | Figure 6.14 | | | | Figure 6.15 | | | | Figure 6.16 | • | | | Figure 6.17 | | | | • | Example of Wait State Insertion Timing | | | Figure 6.19 | | | | Figure 6.20 | | | | Figure 6.21 | | 179 | | Figure 6.22 | Example of Access Timing with 3-State Column Address Output Cycle | | | | (RAST = 0) | 180 | | Figure 6.23 | | | | | of $T_r$ State (CAST = 0) | 181 | | Rev. 4.00, 0 | 02/04, page xlviii of lxvi | | | Figure 6.24 | Example of Timing with One Row Address Output Maintenance State | | |-------------|-----------------------------------------------------------------------------------------|-----| | | (RAST = 0, CAST = 0) | | | Figure 6.25 | Example of Timing with Two-State Precharge Cycle (RAST = 0, CAST = 0) | 183 | | Figure 6.26 | Example of Wait State Insertion Timing (2-State Column Address Output) | 185 | | Figure 6.27 | Example of Wait State Insertion Timing (3-State Column Address Output) | 186 | | Figure 6.28 | 2-CAS Control Timing (Upper Byte Write Access: RAST = 0, CAST = 0) | 187 | | Figure 6.29 | Example of 2-CAS DRAM Connection | 188 | | Figure 6.30 | Operation Timing in Fast Page Mode (RAST = 0, CAST = 0) | 189 | | Figure 6.31 | Operation Timing in Fast Page Mode (RAST = 0, CAST = 1) | 190 | | Figure 6.32 | Example of Operation Timing in RAS Down Mode (RAST = 0, CAST = 0) | 191 | | Figure 6.33 | Example of Operation Timing in RAS Up Mode (RAST = 0, CAST = 0) | 192 | | Figure 6.34 | RTCNT Operation | 193 | | Figure 6.35 | Compare Match Timing | 193 | | Figure 6.36 | CBR Refresh Timing. | 194 | | Figure 6.37 | CBR Refresh Timing (RCW1 = 0, RCW0 = 1, RLW1 = 0, RLW0 = 0) | 194 | | Figure 6.38 | Example of CBR Refresh Timing (CBRM = 1) | 195 | | Figure 6.39 | Self-Refresh Timing | 196 | | Figure 6.40 | Example of Timing when Precharge Time after Self-Refreshing Is | | | | Extended by 2 States | 197 | | Figure 6.41 | Example of $\overline{DACK}/\overline{EDACK}$ Output Timing when DDS = 1 or | | | | EDDS = 1 (RAST = 0, CAST = 0) | 198 | | Figure 6.42 | Example of $\overline{DACK}/\overline{EDACK}$ Output Timing when DDS = 0 or | | | | EDDS = 0 (RAST = 0, CAST = 1) | 199 | | Figure 6.43 | Relationship between $\varphi$ and SDRAM $\!\varphi$ (when PLL Frequency Multiplication | | | | Factor Is ×1 or ×2) | 204 | | Figure 6.44 | Basic Access Timing of Synchronous DRAM (CAS Latency 1) | 205 | | Figure 6.45 | CAS Latency Control Timing (SDWCD = 0, CAS Latency 3) | 207 | | Figure 6.46 | Example of Access Timing when Row Address Output Hold State Is 1 State | | | | (RCD1 = 0, RCD0 = 1, SDWCD = 0, CAS Latency 2) | 208 | | Figure 6.47 | Example of Timing with Two-State Precharge Cycle (TPC1 = $0$ , TPC0 = $1$ , | | | | SDWCD = 0, CAS Latency 2) | 210 | | Figure 6.48 | Example of Write Access Timing when CAS Latency Control Cycle Is Disabled | | | | (SDWCD = 1) | 211 | | Figure 6.49 | DQMU and DQML Control Timing (Upper Byte Write Access: SDWCD = 0, | | | | CAS Latency 2) | 212 | | Figure 6.50 | DQMU and DQML Control Timing (Lower Byte Read Access: CAS Latency 2) | 213 | | Figure 6.51 | Example of DQMU and DQML Byte Control | | | Figure 6.52 | Operation Timing of Burst Access (BE = 1, SDWCD = 0, CAS Latency 2) | 215 | | Figure 6.53 | Example of Operation Timing in RAS Down Mode (BE = 1, CAS Latency 2) | 217 | | Figure 6.54 | Auto Refresh Timing. | | | Figure 6.55 | Auto Refresh Timing (TPC = 1, TPC0 = 1, RCW1 = 0, RCW0 = 1) | 219 | | Figure 6.56 | Auto Refresh Timing (TPC = $0$ , TPC0 = $0$ , RLW1 = $0$ , RLW0 = $1$ ) | 220 | | NEV. 4.00, 02 | RENESAS | | |---------------|-------------------------------------------------------------------------------------------------|-------------------| | Ray 100 0 | 2/04, page I of lxvi | , | | | (SDWCD = 1, CAS Latency 2) | 247 | | 1 15010 0.02 | Write Accesses to Continuous Synchronous DRAM Space in RAS Down Mode | | | Figure 6.82 | Example of Timing for Idle Cycle Insertion in Case of Consecutive Read and | 270 | | 1 15010 0.01 | and Write Accesses to DRAM Space in RAS Down Mode | 246 | | Figure 6.81 | Example of Timing for Idle Cycle Insertion in Case of Consecutive Read | ∠ <del>-1-1</del> | | 1 1guic 0.00 | Write Access (IDLC = 0, ICIS1 = 0, SDWCD = 1, CAS Latency 2) | 2/1/1 | | Figure 6.80 | Example of Idle Cycle Operation after Continuous Synchronous DRAM Space | ∠ <del>4</del> 3 | | 1 1guic 0.79 | Read Access (Read between Different Area) (IDLC = 0, CAS Latency 2) | 2/13 | | Figure 6.79 | Example of Idle Cycle Operation after Continuous Synchronous DRAM Space | ∠ <del>+</del> ∠ | | riguic 0.76 | ICIS1 = 0, RAST = 0, CAST = 0) | 242 | | Figure 6.78 | Example of Idle Cycle Operation after DRAM Write Access (IDLC = 0, | ∠ <del>+</del> 1 | | 1 15010 0.77 | (IDLC = 0, RAST = 0, CAST = 0) | 241 | | Figure 6.77 | Example of Idle Cycle Operation after DRAM Access (Write after Read) | <u>∠</u> ⊤1 | | 115010 0.70 | in Different Areas) (IDLC = 0, RAST = 0, CAST = 0) | 241 | | Figure 6.76 | Example of Idle Cycle Operation after DRAM Access (Consecutive Reads | 210 | | 1 15010 0.73 | (IDLC = 0, CAS Latency 2) | 240 | | Figure 6.75 | Example of Idle Cycle Operation in RAS Down Mode (Write after Read) | 23) | | 115010 0.77 | (IDLC = 1, CAS Latency 2) | 239 | | Figure 6.74 | Example of Idle Cycle Operation in RAS Down Mode (Read in Different Area) | _50 | | <i>6</i> | (IDLC = 0, CAS Latency 2) | 238 | | Figure 6.73 | Example of Idle Cycle Operation in RAS Down Mode (Read in Different Area) | , | | S | (CAS Latency 2) | 237 | | Figure 6.72 | | | | | (IDLC = 0, RAST = 0, CAST = 0) | 236 | | Figure 6.71 | Example of Idle Cycle Operation in RAS Down Mode (Write after Read) | | | | in Different Areas) (IDLC = $0$ , RAST = $0$ , CAST = $0$ ) | 236 | | Figure 6.70 | Example of Idle Cycle Operation in RAS Down Mode (Consecutive Reads | | | - | Example of DRAM Full Access after External Read (CAST = 0) | 235 | | _ | Relationship between Chip Select ( $\overline{\text{CS}}$ ) and Read ( $\overline{\text{RD}}$ ) | | | _ | Example of Idle Cycle Operation (Read after Write) | | | - | Example of Idle Cycle Operation (Write after Read) | | | • | Example of Idle Cycle Operation (Consecutive Reads in Different Areas) | | | - | Example of Burst ROM Access Timing (ASTn = 0, 1-State Burst Cycle) | | | - | Example of Burst ROM Access Timing (ASTn = 1, 2-State Burst Cycle) | | | | or EDDS = 1, RDXC1 = 0, RDXC0 = 1, CAS Latency 2) | | | Figure 6.62 | Example of Timing when the Read Data Is Extended by Two States (DDS $= 1$ , | | | • | Example of $\overline{DACK}/\overline{EDACK}$ Output Timing when DDS = 0 or EDDS = 0 | 227 | | _ | Example of $\overline{DACK}/\overline{EDACK}$ Output Timing when DDS = 1 or EDDS = 1 | | | - | Synchronous DRAM Mode Setting Timing | | | | by 2 States (TPCS2 to TPCS0 = H'2, TPC1 = 0, TPC0 = 0, CAS Latency 2) | | | Figure 6.58 | Example of Timing when Precharge Time after Self-Refreshing Is Extended | | | | RLW0 = 0) | 221 | | Figure 6.57 | Self-Refresh Timing (TPC1 = 1, TPC0 = 0, RCW1 = 0, RCW0 = 0, RLW1 = 0, | | | rigule 0.65 | Example of Tilling when write Data Burlet Function is Used | 245 | |--------------|-------------------------------------------------------------------------|-------| | Figure 6.84 | Bus Released State Transition Timing | 252 | | Figure 6.85 | Bus Release State Transition Timing when Synchronous DRAM Interface | 253 | | | | | | | OMA Controller (DMAC) | | | Figure 7.1 | Block Diagram of DMAC | | | Figure 7.2 | Areas for Register Re-Setting by DTC (Channel 0A) | | | Figure 7.3 | Operation in Sequential Mode | | | Figure 7.4 | Example of Sequential Mode Setting Procedure | | | Figure 7.5 | Operation in Idle Mode | | | Figure 7.6 | Example of Idle Mode Setting Procedure | | | Figure 7.7 | Operation in Repeat mode | | | Figure 7.8 | Example of Repeat Mode Setting Procedure | 297 | | Figure 7.9 | Operation in Single Address Mode (When Sequential Mode Is Specified) | 299 | | Figure 7.10 | Example of Single Address Mode Setting Procedure (When Sequential Mode | | | | Is Specified) | 300 | | Figure 7.11 | Operation in Normal Mode | 302 | | Figure 7.12 | Example of Normal Mode Setting Procedure | 303 | | Figure 7.13 | Operation in Block Transfer Mode (BLKDIR = 0) | 305 | | Figure 7.14 | Operation in Block Transfer Mode (BLKDIR = 1) | 306 | | Figure 7.15 | Operation Flow in Block Transfer Mode | 307 | | Figure 7.16 | Example of Block Transfer Mode Setting Procedure | 308 | | Figure 7.17 | Example of DMA Transfer Bus Timing | | | Figure 7.18 | Example of Short Address Mode Transfer | 310 | | Figure 7.19 | Example of Full Address Mode Transfer (Cycle Steal) | 311 | | Figure 7.20 | Example of Full Address Mode Transfer (Burst Mode) | | | Figure 7.21 | Example of Full Address Mode Transfer (Block Transfer Mode) | | | Figure 7.22 | Example of DREQ Pin Falling Edge Activated Normal Mode Transfer | | | Figure 7.23 | Example of DREQ Pin Falling Edge Activated Block Transfer Mode Transfer | | | Figure 7.24 | | | | U | Example of DREQ Pin Low Level Activated Block Transfer Mode Transfer | | | - | Example of Single Address Mode Transfer (Byte Read) | | | Figure 7.27 | Example of Single Address Mode (Word Read) Transfer | | | Figure 7.28 | Example of Single Address Mode Transfer (Byte Write) | | | · · | Example of Single Address Mode Transfer (Word Write) | | | • | Example of DREQ Pin Falling Edge Activated Single Address Mode Transfer | | | Figure 7.31 | Example of DREQ Pin Low Level Activated Single Address Mode Transfer | | | Figure 7.32 | Example of Dual Address Transfer Using Write Data Buffer Function | | | Figure 7.33 | Example of Single Address Transfer Using Write Data Buffer Function | | | Figure 7.34 | Example of Multi-Channel Transfer. | | | Figure 7.35 | _ | J | | i iguic 1.55 | by NMI Interrupt | 326 | | Figure 7.36 | Example of Procedure for Forcibly Terminating DMAC Operation | | | 1 1guic 7.50 | | | | | Rev. 4.00, 02/04, page li o | f lvv | | rigule 7.57 | Example of Flocedure for Clearing Full Address Wode | 320 | |-------------|--------------------------------------------------------------------------|-----| | Figure 7.38 | Block Diagram of Transfer End/Transfer Break Interrupt | 329 | | Figure 7.39 | DMAC Register Update Timing | 330 | | Figure 7.40 | Contention between DMAC Register Update and CPU Read | 330 | | Figure 7.41 | Example in which Low Level Is Not Output at TEND Pin | 332 | | Section 8 I | EXDMA Controller (EXDMAC) | | | Figure 8.1 | Block Diagram of EXDMAC | 336 | | Figure 8.2 | Example of Timing in Dual Address Mode | 351 | | Figure 8.3 | Data Flow in Single Address Mode | 352 | | Figure 8.4 | Example of Timing in Single Address Mode | 353 | | Figure 8.5 | Example of Timing in Cycle Steal Mode | 355 | | Figure 8.6 | Examples of Timing in Burst Mode | 356 | | Figure 8.7 | Examples of Timing in Normal Transfer Mode | 357 | | Figure 8.8 | Example of Timing in Block Transfer Mode | 358 | | Figure 8.9 | Example of Repeat Area Function Operation | 359 | | Figure 8.10 | Example of Repeat Area Function Operation in Block Transfer Mode | 360 | | Figure 8.11 | EDTCR Update Operations in Normal Transfer Mode and Block Transfer Mode | 362 | | Figure 8.12 | Procedure for Changing Register Settings in Operating Channel | 363 | | Figure 8.13 | Example of Channel Priority Timing | 365 | | Figure 8.14 | Examples of Channel Priority Timing | 366 | | Figure 8.15 | Example of Normal Transfer Mode (Cycle Steal Mode) Transfer | 367 | | Figure 8.16 | Example of Normal Transfer Mode (Burst Mode) Transfer | 368 | | Figure 8.17 | Example of Block Transfer Mode (Cycle Steal Mode) Transfer | 368 | | Figure 8.18 | Example of Normal Mode Transfer Activated by EDREQ Pin Falling Edge | 369 | | Figure 8.19 | Example of Block Transfer Mode Transfer Activated by EDREQ Pin Falling | | | | Edge | | | • | Example of Normal Mode Transfer Activated by EDREQ Pin Low Level | 371 | | Figure 8.21 | Example of Block Transfer Mode Transfer Activated by EDREQ Pin Low | | | | Level | | | · · | Example of Single Address Mode (Byte Read) Transfer | | | _ | Example of Single Address Mode (Word Read) Transfer | | | _ | Example of Single Address Mode (Byte Write) Transfer | | | - | Example of Single Address Mode (Word Write) Transfer | 374 | | Figure 8.26 | Example of Single Address Mode Transfer Activated by EDREQ Pin Falling | | | | Edge | 375 | | Figure 8.27 | Example of Single Address Mode Transfer Activated by EDREQ Pin Low Level | 376 | | Figure 8.28 | Auto Request/Cycle Steal Mode/Normal Transfer Mode (No Contention/ | | | - | Dual Address Mode) | 377 | | Figure 8.29 | Auto Request/Cycle Steal Mode/Normal Transfer Mode (CPU Cycles/ | | | | Single Address Mode) | 378 | | | | | | | | | | Figure 8.30 | Auto Request/Cycle Steal Mode/Normal Transfer Mode (Contention with | | |-------------|--------------------------------------------------------------------------|---------| | | Another Channel/Single Address Mode) | 378 | | Figure 8.31 | Auto Request/Burst Mode/Normal Transfer Mode (CPU Cycles/Dual Address | | | | Mode/BGUP = 0) | 379 | | Figure 8.32 | Auto Request/Burst Mode/Normal Transfer Mode (CPU Cycles/Dual Address | | | | Mode/BGUP = 1) | 379 | | Figure 8.33 | Auto Request/Burst Mode/Normal Transfer Mode (CPU Cycles/Single Address | | | | Mode/BGUP = 1) | 380 | | Figure 8.34 | Auto Request/Burst Mode/Normal Transfer Mode (Contention with Another | | | | Channel/Single Address Mode) | 380 | | Figure 8.35 | External Request/Cycle Steal Mode/Normal Transfer Mode (No Contention/ | | | | Dual Address Mode/Low Level Sensing) | 381 | | Figure 8.36 | External Request/Cycle Steal Mode/Normal Transfer Mode (CPU Cycles/ | | | | Single Address Mode/Low Level Sensing) | 382 | | Figure 8.37 | External Request/Cycle Steal Mode/Normal Transfer Mode (No Contention/ | | | | Single Address Mode/Falling Edge Sensing) | 382 | | Figure 8.38 | External Request/Cycle Steal Mode/Normal Transfer Mode Contention with | | | | Another Channel/Dual Address Mode/Low Level Sensing | 383 | | Figure 8.39 | External Request/Cycle Steal Mode/Block Transfer Mode (No Contention/ | | | | Dual Address Mode/Low Level Sensing/BGUP = 0) | 384 | | Figure 8.40 | External Request/Cycle Steal Mode/Block Transfer Mode (No Contention/ | | | | Single Address Mode/Falling Edge Sensing/BGUP = 0) | 385 | | Figure 8.41 | External Request/Cycle Steal Mode/Block Transfer Mode (CPU Cycles/Single | | | | Address Mode/Low Level Sensing/BGUP = 0) | 386 | | Figure 8.42 | External Request/Cycle Steal Mode/Block Transfer Mode (CPU Cycles/Dual | | | | Address Mode/Low Level Sensing/BGUP = 1) | 387 | | Figure 8.43 | External Request/Cycle Steal Mode/Block Transfer Mode (CPU Cycles/Single | | | | Address Mode/Low Level Sensing/BGUP = 1) | 388 | | Figure 8.44 | External Request/Cycle Steal Mode/Block Transfer Mode (Contention with | | | | Another Channel/Dual Address Mode/Low Level Sensing) | 389 | | Figure 8.45 | Transfer End Interrupt Logic | 392 | | Figure 8.46 | | | | | End Interrupt Occurred | 393 | | | | | | | Data Transfer Controller (DTC) | | | Figure 9.1 | Block Diagram of DTC | | | Figure 9.2 | Block Diagram of DTC Activation Source Control | | | Figure 9.3 | Correspondence between DTC Vector Address and Register Information | | | Figure 9.4 | Correspondence between DTC Vector Address and Register Information | | | Figure 9.5 | Flowchart of DTC Operation | | | Figure 9.6 | Memory Mapping in Normal Mode | | | Figure 9.7 | Memory Mapping in Repeat Mode | | | Figure 9.8 | Memory Mapping in Block Transfer Mode | 411 | | | Rev. 4.00, 02/04, page liii o | of Ixvi | | Figure 9.9 | Operation of Chain Transfer | 412 | |---------------|----------------------------------------------------------------------------|------| | Figure 9.10 | DTC Operation Timing (Example in Normal Mode or Repeat Mode) | 413 | | Figure 9.11 | DTC Operation Timing (Example of Block Transfer Mode, with Block Size of 2 | )413 | | Figure 9.12 | DTC Operation Timing (Example of Chain Transfer) | 413 | | Figure 9.13 | Chain Transfer when Counter = 0 | 418 | | | | | | Section 11 | 16-Bit Timer Pulse Unit (TPU) | | | Figure 11.1 | Block Diagram of TPU | 544 | | Figure 11.2 | Example of Counter Operation Setting Procedure | 579 | | Figure 11.3 | Free-Running Counter Operation | 580 | | Figure 11.4 | Periodic Counter Operation | 581 | | Figure 11.5 | Example of Setting Procedure for Waveform Output by Compare Match | 581 | | Figure 11.6 | Example of 0 Output/1 Output Operation | 582 | | Figure 11.7 | Example of Toggle Output Operation | 582 | | Figure 11.8 | Example of Setting Procedure for Input Capture Operation | 583 | | Figure 11.9 | Example of Input Capture Operation | 584 | | Figure 11.10 | Example of Synchronous Operation Setting Procedure | 585 | | Figure 11.11 | Example of Synchronous Operation | 586 | | Figure 11.12 | Compare Match Buffer Operation | 587 | | Figure 11.13 | Input Capture Buffer Operation | 587 | | Figure 11.14 | Example of Buffer Operation Setting Procedure | 587 | | Figure 11.15 | Example of Buffer Operation (1) | 588 | | Figure 11.16 | Example of Buffer Operation (2) | 589 | | Figure 11.17 | Cascaded Operation Setting Procedure | 590 | | Figure 11.18 | Example of Cascaded Operation (1) | 590 | | Figure 11.19 | Example of Cascaded Operation (2) | 591 | | - | Example of PWM Mode Setting Procedure | | | _ | Example of PWM Mode Operation (1) | | | - | Example of PWM Mode Operation (2) | | | - | Example of PWM Mode Operation (3) | | | _ | Example of Phase Counting Mode Setting Procedure | | | - | Example of Phase Counting Mode 1 Operation | | | - | Example of Phase Counting Mode 2 Operation | | | | Example of Phase Counting Mode 3 Operation | | | - | Example of Phase Counting Mode 4 Operation | | | _ | Phase Counting Mode Application Example | | | _ | Count Timing in Internal Clock Operation | | | | Count Timing in External Clock Operation | | | _ | Output Compare Output Timing | | | | Input Capture Input Signal Timing | | | _ | Counter Clear Timing (Compare Match) | | | - | Counter Clear Timing (Input Capture) | | | Figure 11.36 | Buffer Operation Timing (Compare Match) | 608 | | Rev. 4.00, 02 | 2/04, page liv of lxvi | | | | RENESAS | | | Figure 11.38 TGI Interrupt Timing (Compare Match) | Figure 11.3/ | Buffer Operation Timing (Input Capture) | 608 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------|-------| | Figure 11.40 TCIV Interrupt Setting Timing | Figure 11.38 | TGI Interrupt Timing (Compare Match) | . 609 | | Figure 11.41 TCIU Interrupt Setting Timing | Figure 11.39 | TGI Interrupt Timing (Input Capture) | 609 | | Figure 11.42 Timing for Status Flag Clearing by CPU Figure 11.43 Timing for Status Flag Clearing by DTC/DMAC Activation | Figure 11.40 | TCIV Interrupt Setting Timing | 610 | | Figure 11.43 Timing for Status Flag Clearing by DTC/DMAC Activation | Figure 11.41 | TCIU Interrupt Setting Timing | 610 | | Figure 11.44 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode. Figure 11.45 Contention between TCNT Write and Clear Operations. 612 Figure 11.46 Contention between TCNT Write and Clear Operations. 613 Figure 11.47 Contention between TGR Write and Compare Match. 614 Figure 11.48 Contention between TGR Write and Compare Match. 615 Figure 11.49 Contention between TGR Read and Input Capture. 616 Figure 11.50 Contention between TGR Write and Input Capture. 617 Figure 11.51 Contention between Buffer Register Write and Input Capture. 618 Figure 11.52 Contention between Buffer Register Write and Input Capture. 619 Figure 11.53 Contention between TCNT Write and Overflow. 618 Section 12 Programmable Pulse Generator (PPG) Figure 12.1 Block Diagram of PPG. Figure 12.2 Overview Diagram of PPG. Figure 12.3 Timing of Transfer and Output of NDR Contents (Example). 632 Figure 12.4 Setup Procedure for Normal Pulse Output (Example). 633 Figure 12.5 Normal Pulse Output Example (Five-Phase Pulse Output). 634 Figure 12.6 Non-Overlapping Pulse Output. 635 Figure 12.7 Non-Overlapping Operation and NDR Write Timing. 636 Figure 12.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary). 637 Figure 12.10 Inverted Pulse Output (Example). 638 Figure 12.11 Pulse Output Triggered by Input Capture (Example). 639 Section 13 8-Bit Timers (TMR) Figure 13.1 Block Diagram of 8-Bit Timer Module. 640 Figure 13.2 Example of Pulse Output. 651 Figure 13.3 Count Timing for External Clock Input. 652 Figure 13.4 Count Timing for External Clock Input. 653 Figure 13.5 Timing of Clearance by External Reset. 654 Figure 13.7 Timing of Clearance by External Reset. 655 Figure 13.8 Timing of Clearance by External Reset. 656 Figure 13.9 Timing of Over Setting. 657 Figure 13.10 Contention between TCNT Write and Increment. 657 Figure 13.10 Contention between TCNT Write and Increment. | Figure 11.42 | Timing for Status Flag Clearing by CPU | . 611 | | Figure 11.45 Contention between TCNT Write and Clear Operations 612 Figure 11.46 Contention between TCNT Write and Increment Operations 614 Figure 11.47 Contention between TGR Write and Compare Match 614 Figure 11.48 Contention between Buffer Register Write and Compare Match 615 Figure 11.49 Contention between TGR Read and Input Capture 616 Figure 11.50 Contention between TGR Write and Input Capture 617 Figure 11.51 Contention between Buffer Register Write and Input Capture 617 Figure 11.52 Contention between Overflow and Counter Clearing 618 Figure 11.53 Contention between TCNT Write and Overflow 618 Section 12 Programmable Pulse Generator (PPG) Figure 12.1 Block Diagram of PPG 622 Figure 12.2 Overview Diagram of PPG 633 Figure 12.3 Timing of Transfer and Output of NDR Contents (Example) 634 Figure 12.4 Setup Procedure for Normal Pulse Output (Example) 635 Figure 12.5 Normal Pulse Output Example (Five-Phase Pulse Output) 636 Figure 12.6 Non-Overlapping Pulse Output (Five-Phase Pulse Output) 636 Figure 12.7 Non-Overlapping Operation and NDR Write Timing 636 Figure 12.8 Setup Procedure for Non-Overlapping Pulse Output (Example) 636 Figure 12.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary) 637 Figure 12.10 Inverted Pulse Output (Example) 636 Figure 12.11 Pulse Output Triggered by Input Capture (Example) 636 Figure 13.1 Block Diagram of 8-Bit Timer Module 647 Figure 13.2 Count Timing for Internal Clock Input 656 Figure 13.4 Count Timing for Internal Clock Input 657 Figure 13.5 Timing of CMF Setting 651 Figure 13.6 Timing of Timer Output 652 Figure 13.7 Timing of Compare Match Clear 652 Figure 13.8 Timing of Compare Match Clear 652 Figure 13.9 Timing of Compare Match Clear 652 Figure 13.1 Contention between TCNT Write and Clear 653 Figure 13.1 Contention between TCNT Write and Clear 653 Figure 13.11 Contention between TCNT Write and Clear 653 Figure 13.11 Contention between TCNT Write and Clear 653 Figure 13.11 Contention between TCNT Write and Clear 653 Figure 13.11 Contention between TCNT Write | Figure 11.43 | Timing for Status Flag Clearing by DTC/DMAC Activation | . 611 | | Figure 11.46 Contention between TCNT Write and Increment Operations | Figure 11.44 | Phase Difference, Overlap, and Pulse Width in Phase Counting Mode | 612 | | Figure 11.47 Contention between TGR Write and Compare Match | Figure 11.45 | Contention between TCNT Write and Clear Operations | . 613 | | Figure 11.48 Contention between Buffer Register Write and Compare Match 615 Figure 11.49 Contention between TGR Read and Input Capture 616 Figure 11.50 Contention between TGR Write and Input Capture 617 Figure 11.51 Contention between Buffer Register Write and Input Capture 617 Figure 11.52 Contention between Overflow and Counter Clearing 618 Figure 11.53 Contention between TCNT Write and Overflow 618 Section 12 Programmable Pulse Generator (PPG) Figure 12.1 Block Diagram of PPG 627 Figure 12.2 Overview Diagram of PPG 637 Figure 12.3 Timing of Transfer and Output of NDR Contents (Example) 638 Figure 12.4 Setup Procedure for Normal Pulse Output (Example) 639 Figure 12.5 Normal Pulse Output Example (Five-Phase Pulse Output) 639 Figure 12.6 Non-Overlapping Pulse Output (Example) 630 Figure 12.7 Non-Overlapping Operation and NDR Write Timing 630 Figure 12.8 Setup Procedure for Non-Overlapping Pulse Output (Example) 630 Figure 12.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary) 630 Figure 12.10 Inverted Pulse Output (Example) 630 Figure 12.11 Pulse Output Triggered by Input Capture (Example) 630 Figure 13.1 Block Diagram of 8-Bit Timer Module 640 Figure 13.2 Example of Pulse Output (Example) 630 Figure 13.3 Count Timing for Internal Clock Input 650 Figure 13.4 Count Timing of External Clock Input 651 Figure 13.5 Timing of CMF Setting 651 Figure 13.6 Timing of Compare Match Clear 652 Figure 13.7 Timing of Compare Match Clear 652 Figure 13.8 Timing of Compare Match Clear 652 Figure 13.9 Timing of Compare Match Clear 652 Figure 13.9 Timing of OVF Setting 655 Figure 13.10 Contention between TCNT Write and Increment 655 Figure 13.11 Contention between TCNT Write and Increment 655 Figure 13.11 Contention between TCNT Write and Increment 655 Figure 13.11 Contention between TCNT Write and Increment 655 | Figure 11.46 | Contention between TCNT Write and Increment Operations | 614 | | Figure 11.49 Contention between TGR Read and Input Capture | Figure 11.47 | Contention between TGR Write and Compare Match | . 614 | | Figure 11.50 Contention between TGR Write and Input Capture | Figure 11.48 | Contention between Buffer Register Write and Compare Match | . 615 | | Figure 11.51 Contention between Buffer Register Write and Input Capture | Figure 11.49 | Contention between TGR Read and Input Capture | 616 | | Figure 11.52 Contention between Overflow and Counter Clearing 618 Figure 11.53 Contention between TCNT Write and Overflow 618 Section 12 Programmable Pulse Generator (PPG) Figure 12.1 Block Diagram of PPG 622 Figure 12.2 Overview Diagram of PPG 631 Figure 12.3 Timing of Transfer and Output of NDR Contents (Example) 632 Figure 12.4 Setup Procedure for Normal Pulse Output (Example) 633 Figure 12.5 Normal Pulse Output Example (Five-Phase Pulse Output) 634 Figure 12.6 Non-Overlapping Pulse Output 635 Figure 12.7 Non-Overlapping Operation and NDR Write Timing 636 Figure 12.8 Setup Procedure for Non-Overlapping Pulse Output (Example) 637 Figure 12.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary) 637 Figure 12.10 Inverted Pulse Output (Example) 638 Figure 12.11 Pulse Output Triggered by Input Capture (Example) 639 Section 13 8-Bit Timers (TMR) Figure 13.1 Block Diagram of 8-Bit Timer Module 642 Figure 13.2 Example of Pulse Output 650 Figure 13.3 Count Timing for Internal Clock Input 650 Figure 13.4 Count Timing for External Clock Input 651 Figure 13.5 Timing of CMF Setting 652 Figure 13.6 Timing of Timer Output 652 Figure 13.7 Timing of Compare Match Clear 652 Figure 13.8 Timing of Clearance by External Reset 653 Figure 13.9 Timing of OVF Setting 653 Figure 13.10 Contention between TCNT Write and Increment 655 Figure 13.11 Contention between TCNT Write and Increment 655 | Figure 11.50 | Contention between TGR Write and Input Capture | 616 | | Figure 11.53 Contention between TCNT Write and Overflow | Figure 11.51 | Contention between Buffer Register Write and Input Capture | 617 | | Section 12 Programmable Pulse Generator (PPG)Figure 12.1 Block Diagram of PPG62.2Figure 12.2 Overview Diagram of PPG63.1Figure 12.3 Timing of Transfer and Output of NDR Contents (Example)63.2Figure 12.4 Setup Procedure for Normal Pulse Output (Example)63.2Figure 12.5 Normal Pulse Output Example (Five-Phase Pulse Output)63.4Figure 12.6 Non-Overlapping Pulse Output63.6Figure 12.7 Non-Overlapping Operation and NDR Write Timing63.6Figure 12.8 Setup Procedure for Non-Overlapping Pulse Output (Example)63.6Figure 12.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary)63.7Figure 12.10 Inverted Pulse Output (Example)63.8Figure 12.11 Pulse Output Triggered by Input Capture (Example)63.9Section 13 8-Bit Timers (TMR)63.9Figure 13.1 Block Diagram of 8-Bit Timer Module64.2Figure 13.2 Example of Pulse Output65.0Figure 13.3 Count Timing for Internal Clock Input65.0Figure 13.5 Timing of CMF Setting65.1Figure 13.6 Timing of CMF Setting65.1Figure 13.7 Timing of Compare Match Clear65.2Figure 13.8 Timing of Compare Match Clear65.2Figure 13.9 Timing of OVF Setting65.2Figure 13.10 Contention between TCNT Write and Clear65.6Figure 13.11 Contention between TCNT Write and Increment65.6 | Figure 11.52 | Contention between Overflow and Counter Clearing | 618 | | Figure 12.1 Block Diagram of PPG | Figure 11.53 | Contention between TCNT Write and Overflow | . 618 | | Figure 12.1 Block Diagram of PPG | Section 12 | Programmable Pulse Generator (PPG) | | | Figure 12.2 Overview Diagram of PPG | | | 622 | | Figure 12.3 Timing of Transfer and Output of NDR Contents (Example) 632 Figure 12.4 Setup Procedure for Normal Pulse Output (Example) 633 Figure 12.5 Normal Pulse Output Example (Five-Phase Pulse Output) 634 Figure 12.6 Non-Overlapping Pulse Output | · · | | | | Figure 12.4 Setup Procedure for Normal Pulse Output (Example) 633 Figure 12.5 Normal Pulse Output Example (Five-Phase Pulse Output) 634 Figure 12.6 Non-Overlapping Pulse Output | • | <u> </u> | | | Figure 12.5 Normal Pulse Output Example (Five-Phase Pulse Output) | • | | | | Figure 12.6 Non-Overlapping Pulse Output | U | | | | Figure 12.7 Non-Overlapping Operation and NDR Write Timing 636 Figure 12.8 Setup Procedure for Non-Overlapping Pulse Output (Example) 636 Figure 12.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary) 637 Figure 12.10 Inverted Pulse Output (Example) 638 Figure 12.11 Pulse Output Triggered by Input Capture (Example) 639 Section 13 8-Bit Timers (TMR) Figure 13.1 Block Diagram of 8-Bit Timer Module 642 Figure 13.2 Example of Pulse Output 650 Figure 13.3 Count Timing for Internal Clock Input 650 Figure 13.4 Count Timing for External Clock Input 651 Figure 13.5 Timing of CMF Setting 651 Figure 13.6 Timing of Timer Output 652 Figure 13.7 Timing of Compare Match Clear 652 Figure 13.8 Timing of Compare Match Clear 653 Figure 13.9 Timing of OVF Setting 653 Figure 13.10 Contention between TCNT Write and Clear 653 Figure 13.11 Contention between TCNT Write and Increment 657 | _ | | | | Figure 12.8 Setup Procedure for Non-Overlapping Pulse Output (Example) 636 Figure 12.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary) 637 Figure 12.10 Inverted Pulse Output (Example) 638 Figure 12.11 Pulse Output Triggered by Input Capture (Example) 639 Section 13 8-Bit Timers (TMR) Figure 13.1 Block Diagram of 8-Bit Timer Module 642 Figure 13.2 Example of Pulse Output 650 Figure 13.3 Count Timing for Internal Clock Input 650 Figure 13.4 Count Timing for External Clock Input 651 Figure 13.5 Timing of CMF Setting 651 Figure 13.6 Timing of Timer Output 652 Figure 13.7 Timing of Compare Match Clear 652 Figure 13.8 Timing of Compare Match Clear 653 Figure 13.9 Timing of OVF Setting 653 Figure 13.10 Contention between TCNT Write and Clear 653 Figure 13.11 Contention between TCNT Write and Increment 657 | • | 11 0 1 | | | Figure 12.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary) 637 Figure 12.10 Inverted Pulse Output (Example) 638 Figure 12.11 Pulse Output Triggered by Input Capture (Example) 639 Section 13 8-Bit Timers (TMR) Figure 13.1 Block Diagram of 8-Bit Timer Module 642 Figure 13.2 Example of Pulse Output 650 Figure 13.3 Count Timing for Internal Clock Input 650 Figure 13.4 Count Timing for External Clock Input 651 Figure 13.5 Timing of CMF Setting 651 Figure 13.6 Timing of Timer Output 652 Figure 13.7 Timing of Compare Match Clear 652 Figure 13.8 Timing of Compare Match Clear 653 Figure 13.9 Timing of OVF Setting 653 Figure 13.10 Contention between TCNT Write and Clear 653 Figure 13.11 Contention between TCNT Write and Increment 653 | • | 11 0 1 | | | Figure 12.10 Inverted Pulse Output (Example) | • | | | | Figure 12.11 Pulse Output Triggered by Input Capture (Example)639Section 13 8-Bit Timers (TMR)Figure 13.1 Block Diagram of 8-Bit Timer Module642Figure 13.2 Example of Pulse Output650Figure 13.3 Count Timing for Internal Clock Input650Figure 13.4 Count Timing for External Clock Input651Figure 13.5 Timing of CMF Setting651Figure 13.6 Timing of Timer Output652Figure 13.7 Timing of Compare Match Clear652Figure 13.8 Timing of Clearance by External Reset653Figure 13.9 Timing of OVF Setting653Figure 13.10 Contention between TCNT Write and Clear656Figure 13.11 Contention between TCNT Write and Increment657 | - | | | | Figure 13.1Block Diagram of 8-Bit Timer Module642Figure 13.2Example of Pulse Output650Figure 13.3Count Timing for Internal Clock Input650Figure 13.4Count Timing for External Clock Input651Figure 13.5Timing of CMF Setting651Figure 13.6Timing of Timer Output652Figure 13.7Timing of Compare Match Clear652Figure 13.8Timing of Clearance by External Reset653Figure 13.9Timing of OVF Setting653Figure 13.10Contention between TCNT Write and Clear656Figure 13.11Contention between TCNT Write and Increment657 | • | | | | Figure 13.1Block Diagram of 8-Bit Timer Module642Figure 13.2Example of Pulse Output650Figure 13.3Count Timing for Internal Clock Input650Figure 13.4Count Timing for External Clock Input651Figure 13.5Timing of CMF Setting651Figure 13.6Timing of Timer Output652Figure 13.7Timing of Compare Match Clear652Figure 13.8Timing of Clearance by External Reset653Figure 13.9Timing of OVF Setting653Figure 13.10Contention between TCNT Write and Clear656Figure 13.11Contention between TCNT Write and Increment657 | Section 13 | 3-Rit Timers (TMR) | | | Figure 13.2Example of Pulse Output650Figure 13.3Count Timing for Internal Clock Input650Figure 13.4Count Timing for External Clock Input651Figure 13.5Timing of CMF Setting651Figure 13.6Timing of Timer Output652Figure 13.7Timing of Compare Match Clear652Figure 13.8Timing of Clearance by External Reset653Figure 13.9Timing of OVF Setting653Figure 13.10Contention between TCNT Write and Clear656Figure 13.11Contention between TCNT Write and Increment657 | | · · · · · · · · · · · · · · · · · · · | 647 | | Figure 13.3Count Timing for Internal Clock Input650Figure 13.4Count Timing for External Clock Input651Figure 13.5Timing of CMF Setting651Figure 13.6Timing of Timer Output652Figure 13.7Timing of Compare Match Clear652Figure 13.8Timing of Clearance by External Reset653Figure 13.9Timing of OVF Setting653Figure 13.10Contention between TCNT Write and Clear656Figure 13.11Contention between TCNT Write and Increment657 | · · | | | | Figure 13.4Count Timing for External Clock Input651Figure 13.5Timing of CMF Setting651Figure 13.6Timing of Timer Output652Figure 13.7Timing of Compare Match Clear652Figure 13.8Timing of Clearance by External Reset653Figure 13.9Timing of OVF Setting653Figure 13.10Contention between TCNT Write and Clear656Figure 13.11Contention between TCNT Write and Increment657 | • | | | | Figure 13.5 Timing of CMF Setting | · · | - | | | Figure 13.6Timing of Timer Output652Figure 13.7Timing of Compare Match Clear652Figure 13.8Timing of Clearance by External Reset653Figure 13.9Timing of OVF Setting653Figure 13.10Contention between TCNT Write and Clear656Figure 13.11Contention between TCNT Write and Increment657 | • | | | | Figure 13.7Timing of Compare Match Clear652Figure 13.8Timing of Clearance by External Reset653Figure 13.9Timing of OVF Setting653Figure 13.10Contention between TCNT Write and Clear656Figure 13.11Contention between TCNT Write and Increment657 | • | | | | Figure 13.8Timing of Clearance by External Reset653Figure 13.9Timing of OVF Setting653Figure 13.10Contention between TCNT Write and Clear656Figure 13.11Contention between TCNT Write and Increment657 | · · | | | | Figure 13.9 Timing of OVF Setting 653 Figure 13.10 Contention between TCNT Write and Clear 656 Figure 13.11 Contention between TCNT Write and Increment 657 | • | | | | Figure 13.10 Contention between TCNT Write and Clear | _ | | | | Figure 13.11 Contention between TCNT Write and Increment | | | | | - | - | | | | | 115010 13.11 | | | | Figure 13.12 | Contention between TCOR Write and Compare Match | . 658 | |----------------------------|-------------------------------------------------------------------------|-------| | Section 14 | Watchdog Timer (WDT) | | | Figure 14.1 | Block Diagram of WDT | . 664 | | Figure 14.2 | Operation in Watchdog Timer Mode | | | Figure 14.3 | Operation in Interval Timer Mode | | | Figure 14.4 | Writing to TCNT, TCSR, and RSTCSR | | | Figure 14.5 | Contention between TCNT Write and Increment | | | Figure 14.6 | Circuit for System Reset by WDTOVF Signal (Example) | | | Section 15 | Serial Communication Interface (SCI, IrDA) | | | Figure 15.1 | Block Diagram of SCI | 677 | | Figure 15.1<br>Figure 15.2 | Data Format in Asynchronous Communication (Example with 8-Bit Data, | . 077 | | 11gare 13.2 | Parity, Two Stop Bits) | 707 | | Figure 15.3 | Receive Data Sampling Timing in Asynchronous Mode | | | Figure 15.4 | Relation between Output Clock and Transfer Data Phase | . 702 | | 118010 1011 | (Asynchronous Mode) | . 710 | | Figure 15.5 | Sample SCI Initialization Flowchart | | | Figure 15.6 | Example of Operation in Transmission in Asynchronous Mode | . , | | 8 | (Example with 8-Bit Data, Parity, One Stop Bit) | . 712 | | Figure 15.7 | Sample Serial Transmission Flowchart | | | Figure 15.8 | Example of SCI Operation in Reception (Example with 8-Bit Data, Parity, | | | C | One Stop Bit) | . 714 | | Figure 15.9 | Sample Serial Reception Data Flowchart (1) | . 716 | | Figure 15.9 | Sample Serial Reception Data Flowchart (2) | . 717 | | Figure 15.10 | Example of Communication Using Multiprocessor Format (Transmission | | | | of Data H'AA to Receiving Station A) | . 719 | | Figure 15.11 | Sample Multiprocessor Serial Transmission Flowchart | . 720 | | Figure 15.12 | Example of SCI Operation in Reception (Example with 8-Bit Data, | | | | Multiprocessor Bit, One Stop Bit) | . 721 | | Figure 15.13 | Sample Multiprocessor Serial Reception Flowchart (1) | . 722 | | Figure 15.13 | Sample Multiprocessor Serial Reception Flowchart (2) | . 723 | | _ | Data Format in Clocked Synchronous Communication (For LSB-First) | | | Figure 15.15 | Sample SCI Initialization Flowchart | . 725 | | Figure 15.16 | Sample SCI Transmission Operation in Clocked Synchronous Mode | . 726 | | _ | Sample Serial Transmission Flowchart | | | _ | Example of SCI Operation in Reception | | | _ | Sample Serial Reception Flowchart | | | • | Sample Flowchart of Simultaneous Serial Transmit and Receive Operations | | | - | Schematic Diagram of Smart Card Interface Pin Connections | | | | Normal Smart Card Interface Data Format | | | | Direct Convention (SDIR = SINV = $O/\overline{E} = 0$ ) | | | Figure 15.24 | Inverse Convention (SDIR = SINV = $O/\overline{E} = 1$ ) | . 733 | | Rev. 4.00, 02 | /04, page lvi of lxvi | | | Figure 15.25 | Receive Data Sampling Timing in Smart Card Mode (Using Clock of 372 Time | S | |--------------|--------------------------------------------------------------------------|-------| | | the Bit Rate) | . 735 | | Figure 15.26 | Retransfer Operation in SCI Transmit Mode | . 737 | | Figure 15.27 | TEND Flag Generation Timing in Transmission Operation | . 737 | | Figure 15.28 | Example of Transmission Processing Flow | . 738 | | Figure 15.29 | Retransfer Operation in SCI Receive Mode | . 739 | | Figure 15.30 | Example of Reception Processing Flow | . 740 | | Figure 15.31 | Timing for Fixing Clock Output Level | . 740 | | Figure 15.32 | Clock Halt and Restart Procedure | . 741 | | Figure 15.33 | Block Diagram of IrDA | . 742 | | | IrDA Transmit/Receive Operations | | | Figure 15.35 | Example of Synchronous Transmission Using DTC | . 749 | | Figure 15.36 | Sample Flowchart for Mode Transition during Transmission | . 751 | | Figure 15.37 | Port Pin States during Mode Transition (Internal Clock, Asynchronous | | | | Transmission) | . 752 | | Figure 15.38 | Port Pin States during Mode Transition (Internal Clock, Synchronous | | | | Transmission) | . 752 | | Figure 15.39 | Sample Flowchart for Mode Transition during Reception | . 753 | | | | | | Section 16 | <sup>2</sup> C Bus Interface2 (IIC2) (Option) | | | Figure 16.1 | Block Diagram of I <sup>2</sup> C Bus Interface2 | | | Figure 16.2 | External Circuit Connections of I/O Pins | | | Figure 16.3 | I <sup>2</sup> C Bus Formats | . 768 | | Figure 16.4 | I <sup>2</sup> C Bus Timing | | | Figure 16.5 | Master Transmit Mode Operation Timing 1 | | | Figure 16.6 | Master Transmit Mode Operation Timing 2 | | | Figure 16.7 | Master Receive Mode Operation Timing 1 | | | Figure 16.8 | Master Receive Mode Operation Timing 2 | . 772 | | Figure 16.9 | Slave Transmit Mode Operation Timing 1 | . 774 | | - | Slave Transmit Mode Operation Timing 2 | | | - | Slave Receive Mode Operation Timing 1 | | | _ | Slave Receive Mode Operation Timing 2 | | | - | Block Diagram of Noise Canceler | | | - | Sample Flowchart for Master Transmit Mode | | | Figure 16.15 | Sample Flowchart for Master Receive Mode | . 779 | | - | Sample Flowchart for Slave Transmit Mode | | | Figure 16.17 | Sample Flowchart for Slave Receive Mode | . 781 | | Figure 16.18 | Timing of the Bit Synchronous Circuit | . 783 | | | | | | | A/D Converter | | | Figure 17.1 | Block Diagram of A/D Converter | | | Figure 17.2 | A/D Conversion Timing | | | Figure 17.3 | External Trigger Input Timing | . 795 | | | | | | Figure 17.4 | A/D Conversion Accuracy Definitions | 796 | |----------------------------|---------------------------------------------------------------------------------------------------|-----| | Figure 17.5 | A/D Conversion Accuracy Definitions | 797 | | Figure 17.6 | Example of Analog Input Circuit | 798 | | Figure 17.7 | Example of Analog Input Protection Circuit | | | Coeffor 10 I | D/A Converter | | | | | | | Figure 18.1 | Block Diagram of D/A Converter for H8S/2378, H8S/2378R, H8S/2377, and H8S/2377R | 802 | | Figure 18.2 | Block Diagram of D/A Converter for H8S/2376 | 803 | | Figure 18.3 | Block Diagram of D/A Converter for H8S/2375, H8S/2375R, H8S/2373, | | | | and H8S/2373R | 804 | | Figure 18.4 | Example of D/A Converter Operation | | | Section 20 1 | Flash Memory (0.35-µm F-ZTAT Version) | | | Figure 20.1 | Block Diagram of Flash Memory | 816 | | Figure 20.2 | Flash Memory State Transitions | | | Figure 20.3 | Boot Mode | | | Figure 20.4 | User Program Mode | | | Figure 20.5 | 384-kbyte Flash Memory Block Configuration (Modes 3, 4, and 7) | | | Figure 20.6 | Programming/Erasing Flowchart Example in User Program Mode | | | Figure 20.7 | Program/Program-Verify Flowchart | | | Figure 20.8 | Erase/Erase-Verify Flowchart | | | Figure 20.9 | Power-On/Off Timing | | | Figure 20.10 | Mode Transition Timing (Example: Boot Mode $\rightarrow$ User Mode $\leftrightarrow$ User Program | | | 8 | Mode) | | | Section 21 | Flack Mamoury (0.19 tim F. 7TAT Vausian) | | | | Flash Memory (0.18-µm F-ZTAT Version) | 0/1 | | Figure 21.1 | Block Diagram of Flash Memory | | | Figure 21.2 | Mode Transition of Flash Memory | | | Figure 21.3 | Flash Memory Configuration | | | Figure 21.4 | Overview of User Procedure Program | | | Figure 21.5 | <u>e</u> | | | Figure 21.6 | System Configuration in Boot Mode | | | Figure 21.7<br>Figure 21.8 | Overview of Boot Mode State Transition Diagram | | | C | | | | Figure 21.10 | Programming/Erasing Overview Flow | | | • | Programming Procedure | | | • | | | | - | Erasing Procedure | | | • | Procedure for Fragramming User MAT in User Boot Mode | | | | Transitions to Error-Protection State | | | • | Switching between the User MAT and User Boot MAT | | | _ | | 070 | | Kev. 4.00, 02 | /04, page Iviii of Ixvi | | | Figure 21.17 | Boot Program States | 900 | |----------------|---------------------------------------------------------------------|--------| | Figure 21.18 | Bit-Rate-Adjustment Sequence | 90 | | Figure 21.19 | Communication Protocol Format | 902 | | Figure 21.20 | New Bit-Rate Selection Sequence | 912 | | Figure 21.21 | Programming Sequence | 91: | | Figure 21.22 | Erasure Sequence | 918 | | Section 22 | Masked ROM | | | Figure 22.1 | Block Diagram of 256-kbyte Masked ROM (HD6432375) | 925 | | Section 23 | Clock Pulse Genera | | | Figure 23.1 | Block Diagram of Clock Pulse Generator | 92′ | | Figure 23.2 | Connection of Crystal Resonator (Example) | 930 | | Figure 23.3 | Crystal Resonator Equivalent Circuit | 930 | | Figure 23.4 | External Clock Input (Examples) | 93 | | Figure 23.5 | External Clock Input Timing | 932 | | Figure 23.6 | Note on Board Design for Oscillation Circuit | 934 | | Figure 23.7 | Recommended External Circuitry for PLL Circuit | 934 | | Section 24 | Power-Down Modes | | | Figure 24.1 | Mode Transitions | 93 | | Figure 24.2 | Software Standby Mode Application Example | 945 | | Figure 24.3 | Hardware Standby Mode Timing | 946 | | Figure 24.4 | Hardware Standby Mode Timing when Power Is Supplied | 947 | | Section 26 | Electrical Characteristics | | | Figure 26.1 | Output Load Circuit | 993 | | Figure 26.2 | System Clock Timing | . 1020 | | Figure 26.3 | SDRAM | . 1020 | | Figure 26.4 ( | 1) Oscillation Settling Timing | . 1020 | | Figure 26.4 (2 | 2) Oscillation Settling Timing | . 102 | | Figure 26.5 | Reset Input Timing | . 102 | | Figure 26.6 | Interrupt Input Timing | . 1022 | | Figure 26.7 | Basic Bus Timing: Two-State Access | . 1023 | | Figure 26.8 | Basic Bus Timing: Three-State Access | . 1024 | | Figure 26.9 | Basic Bus Timing: Three-State Access, One Wait | . 1025 | | Figure 26.10 | Basic Bus Timing: Two-State Access (CS Assertion Period Extended) | . 1026 | | Figure 26.11 | Basic Bus Timing: Three-State Access (CS Assertion Period Extended) | . 1027 | | Figure 26.12 | Burst ROM Access Timing: One-State Burst Access | . 1028 | | Figure 26.13 | Burst ROM Access Timing: Two-State Burst Access | . 1029 | | Figure 26.14 | DRAM Access Timing: Two-State Access | . 1030 | | Figure 26.15 | DRAM Access Timing: Two-State Access, One Wait | . 103 | | Figure 26.16 | DRAM Access Timing: Two-State Burst Access | . 1032 | | | Rev. 4.00, 02/04, page liv | of ly | | Figure 26.17 | DRAM Access Timing: Three-State Access (RAST = 1) | 1033 | |--------------|----------------------------------------------------------------------------------|------| | Figure 26.18 | DRAM Access Timing: Three-State Burst Access | 1034 | | Figure 26.19 | CAS-Before-RAS Refresh Timing | 1035 | | Figure 26.20 | CAS-Before-RAS Refresh Timing (with Wait Cycle Insertion) | 1035 | | Figure 26.21 | Self-Refresh Timing (Return from Software Standby Mode: RAST = 0) | 1035 | | Figure 26.22 | Self-Refresh Timing (Return from Software Standby Mode: RAST = 1) | 1036 | | Figure 26.23 | External Bus Release Timing | 1036 | | Figure 26.24 | External Bus Request Output Timing | 1037 | | Figure 26.25 | Synchronous DRAM Basic Access Timing (CAS Latency 2) | 1038 | | Figure 26.26 | Synchronous DRAM Self-Refresh Timing | 1039 | | Figure 26.27 | Read Data: Two-State Expansion (CAS Latency 2) | 1040 | | Figure 26.28 | DMAC and EXDMAC Single Address Transfer Timing: Two-State Access | 1041 | | Figure 26.29 | DMAC and EXDMAC Single Address Transfer Timing: Three-State Access | 1042 | | Figure 26.30 | DMAC and EXDMAC TEND/ETEND Output Timing | 1043 | | Figure 26.31 | DMAC and EXDMAC DREQ/EDREQ Input Timing | 1043 | | Figure 26.32 | EXDMAC EDRAK Output Timing | 1043 | | Figure 26.33 | I/O Port Input/Output Timing | 1044 | | Figure 26.34 | PPG Output Timing | 1044 | | Figure 26.35 | TPU Input/Output Timing | 1044 | | Figure 26.36 | TPU Clock Input Timing | 1045 | | Figure 26.37 | 8-Bit Timer Output Timing | 1045 | | Figure 26.38 | 8-Bit Timer Clock Input Timing | 1045 | | Figure 26.39 | 8-Bit Timer Reset Input Timing | 1045 | | Figure 26.40 | WDT Output Timing | 1046 | | Figure 26.41 | SCK Clock Input Timing | 1046 | | Figure 26.42 | SCI Input/Output Timing: Synchronous Mode | 1046 | | | A/D Converter External Trigger Input Timing | | | Figure 26.44 | I <sup>2</sup> C Bus Interface2 Input/Output Timing (Option) | 1047 | | | | | | Appendix | | | | Figure C.1 | Package Dimensions (FP-144H) | 1059 | | Figure D.1 | Timing of Address Bus, $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ | | | | (8-bit bus, 3-state access, no wait) | 1061 | ## Tables | Section 1 | Overview | | | | |------------|-------------------------------------------------------------------|-----|--|--| | Table 1.1 | Pin Arrangement in Each Operating Mode | 13 | | | | Table 1.2 | Pin Functions | | | | | | | | | | | Section 2 | CPU | | | | | Table 2.1 | Instruction Classification | 49 | | | | Table 2.2 | Operation Notation | 50 | | | | Table 2.3 | Data Transfer Instructions | 51 | | | | Table 2.4 | Arithmetic Operations Instructions | 52 | | | | Table 2.5 | Logic Operations Instructions | 54 | | | | Table 2.6 | Shift Instructions | 54 | | | | Table 2.7 | Bit Manipulation Instructions | 55 | | | | Table 2.8 | Branch Instructions. | 57 | | | | Table 2.9 | System Control Instructions | 58 | | | | Table 2.10 | Block Data Transfer Instructions | 59 | | | | Table 2.11 | Addressing Modes | 60 | | | | Table 2.12 | Absolute Address Access Ranges | 62 | | | | Table 2.13 | Effective Address Calculation | 64 | | | | | | | | | | Section 3 | MCU Operating Modes | | | | | Table 3.1 | MCU Operating Mode Selection | | | | | Table 3.2 | Pin Functions in Each Operating Mode | 75 | | | | Section 4 | Exception Handling | | | | | Table 4.1 | Exception Types and Priority | 85 | | | | Table 4.2 | Exception Handling Vector Table | 86 | | | | Table 4.3 | Status of CCR and EXR after Trace Exception Handling | 90 | | | | Table 4.4 | Status of CCR and EXR after Trap Instruction Exception Handling | 91 | | | | | | | | | | Section 5 | Interrupt Controller | | | | | Table 5.1 | Pin Configuration | | | | | Table 5.2 | Interrupt Sources, Vector Addresses, and Interrupt Priorities | | | | | Table 5.3 | Interrupt Control Modes | | | | | Table 5.4 | Interrupt Response Times | | | | | Table 5.5 | Number of States in Interrupt Handling Routine Execution Statuses | 122 | | | | Section 6 | Bus Controller (BSC) | | | | | Table 6.1 | Pin Configuration | 127 | | | | Table 6.2 | Bus Specifications for Each Area (Basic Bus Interface) | | | | | Table 6.3 | Data Buses Used and Valid Strobes | | | | | Table 6.4 | Relation between Settings of Bits RMTS2 to RMTS0 and DRAM Space | 176 | | | | |---------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----|--|--|--| | Table 6.5 | Relation between Settings of Bits MXC2 to MXC0 and Address Multiplexing 177 | | | | | | Table 6.6 | 6 DRAM Interface Pins | | | | | | Table 6.7 Relation between Settings of Bits RMTS2 to RMTS0 and Synchronous DRAM | | | | | | | | Space | 200 | | | | | Table 6.8 | • | | | | | | Table 6.9 | Synchronous DRAM Interface Pins | | | | | | Table 6.10 | Setting CAS Latency 20 | | | | | | Table 6.11 | Idle Cycles in Mixed Accesses to Normal Space and DRAM Continuous | | | | | | | Synchronous DRAM Space | 245 | | | | | Table 6.12 | Pin States in Idle Cycle | 248 | | | | | Table 6.13 | Pin States in Bus Released State | | | | | | Section 7 | DMA Controller (DMAC) | | | | | | Table 7.1 | Pin Configuration | 261 | | | | | Table 7.2 | Short Address Mode and Full Address Mode (Channel 0) | | | | | | Table 7.3 | DMAC Activation Sources | | | | | | Table 7.4 | DMAC Transfer Modes | | | | | | Table 7.5 | Register Functions in Sequential Mode | | | | | | Table 7.6 | Register Functions in Idle Mode | | | | | | Table 7.7 | Register Functions in Repeat Mode | | | | | | Table 7.8 | Register Functions in Single Address Mode | | | | | | Table 7.9 | Register Functions in Normal Mode | | | | | | Table 7.10 | Register Functions in Block Transfer Mode | | | | | | Table 7.11 | DMAC Channel Priority Order | | | | | | Table 7.12 | Interrupt Sources and Priority Order | | | | | | Section 8 | EXDMA Controller (EXDMAC) | | | | | | Table 8.1 | Pin Configuration | 227 | | | | | Table 8.2 | EXDMAC Transfer Modes | | | | | | Table 8.2 | EXDMAC Transfer Modes EXDMAC Channel Priority Order | | | | | | Table 8.4 | Interrupt Sources and Priority Order | | | | | | Table 8.4 | Interrupt Sources and Priority Order | 391 | | | | | Section 9 | Data Transfer Controller (DTC) | | | | | | Table 9.1 | Relationship between Activation Sources and DTCER Clearing | 403 | | | | | Table 9.2 | Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs | 405 | | | | | Table 9.3 | Chain Transfer Conditions | 408 | | | | | Table 9.4 | Register Function in Normal Mode | 408 | | | | | Table 9.5 | Register Function in Repeat Mode | | | | | | Table 9.6 | Register Function in Block Transfer Mode | | | | | | Table 9.7 | DTC Execution Status | | | | | | Table 9.8 | Number of States Required for Each Execution Status | | | | | | | -<br>- | | | | | | D 4.00 0 | | | | | | | Section 10 | I/O Ports | | | | |-------------|----------------------------------------------------------------------------------------------|-----|--|--| | Table 10.1 | Port Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373* <sup>3</sup> | | | | | Table 10.2 | Port Functions for H8S/2376. | | | | | Table 10.3 | Input Pull-Up MOS States (Port A) | | | | | Table 10.4 | Input Pull-Up MOS States (Port B) | | | | | Table 10.5 | Input Pull-Up MOS States (Port C) | | | | | Table 10.6 | Input Pull-Up MOS States (Port D) | | | | | Table 10.7 | Input Pull-Up MOS States (Port E) | | | | | Section 11 | 16-Bit Timer Pulse Unit (TPU) | | | | | Table 11.1 | TPU Functions | 540 | | | | Table 11.2 | Pin Configuration | | | | | Table 11.3 | CCLR2 to CCLR0 (Channels 0 and 3) | | | | | Table 11.4 | CCLR2 to CCLR0 (Channels 1, 2, 4, and 5) | | | | | Table 11.5 | TPSC2 to TPSC0 (Channel 0) | | | | | Table 11.6 | TPSC2 to TPSC0 (Channel 1) | | | | | Table 11.7 | TPSC2 to TPSC0 (Channel 2) | | | | | Table 11.8 | TPSC2 to TPSC0 (Channel 3) | | | | | Table 11.9 | TPSC2 to TPSC0 (Channel 4) | | | | | | TPSC2 to TPSC0 (Channel 5) | | | | | | MD3 to MD0 | | | | | | TIORH_0 | | | | | | TIORL_0 | | | | | | TIOR_1 | | | | | Table 11.15 | TIOR_2 | 559 | | | | Table 11.16 | TIORH_3 | 560 | | | | Table 11.17 | TIORL_3 | 561 | | | | Table 11.18 | TIOR_4 | 562 | | | | Table 11.19 | TIOR_5 | 563 | | | | Table 11.20 | TIORH_0 | 564 | | | | Table 11.21 | TIORL_0 | 565 | | | | Table 11.22 | TIOR_1 | 566 | | | | Table 11.23 | TIOR_2 | 567 | | | | Table 11.24 | TIORH_3 | 568 | | | | Table 11.25 | TIORL_3 | 569 | | | | | TIOR_4 | | | | | Table 11.27 | TIOR_5 | 571 | | | | | Register Combinations in Buffer Operation | | | | | | Cascaded Combinations | | | | | | PWM Output Registers and Output Pins | | | | | | Clock Input Pins in Phase Counting Mode | | | | | Table 11.32 | Up/Down-Count Conditions in Phase Counting Mode 1 | 597 | | | | | | | | | | Table 11.33 | Up/Down-Count Conditions in Phase Counting Mode 2 | 598 | |-------------|---------------------------------------------------------------------------|-----| | Table 11.34 | Up/Down-Count Conditions in Phase Counting Mode 3 | 599 | | Table 11.35 | Up/Down-Count Conditions in Phase Counting Mode 4 | 600 | | Table 11.36 | TPU Interrupts | 603 | | | | | | Section 12 | Programmable Pulse Generator (PPG) | | | Table 12.1 | Pin Configuration | 623 | | Section 13 | 8-Bit Timers (TMR) | | | Table 13.1 | Pin Configuration | 643 | | Table 13.2 | Clock Input to TCNT and Count Condition | | | Table 13.3 | 8-Bit Timer Interrupt Sources | | | Table 13.4 | Timer Output Priorities | | | Table 13.5 | Switching of Internal Clock and TCNT Operation | 659 | | | | | | Section 14 | Watchdog Timer (WDT) | | | Table 14.1 | Pin Configuration | | | Table 14.2 | WDT Interrupt Source | 670 | | Section 15 | Serial Communication Interface (SCI, IrDA) | | | Table 15.1 | Pin Configuration | 678 | | Table 15.2 | Relationships between N Setting in BRR and Bit Rate B | 697 | | Table 15.3 | BRR Settings for Various Bit Rates (Asynchronous Mode) | 698 | | Table 15.4 | Maximum Bit Rate for Each Frequency (Asynchronous Mode) | 700 | | Table 15.5 | Maximum Bit Rate with External Clock Input (Asynchronous Mode) | 701 | | Table 15.6 | BRR Settings for Various Bit Rates (Clocked Synchronous Mode) | 701 | | Table 15.7 | Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) | 702 | | Table 15.8 | Examples of Bit Rate for Various BRR Settings (Smart Card Interface Mode) | | | | (when $n = 0$ and $S = 372$ ) | 703 | | Table 15.9 | Maximum Bit Rate at Various Frequencies (Smart Card Interface Mode) | | | | (when $S = 372$ ) | | | | Serial Transfer Formats (Asynchronous Mode) | | | | SSR Status Flags and Receive Data Handling | | | | Settings of Bits IrCKS2 to IrCKS0 | | | | SCI Interrupt Sources | | | Table 15.14 | Interrupt Sources | 747 | | Section 16 | I <sup>2</sup> C Bus Interface2 (IIC2) (Option) | | | Table 16.1 | Pin Configuration | 757 | | Table 16.2 | Transfer Rate | | | Table 16.3 | Interrupt Requests | 782 | | Table 16.4 | Time for monitoring SCL | | | | | | | | | | | Section 17 | A/D Converter | | |--------------|-------------------------------------------------------------------------|-----| | Table 17.1 | Pin Configuration | 787 | | Table 17.2 | Analog Input Channels and Corresponding ADDR Registers | 788 | | Table 17.3 | A/D Conversion Time (Single Mode) | 794 | | Table 17.4 | A/D Conversion Time (Scan Mode) | 794 | | Table 17.5 | A/D Converter Interrupt Source | 795 | | Table 17.6 | Analog Pin Specifications | 800 | | Section 18 | D/A Converter | | | Table 18.1 | Pin Configuration | 805 | | Table 18.2 | Control of D/A Conversion | 807 | | Table 18.3 | Control of D/A Conversion | 808 | | Table 18.4 | Control of D/A Conversion | 809 | | Section 20 | Flash Memory (0.35-µm F-ZTAT Version) | | | Table 20.1 | Differences between Boot Mode and User Program Mode | 817 | | Table 20.2 | Pin Configuration | 822 | | Table 20.3 | Erase Blocks | 826 | | Table 20.4 | Setting On-Board Programming Mode | | | Table 20.5 | Boot Mode Operation | 828 | | Table 20.6 | System Clock Frequencies for which Automatic Adjustment of LSI Bit Rate | | | | is Possible | 829 | | Table 20.7 | Flash Memory Operating States | 835 | | Section 21 | Flash Memory (0.18-µm F-ZTAT Version) | | | Table 21.1 | Comparison of Programming Modes | 843 | | Table 21.2 | Pin Configuration | 848 | | Table 21.3 | Register/Parameter and Target Mode | 849 | | Table 21.4 | Parameters and Target Modes | 856 | | Table 21.5 | Setting On-Board Programming Mode | 867 | | Table 21.6 | System Clock Frequency for Automatic-Bit-Rate Adjustment by This LSI | | | Table 21.7 | Executable MAT | 886 | | Table 21.8 ( | (1) Useable Area for Programming in User Program Mode | 887 | | Table 21.8 ( | (2) Useable Area for Erasure in User Program Mode | 889 | | Table 21.8 ( | (3) Useable Area for Programming in User Boot Mode | 891 | | Table 21.8 ( | (4) Useable Area for Erasure in User Boot Mode | 893 | | Table 21.9 | Hardware Protection. | 895 | | Table 21.10 | Software Protection | 896 | | Table 21.11 | Inquiry and Selection Commands | 903 | | Table 21.12 | Programming/Erasing Command | 914 | | Table 21.13 | Status Code | 922 | | Table 21.14 | Error Code | 923 | | Section 23 | Clock Pulse Generator | | |-------------|-------------------------------------------------------|-------| | Table 23.1 | Damping Resistance Value | . 930 | | Table 23.2 | Crystal Resonator Characteristics | . 931 | | Table 23.3 | External Clock Input Conditions | . 932 | | | | | | Section 24 | Power-Down Modes | | | Table 24.1 | Operating Modes and Internal states of the LSI | . 936 | | Table 24.2 | Oscillation Stabilization Time Settings | | | Table 24.3 | φ Pin State in Each Processing State | . 948 | | Section 26 | Electrical Characteristics | | | | Electrical Characteristics | 000 | | Table 26.1 | Absolute Maximum Ratings | | | Table 26.2 | DC Characteristics (1) | | | Table 26.3 | DC Characteristics (2) | | | Table 26.4 | Permissible Output Currents | | | Table 26.5 | Clock Timing | | | Table 26.6 | Control Signal Timing | | | Table 26.7 | Bus Timing (1) | | | Table 26.8 | Bus Timing (2) | | | Table 26.9 | DMAC and EXDMAC Timing | | | | Timing of On-Chip Peripheral Modules | | | | A/D Conversion Characteristics | | | | D/A Conversion Characteristics | | | | Flash Memory Characteristics (0.35-µm F-ZTAT Version) | | | | Absolute Maximum Ratings | | | | DC Characteristics | | | | DC Characteristics | | | | Permissible Output Currents | | | | Clock Timing | | | | Control Signal Timing. | | | | Bus Timing (1) | | | | Bus Timing (2) | | | | DMAC and EXDMAC Timing | | | | Timing of On-Chip Peripheral Modules | | | | A/D Conversion Characteristics | | | | D/A Conversion Characteristics | | | Table 26.26 | Flash Memory Characteristics (0.18-µm F-ZTAT Version) | 1019 | | A acc 32 | | | | Appendix | Encousion State of Leature tions | 1062 | | Table D.1 | Execution State of Instructions | 1002 | | | | | ### Section 1 Overview #### 1.1 Features • High-speed H8S/2000 CPU with an internal 16-bit architecture Upward-compatible with H8/300 and H8/300H CPUs on an object level Sixteen 16-bit general registers 65 basic instructions • Various peripheral functions DMA controller (DMAC)\*1 EXDMA controller (EXDMAC)\*1\*2 Data transfer controller (DTC) 16-bit timer-pulse unit (TPU) Programmable pulse generator (PPG) \*1 8-bit timer (TMR) Watchdog timer (WDT) Asynchronous or clocked synchronous serial communication interface (SCI) I<sup>2</sup>C bus interface 2 (IIC2) 10-bit A/D converter 8-bit D/A converter Clock pulse generator Notes: 1. Not supported by the H8S/2376. 2. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. On-chip memory | ROM Type | Model | ROM | RAM | Remarks | |----------------------|------------|------------|-----------|---------| | Flash memory version | HD64F2378 | 512 kbytes | 32 kbytes | | | | HD64F2378R | 512 kbytes | 32 kbytes | | | | HD64F2377 | 384 kbytes | 24 kbytes | | | | HD64F2377R | 384 kbytes | 24 kbytes | | | | HD64F2376 | 384 kbytes | 30 kbytes | | | Masked ROM version | HD6432375 | 256 kbytes | 16 kbytes | | | | HD6432375R | 256 kbytes | 16 kbytes | | | ROMLESS version | HD6412373 | _ | 16 kbytes | | | | HD6412373R | _ | 16 kbytes | | • General I/O ports I/O pins: 97 Input-only pins: 16 - Supports various power-down states - Compact package | Package | (Code) | Body Size | Pin Pitch | |---------|---------------------|-------------------------------|-----------| | FP-144 | FP-144H (FP-144HV*) | $22.0 \times 22.0 \text{ mm}$ | 0.5 mm | Note: \* Pb-free version #### 1.2 Block Diagram Figure 1.1 Internal Block Diagram for H8S/2378 and H8S/2378R Figure 1.2 Internal Block Diagram for H8S/2377 and H8S/2377R Figure 1.3 Internal Block Diagram for H8S/2376 Figure 1.4 Internal Block Diagram for H8S/2375 and H8S/2375R Figure 1.5 Internal Block Diagram for H8S/2373 and H8S/2373R ## 1.3 Pin Description ## 1.3.1 Pin Arrangement Figure 1.6 Pin Arrangement for H8S/2378 and H8S/2378R Figure 1.7 Pin Arrangement for H8S/2377 and H8S/2377R Figure 1.8 Pin Arrangement for H8S/2376 Figure 1.9 Pin Arrangement for H8S/2375 and H8S/2375R Figure 1.10 Pin Arrangement for H8S/2373 and H8S/2373R RENESAS # 1.3.2 Pin Arrangement in Each Operating Mode **Table 1.1 Pin Arrangement in Each Operating Mode** | | | | | | Mode 7 | Flash Memory | |------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------| | Pin<br>No. | Mode 1* <sup>5</sup> | Mode 2*5 | Mode 4 | EXPE = 1 | EXPE = 0 | Programmer<br>Mode | | 1 | MD2 | MD2 | MD2 | MD2 | MD2 | Vss | | 2 | Vss | Vss | Vss | Vss | Vss | Vss | | 3 | P80/( <del>IRQ0</del> )/ | P80/( <del>IRQ0</del> )/ | P80/( <del>IRQ0</del> )/ | P80/( <del>IRQ0</del> )/ | P80/( <del>IRQ0</del> )/ | NC | | | EDREQ2*3*4 | EDREQ2*3*4 | EDREQ2*3*4 | EDREQ2*3*4 | EDREQ2*3*4 | | | 4 | Vcc | Vcc | Vcc | Vcc | Vcc | Vcc | | 5 | A0 | A0 | PC0/A0 | PC0/A0 | PC0 | A0 | | 6 | A1 | A1 | PC1/A1 | PC1/A1 | PC1 | A1 | | 7 | A2 | A2 | PC2/A2 | PC2/A2 | PC2 | A2 | | 8 | A3 | A3 | PC3/A3 | PC3/A3 | PC3 | А3 | | 9 | A4 | A4 | PC4/A4 | PC4/A4 | PC4 | A4 | | 10 | Vss | Vss | Vss | Vss | Vss | Vss | | 11 | A5 | A5 | PC5/A5 | PC5/A5 | PC5 | A5 | | 12 | A6 | A6 | PC6/A6 | PC6/A6 | PC6 | A6 | | 13 | A7 | A7 | PC7/A7 | PC7/A7 | PC7 | A7 | | 14 | A8 | A8 | PB0/A8 | PB0/A8 | PB0 | A8 | | 15 | A9 | A9 | PB1/A9 | PB1/A9 | PB1 | A9 | | 16 | A10 | A10 | PB2/A10 | PB2/A10 | PB2 | A10 | | 17 | A11 | A11 | PB3/A11 | PB3/A11 | PB3 | A11 | | 18 | Vss | Vss | Vss | Vss | Vss | Vss | | 19 | A12 | A12 | PB4/A12 | PB4/A12 | PB4 | A12 | | 20 | A13 | A13 | PB5/A13 | PB5/A13 | PB5 | A13 | | 21 | A14 | A14 | PB6/A14 | PB6/A14 | PB6 | A14 | | 22 | A15 | A15 | PB7/A15 | PB7/A15 | PB7 | A15 | | 23 | A16 | A16 | PA0/A16 | PA0/A16 | PA0 | A16 | | 24 | A17 | A17 | PA1/A17 | PA1/A17 | PA1 | A17 | | 25 | Vss | Vss | Vss | Vss | Vss | Vss | | 26 | A18 | A18 | PA2/A18 | PA2/A18 | PA2 | A18 | | 27 | A19 | A19 | PA3/A19 | PA3/A19 | PA3 | NC | | Dia. | | Mode 2* <sup>5</sup> | | Mo | de 7 | Flash Memory Programmer | | |------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------|--| | Pin<br>No. | Mode 1*5 | | Mode 4 | EXPE = 1 | EXPE = 0 | Mode Programmer | | | 28 | A20/IRQ4 | A20/ĪRQ4 | PA4/A20/IRQ4 | PA4/A20/IRQ4 | PA4/ĪRQ4 | NC | | | 29 | PA5/A21/IRQ5 | PA5/A21/IRQ5 | PA5/A21/IRQ5 | PA5/A21/IRQ5 | PA5/ĪRQ5 | NC | | | 30 | PA6/A22/IRQ6 | PA6/A22/IRQ6 | PA6/A22/IRQ6 | PA6/A22/IRQ6 | PA6/ĪRQ6 | NC | | | 31 | PA7/A23/IRQ7 | PA7/A23/ĪRQ7 | PA7/A23/IRQ7 | PA7/A23/ĪRQ7 | PA7/ĪRQ7 | NC | | | 32 | EMLE | EMLE | EMLE | EMLE | EMLE | | | | 33 | P81/( <del>IRQ1</del> )/<br>TXD3/ <del>EDREQ3</del> * <sup>3</sup> * <sup>4</sup> | P81/( <del>IRQ1</del> )/<br>TXD3/ <del>EDREQ3</del> * <sup>3</sup> * <sup>4</sup> | P81/(IRQ1)/<br>TXD3/EDREQ3*3*4 | P81/( <del>IRQ1</del> )/<br>TXD3/ <del>EDREQ3</del> * <sup>3</sup> * <sup>4</sup> | P81/(IRQ1)/<br>TXD3/EDREQ3*3*4 | NC | | | 34 | P82/(IRQ2)/<br>ETEND2*3*4 | P82/(IRQ2)/<br>ETEND2*3*4 | P82/(IRQ2)/<br>ETEND2*3*4 | P82/(ĪRQ2)/ P82/(ĪRQ2)<br>ETEND2* <sup>3</sup> * <sup>4</sup> | | NC | | | 35 | PH0/ <del>CS4</del><br>/ <del>RAS4</del> * <sup>4</sup> / <del>WE</del> * <sup>1</sup> * <sup>4</sup> | PH0/CS4<br>/RAS4* <sup>4</sup> /WE* <sup>1</sup> * <sup>4</sup> | PH0/ <del>CS4</del><br>/ <del>RAS4</del> * <sup>4</sup> / <del>WE</del> * <sup>1</sup> * <sup>4</sup> | PH0/CS4<br>/RAS4* <sup>4</sup> /WE* <sup>1</sup> * <sup>4</sup> | PH0 | NC | | | 36 | PH1/CS5/RAS5/<br>SDRAM <sub>\$\phi^1*^4</sub> | PH1/CS5/RAS5/<br>SDRAM $\phi^{*1}*^4$ | PH1/CS5/RAS5/<br>SDRAMo*1*4 | PH1/CS5/RAS5/ PH1/SDRAMo* <sup>4</sup><br>SDRAMo* <sup>1</sup> * <sup>4</sup> | | NC | | | 37 | PH2/CS6/(IRQ6) | PH2/CS6/(IRQ6) | PH2/CS6/(IRQ6) | PH2/CS6/(IRQ6) | PH2/(IRQ6) | NC | | | 38 | PH3/CS7/(IRQ7)/<br>OE*4/CKE*1*4 | PH3/ $\overline{\text{CS7}}$ /( $\overline{\text{IRQ7}}$ )/ $\overline{\text{OE}}^{*4}$ /CKE* $^{1}$ * $^{4}$ | PH3/ $\overline{\text{CS7}}$ /( $\overline{\text{IRQ7}}$ )/ $\overline{\text{OE}}^{*4}$ /CKE* $^{1}$ * $^{4}$ | PH3/ $\overline{\text{CS7}}$ /( $\overline{\text{IRQ7}}$ )/ $\overline{\text{OE}}^{*4}$ /CKE* $^{1}$ * $^{4}$ | PH3/(ĪRQ7) | NC | | | 39 | WDTOVF | WDTOVF | WDTOVF | WDTOVF | WDTOVF | NC | | | 40 | NMI | NMI | NMI | NMI | NMI | Vcc | | | 41 | VCL* <sup>2</sup> | VCL*2 | VCL*2 | VCL*2 | VCL*2 | VCL*2 | | | 42 | P10/PO8* <sup>4</sup> /<br>TIOCA0 | P10/PO8* <sup>4</sup> /<br>TIOCA0 | P10/PO8* <sup>4</sup> /<br>TIOCA0 | P10/PO8* <sup>4</sup> /<br>TIOCA0 | P10/PO8* <sup>4</sup> /<br>TIOCA0 | NC | | | 43 | P11/PO9* <sup>4</sup> /<br>TIOCB0 | P11/PO9* <sup>4</sup> /<br>TIOCB0 | P11/PO9* <sup>4</sup> /<br>TIOCB0 | P11/PO9* <sup>4</sup> /<br>TIOCB0 | P11/PO9* <sup>4</sup> /<br>TIOCB0 | NC | | | 44 | P12/PO10* <sup>4</sup> /<br>TIOCC0/TCLKA | P12/PO10* <sup>4</sup> /<br>TIOCC0/TCLKA | P12/PO10* <sup>4</sup> /<br>TIOCC0/TCLKA | P12/PO10* <sup>4</sup> /<br>TIOCC0/TCLKA | P12/PO10* <sup>4</sup> /<br>TIOCC0/TCLKA | NC | | | 45 | P13/PO11* <sup>4</sup> /<br>TIOCD0/TCLKB | P13/PO11* <sup>4</sup> /<br>TIOCD0/TCLKB | P13/PO11* <sup>4</sup> /<br>TIOCD0/TCLKB | P13/PO11* <sup>4</sup> /<br>TIOCD0/TCLKB | P13/PO11* <sup>4</sup> /<br>TIOCD0/TCLKB | NC | | | 46 | P14/PO12* <sup>4</sup> /<br>TIOCA1 | P14/PO12* <sup>4</sup> /<br>TIOCA1 | P14/PO12* <sup>4</sup> /<br>TIOCA1 | P14/PO12* <sup>4</sup> /<br>TIOCA1 | P14/PO12* <sup>4</sup> /<br>TIOCA1 | NC | | | 47 | P15/PO13* <sup>4</sup> /<br>TIOCB1/TCLKC | P15/PO13* <sup>4</sup><br>TIOCB1/TCLKC | P15/PO13* <sup>4</sup> /<br>TIOCB1/TCLKC | P15/PO13* <sup>4</sup> /<br>TIOCB1/TCLKC | P15/PO13* <sup>4</sup> /<br>TIOCB1/TCLKC | NC | | | 48 | P16/PO14* <sup>4</sup> /<br>TIOCA2/<br>EDRAK2* <sup>3</sup> | P16/PO14* <sup>4</sup> /<br>TIOCA2/<br>EDRAK2* <sup>3</sup> | P16/PO14* <sup>4</sup> /<br>TIOCA2/<br>EDRAK2* <sup>3</sup> | P16/PO14* <sup>4</sup> /<br>TIOCA2/<br>EDRAK2* <sup>3</sup> | P16/PO14* <sup>4</sup> /<br>TIOCA2/ | NC | | | <b>D</b> . | | | | Mo | de 7 | Flash Memory Programmer | | |------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------|--------------------------|--| | Pin<br>No. | Mode 1*5 | Mode 2* <sup>5</sup> | Mode 4 | EXPE = 1 | EXPE = 0 | Programmer<br>Mode | | | 49 | P17/PO15* <sup>4</sup> / TIOCB2/TCLKD/ EDRAK3* <sup>3</sup> | P17/PO15* <sup>4</sup> /<br>TIOCB2/TCLKD/<br>EDRAK3* <sup>3</sup> | P17/PO15* <sup>4</sup> /<br>TIOCB2/TCLKD/<br>EDRAK3* <sup>3</sup> | P17/PO15* <sup>4</sup> /<br>TIOCB2/TCLKD/<br>EDRAK3* <sup>3</sup> | P17/PO15* <sup>4</sup> /<br>TIOCB2/TCLKD | NC | | | 50 | Vss | Vss | Vss | Vss | Vss | Vss | | | 51 | P20/PO0* <sup>4</sup> /<br>TIOCA3/( <del>IRQ8</del> ) | P20/PO0* <sup>4</sup> /<br>TIOCA3/( <del>IRQ8</del> ) | P20/PO0* <sup>4</sup> /<br>TIOCA3/(ĪRQ8) | P20/PO0* <sup>4</sup> /<br>TIOCA3/(ĪRQ8) | P20/PO0* <sup>4</sup> /<br>TIOCA3/(IRQ8) | NC | | | 52 | P21/PO1* <sup>4</sup> /<br>TIOCB3/( <del>IRQ9</del> ) | P21/PO1* <sup>4</sup> /<br>TIOCB3/(IRQ9) | P21/PO1* <sup>4</sup> /<br>TIOCB3/(IRQ9) | P21/PO1* <sup>4</sup> /<br>TIOCB3/(IRQ9) | P21/PO1* <sup>4</sup> /<br>TIOCB3/(IRQ9) | NC | | | 53 | P22/PO2* <sup>4</sup> / | P22/PO2* <sup>4</sup> / | P22/PO2* <sup>4</sup> / | P22/PO2* <sup>4</sup> / | P22/PO2* <sup>4</sup> / | ŌĒ | | | | TIOCC3/(IRQ10) | TIOCC3/(IRQ10) | TIOCC3/(IRQ10) | TIOCC3/(IRQ10) | TIOCC3/(IRQ10) | | | | 54 | P23/PO3* <sup>4</sup> /<br>TIOCD3/TxD4/<br>(IRQ11) | P23/PO3* <sup>4</sup> /<br>TIOCD3/TxD4/<br>(IRQ11) | P23/PO3* <sup>4</sup> /<br>TIOCD3/TxD4/<br>(IRQ11) | P23/PO3* <sup>4</sup> /<br>TIOCD3/TxD4/<br>(IRQ11) | P23/PO3* <sup>4</sup> /<br>TIOCD3/TxD4/<br>(IRQ11) | CE | | | 55 | P24/PO4* <sup>4</sup> /<br>TIOCA4/RxD4/<br>(IRQ12) | P24/PO4* <sup>4</sup> /<br>TIOCA4/RxD4/<br>(ĪRQ12) | P24/PO4* <sup>4</sup> /<br>TIOCA4/RxD4/<br>(ĪRQ12) | P24/PO4* <sup>4</sup> /<br>TIOCA4/RxD4/<br>(ĪRQ12) | P24/PO4* <sup>4</sup> /<br>TIOCA4/RxD4/<br>(ĪRQ12) | WE | | | 56 | P25/P05* <sup>4</sup> /<br>TIOCB4/<br>(IRQ13) | P25/PO5* <sup>4</sup> /<br>TIOCB4/<br>(IRQ13) | P25/PO5* <sup>4</sup> /<br>TIOCB4/<br>(IRQ13) | P25/PO5* <sup>4</sup> /<br>TIOCB4/<br>(IRQ13) | P25/PO5* <sup>4</sup> /<br>TIOCB4/<br>(IRQ13) | Vss | | | 57 | P26/PO6* <sup>4</sup> / | P26/PO6* <sup>4</sup> / | P26/PO6* <sup>4</sup> / | P26/PO6* <sup>4</sup> / | P26/PO6* <sup>4</sup> / | NC | | | | TIOCA5/(IRQ14) | TIOCA5/(IRQ14) | TIOCA5/(IRQ14) | TIOCA5/(IRQ14) | TIOCA5/(IRQ14) | | | | 58 | P27/PO7* <sup>4</sup> / | P27/PO7* <sup>4</sup> / | P27/PO7* <sup>4</sup> / | P27/PO7* <sup>4</sup> / | P27/PO7* <sup>4</sup> / | NC | | | | TIOCB5/(IRQ15) | TIOCB5/(IRQ15) | TIOCB5/(IRQ15) | TIOCB5/(IRQ15) | TIOCB5/(IRQ15) | | | | 59 | P83/( <del>IRQ3</del> )/<br>RxD3/ <del>ETEND3</del> * <sup>3</sup> * <sup>4</sup> | P83/( <del>IRQ3</del> )/<br>RxD3/ <del>ETEND3</del> * <sup>3</sup> * <sup>4</sup> | P83/( <del>IRQ3</del> )/<br>RxD3/ <del>ETEND3</del> * <sup>3</sup> * <sup>4</sup> | P83/( <del>IRQ3</del> )/<br>RxD3/ <del>ETEND3</del> * <sup>3</sup> * <sup>4</sup> | P83/(IRQ3)/<br>RxD3 | NC | | | 60 | P84/(IRQ4)/<br>EDACK2* <sup>4</sup> | P84/(IRQ4)/<br>EDACK2* <sup>4</sup> | P84/(IRQ4)/<br>EDACK2* <sup>4</sup> | P84/(IRQ4)/<br>EDACK2* <sup>4</sup> | P84/(IRQ4) | NC | | | 61 | P85/(ĪRQ5)/<br>SCK3/EDACK3*3*4 | P85/( <del>IRQ5</del> )/<br>SCK3/ <del>EDACK3</del> * <sup>3</sup> * <sup>4</sup> | P85/( <del>IRQ5</del> )/<br>SCK3/ <del>EDACK3</del> * <sup>3</sup> * <sup>4</sup> | P85/(IRQ5)/<br>SCK3/EDACK3*3*4 | P85/( <del>IRQ5</del> )/<br>SCK3 | NC | | | 62 | DCTL | DCTL | DCTL | DCTL | DCTL | NC | | | 63 | D0 | PE0/D0 | PE0/D0 | PE0/D0 | PE0 | NC | | | 64 | D1 | PE1/D1 | PE1/D1 | PE1/D1 | PE1 | NC | | | 65 | D2 | PE2/D2 | PE2/D2 | PE2/D2 | PE2 | NC | | | 66 | D3 | PE3/D3 | PE3/D3 | PE3/D3 | PE3 | NC | | | 67 | D4 | PE4/D4 | PE4/D4 | PE4/D4 | PE4 | NC | | | Di | | | | M | ode 7 | Flash Memory Programmer | | |------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------|--------------------------|--| | Pin<br>No. | Mode 1* <sup>5</sup> | Mode 2*5 | Mode 4 | EXPE = 1 | EXPE = 0 | Mode Programmer | | | 68 | D5 | PE5/D5 | PE5/D5 | PE5/D5 | PE5 | NC | | | 69 | D6 | PE6/D6 | PE6/D6 | PE6/D6 | PE6 | NC | | | 70 | Vss | Vss | Vss | Vss | Vss | Vss | | | 71 | D7 | PE7/D7 | PE7/D7 | PE7/D7 | PE7 | NC | | | 72 | Vcc | Vcc | Vcc | Vcc | Vcc | Vcc | | | 73 | D8 | D8 | D8 | D8 | PD0 | I/O0 | | | 74 | D9 | D9 | D9 | D9 | PD1 | I/O1 | | | 75 | D10 | D10 | D10 | D10 | PD2 | I/O2 | | | 76 | D11 | D11 | D11 | D11 | PD3 | I/O3 | | | 77 | D12 | D12 | D12 | D12 | PD4 | I/O4 | | | 78 | D13 | D13 | D13 | D13 | PD5 | I/O5 | | | 79 | D14 | D14 | D14 | D14 | PD6 | I/O6 | | | 80 | D15 | D15 | D15 | D15 | PD7 | I/O7 | | | 81 | P60/TMRI0/<br>DREQ0*4/IRQ8 | P60/TMRI0/<br>DREQ0*4/IRQ8 | P60/TMRI0/<br>DREQ0*4/IRQ8 | P60/TMRI0/<br>DREQ0*4/IRQ8 | P60/TMRI0/<br>DREQ0*4/IRQ8 | NC | | | 82 | P61/TMRI1/<br>DREQT* <sup>4</sup> /IRQ9 | P61/TMRI1/<br>DREQ1*4/IRQ9 | P61/TMRI1/<br>DREQ1*4/IRQ9 | P61/TMRI1/<br>DREQ1*4/IRQ9 | P61/TMRI1/<br>DREQ1*4/IRQ9 | NC | | | 83 | P62/TMCI0/<br>TEND0* <sup>4</sup> /IRQ10 | P62/TMCI0/<br>TEND0* <sup>4</sup> /IRQ10 | P62/TMCI0/<br>TEND0* <sup>4</sup> /IRQ10 | P62/TMCI0/<br>TEND0* <sup>4</sup> /IRQ10 | P62/TMCI0/<br>TEND0* <sup>4</sup> /IRQ10 | NC | | | 84 | PF0/WAIT | PF0/WAIT | PF0/WAIT | PF0/WAIT | PF0 | NC | | | 85 | PF1/UCAS* <sup>4</sup> /<br>IRQ14/DQMU* <sup>1</sup> * <sup>4</sup> | PF1/UCAS* <sup>4</sup> /<br>IRQ14/DQMU* <sup>1</sup> * <sup>4</sup> | PF1/UCAS* <sup>4</sup> /<br>IRQ14/DQMU* <sup>1</sup> * <sup>4</sup> | PF1/UCAS* <sup>4</sup> /<br>IRQ14/DQMU* <sup>1</sup> * <sup>4</sup> | PF1/IRQ14 | NC | | | 86 | PF2/\overline{\overline{\text{ICAS}}\text{*}^4/\overline{\text{IRQ15}}/\text{DQML}\text{*}^1\text{*}^4 | PF2/ <del>LCAS*</del> <sup>4</sup> /<br><del>IRQ15</del> /DQML* <sup>1</sup> * <sup>4</sup> | PF2/\overline{LCAS}*4/\overline{IRQ15}/DQML*1*4 | PF2/\overline{LCAS}*4/\overline{IRQ15}/DQML*1*4 | PF2/IRQ15 | NC | | | 87 | PF3/LWR | PF3/LWR | PF3/LWR | PF3/LWR | PF3 | NC | | | 88 | HWR | HWR | HWR | HWR | PF4 | NC | | | 89 | RD | RD | RD | RD | PF5 | NC | | | 90 | PF6/AS | PF6/AS | PF6/AS | PF6/AS | PF6 | NC | | | 91 | PLLVcc | PLLVcc | PLLVcc | PLLVcc | PLLVcc | Vcc | | | 92 | RES | RES | RES | RES | RES | RES | | | 93 | PLLVss | PLLVss | PLLVss | PLLVss | PLLVss | Vss | | | 94 | PF7/φ | PF7/φ | PF7/φ | PF7/φ | PF7/φ | NC | | | 95 | Vss | Vss | Vss | Vss | Vss | Vss | | | | | | | Mode 7 | | Flash Memory | |------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------|--------------------| | Pin<br>No. | Mode 1*5 | Mode 2*5 | Mode 4 | EXPE = 1 | EXPE = 0 | Programmer<br>Mode | | 96 | XTAL | XTAL | XTAL | XTAL | XTAL | XTAL | | 97 | EXTAL | EXTAL | EXTAL | EXTAL | EXTAL | EXTAL | | 98 | Vcc | Vcc | Vcc | Vcc | Vcc | Vcc | | 99 | Vcc | Vcc | Vcc | Vcc | Vcc | Vcc | | 100 | NC | NC | NC | NC | NC | NC | | 101 | NC | NC | NC | NC | NC | NC | | 102 | Vss | Vss | Vss | Vss | Vss | Vss | | 103 | STBY | STBY | STBY | STBY | STBY | Vcc | | 104 | P63/TMCI1/<br>TEND1*4/IRQ11 | P63/TMCI1/<br>TEND1* <sup>4</sup> /IRQ11 | P63/TMCI1/<br>TEND1* <sup>4</sup> /IRQ11 | P63/TMCI1/<br>TEND1* <sup>4</sup> /IRQ11 | P63/TMCI1/<br>TEND1*4/IRQ11 | NC | | 105 | P64/TMO0/<br>DACK0*4/IRQ12 | P64/TMO0/<br>DACK0* <sup>4</sup> /IRQ12 | P64/TMO0/<br>DACK0* <sup>4</sup> /IRQ12 | P64/TMO0/<br>DACK0* <sup>4</sup> /IRQ12 | P64/TMO0/<br>DACK0* <sup>4</sup> /IRQ12 | NC | | 106 | P65/TMO1/<br>DACK1*4/IRQ13 | P65/TMO1/<br>DACK1* <sup>4</sup> /IRQ13 | P65/TMO1/<br>DACK1* <sup>4</sup> /IRQ13 | P65/TMO1/<br>DACK1* <sup>4</sup> /IRQ13 | P65/TMO1/<br>DACK1* <sup>4</sup> /IRQ13 | NC | | 107 | PG0/CS0 | PG0/CS0 | PG0/CS0 | PG0/CS0 | PG0 | NC | | 108 | PG1/CS1 | PG1/CS1 | PG1/CS1 | PG1/CS1 | PG1 | NC | | 109 | PG2/CS2/<br>RAS2* <sup>4</sup> /RAS* <sup>4</sup> | PG2/CS2/<br>RAS2* <sup>4</sup> /RAS* <sup>4</sup> | PG2/CS2/<br>RAS2* <sup>4</sup> /RAS* <sup>4</sup> | PG2/CS2/<br>RAS2* <sup>4</sup> /RAS* <sup>4</sup> | PG2 | NC | | 110 | PG3/CS3/<br>RAS3* <sup>4</sup> /CAS* <sup>1</sup> * <sup>4</sup> | PG3/CS3/<br>RAS3* <sup>4</sup> /CAS* <sup>1</sup> * <sup>4</sup> | PG3/CS3/<br>RAS3* <sup>4</sup> /CAS* <sup>1</sup> * <sup>4</sup> | PG3/ <del>CS3</del> /<br><del>RAS3*<sup>4</sup>/CAS*<sup>1</sup>*<sup>4</sup></del> | PG3 | NC | | 111 | AVcc | AVcc | AVcc | AVcc | AVcc | Vcc | | 112 | Vref | Vref | Vref | Vref | Vref | NC | | 113 | P40/AN0 | P40/AN0 | P40/AN0 | P40/AN0 | P40/AN0 | NC | | 114 | P41/AN1 | P41/AN1 | P41/AN1 | P41/AN1 | P41/AN1 | NC | | 115 | P42/AN2 | P42/AN2 | P42/AN2 | P42/AN2 | P42/AN2 | NC | | 116 | P43/AN3 | P43/AN3 | P43/AN3 | P43/AN3 | P43/AN3 | NC | | 117 | P44/AN4 | P44/AN4 | P44/AN4 | P44/AN4 | P44/AN4 | NC | | 118 | P45/AN5 | P45/AN5 | P45/AN5 | P45/AN5 | P45/AN5 | NC | | 119 | P46/AN6/DA0*3 | P46/AN6/DA0*3 | P46/AN6/DA0*3 | P46/AN6/DA0*3 | P46/AN6/DA0*3 | NC | | 120 | P47/AN7/DA1* <sup>3</sup> | P47/AN7/DA1* <sup>3</sup> | P47/AN7/DA1* <sup>3</sup> | P47/AN7/DA1* <sup>3</sup> | P47/AN7/DA1* <sup>3</sup> | NC | | 121 | P90/AN8 | P90/AN8 | P90/AN8 | P90/AN8 | P90/AN8 | NC | | 122 | P91/AN9 | P91/AN9 | P91/AN9 | P91/AN9 | P91/AN9 | NC | | 123 | P92/AN10 | P92/AN10 | P92/AN10 | P92/AN10 | P92/AN10 | NC | | | | | | Мо | de 7 | Flash Memory | | |------------|------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-------------------------------------------|--------------------|--| | Pin<br>No. | Mode 1*5 | Mode 2*5 | Mode 4 | EXPE = 1 | EXPE = 0 | Programmer<br>Mode | | | 124 | P93/AN11 | P93/AN11 | P93/AN11 | P93/AN11 | P93/AN11 | NC | | | 125 | P94/AN12/DA2 | P94/AN12/DA2 | P94/AN12/DA2 | P94/AN12/DA2 | P94/AN12/DA2 | NC | | | 126 | P95/AN13/DA3 | P95/AN13/DA3 | P95/AN13/DA3 | P95/AN13/DA3 | P95/AN13/DA3 | NC | | | 127 | P96/AN14/DA4* <sup>3</sup> * <sup>4</sup> | P96/AN14/DA4* <sup>3</sup> * <sup>4</sup> | P96/AN14/DA4* <sup>3</sup> * <sup>4</sup> | P96/AN14/DA4* <sup>3</sup> * <sup>4</sup> | P96/AN14/DA4* <sup>3</sup> * <sup>4</sup> | NC | | | 128 | P97/AN15/DA5* <sup>3</sup> * <sup>4</sup> | P97/AN15/DA5* <sup>3</sup> * <sup>4</sup> | P97/AN15/DA5* <sup>3</sup> * <sup>4</sup> | P97/AN15/DA5* <sup>3</sup> * <sup>4</sup> | P97/AN15/DA5* <sup>3</sup> * <sup>4</sup> | NC | | | 129 | AVss | AVss | AVss | AVss | AVss | Vss | | | 130 | PG4/BREQO | PG4/BREQO | PG4/BREQO | PG4/BREQO | PG4 | NC | | | 131 | PG5/BACK | PG5/BACK | PG5/BACK | PG5/BACK | PG5 | NC | | | 132 | PG6/BREQ | PG6/BREQ | PG6/BREQ | PG6/BREQ | PG6 | NC | | | 133 | P50/TxD2/IRQ0 | P50/TxD2/IRQ0 | P50/TxD2/IRQ0 | P50/TxD2/IRQ0 P50/TxD2/IRQ0 | | Vss | | | 134 | P51/RxD2/IRQ1 | P51/RxD2/IRQ1 | P51/RxD2/IRQ1 | P51/RxD2/IRQ1 | P51/RxD2/IRQ1 | Vss | | | 135 | P52/SCK2/IRQ2 | P52/SCK2/IRQ2 | P52/SCK2/IRQ2 | P52/SCK2/IRQ2 | P52/SCK2/IRQ2 | Vcc | | | 136 | P53/ADTRG/<br>IRQ3 | P53/ADTRG/<br>IRQ3 | P53/ADTRG/<br>IRQ3 | P53/ADTRG/<br>IRQ3 | P53/ADTRG/<br>IRQ3 | NC | | | 137 | P35/SCK1/<br>SCL0/(OE)* <sup>4</sup> /<br>(CKE)* <sup>1</sup> * <sup>4</sup> | P35/SCK1/<br>SCL0/(\overline{OE})*4/<br>(CKE)*1*4 | P35/SCK1/<br>SCL0/(\overline{OE})*4/<br>(CKE)*1*4 | P35/SCK1/<br>SCL0/(\overline{OE})*4/<br>(CKE)*1*4 | P35/SCK1/SCL0 | NC | | | 138 | P34/SCK0/<br>SCK4/SDA0 | P34/SCK0/<br>SCK4/SDA0 | P34/SCK0/<br>SCK4/SDA0 | P34/SCK0/<br>SCK4/SDA0 | P34/SCK0/<br>SCK4/SDA0 | NC | | | 139 | P33/RxD1/SCL1 | P33/RxD1/SCL1 | P33/RxD1/SCL1 | P33/RxD1/SCL1 | P33/RxD1/SCL1 | NC | | | 140 | P32/RxD0/<br>IrRxD/SDA1 | P32/RxD0/<br>IrRxD/SDA1 | P32/RxD0/<br>IrRxD/SDA1 | P32/RxD0/<br>IrRxD/SDA1 | P32/RxD0/<br>IrRxD/SDA1 | Vcc | | | 141 | P31/TxD1 | P31/TxD1 | P31/TxD1 | P31/TxD1 | P31/TxD1 | NC | | | 142 | P30/TxD0/IrTxD | P30/TxD0/IrTxD | P30/TxD0/IrTxD | P30/TxD0/IrTxD | P30/TxD0/IrTxD | NC | | | 143 | MD0 | MD0 | MD0 | MD0 | MD0 | Vss | | | 144 | MD1 | MD1 | MD1 | MD1 | MD1 | Vss | | Notes: 1. Not available for the H8S/2378 Group. - 2. These pins are Vcc pins in the H8S/2377, H8S/2377R, H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 3. Not available for the H8S/2375 and H8S/2375R. - 4. Not available for the H8S/2376. - 5. Only modes 1 and 2 may be used on ROM-less versions. # 1.3.3 Pin Functions **Table 1.2 Pin Functions** | | | Pin No. | | | | | | | |-------|--------------------|--------------------------------------|--------------------------------------|--------------------------------------|------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | | Power | V <sub>cc</sub> | 4, 41, 72,<br>98, 99 | 4, 41, 72,<br>98, 99 | 4, 41, 72,<br>98, 99 | 4, 41, 72,<br>98, 99 | Input | For connection to the power supply. V <sub>CC</sub> pins should be connected to the system power supply. | | | | V <sub>ss</sub> | 2, 10, 18,<br>25, 50, 70,<br>95, 102 | 2, 10, 18,<br>25, 50, 70,<br>95, 102 | 2, 10, 18,<br>25, 50, 70,<br>95, 102 | 2, 10, 18,<br>25, 50, 70,<br>95, 102 | Input | For connection to ground. V <sub>SS</sub> pins should be connected to the system power supply (0 V). | | | | PLLV <sub>CC</sub> | 91 | 91 | 91 | 91 | Input | Power supply pin for the on-chip PLL oscillator. | | | | PLLV <sub>ss</sub> | 93 | 93 | 93 | 93 | Input | Ground pin for the on-chip PLL oscillator. | | | | VCL*3 | 41 | _ | _ | _ | Output | This pin must not be connected to the system power supply and should be connected V <sub>SS</sub> pin via 0.1-µF (recommended value) capacitor (place it close to pin). | | | Clock | XTAL | 96 | 96 | 96 | 96 | Input | For connection to a crystal oscillator. See section 23, Clock Pulse Generator, for typical connection diagrams for a crystal resonator and external clock input. | | | | Symbol | Pin No. | | | | | | | |------------------------|-------------------|-----------------------|-----------------------|-------------|------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Туре | | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | | Clock | EXTAL | 97 | 97 | 97 | 97 | Input | For connection to a crystal oscillator. The EXTAL pin can also input an external clock. See section 23, Clock Pulse Generator, for typical connection diagrams for a crystal resonator and external clock input. | | | | ф | 94 | 94 | 94 | 94 | Output | Supplies the system clock to external devices. | | | | SDRAM¢*1*4 | 36 | 36 | _ | 36 | Output | When a synchronous DRAM is connected, this pin is connected to the CLK pin of the synchronous DRAM. For details, refer to section 6, Bus Controller (BSC). | | | Operating mode control | MD2<br>MD1<br>MD0 | 1, 144, 143 | 1, 144, 143 | 1, 144, 143 | 1, 144, 143 | Input | These pins set the operating mode. These pins should not be changed while the MCU is operating. | | | | | Pin No. | | | | | | |------------------------|--------------------|-----------------------|-----------------------|----------|------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | Operating mode control | DCTL* <sup>1</sup> | 62 | 62 | 62 | 62 | Input | When this pin is<br>driven high for the<br>H8S/2378R Group,<br>SDRAM¢ dedicated<br>to the synchronous<br>DRAM is output. | | | | | | | | | When not using the synchronous DRAM interface or for the H8S/2378 Group, drive this pin low. The level of this pin must not be changed during operation. | | System control | RES | 92 | 92 | 92 | 92 | Input | Reset pin. When<br>this pin is driven<br>low, the chip is<br>reset. | | | STBY | 103 | 103 | 103 | 103 | Input | When this pin is<br>driven low, a<br>transition is made to<br>hardware standby<br>mode. | | | | Pin No. | | | | | | | |----------------|-----------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | | System control | EMLE | 32 | 32 | 32 | 32 | Input | On-chip Emulator<br>Enable Pin | | | | | | | | | | When the on-chip emulator in the H8S/2378, H8S/2377, H8S/2377R, or H8S/2378R is used, this pin should be fixed high. At this time, pins P53, PG4 to PG6, and WDTOVF are exclusively for the on-chip emulator, therefore, the corresponding pin functions of those pins are not available. | | | | | | | | | | When the on-chip<br>emulator is not used<br>or the H8S/2375,<br>H8S/2376,<br>H8S/2375R,<br>H8S/2373, or<br>H8S/2373R is used,<br>this pin should be<br>fixed low. | | | | | | | | | | For details, refer to<br>E10A Emulator<br>User's Manual. | | | Address bus | A23 to A0 | 31 to 26,<br>24 to 19,<br>17 to 11,<br>9 to 5 | 31 to 26,<br>24 to 19,<br>17 to 11,<br>9 to 5 | 31 to 26,<br>24 to 19,<br>17 to 11,<br>9 to 5 | 31 to 26,<br>24 to 19,<br>17 to 11,<br>9 to 5 | Output | These pins output an address. | | | Data bus | D15 to D0 | 80 to 73,<br>71,<br>69 to 63 | 80 to 73,<br>71,<br>69 to 63 | 80 to 73,<br>71,<br>69 to 63 | 80 to 73,<br>71,<br>69 to 63 | Input/<br>output | These pins constitute a bidirectional data bus. | | | | | Pin No. | | | | | | |-------------|------------|-------------------------|-------------------------|-------------------------|------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | Bus control | CS7 to CS0 | 38 to 35,<br>110 to 107 | 38 to 35,<br>110 to 107 | 38 to 35,<br>110 to 107 | 38 to 35,<br>110 to 107 | Output | Signals that select<br>division areas 7 to 0<br>in the external<br>address space | | | ĀS | 90 | 90 | 90 | 90 | Output | When this pin is low, it indicates that address output on the address bus is valid. | | | RD | 89 | 89 | 89 | 89 | Output | When this pin is<br>low, it indicates that<br>the external<br>address space is<br>being read. | | | HWR | 88 | 88 | 88 | 88 | Output | Strobe signal indicating that external address space is to be written, and the upper half (D15 to D8) of the data bus is enabled. | | | | | | | | | Write enable signal for accessing the DRAM space. | | | LWR | 87 | 87 | 87 | 87 | Output | Strobe signal indicating that external address space is to be written, and the lower half (D7 to D0) of the data bus is enabled. | | | BREQ | 132 | 132 | 132 | 132 | Input | The external bus master requests the | bus to this LSI. | | | Pin No. | | | | | | | |-------------|-----------------------------------|-----------------------|-----------------------|----------|------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------|--| | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | | Bus control | BREQO | 130 | 130 | 130 | 130 | Output | External bus request signal when the internal bus master accesses the external space in external bus release state. | | | | BACK | 131 | 131 | 131 | 131 | Output | Indicates the bus is released to the external bus master. | | | | UCAS*4 | 85 | 85 | _ | 85 | Output | Upper column<br>address strobe<br>signal for accessing<br>the 16-bit DRAM<br>space. | | | | | | | | | | Column address<br>strobe signal for<br>accessing the 8-bit<br>DRAM space. | | | | CAS*4 | 86 | 86 | _ | 86 | Output | Lower column<br>address strobe<br>signal for accessing<br>the 16-bit DRAM<br>space. | | | | DQMU* <sup>1</sup> * <sup>4</sup> | 85 | 85 | _ | 85 | Output | Upper data mask<br>enable signal for<br>16-bit synchronous<br>DRAM for<br>accessing the 16-bit<br>synchronous DRAM<br>space. | | | | | | | | | | Data mask enable<br>signal for accessing<br>the 8-bit<br>synchronous DRAM<br>space. | | | | DQML* <sup>1</sup> * <sup>4</sup> | 86 | 86 | _ | 86 | Output | Lower-data mask<br>enable signal for<br>accessing the 16-bit<br>synchronous DRAM<br>interface space. | | | | Pin No. | | | | | | | |-------------|----------------------------------------|-----------------------|-----------------------|----------|------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | Bus control | RAS2*4<br>RAS3*4<br>RAS5*4<br>RAS5*4 | 109, 110,<br>35, 36 | 109, 110,<br>35, 36 | _ | 109, 110,<br>35, 36 | Output | Row address strobe signal for the synchronous DRAM interface. | | | | | | | | | RAS signal is a row address strobe signal when areas 2 to 5 are set to the continuous DRAM space. | | | RAS*1*4 | 109 | 109 | _ | 109 | Output | Row address strobe<br>signal for the<br>synchronous DRAM<br>of the synchronous<br>DRAM interface. | | | CAS*1*4 | 110 | 110 | _ | 110 | Output | Column address<br>strobe signal for the<br>synchronous DRAM<br>of the synchronous<br>DRAM interface. | | | WE*1*4 | 35 | 35 | _ | 35 | Output | Write enable signal<br>for the synchronous<br>DRAM of the<br>synchronous DRAM<br>interface. | | | WAIT | 84 | 84 | 84 | 84 | Input | Requests insertion<br>of a wait state in the<br>bus cycle when<br>accessing external<br>3-state address<br>space. | | | OE* <sup>4</sup><br>(OE)* <sup>4</sup> | 38,<br>137 | 38,<br>137 | _ | 38,<br>137 | Output | Output enable signal for DRAM interface space. | | | | | | | | | The output pins of | | | | Pin No. | | | | | | |-------------------------------------------|------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------| | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | Bus control | CKE* <sup>1</sup> * <sup>4</sup><br>(CKE)* <sup>1</sup> * <sup>4</sup> | 38,<br>137 | 38,<br>137 | _ | 38,<br>137 | Output | Clock enable signal<br>of the synchronous<br>DRAM interface<br>space. | | | | | | | | | The output pins of CKE and (CKE) are selected by the port function control register 2 (PFCR2) of port 3. | | Interrupt<br>signals | NMI | 40 | 40 | 40 | 40 | Input | Nonmaskable interrupt request pin. Fix high when not used. | | | IRQ15 to<br>IRQ0 | 86, 85,<br>106 to 104,<br>83 to 81, | 86, 85,<br>106 to 104,<br>83 to 81, | 86, 85,<br>106 to 104,<br>83 to 81, | 86, 85,<br>106 to 104,<br>83 to 81, | Input | These pins request a maskable interrupt. | | | | 31 to 28,<br>136 to 133 | 31 to 28,<br>136 to 133 | 31 to 28,<br>136 to 133 | 31 to 28,<br>136 to 133 | | The input pins of IRQn and (IRQn) | | | (IRQ15) to<br>(IRQ0) | 58 to 51,<br>38, 37,<br>61 to 59,<br>34, 33, 3 | 58 to 51,<br>38, 37,<br>61 to 59,<br>34, 33, 3 | 58 to 51,<br>38, 37,<br>61 to 59,<br>34, 33, 3 | 58 to 51,<br>38, 37,<br>61 to 59,<br>34, 33, 3 | | are selected by the IRQ pin select register (ITSR) of the interrupt controller. (n = 0 to 15) | | DMA<br>controller<br>(DMAC)* <sup>4</sup> | DREQ1<br>DREQ0 | 82,<br>81 | 82,<br>81 | _ | 82,<br>81 | Input | These signals request DMAC activation. | | | TEND1<br>TEND0 | 104,<br>83 | 104,<br>83 | _ | 104,<br>83 | Output | These signals indicate the end of DMAC data transfer. | | | DACK1<br>DACK0 | 106,<br>105 | 106,<br>105 | _ | 106,<br>105 | Output | DMAC single<br>address transfer<br>acknowledge<br>signals. | | EXDMA controller (EXDMAC) | EDREQ3,<br>EDREQ2 | 33,<br>3 | 33,<br>3 | _ | _ | Input | These signals request EXDMAC activation. | | | | Pin No. | | | | | | |-----------------------------------------|--------------------------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | EXDMA<br>controller<br>(EXDMAC)<br>*2*4 | ETEND3,ETE<br>ND2 | 59,<br>34 | 59,<br>34 | _ | _ | Output | These signals indicate the end of EXDMAC data transfer. | | | EDACK3,ED<br>ACK2 | 61,<br>60 | 61,<br>60 | _ | _ | Output | EXDMAC single address transfer acknowledge signals. | | | EDRAK3,ED<br>RAK2 | 49,<br>48 | 49,<br>48 | _ | _ | Output | These signals notify<br>an external device<br>of acceptance and<br>start of execution of<br>a DMA transfer<br>request. | | 16-bit timer | TCLKA | 44, | 44, | 44, | 44, | Input | External clock input | | pulse unit | TCLKB | 45, | 45, | 45, | 45, | | pins of the timer. | | (TPU) | TCLKC<br>TCLKD | 47,<br>49 | 47,<br>49 | 47,<br>49 | 47,<br>49 | | | | | TIOCA0<br>TIOCB0<br>TIOCC0<br>TIOCD0 | 42,<br>43,<br>44,<br>45 | 42,<br>43,<br>44,<br>45 | 42,<br>43,<br>44,<br>45 | 42,<br>43,<br>44,<br>45 | Input/<br>output | TGRA_0 to<br>TGRD_0 input<br>capture input/output<br>compare<br>output/PWM output<br>pins. | | | TIOCA1<br>TIOCB1 | 46,<br>47 | 46,<br>47 | 46,<br>47 | 46,<br>47 | Input/<br>output | TGRA_1 and<br>TGRB_1 input<br>capture input/output<br>compare | pins. output/PWM output capture input/output output/PWM output capture input/output output/PWM output TGRA\_2 and pins. output TGRB\_2 input compare TGRA\_3 to pins. output TGRD\_3 input compare Input/ Input/ 48, 49 51, 52, 53, 54 48, 49 51, 52, 53, 54 TIOCA2 TIOCB2 TIOCA3 TIOCB3 TIOCC3 TIOCD3 48, 49 51, 52, 53, 54 48, 49 51, 52, 53, 54 | Pir | ı١ | lo. | |-----|----|-----| | | | | | | | | | | | | | | | - | | |----------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|------------------------------------------------|------------------|---------------------------------------------------------------------------------------------| | Туре | Symbol | H8S/2378<br>H8S2377R | H8S/2377<br>H8S2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | 16-bit timer<br>pulse unit<br>(TPU) | TIOCA4<br>TIOCB4 | 55,<br>56 | 55,<br>56 | 55,<br>56 | 55,<br>56 | Input/<br>output | TGRA_4 and TGRB_4 input capture input/output compare output/PWM output pins. | | | TIOCA5,<br>TIOCB5 | 57,<br>58 | 57,<br>58 | 57,<br>58 | 57,<br>58 | Input/<br>output | TGRA_5 and<br>TGRB_5 input<br>capture input/output<br>compare<br>output/PWM output<br>pins. | | Programmable pulse generator (PPG)*4 | PO15 to<br>PO0 | 49 to 42,<br>58 to 51 | 49 to 42,<br>58 to 51 | _ | 49 to 42,<br>58 to 51 | Output | Pulse output pins. | | 8-bit timer<br>(TMR) | TMO0<br>TMO1 | 105,<br>106 | 105,<br>106 | 105,<br>106 | 105,<br>106 | Output | Waveform output pins with output compare function. | | | TMCI0<br>TMCI1 | 83,<br>104 | 83,<br>104 | 83,<br>104 | 83,<br>104 | Input | External event input pins. | | | TMRI0<br>TMRI1 | 82,<br>81 | 82,<br>81 | 82,<br>81 | 82,<br>81 | Input | Counter reset input pins. | | Watchdog<br>timer (WDT) | WDTOVF | 39 | 39 | 39 | 39 | Output | Counter overflow signal output pin in watchdog timer mode. | | Serial commu-<br>nication<br>interface<br>(SCI)/smart<br>card interface<br>(SCI_0 with<br>IrDA function) | TxD4 TxD3 TxD2 TxD1 TxD0/ IrTxD | 54,<br>33,<br>133,<br>141,<br>142 | 54,<br>33,<br>133,<br>141,<br>142 | 54,<br>33,<br>133,<br>141,<br>142 | 54,<br>33,<br>133,<br>141,<br>142 | Output | Data output pins. | | | RxD4<br>RxD3<br>RxD2<br>RxD1<br>RxD0/<br>IrRxD | 55,<br>59,<br>134,<br>139,<br>140 | 55,<br>59,<br>134,<br>139,<br>140 | 55,<br>59,<br>134,<br>139,<br>140 | 55,<br>59,<br>134,<br>139,<br>140 | Input | Data input pins. | | | | | | | | _ | | |----------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | | Serial commu-<br>nication<br>interface<br>(SCI)/smart<br>card interface<br>(SCI_0 with<br>IrDA function) | SCK4<br>SCK3<br>SCK2<br>SCK1<br>SCK0 | 138,<br>61,<br>135,<br>137,<br>138 | 138,<br>61,<br>135,<br>137,<br>138 | 138,<br>61,<br>135,<br>137,<br>138 | 138,<br>61,<br>135,<br>137,<br>138 | Input/<br>output | Clock input/output pins. | | I <sup>2</sup> C bus interface 2 | SCL1<br>SCL0 | 139,<br>137 | 139,<br>137 | 139,<br>137 | 139,<br>137 | Input/<br>output | I <sup>2</sup> C clock input/output pins. | | (IIC2) | SDA1<br>SDA0 | 140,<br>138 | 140,<br>138 | 140,<br>138 | 140,<br>138 | Input/<br>output | I <sup>2</sup> C data input/output pins. | | A/D converter | AN15 to AN0 | 128 to 113 | 128 to 113 | 128 to 113 | 128 to 113 | Input | Analog input pins for the A/D converter. | | | ADTRG | 136 | 136 | 136 | 136 | Input | Pin for input of an external trigger to start A/D conversion. | | D/A converter | DA5* <sup>4</sup> | 128 | _ | _ | _ | Output | Analog output pins for the D/A converter. | | | DA4* <sup>4</sup> | 127 | _ | _ | _ | _ | | | | DA3 | 126 | 126 | 126 | 126 | _ | | | | DA2 | 125 | 125 | 125 | 125 | _ | | | | DA1 | 120 | _ | 120 | _ | = | | | | DA0 | 119 | _ | 119 | _ | = | | | A/D converter,<br>D/A converter | AV <sub>cc</sub> | 111 | 111 | 111 | 111 | Input | The analog power-<br>supply pin for the<br>A/D converter and<br>D/A converter. | | | | | | | | | When the A/D converter and D/A converter are not used, this pin should be connected to the system power supply (+3 V). | Pin No. H8S/2375 H8S/2373 H8S/2375R H8S/2378 H8S/2377 H8S/2377 Symbol H8S2377R H8S2377R H8S2377R H8S/2373R I/O **Function** Type A/D converter, AVss 129 129 129 129 The ground pin for Input D/A converter the A/D converter and D/A converter. This pin should be connected to the system power supply (0 V). Vref 112 112 112 112 Input The reference voltage input pin for the A/D converter and D/A converter. When the A/D converter and D/A converter are not used, this pin should be connected to the system power supply (+3 V). I/O ports P17 to P10 49 to 42 49 to 42 49 to 42 49 to 42 Input/ Eight-bit input/output pins. output P27 to P20 58 to 51 58 to 51 58 to 51 58 to 51 Eight-bit Input/ output input/output pins. P35 to P30 137 to 142 137 to 142 137 to 142 137 to 142 Input/ Six-bit input/output output pins. P47 to P40 120 to 113 120 to 113 120 to 113 120 to 113 Input Eight-bit input pins. P53 to P50 136 to 133 136 to 133 136 to 133 136 to 133 Input/ Four-bit input/output output pins. P65 to P60 106 to 104, 106 to 104, 106 to 104, 106 to 104, Input/ Six-bit input/output 83 to 81 83 to 81 83 to 81 83 to 81 output pins. 61 to 59, P85 to P80 61 to 59. 61 to 59. 61 to 59. Input/ Six-bit input/output 34, 33, 3 34, 33, 3 34, 33, 3 34, 33, 3 output pins. P97 to P90 128 to 121 128 to 121 128 to 121 128 to 121 Input Eight-bit input pins. PA7 to PA0 31 to 26. 31 to 26. 31 to 26. 31 to 26. Input/ Eight-bit 24, 23 24, 23 24, 23 24, 23 output input/output pins. PB7 to PB0 22 to 19, 22 to 19, 22 to 19, 22 to 19, Input/ Eight-bit 17 to 14 17 to 14 17 to 14 17 to 14 output input/output pins. PC7 to PC0 13 to 11. 9 to 5 13 to 11. 9 to 5 13 to 11. 9 to 5 Input/ Eight-bit output input/output pins. 13 to 11. 9 to 5 ## Pin No. | Туре | Symbol | H8S/2378<br>H8S/2377R | H8S/2377<br>H8S/2377R | H8S/2376 | H8S/2375<br>H8S/2373<br>H8S/2375R<br>H8S/2373R | I/O | Function | |-----------|------------|---------------------------|---------------------------|---------------------------|------------------------------------------------|------------------|------------------------------| | I/O ports | PD7 to PD0 | 80 to 73 | 80 to 73 | 80 to 73 | 80 to 73 | Input/<br>output | Eight-bit input/output pins. | | | PE7 to PE0 | 71,<br>69 to 63 | 71,<br>69 to 63 | 71,<br>69 to 63 | 71,<br>69 to 63 | Input/<br>output | Eight-bit input/output pins. | | | PF7 to PF0 | 94,<br>90 to 84 | 94,<br>90 to 84 | 94,<br>90 to 84 | 94,<br>90 to 84 | Input/<br>output | Eight-bit input/output pins. | | | PG6 to PG0 | 132 to 130,<br>110 to 107 | 132 to 130,<br>110 to 107 | 132 to 130,<br>110 to 107 | 132 to 130,<br>110 to 107 | Input/<br>output | Seven-bit input/output pins. | | | PH3 to PH0 | 38 to 35 | 38 to 35 | 38 to 35 | 38 to 35 | Input/<br>output | Four-bit input/output pins. | Notes: 1. Not available for the H8S/2378 Group. - 2. Not available for the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 3. Available only for the H8S/2378 and H8S/2378R. - 4. Not available for the H8S/2376. # Section 2 CPU The H8S/2000 CPU is a high-speed central processing unit with an internal 32-bit architecture that is upward-compatible with the H8/300 and H8/300H CPUs. The H8S/2000 CPU has sixteen 16-bit general registers, can address a 16-Mbyte linear address space, and is ideal for realtime control. This section describes the H8S/2000 CPU. The usable modes and address spaces differ depending on the product. For details on each product, refer to section 3, MCU Operating Modes. ## 2.1 Features - Upward-compatibility with H8/300 and H8/300H CPUs - Can execute H8/300 and H8/300H CPU object programs - General-register architecture - Sixteen 16-bit general registers also usable as sixteen 8-bit registers or eight 32-bit registers - Sixty-five basic instructions - 8/16/32-bit arithmetic and logic instructions - Multiply and divide instructions - Powerful bit-manipulation instructions - Eight addressing modes - Register direct [Rn] - Register indirect [@ERn] - Register indirect with displacement [@(d:16,ERn) or @(d:32,ERn)] - Register indirect with post-increment or pre-decrement [@ERn+ or @-ERn] - Absolute address [@aa:8, @aa:16, @aa:24, or @aa:32] - Immediate [#xx:8, #xx:16, or #xx:32] - Program-counter relative [@(d:8,PC) or @(d:16,PC)] - Memory indirect [@@aa:8] - 16-Mbyte address space - Program: 16 Mbytes - Data: 16 Mbytes - High-speed operation - All frequently-used instructions are executed in one or two states - 8/16/32-bit register-register add/subtract: 1 state - 8 × 8-bit register-register multiply: 12 states (MULXU.B), 13 states (MULXS.B) - 16 ÷ 8-bit register-register divide: 12 states (DIVXU.B) - 16 × 16-bit register-register multiply: 20 states (MULXU.W), 21 states (MULXS.W) - 32 ÷ 16-bit register-register divide: 20 states (DIVXU.W) - Two CPU operating modes - Normal mode\* - Advanced mode. Note: \* For this LSI, normal mode is not available. - Power-down state - Transition to power-down state by SLEEP instruction - Selectable CPU clock speed ## 2.1.1 Differences between H8S/2600 CPU and H8S/2000 CPU The differences between the H8S/2600 CPU and the H8S/2000 CPU are as shown below. • Register configuration The MAC register is supported only by the H8S/2600 CPU. Basic instructions The four instructions MAC, CLRMAC, LDMAC, and STMAC are supported only by the H8S/2600 CPU. • The number of execution states of the MULXU and MULXS instructions | Е | x | е | C | u | ti | O | n | S | ta | te | S | |---|---|---|---|---|----|---|---|---|----|----|---| | | | | | | | | | | | | | | Instruction | Mnemonic | H8S/2600 | H8S/2000 | |-------------|-----------------|----------|----------| | MULXU | MULXU.B Rs, Rd | 3 | 12 | | | MULXU.W Rs, ERd | 4 | 20 | | MULXS | MULXS.B Rs, Rd | 4 | 13 | | | MULXS.W Rs, ERd | 5 | 21 | In addition, there are differences in address space, CCR and EXR register functions, power-down modes, etc., depending on the model. ### 2.1.2 Differences from H8/300 CPU In comparison to the H8/300 CPU, the H8S/2000 CPU has the following enhancements. - More general registers and control registers - Eight 16-bit extended registers, and one 8-bit and two 32-bit control registers, have been added. - Expanded address space - Normal mode supports the same 64-kbyte address space as the H8/300 CPU. - Advanced mode supports a maximum 16-Mbyte address space. - Enhanced addressing - The addressing modes have been enhanced to make effective use of the 16-Mbyte address space. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - Signed multiply and divide instructions have been added. - Two-bit shift and two-bit rotate instructions have been added. - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - · Higher speed - Basic instructions are executed twice as fast. ### 2.1.3 Differences from H8/300H CPU In comparison to the H8/300H CPU, the H8S/2000 CPU has the following enhancements. - Additional control register - One 8-bit control register has been added. - Enhanced instructions - Addressing modes of bit-manipulation instructions have been enhanced. - Two-bit shift and two-bit rotate instructions have been added. - Instructions for saving and restoring multiple registers have been added. - A test and set instruction has been added. - Higher speed - Basic instructions are executed twice as fast. ## 2.2 **CPU Operating Modes** The H8S/2000 CPU has two operating modes: normal and advanced. Normal mode supports a maximum 64-kbyte address space. Advanced mode supports a maximum 16-Mbyte address space. The mode is selected by the LSI's mode pins. ### 2.2.1 Normal Mode The exception vector table and stack have the same structure as in the H8/300 CPU in normal mode. - Address space - Linear access to a maximum address space of 64 kbytes is possible. - Extended registers (En) The extended registers (E0 to E7) can be used as 16-bit registers, or as the upper 16-bit segments of 32-bit registers. When extended register En is used as a 16-bit register it can contain any value, even when the corresponding general register (Rn) is used as an address register. (If general register Rn is referenced in the register indirect addressing mode with pre-decrement (@-Rn) or post-increment (@Rn+) and a carry or borrow occurs, the value in the corresponding extended register (En) will be affected.) - Instruction set - All instructions and addressing modes can be used. Only the lower 16 bits of effective addresses (EA) are valid. - Exception vector table and memory indirect branch addresses In normal mode, the top area starting at H'0000 is allocated to the exception vector table. One branch address is stored per 16 bits. The exception vector table in normal mode is shown in figure 2.1. For details of the exception vector table, see section 4, Exception Handling. The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In normal mode, the operand is a 16-bit (word) operand, providing a 16-bit branch address. Branch addresses can be stored in the top area from H'0000 to H'00FF. Note that this area is also used for the exception vector table. Stack structure When the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.2. EXR is not pushed onto the stack in interrupt control mode 0. For details, see section 4, Exception Handling. Note: For this LSI, normal mode is not available. Figure 2.1 Exception Vector Table (Normal Mode) Figure 2.2 Stack Structure in Normal Mode ### 2.2.2 Advanced Mode - Address space - Linear access to a maximum address space of 16 Mbytes is possible. - Extended registers (En) - The extended registers (E0 to E7) can be used as 16-bit registers. They can also be used as the upper 16-bit segments of 32-bit registers or address registers. - Instruction set - All instructions and addressing modes can be used. - Exception vector table and memory indirect branch addresses - In advanced mode, the top area starting at H'00000000 is allocated to the exception vector table in 32-bit units. In each 32 bits, the upper 8 bits are ignored and a branch address is stored in the lower 24 bits (see figure 2.3). For details of the exception vector table, see section 4, Exception Handling. Figure 2.3 Exception Vector Table (Advanced Mode) The memory indirect addressing mode (@@aa:8) employed in the JMP and JSR instructions uses an 8-bit absolute address included in the instruction code to specify a memory operand that contains a branch address. In advanced mode, the operand is a 32-bit longword operand, providing a 32-bit branch address. The upper 8 bits of these 32 bits are a reserved area that is regarded as H'00. Branch addresses can be stored in the area from H'00000000 to H'000000FF. Note that the top area of this range is also used for the exception vector table. ### Stack structure In advanced mode, when the program counter (PC) is pushed onto the stack in a subroutine call, and the PC, condition-code register (CCR), and extended control register (EXR) are pushed onto the stack in exception handling, they are stored as shown in figure 2.4. EXR is not pushed onto the stack in interrupt control mode 0. For details, see section 4, Exception Handling. Figure 2.4 Stack Structure in Advanced Mode # 2.3 Address Space Figure 2.5 shows a memory map of the H8S/2000 CPU. The H8S/2000 CPU provides linear access to a maximum 64-kbyte address space in normal mode, and a maximum 16-Mbyte (architecturally 4-Gbyte) address space in advanced mode. The usable modes and address spaces differ depending on the product. For details on each product, refer to section 3, MCU Operating Modes. Figure 2.5 Memory Map ## 2.4 Register Configuration The H8S/2000 CPU has the internal registers shown in figure 2.6. There are two types of registers: general registers and control registers. Control registers are a 24-bit program counter (PC), an 8-bit extended control register (EXR), and an 8-bit condition code register (CCR). Figure 2.6 CPU Internal Registers ## 2.4.1 General Registers The H8S/2000 CPU has eight 32-bit general registers. These general registers are all functionally alike and can be used as both address registers and data registers. When a general register is used as a data register, it can be accessed as a 32-bit, 16-bit, or 8-bit register. Figure 2.7 illustrates the usage of the general registers. When the general registers are used as 32-bit registers or address registers, they are designated by the letters ER (ER0 to ER7). When the general registers are used as 16-bit registers, the ER registers are divided into 16-bit general registers designated by the letters E (E0 to E7) and R (R0 to R7). These registers are functionally equivalent, providing a maximum sixteen 16-bit registers. The E registers (E0 to E7) are also referred to as extended registers. When the general registers are used as 8-bit registers, the R registers are divided into 8-bit general registers designated by the letters RH (R0H to R7H) and RL (R0L to R7L). These registers are functionally equivalent, providing a maximum sixteen 8-bit registers. The usage of each register can be selected independently. General register ER7 has the function of the stack pointer (SP) in addition to its general-register function, and is used implicitly in exception handling and subroutine calls. Figure 2.8 shows the stack. Figure 2.7 Usage of General Registers Figure 2.8 Stack ### 2.4.2 Program Counter (PC) This 24-bit counter indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 2 bytes (one word), so the least significant PC bit is ignored. (When an instruction is fetched for read, the least significant PC bit is regarded as 0.) ### 2.4.3 Extended Control Register (EXR) EXR is an 8-bit register that can be operated by the LDC, STC, ANDC, ORC, and XORC instructions. When an instruction other than STC is executed, all interrupts including NMI are masked in three states after the instruction is completed. | Bit | Bit Name | Initial Value | R/W | Description | |--------|----------|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | T | 0 | R/W | Trace Bit | | | | | | When this bit is set to 1, trace exception processing starts every when an instruction is executed. When this bit is cleared to 0, instructions are consecutively executed. | | 6 to | _ | All1 | _ | Reserved | | 3 | | | | These bits are always read as 1. | | 2 to 0 | | 1 | R/W | Interrupt Mask Bits 2 to 0 | | | I1<br>I0 | 1<br>1 | R/W<br>R/W | Specify interrupt request mask levels (0 to 7). For details, see section 5, Interrupt Controller. | | | | | | details, see section 5, interrupt Controller. | ### 2.4.4 Condition-Code Register (CCR) This 8-bit register contains internal CPU status information, including an interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. Operations can be performed on the CCR bits by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used as branching conditions for conditional branch (Bcc) instructions. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | | 1 | R/W | Interrupt Mask Bit | | | | | | Masks interrupts other than NMI when set to 1. NMI is accepted regardless of the I bit setting. The I bit is set to 1 at the start of an exception-handling sequence. For details, refer to section 5, Interrupt Controller. | | 6 | UI | Undefined | R/W | User Bit or Interrupt Mask Bit | | | | | | Can be written to and read from by software using the LDC, STC, ANDC, ORC, and XORC instructions. For this LSI, Interrupt Mask Bit is not available. | | 5 | Н | Undefined | R/W | Half-Carry Flag | | | | | | When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and cleared to 0 otherwise. When the ADD.W, SUB.W, CMP.W, or NEG.W instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 11, and cleared to 0 otherwise. When the ADD.L, SUB.L, CMP.L, or NEG.L instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 27, and cleared to 0 otherwise. | | 4 | U | Undefined | R/W | User Bit | | | | | | Can be written to and read from by software using the LDC, STC, ANDC, ORC, and XORC instructions. | | 3 | N | Undefined | R/W | Negative Flag | | | | | | Stores the value of the most significant bit of data as a sign bit. | | 2 | Z | Undefined | R/W | Zero Flag | | | | | | Set to 1 to indicate zero data, and cleared to 0 to indicate non-zero data. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|------------------------------------------------------------------------------------| | 1 | V | Undefined | R/W | Overflow Flag | | | | | | Set to 1 when an arithmetic overflow occurs, and cleared to 0 otherwise. | | 0 | С | Undefined | R/W | Carry Flag | | | | | | Set to 1 when a carry occurs, and cleared to 0 otherwise. Used by: | | | | | | Add instructions, to indicate a carry | | | | | | Subtract instructions, to indicate a borrow | | | | | | Shift and rotate instructions, to indicate a carry | | | | | | The carry flag is also used as a bit accumulator by bit manipulation instructions. | ### 2.4.5 Initial Register Values Reset exception handling loads the CPU's program counter (PC) from the vector table, clears the trace (T) bit in EXR to 0, and sets the interrupt mask (I) bits in CCR and EXR to 1. The other CCR bits and the general registers are not initialized. Note that the stack pointer (ER7) is undefined. The stack pointer should therefore be initialized by an MOV.L instruction executed immediately after a reset. ## 2.5 Data Formats The H8S/2000 CPU can process 1-bit, 4-bit BCD, 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data. ## 2.5.1 General Register Data Formats Figure 2.9 shows the data formats of general registers. $Figure\ 2.9\quad General\ Register\ Data\ Formats\ (1)$ Figure 2.9 General Register Data Formats (2) ### 2.5.2 Memory Data Formats Figure 2.10 shows the data formats in memory. The H8S/2000 CPU can access word data and longword data in memory, but word or longword data must begin at an even address. If an attempt is made to access word or longword data at an odd address, no address error occurs but the least significant bit of the address is regarded as 0, so the access starts at the preceding address. This also applies to instruction fetches. When SP (ER7) is used as an address register to access the stack, the operand size should be word size or longword size. Figure 2.10 Memory Data Formats ### 2.6 Instruction Set The H8S/2000 CPU has 65 types of instructions. The instructions are classified by function as shown in table 2.1. **Table 2.1 Instruction Classification** | Function | Instructions | Size | Types | |---------------------|-----------------------------------------------------------------------------------|-------|--------------| | Data transfer | MOV | B/W/L | 5 | | | POP* <sup>1</sup> , PUSH* <sup>1</sup> | W/L | _ | | | LDM, STM | L | _ | | | MOVFPE* <sup>3</sup> , MOVTPE* <sup>3</sup> | В | <del>_</del> | | Arithmetic | ADD, SUB, CMP, NEG | B/W/L | 19 | | operations | ADDX, SUBX, DAA, DAS | В | <del>_</del> | | | INC, DEC | B/W/L | <del>_</del> | | | ADDS, SUBS | L | <del>_</del> | | | MULXU, DIVXU, MULXS, DIVXS | B/W | <del>_</del> | | | EXTU, EXTS | W/L | _ | | | TAS* <sup>4</sup> | В | _ | | Logic operations | AND, OR, XOR, NOT | B/W/L | 4 | | Shift | SHAL, SHAR, SHLL, SHLR, ROTL, ROTR, ROTXL, ROTXR | B/W/L | 8 | | Bit manipulation | BSET, BCLR, BNOT, BTST, BLD, BILD, BST, BIST, BAND, BIAND, BOR, BIOR, BXOR, BIXOR | В | 14 | | Branch | B <sub>CC</sub> * <sup>2</sup> , JMP, BSR, JSR, RTS | _ | 5 | | System control | TRAPA, RTE, SLEEP, LDC, STC, ANDC, ORC, XORC, NOP | - | 9 | | Block data transfer | EEPMOV | _ | 1 | | | | | Total: 65 | Total: 65 Notes: B: Byte size; W: Word size; L: Longword size. - POP.W Rn and PUSH.W Rn are identical to MOV.W @SP+, Rn and MOV.W Rn, @-SP. POP.L ERn and PUSH.L ERn are identical to MOV.L @SP+, ERn and MOV.L ERn, @-SP. - 2. B<sub>CC</sub> is the general name for conditional branch instructions. - 3. Cannot be used in this LSI. - 4. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. ### 2.6.1 Table of Instructions Classified by Function Tables 2.3 to 2.10 summarize the instructions in each functional category. The notation used in tables 2.3 to 2.10 is defined below. **Table 2.2** Operation Notation | Symbol | Description | |----------------|------------------------------------| | Rd | General register (destination)* | | Rs | General register (source)* | | Rn | General register* | | ERn | General register (32-bit register) | | (EAd) | Destination operand | | (EAs) | Source operand | | EXR | Extended control register | | CCR | Condition-code register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Addition | | _ | Subtraction | | × | Multiplication | | ÷ | Division | | ٨ | Logical AND | | <b>V</b> | Logical OR | | $\oplus$ | Logical exclusive OR | | $\rightarrow$ | Move | | ~ | NOT (logical complement) | | :8/:16/:24/:32 | 8-, 16-, 24-, or 32-bit length | Note: \* General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit registers (ER0 to ER7). **Table 2.3 Data Transfer Instructions** | Instruction | Size* | Function | |-------------|-------|-----------------------------------------------------------------------------------------------------------------------------------| | MOV | B/W/L | (EAs) o Rd, Rs o (EAd) | | | | Moves data between two general registers or between a general register and memory, or moves immediate data to a general register. | | MOVFPE | В | Cannot be used in this LSI. | | MOVTPE | В | Cannot be used in this LSI. | | POP | W/L | @SP+ → Rn | | | | Pops a general register from the stack. POP.W Rn is identical to MOV.W @SP+, Rn. POP.L ERn is identical to MOV.L @SP+, ERn | | PUSH | W/L | $Rn \rightarrow @-SP$ | | | | Pushes a general register onto the stack. PUSH.W Rn is identical to MOV.W Rn, @-SP. PUSH.L ERn is identical to MOV.L ERn, @-SP. | | LDM | L | @SP+ → Rn (register list) | | | | Pops two or more general registers from the stack. | | STM | L | Rn (register list) → @-SP | | | | Pushes two or more general registers onto the stack. | Note: \*Size refers to the operand size. B: ByteW: WordL: Longword Table 2.4 Arithmetic Operations Instructions | | | - | |-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Instruction | Size*1 | Function | | ADD | B/W/L | $Rd \pm Rs \rightarrow Rd, Rd \pm \#IMM \rightarrow Rd$ | | SUB | | Performs addition or subtraction on data in two general registers, or on immediate data and data in a general register. (Subtraction on immediate data and data in a general register cannot be performed in bytes. Use the SUBX or ADD instruction.) | | ADDX | В | $Rd \pm Rs \pm C \to Rd, Rd \pm \#IMM \pm C \to Rd$ | | SUBX | | Performs addition or subtraction with carry on data in two general registers, or on immediate data and data in a general register. | | INC | B/W/L | $Rd \pm 1 \rightarrow Rd, Rd \pm 2 \rightarrow Rd$ | | DEC | | Adds or subtracts the value 1 or 2 to or from data in a general register. (Only the value 1 can be added to or subtracted from byte operands.) | | ADDS | L | $Rd \pm 1 \to Rd, Rd \pm 2 \to Rd, Rd \pm 4 \to Rd$ | | SUBS | | Adds or subtracts the value 1, 2, or 4 to or from data in a 32-bit register. | | DAA | В | Rd (decimal adjust) → Rd | | DAS | | Decimal-adjusts an addition or subtraction result in a general register by referring to CCR to produce 4-bit BCD data. | | MULXU | B/W | $Rd \times Rs \rightarrow Rd$ | | | | Performs unsigned multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | MULXS | B/W | $Rd \times Rs \rightarrow Rd$ | | | | Performs signed multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | DIVXU | B/W | $Rd \div Rs \rightarrow Rd$ | | | | Performs unsigned division on data in two general registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder. | | Instruction | Size*1 | Function | |-------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIVXS | B/W | $Rd \div Rs \rightarrow Rd$ | | | | Performs signed division on data in two general registers: either 16 bits $\div$ 8 bits $\to$ 8-bit quotient and 8-bit remainder or 32 bits $\div$ 16 bits $\to$ 16-bit quotient and 16-bit remainder. | | CMP | B/W/L | Rd – Rs, Rd – #IMM | | | | Compares data in a general register with data in another general register or with immediate data, and sets the CCR bits according to the result. | | NEG | B/W/L | $0 - Rd \rightarrow Rd$ | | | | Takes the two's complement (arithmetic complement) of data in a general register. | | EXTU | W/L | Rd (zero extension) → Rd | | | | Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by padding with zeros on the left. | | EXTS | W/L | Rd (sign extension) → Rd | | | | Extends the lower 8 bits of a 16-bit register to word size, or the lower 16 bits of a 32-bit register to longword size, by extending the sign bit. | | TAS*2 | В | @ERd – 0, 1 → ( <bit 7=""> of @ERd)</bit> | | | | Tests memory contents, and sets the most significant bit (bit 7) to 1. | Notes: 1. Size refers to the operand size. B: Byte W: Word L: Longword 2. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction. **Table 2.5** Logic Operations Instructions | Instruction | Size* | Function | |-------------|-------|-----------------------------------------------------------------------------------------------------------------| | AND | B/W/L | $Rd \land Rs \to Rd, Rd \land \#IMM \to Rd$ | | | | Performs a logical AND operation on a general register and another general register or immediate data. | | OR | B/W/L | $Rd \vee Rs \to Rd, Rd \vee \#IMM \to Rd$ | | | | Performs a logical OR operation on a general register and another general register or immediate data. | | XOR | B/W/L | $Rd \oplus Rs \to Rd, Rd \oplus \#IMM \to Rd$ | | | | Performs a logical exclusive OR operation on a general register and another general register or immediate data. | | NOT | B/W/L | $\sim Rd \rightarrow Rd$ | | | | Takes the one's complement (logical complement) of data in a general register. | Note: \* Size refers to the operand size. B: ByteW: WordL: Longword **Table 2.6** Shift Instructions | Instruction | Size* | Function | |-------------|-------|---------------------------------------------------------------------------------------------------| | SHAL | B/W/L | $Rd (shift) \rightarrow Rd$ | | SHAR | | Performs an arithmetic shift on data in a general register. 1-bit or 2 bit shift is possible. | | SHLL | B/W/L | $Rd (shift) \rightarrow Rd$ | | SHLR | | Performs a logical shift on data in a general register. 1-bit or 2 bit shift is possible. | | ROTL | B/W/L | $Rd$ (rotate) $\rightarrow Rd$ | | ROTR | | Rotates data in a general register. 1-bit or 2 bit rotation is possible. | | ROTXL | B/W/L | $Rd$ (rotate) $\rightarrow Rd$ | | ROTXR | | Rotates data including the carry flag in a general register. 1-bit or 2 bit rotation is possible. | Note: \* Size refers to the operand size. B: ByteW: WordL: Longword **Table 2.7 Bit Manipulation Instructions** | Instruction | Size* | Function | |-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BSET | В | $1 \rightarrow (\text{sbit-No.}) \circ (\text{EAd})$ | | | | Sets a specified bit in a general register or memory operand to 1. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | BCLR | В | $0 \rightarrow (\text{sbit-No.} > \text{of } \text{EAd})$ | | | | Clears a specified bit in a general register or memory operand to 0. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | BNOT | В | $\sim$ ( <bit-no.> of <ead>) <math>\rightarrow</math> (<bit-no.> of <ead>)</ead></bit-no.></ead></bit-no.> | | | | Inverts a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | BTST | В | $\sim$ ( <bit-no.> of <ead>) <math>\rightarrow</math> Z</ead></bit-no.> | | | | Tests a specified bit in a general register or memory operand and sets or clears the Z flag accordingly. The bit number is specified by 3-bit immediate data or the lower three bits of a general register. | | BAND | В | $C \land (\ of\ ) \to C$ | | | | Logically ANDs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | BIAND | В | $C \land (of) \to C$ | | | | Logically ANDs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | BOR | В | $C \lor (}\ of\ ) \to C$ | | | | Logically ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | BIOR | В | $C \lor (\sim cbit\text{-No.}> of < EAd>) \to C$ | | | | Logically ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | Instruction | Size* | Function | |-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BXOR | В | $C \oplus (\text{-bit-No} \text{ of } \text{-EAd}) \rightarrow C$ | | | | Logically exclusive-ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | BIXOR | В | $C \oplus \sim (\text{sbit-No.} > \text{of } < \text{EAd} >) \to C$ | | | | Logically exclusive-ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. The bit number is specified by 3-bit immediate data. | | BLD | В | $($<br>bit-No.> of <ead><math>) \rightarrow C</math></ead> | | | | Transfers a specified bit in a general register or memory operand to the carry flag. | | BILD | В | $\sim$ ( <bit-no.> of <ead>) → C</ead></bit-no.> | | | | Transfers the inverse of a specified bit in a general register or memory operand to the carry flag. The bit number is specified by 3-bit immediate data. | | BST | В | $C \rightarrow (\text{sbit-No.> of } \text{})$ | | | | Transfers the carry flag value to a specified bit in a general register or memory operand. | | BIST | В | $\sim$ C $\rightarrow$ ( <bit-no.>. of <ead>)</ead></bit-no.> | | | | Transfers the inverse of the carry flag value to a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data. | Note: \* Size refers to the operand size. B: Byte **Table 2.8 Branch Instructions** | Bcc | Size<br>- | Function Branches to a specified address if a specified condition is true. The branching conditions are listed below. | | | | | | |-----|-----------|------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------|--|--|--| | | | Mnemonic | Description | Condition | | | | | | | BRA (BT) | Always (true) | Always | | | | | | | BRN (BF) | Never (false) | Never | | | | | | | BHI | High | $C \lor Z = 0$ | | | | | | | BLS | Low or same | C ∨ Z = 1 | | | | | | | BCC (BHS) | Carry clear | C = 0 | | | | | | | | (high or same) | | | | | | | | BCS (BLO) | Carry set (low) | C = 1 | | | | | | | BNE | Not equal | Z = 0 | | | | | | | BEQ | Equal | Z = 1 | | | | | | | BVC | Overflow clear | V = 0 | | | | | | | BVS | Overflow set | V = 1 | | | | | | | BPL | Plus | N = 0 | | | | | | | BMI | Minus | N = 1 | | | | | | | BGE | Greater or equal | N ⊕ V = 0 | | | | | | | BLT | Less than | N ⊕ V = 1 | | | | | | | BGT | Greater than | $Z \vee (N \oplus V) = 0$ | | | | | | | BLE | Less or equal | $Z \vee (N \oplus V) = 1$ | | | | | | | | | | | | | | JMP | _ | Branches unco | onditionally to a speci | fied address. | | | | | BSR | _ | Branches to a | subroutine at a speci | fied address | | | | | JSR | _ | Branches to a | subroutine at a speci | fied address | | | | | RTS | _ | Returns from a | subroutine | | | | | **Table 2.9 System Control Instructions** | Instruction | Size* | Function | |-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRAPA | _ | Starts trap-instruction exception handling. | | RTE | _ | Returns from an exception-handling routine. | | SLEEP | _ | Causes a transition to a power-down state. | | LDC | B/W | (EAs) o CCR, (EAs) o EXR | | | | Moves the memory operand contents or immediate data to CCR or EXR. Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | STC | B/W | CCR o (EAd), EXR o (EAd) | | | | Transfers CCR or EXR contents to a general register or memory operand. Although CCR and EXR are 8-bit registers, word-size transfers are performed between them and memory. The upper 8 bits are valid. | | ANDC | В | $CCR \land \#IMM \to CCR, EXR \land \#IMM \to EXR$ | | | | Logically ANDs the CCR or EXR contents with immediate data. | | ORC | В | $CCR \vee \#IMM \to CCR, EXR \vee \#IMM \to EXR$ | | | | Logically ORs the CCR or EXR contents with immediate data. | | XORC | В | $CCR \oplus \#IMM \to CCR, EXR \oplus \#IMM \to EXR$ | | | | Logically exclusive-ORs the CCR or EXR contents with immediate data. | | NOP | _ | $PC + 2 \rightarrow PC$ | | | | Only increments the program counter. | Note: \* Size refers to the operand size. B: Byte W: Word Table 2.10 Block Data Transfer Instructions | Instruction | Size | Function | |-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | EEPMOV.B | _ | if R4L $\neq$ 0 then Repeat @ER5+ $\rightarrow$ @ER6+ R4L-1 $\rightarrow$ R4L Until R4L = 0 else next: | | EEPMOV.W | _ | if R4 $\neq$ 0 then Repeat @ER5+ $\rightarrow$ @ER6+ R4-1 $\rightarrow$ R4 Until R4 = 0 else next: | | | | Transfers a data block. Starting from the address set in ER5, transfers data for the number of bytes set in R4L or R4 to the address location set in ER6. | | | | Execution of the next instruction begins as soon as the transfer is completed. | #### 2.6.2 Basic Instruction Formats The H8S/2000 CPU instructions consist of 2-byte (1-word) units. An instruction consists of an operation field (op), a register field (r), an effective address extension (EA), and a condition field (cc). Figure 2.11 shows examples of instruction formats. ## Operation field Indicates the function of the instruction, the addressing mode, and the operation to be carried out on the operand. The operation field always includes the first four bits of the instruction. Some instructions have two operation fields. ## • Register field Specifies a general register. Address registers are specified by 3 bits, and data registers by 3 bits or 4 bits. Some instructions have two register fields, and some have no register field. #### • Effective address extension 8, 16, or 32 bits specifying immediate data, an absolute address, or a displacement. #### Condition field Specifies the branching condition of Bcc instructions. **Figure 2.11 Instruction Formats (Examples)** ## 2.7 Addressing Modes and Effective Address Calculation The H8S/2000 CPU supports the eight addressing modes listed in table 2.11. Each instruction uses a subset of these addressing modes. Arithmetic and logic operations instructions can use the register direct and immediate addressing modes. Data transfer instructions can use all addressing modes except program-counter relative and memory indirect. Bit manipulation instructions can use register direct, register indirect, or absolute addressing mode to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand. **Table 2.11 Addressing Modes** | No. | Addressing Mode | Symbol | |-----|---------------------------------------|----------------------------| | 1 | Register direct | Rn | | 2 | Register indirect | @ERn | | 3 | Register indirect with displacement | @(d:16,ERn)/@(d:32,ERn) | | 4 | Register indirect with post-increment | @ERn+ | | | Register indirect with pre-decrement | @-ERn | | 5 | Absolute address | @aa:8/@aa:16/@aa:24/@aa:32 | | 6 | Immediate | #xx:8/#xx:16/#xx:32 | | 7 | Program-counter relative | @(d:8,PC)/@(d:16,PC) | | 8 | Memory indirect | @@aa:8 | | | | | ### 2.7.1 Register Direct—Rn The register field of the instruction code specifies an 8-, 16-, or 32-bit general register which contains the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers. ### 2.7.2 Register Indirect—@ERn The register field of the instruction code specifies an address register (ERn) which contains the address of a memory operand. If the address is a program instruction address, the lower 24 bits are valid and the upper 8 bits are all assumed to be 0 (H'00). ### 2.7.3 Register Indirect with Displacement—@(d:16, ERn) or @(d:32, ERn) A 16-bit or 32-bit displacement contained in the instruction code is added to an address register (ERn) specified by the register field of the instruction, and the sum gives the address of a memory operand. A 16-bit displacement is sign-extended when added. ### 2.7.4 Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn **Register Indirect with Post-Increment**—@**ERn+:** The register field of the instruction code specifies an address register (ERn) which contains the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents and the sum is stored in the address register. The value added is 1 for byte access, 2 for word access, and 4 for longword access. For word or longword transfer instructions, the register value should be even. **Register Indirect with Pre-Decrement**—@-**ERn:** The value 1, 2, or 4 is subtracted from an address register (ERn) specified by the register field in the instruction code, and the result becomes the address of a memory operand. The result is also stored in the address register. The value subtracted is 1 for byte access, 2 for word access, and 4 for longword access. For word or longword transfer instructions, the register value should be even. ## 2.7.5 Absolute Address—@aa:8, @aa:16, @aa:24, or @aa:32 The instruction code contains the absolute address of a memory operand. The absolute address may be 8 bits long (@aa:8), 16 bits long (@aa:16), 24 bits long (@aa:24), or 32 bits long (@aa:32). Table 2.12 indicates the accessible absolute address ranges. To access data, the absolute address should be 8 bits (@aa:8), 16 bits (@aa:16), or 32 bits (@aa:32) long. For an 8-bit absolute address, the upper 24 bits are all assumed to be 1 (H'FFFF). For a 16-bit absolute address, the upper 16 bits are a sign extension. For a 32-bit absolute address, the entire address space is accessed. A 24-bit absolute address (@aa:24) indicates the address of a program instruction. The upper 8 bits are all assumed to be 0 (H'00). Table 2.12 Absolute Address Access Ranges | Absolute Address | | Normal Mode | Advanced Mode | |-----------------------------|------------------|------------------|-----------------------------------------------| | Data address | 8 bits (@aa:8) | H'FF00 to H'FFFF | H'FFFF00 to H'FFFFFF | | | 16 bits (@aa:16) | H'0000 to H'FFFF | H'000000 to H'007FFF,<br>H'FF8000 to H'FFFFFF | | | 32 bits (@aa:32) | <u> </u> | H'000000 to H'FFFFFF | | Program instruction address | 24 bits (@aa:24) | | | ### 2.7.6 Immediate—#xx:8, #xx:16, or #xx:32 The 8-bit (#xx:8), 16-bit (#xx:16), or 32-bit (#xx:32) immediate data contained in a instruction code can be used directly as an operand. The ADDS, SUBS, INC, and DEC instructions implicitly contain immediate data in their instruction codes. Some bit manipulation instructions contain 3-bit immediate data in the instruction code, specifying a bit number. The TRAPA instruction contains 2-bit immediate data in its instruction code, specifying a vector address. ### 2.7.7 Program-Counter Relative—@(d:8, PC) or @(d:16, PC) This mode can be used by the Bcc and BSR instructions. An 8-bit or 16-bit displacement contained in the instruction code is sign-extended to 24 bits and added to the 24-bit address indicated by the PC value to generate a 24-bit branch address. Only the lower 24 bits of this branch address are valid; the upper 8 bits are all assumed to be 0 (H'00). The PC value to which the displacement is added is the address of the first byte of the next instruction, so the possible branching range is -126 to +128 bytes (-63 to +64 words) or -32766 to +32768 bytes (-16383 to +16384 words) from the branch instruction. The resulting value should be an even number. ## 2.7.8 Memory Indirect—@@aa:8 This mode can be used by the JMP and JSR instructions. The instruction code contains an 8-bit absolute address specifying a memory operand which contains a branch address. The upper bits of the 8-bit absolute address are all assumed to be 0, so the address range is 0 to 255 (H'0000 to H'00FF in normal mode, H'000000 to H'000FF in advanced mode). In normal mode, the memory operand is a word operand and the branch address is 16 bits long. In advanced mode, the memory operand is a longword operand, the first byte of which is assumed to be 0 (H'00). Note that the top area of the address range in which the branch address is stored is also used for the exception vector area. For further details, refer to section 4, Exception Handling. If an odd address is specified in word or longword memory access, or as a branch address, the least significant bit is regarded as 0, causing data to be accessed or the instruction code to be fetched at the address preceding the specified address. (For further information, see section 2.5.2, Memory Data Formats.) Figure 2.12 Branch Address Specification in Memory Indirect Addressing Mode #### 2.7.9 Effective Address Calculation Table 2.13 indicates how effective addresses are calculated in each addressing mode. In normal mode, the upper 8 bits of the effective address are ignored in order to generate a 16-bit address. ### **Table 2.13 Effective Address Calculation** Note: \* For this LSI, normal mode is not available. ## 2.8 Processing States The H8S/2000 CPU has five main processing states: the reset state, exception handling state, program execution state, bus-released state, and program stop state. Figure 2.13 indicates the state transitions #### Reset state In this state the CPU and internal peripheral modules are all initialized and stopped. When the $\overline{RES}$ input goes low, all current processing stops and the CPU enters the reset state. All interrupts are masked in the reset state. Reset exception handling starts when the $\overline{RES}$ signal changes from low to high. For details, refer to section 4, Exception Handling. The reset state can also be entered by a watchdog timer overflow. ### • Exception-handling state The exception-handling state is a transient state that occurs when the CPU alters the normal processing flow due to an exception source, such as, a reset, trace, interrupt, or trap instruction. The CPU fetches a start address (vector) from the exception vector table and branches to that address. For further details, refer to section 4, Exception Handling. ### • Program execution state In this state the CPU executes program instructions in sequence. #### Bus-released state In a product which has a DMA controller and a data transfer controller (DTC), the bus-released state occurs when the bus has been released in response to a bus request from a bus master other than the CPU. While the bus is released, the CPU halts operations. #### Program stop state This is a power-down state in which the CPU stops operating. The program stop state occurs when a SLEEP instruction is executed or the CPU enters hardware standby mode. For details, refer to section 24, Power-Down Modes. Notes: 1. From any state except hardware standby mode, a transition to the reset state occurs whenever RES goes low. A transition can also be made to the reset state when the watchdog timer overflows. - 2. In every state, when the STBY pin becomes low, the hardware standby mode is entered. - 3. For details, refer to section 24, Power-Down Modes. Figure 2.13 State Transitions ## 2.9 Usage Note ## 2.9.1 Note on Bit Manipulation Instructions Bit manipulation instructions such as BSET, BCLR, BNOT, BST, and BIST read data in byte units, perform bit manipulation, and write data in byte units. Thus, care must be taken when these bit manipulation instructions are executed for a register or port including write-only bits. In addition, the BCLR instruction can be used to clear the flag of an internal I/O register. In this case, if the flag to be cleared has been set by an interrupt processing routine, the flag need not be read before executing the BCLR instruction. # Section 3 MCU Operating Modes ## 3.1 Operating Mode Selection The H8S/2378 and H8S/2378R have six operating modes (modes 1 to 5 and 7). The H8S/2377, H8S/2377R, and H8S/2376 have five operating modes (modes 1 to 4 and 7). The H8S/2375 and H8S/2375R has four operating modes (modes 1, 2, 4, and 7). The H8S/2373 and H8S/2373R has two operating modes (modes 1 and 2). The operating mode is selected by the setting of mode pins (MD2 to MD0). Modes 1, 2, and 4 are externally expanded modes in which the CPU can access an external memory and peripheral devices. In the externally expanded mode, each area can be switched to 8-bit or 16-bit address space by the bus controller. If any one of the areas is set to 16-bit address space, the bus mode is 16 bits. If all areas are set to 8-bit address space, the bus mode is 8 bits. Mode 7 is a single-chip activation externally expanded mode in which the CPU can switch to access an external memory and peripheral devices at the beginning of a program execution. Mode 3 is a boot mode in which the flash memory can be programmed or erased. For details of the boot mode, refer to section 21, Flash Memory (0.18-µm F-ZTAT Version), or section 20, Flash Memory (0.35-µm F-ZTAT Version). The settings for pins MD2 to MD0 should not be changed during operation. **Table 3.1** MCU Operating Mode Selection | MCU | | | | CPU | | | External | l Data Bus | |-------------------|-----|-----|-----|-------------------|-----------------------------------------|----------------|------------------|---------------| | Operating<br>Mode | MD2 | MD1 | MD0 | Operating<br>Mode | Description | On-Chip<br>ROM | Initial<br>Width | Max.<br>Value | | 1*1 | 0 | 0 | 1 | Advanced | Expanded mode with on-chip ROM disabled | Disabled | 16 bits | 16 bits | | 2*1 | 0 | 1 | 0 | Advanced | Expanded mode with on-chip ROM disabled | Disabled | 8 bits | 16 bits | | 3 | 0 | 1 | 1 | Advanced | Boot mode | Enabled | _ | 16 bits | | 4 | 1 | 0 | 0 | Advanced | Expanded mode with on-chip ROM enabled | Enabled | 8 bits | 16 bits | | 5* <sup>2</sup> | 1 | 0 | 1 | Advanced | User boot mode | Enabled | _ | 16 bits | | 7 | 1 | 1 | 1 | Advanced | Single-chip mode | Enabled | _ | 16 bits | Notes: 1. Only modes 1 and 2 may be used on ROM-less versions. 2. Available only for the H8S/2378 and H8S/2378R. ## 3.2 Register Descriptions The following registers are related to the operating mode. - Mode control register (MDCR) - System control register (SYSCR) ## 3.2.1 Mode Control Register (MDCR) MDCR monitors the current operating mode of this LSI. | Bit | Bit Name | Initial Value | R/W | Descriptions | |-----------|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to<br>3 | | All 0 | _ | Reserved These bits are always read as 0 and cannot be modified. | | 2 | MDS2 | <del></del> * | R | Mode Select 2 to 0 | | 1 | MDS1 | <u></u> * | R | These bits indicate the input levels at pins MD2 to MD0 | | 0 | MDS0 | <u>*</u> * | R | (the current operating mode). Bits MDS2 to MDS0 correspond to MD2 to MD0. MDS2 to MDS0 are read-only bits and they cannot be modified. The mode pin (MD2 to MD0) input levels are latched into these bits when MDCR is read. These latches are canceled by a reset. | Note: \* Determined by pins MD2 to MD0. ## 3.2.2 System Control Register (SYSCR) SYSCR controls CPU access to the flash memory control registers, sets external bus mode, and enables or disables on-chip RAM. ### • H8S/2378 and H8S/2378R | Bit | Bit Name | Initial Value | R/W | Descriptions | |------|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | All 1 | R/W | Reserved The initial value should not be modified. | | 5, 4 | _ | All 0 | R/W | Reserved The initial value should not be modified. | | 3 | FLSHE | 0 | R/W | Flash Memory Control Register Enable Controls CPU access to the flash memory control registers. If this bit is set to 1, the flash memory control registers can be read from and written to. If this bit is cleared to 0, the flash memory control registers are not selected. At this time, the contents of the flash memory control registers are maintained. This bit should be written to 0 in other than flash memory version. | | | | | | <ol> <li>Flash memory control registers are not selected for<br/>area H'FFFFC4 to H'FFFFCF</li> </ol> | | | | | | 1: Flash memory control registers are selected for area H'FFFFC4 to H'FFFFCF | | 2 | _ | 0 | | Reserved This bit is always read as 0 and cannot be modified. | | 1 | EXPE | | R/W | External Bus Mode Enable Sets external bus mode. In modes 1, 2, and 4, this bit is fixed at 1 and cannot be modified. In modes 3, 5, and 7, this bit can be read from and written to. Writing of 0 to this bit when its value is 1 should only be carried out when an external bus cycle is not being executed. 0: External bus disabled 1: External bus enabled | | 0 | RAME | 1 | R/W | RAM Enable Enables or disables the on-chip RAM. The RAME bit is initialized when the reset state is released. 0: On-chip RAM is disabled 1: On-chip RAM is enabled | | • ] | H8S/2377, H | 8S/2377R, H8S/2 | 2375, H8 | S/2375R, H8S/2373, and H8S/2373R | |------|-------------|-----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Initial Value | R/W | Descriptions | | 7, 6 | | All 1 | R/W | Reserved The initial value should not be modified. | | 5, 4 | _ | All 0 | R/W | Reserved The initial value should not be modified. | | 3 | FLSHE | 0 | R/W | Flash Memory Control Register Enable Controls CPU access to the flash memory control registers (FLMCR1, FLMCR2, EBR1, and EBR2). If this bit is set to 1, the flash memory control registers can be read from and written to. If this bit is cleared to 0, the flash memory control registers are not selected. At this time, the contents of the flash memory control registers are maintained. This bit should be written to 0 in other than flash memory version. | | | | | | <ol> <li>Flash memory control registers are not selected for<br/>area H'FFFFC8 to H'FFFFCB</li> </ol> | | | | | | Flash memory control registers are selected for area H'FFFFC8 to H'FFFFCB | | 2 | _ | 0 | _ | Reserved This bit is always read as 0 and cannot be modified. | | 1 | EXPE | | R/W | External Bus Mode Enable Sets external bus mode. In modes 1, 2, and 4, this bit is fixed at 1 and cannot be modified. In modes 3 and 7, this bit can be read from and written to. Writing of 0 to this bit when its value is 1 should only be carried out when an external bus cycle is not being executed. 0: External bus disabled 1: External bus enabled | | 0 | RAME | 1 | R/W | RAM Enable Enables or disables the on-chip RAM. The RAME bit is initialized when the reset state is released. 0: On-chip RAM is disabled 1: On-chip RAM is enabled | ## 3.3 Operating Mode Descriptions #### 3.3.1 Mode 1 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Ports A, B, and C function as an address bus, ports D and E function as a data bus, and parts of ports F and G carry bus control signals. The initial bus mode after a reset is 16 bits, with 16-bit access to all areas. However, if 8-bit access is designated for all areas by the bus controller, the bus mode switches to 8 bits. #### 3.3.2 Mode 2 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is disabled. Ports A, B, and C function as an address bus, ports D and E function as a data bus, and parts of ports F and G carry bus control signals. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. However, if 16-bit access is designated for any one of the areas by the bus controller, the bus mode switches to 16 bits and port E functions as a data bus. #### 3.3.3 Mode 3 This mode is a boot mode of the flash memory. This mode is the same as mode 7, except for the programming and erasure on the flash memory. Mode 3 is only available in the flash memory version. #### 3.3.4 Mode 4 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled. The program in the on-chip ROM connected to the first half of area 0 is executed. Ports A, B, and C function as input ports immediately after a reset, but can be set to function as an address bus depending on each port register setting. Ports D functions as a data bus, and parts of ports F and G carry bus control signals. For details, see section 10, I/O Ports. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. However, if 16-bit access is designated for any area by the bus controller, the bus mode switches to 16 bits and port E functions as a data bus. In the flash memory version, user program mode is entered by setting the SWE bit of FLMCR1 to 1. #### 3.3.5 Mode 5 This mode is a user boot mode of the flash memory. This mode is the same as mode 7, except for the programming and erasure on the flash memory. Mode 5 is only available in the H8S/2378 and H8S/2378R. #### 3.3.6 Mode 7 The CPU can access a 16-Mbyte address space in advanced mode. The on-chip ROM is enabled, and the chip starts up in single-chip mode. External address space cannot be used in single-chip mode. The initial mode after a reset is single-chip mode, with all I/O ports available for use as input/output ports. However, the mode can be switched to externally expanded mode by setting 1 to the EXPE bit of SYSCR and then the external address space is enabled. When externally expanded mode is selected, all areas are initially designated as 16-bit access space. The functions of pins in ports A to G are the same as in externally expanded mode with on-chip ROM enabled. In the flash memory version, user program mode is entered by setting the SWE bit of FLMCR1 to 1. #### 3.3.7 Pin Functions Table 3.2 shows the pin functions in each operating mode. **Table 3.2 Pin Functions in Each Operating Mode** | Port | | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 7 | |--------|------------|--------|--------|--------|--------|-------------|--------| | Port A | PA7 to PA5 | P*/A | P*/A | P*/A | P*/A | P*/A | P*/A | | | PA4 to PA0 | Α | Α | | | | | | Port B | | Α | Α | P*/A | P*/A | P*/A | P*/A | | Port C | | Α | Α | P*/A | P*/A | P*/A | P*/A | | Port D | | D | D | P*/D | D | P*/D | P*/D | | Port E | | P/D* | P*/D | P*/D | P*/D | P*/D | P*/D | | Port F | PF7, PF6 | P/C* | P/C* | P*/C | P/C* | P*/C | P*/C | | | PF5, PF4 | С | С | | С | | | | | PF3 | P/C* | P/C* | | P/C* | <del></del> | | | | PF2 to PF0 | P*/C | P*/C | | P*/C | | | | Port G | PG6 to PG1 | P*/C | P*/C | P*/C | P*/C | P*/C | P*/C | | | PG0 | P/C* | P/C* | | P*/C | | | Legend: P: I/O port A: Address bus outputD: Data bus input/output C: Control signals, clock input/output \*: After reset Note: Mode 5 is available only for the H8S/2378 and H8S/2378R. Only modes 1 and 2 may be used on ROM-less versions. ## 3.4 Memory Map in Each Operating Mode Figures 3.1 to 3.8 show memory maps for each product. Figure 3.1 Memory Map for H8S/2378 and H8S/2378R (1) Figure 3.2 Memory Map for H8S/2378 and H8S/2378R (2) Figure 3.3 Memory Map for H8S/2377 and H8S/2377R (1) Figure 3.4 Memory Map for H8S/2377 and H8S/2377R (2) **Figure 3.5** Memory Map for H8S/2376 (1) - When EXPE = 0, on-chip RAM. - 4. A reserved area should not be accessed. **Figure 3.6** Memory Map for H8S/2376 (2) Figure 3.7 Memory Map for H8S/2375 and H8S/2375R (1) Figure 3.8 Memory Map for H8S/2375 and H8S/2375R (2) Figure 3.9 Memory Map for H8S/2373 and H8S/2373R # Section 4 Exception Handling ## 4.1 Exception Handling Types and Priority As table 4.1 indicates, exception handling may be caused by a reset, trace, interrupt, or trap instruction. Exception handling is prioritized as shown in table 4.1. If two or more exceptions occur simultaneously, they are accepted and processed in order of priority. Exception sources, the stack structure, and operation of the CPU vary depending on the interrupt control mode. For details on the interrupt control mode, refer to section 5, Interrupt Controller. **Table 4.1** Exception Types and Priority | Priority | Exception Type | Start of Exception Handling | |----------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | High | Reset | Starts immediately after a low-to-high transition at the $\overline{\text{RES}}$ pin, or when the watchdog timer overflows. The CPU enters the reset state when the $\overline{\text{RES}}$ pin is low. | | | Trace*1 | Starts when execution of the current instruction or exception handling ends, if the trace (T) bit in the EXR is set to 1. | | | Direct transition* <sup>2</sup> | Starts when the direct transition occurs by execution of the SLEEP instruction. | | | Interrupt | Starts when execution of the current instruction or exception handling ends, if an interrupt request has been issued.*3 | | Low | Trap instruction*4 | Started by execution of a trap instruction (TRAPA) | Notes: 1. Traces are enabled only in interrupt control mode 2. Trace exception handling is not executed after execution of an RTE instruction. - 2. Not available in this LSI. - 3. Interrupt detection is not performed on completion of ANDC, ORC, XORC, or LDC instruction execution, or on completion of reset exception handling. - 4. Trap instruction exception handling requests are accepted at all times in program execution state. ## **4.2** Exception Sources and Exception Vector Table Different vector addresses are assigned to different exception sources. Table 4.2 lists the exception sources and their vector addresses. Since the usable modes differ depending on the product, for details on each product, refer to section 3, MCU Operating Modes. **Table 4.2** Exception Handling Vector Table Vector Address\*1 Normal Mode\*<sup>2</sup> **Vector Number Exception Source Advanced Mode** Power-on reset 0 H'0000 to H'0001 H'0000 to H'0003 Manual reset\*3 1 H'0002 to H'0003 H'0004 to H'0007 Reserved for system use 2 H'0004 to H'0005 H'0008 to H'000B 3 H'0006 to H'0007 H'000C to H'000F 4 H'0008 to H'0019 H'0010 to H'0013 5 H'000A to H'000B H'0014 to H'0017 Trace Interrupt (direct transition)\*3 H'000C to H'000D H'0018 to H'001B 6 7 Interrupt (NMI) H'000E to H'000F H'001C to H'001F Trap instruction (#0) 8 H'0010 to H'0011 H'0020 to H'0023 (#1)9 H'0012 to H'0013 H'0024 to H'0027 (#2)10 H'0014 to H'0015 H'0028 to H'002B 11 H'002C to H'002F (#3)H'0016 to H'0017 Reserved for system use 12 H'0018 to H'0019 H'0030 to H'0033 13 H'001A to H'001B H'0034 to H'0037 14 H'001C to H'001D H'0038 to H'003B 15 H'001E to H'001F H'003C to H'003F External interrupt IRQ0 16 H'0020 to H'0021 H'0040 to H'0043 17 IRQ1 H'0022 to H'0023 H'0044 to H'0047 IRQ2 18 H'0024 to H'0025 H'0048 to H'004B IRQ3 19 H'0026 to H'0027 H'004C to H'004F H'0050 to H'0053 IRQ4 20 H'0028 to H'0029 IRQ5 21 H'002A to H'002B H'0054 to H'0057 IRQ6 22 H'002C to H'002D H'0058 to H'005B IRQ7 23 H'002E to H'002F H'005C to H'005F 24 IRQ8 H'0030 to H'0031 H'0060 to H'0063 IRQ9 25 H'0032 to H'0033 H'0064 to H'0067 IRQ10 26 H'0034 to H'0035 H'0068 to H'006B 27 IRQ11 H'0036 to H'0037 H'006C to H'006F IRQ12 28 H'0038 to H'0039 H'0070 to H'0073 IRQ13 29 H'003A to H'003B H'0074 to H'0077 IRQ14 30 H'003C to H'003D H'0078 to H'007B H'003E to H'003F H'007C to H'007F IRQ15 31 | <b>Exception Source</b> | <b>Vector Number</b> | Normal Mode* <sup>2</sup> | Advanced Mode | |-------------------------|----------------------|---------------------------|------------------| | Internal interrupt*4 | 32<br> | H'0040 to H'0041<br> | H'0080 to H'0083 | | | 118 | H'00EC to H'00ED | H'01D8 to H'01DB | Vector Address\*1 Notes: 1 Lower 16 bits of the address - 2. Not available in this LSL - 3. Not available in this LSI. It is reserved for system use. - For details of internal interrupt vectors, see section 5.5, Interrupt Exception Handling Vector Table. #### 4.3 Reset A reset has the highest exception priority. When the $\overline{RES}$ pin goes low, all processing halts and this LSI enters the reset. To ensure that this LSI is reset, hold the $\overline{RES}$ pin low for at least 20 ms at power-up. To reset the chip during operation, hold the $\overline{RES}$ pin low for at least 20 states. A reset initializes the internal state of the CPU and the registers of on-chip peripheral modules. The chip can also be reset by overflow of the watchdog timer. For details see section 14, Watchdog Timer (WDT). The interrupt control mode is 0 immediately after reset. ### 4.3.1 Reset Exception Handling When the $\overline{RES}$ pin goes high after being held low for the necessary time, this LSI starts reset exception handling as follows: - 1. The internal state of the CPU and the registers of the on-chip peripheral modules are initialized, the T bit is cleared to 0 in EXR, and the I bit is set to 1 in EXR and CCR. - 2. The reset exception handling vector address is read and transferred to the PC, and program execution starts from the address indicated by the PC. Figures 4.1 and 4.2 show examples of the reset sequence. Figure 4.1 Reset Sequence (Advanced Mode with On-chip ROM Enabled) Figure 4.2 Reset Sequence (Advanced Mode with On-chip ROM Disabled) ### 4.3.2 Interrupts after Reset If an interrupt is accepted after a reset but before the stack pointer (SP) is initialized, the PC and CCR will not be saved correctly, leading to a program crash. To prevent this, all interrupt requests, including NMI, are disabled immediately after a reset. Since the first instruction of a program is always executed immediately after the reset state ends, make sure that this instruction initializes the stack pointer (example: MOV.L #xx: 32, SP). ## 4.3.3 On-Chip Peripheral Functions after Reset Release After reset release, MSTPCR is initialized to H'0FFF and all modules except the DMAC, EXDMAC and the DTC enter module stop mode. Consequently, on-chip peripheral module registers cannot be read or written to. Register reading and writing is enabled when module stop mode is exited. ## 4.4 Trace Exception Handling Traces are enabled in interrupt control mode 2. Trace mode is not activated in interrupt control mode 0, irrespective of the state of the T bit. For details on interrupt control modes, see section 5, Interrupt Controller. If the T bit in EXR is set to 1, trace mode is activated. In trace mode, a trace exception occurs on completion of each instruction. Trace mode is not affected by interrupt masking. Table 4.3 shows the state of CCR and EXR after execution of trace exception handling. Trace mode is canceled by clearing the T bit in EXR to 0. The T bit saved on the stack retains its value of 1, and when control is returned from the trace exception handling routine by the RTE instruction, trace mode resumes. Trace exception handling is not carried out after execution of the RTE instruction. Interrupts are accepted even within the trace exception handling routine. Table 4.3 Status of CCR and EXR after Trace Exception Handling | | | CCR | | | | |------------------------|----------|------------------|-----------------|---|--| | Interrupt Control Mode | Ī | UI | l2 to l0 | Т | | | 0 | Trace ex | ception handling | cannot be used. | | | | 2 | 1 | _ | _ | 0 | | #### Legend: 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution. ## 4.5 Interrupt Exception Handling Interrupts are controlled by the interrupt controller. The interrupt controller has two interrupt control modes and can assign interrupts other than NMI to eight priority/mask levels to enable multiplexed interrupt control. The source to start interrupt exception handling and the vector address differ depending on the product. For details, refer to section 5, Interrupt Controller. The interrupt exception handling is as follows: - 1. The values in the program counter (PC), condition code register (CCR), and extended register (EXR) are saved in the stack. - 2. The interrupt mask bit is updated and the T bit is cleared to 0. - 3. A vector address corresponding to the interrupt source is generated, the start address is loaded from the vector table to the PC, and program execution starts from that address. ## 4.6 Trap Instruction Exception Handling Trap instruction exception handling starts when a TRAPA instruction is executed. Trap instruction exception handling can be executed at all times in the program execution state. The trap instruction exception handling is as follows: - 1. The values in the program counter (PC), condition code register (CCR), and extended register (EXR) are saved in the stack. - 2. The interrupt mask bit is updated and the T bit is cleared to 0. - 3. A vector address corresponding to the interrupt source is generated, the start address is loaded from the vector table to the PC, and program execution starts from that address. The TRAPA instruction fetches a start address from a vector table entry corresponding to a vector number from 0 to 3, as specified in the instruction code. Table 4.4 shows the status of CCR and EXR after execution of trap instruction exception handling. Table 4.4 Status of CCR and EXR after Trap Instruction Exception Handling | | | CCR | | EXR | | |------------------------|---|-----|----------|-----|--| | Interrupt Control Mode | I | UI | l2 to l0 | T | | | 0 | 1 | _ | _ | _ | | | 2 | 1 | _ | _ | 0— | | #### Legend: 1: Set to 1 0: Cleared to 0 —: Retains value prior to execution. ## 4.7 Stack Status after Exception Handling Figure 4.3 shows the stack after completion of trap instruction exception handling and interrupt exception handling. Figure 4.3 Stack Status after Exception Handling ### 4.8 Usage Note When accessing word data or longword data, this LSI assumes that the lowest address bit is 0. The stack should always be accessed by word transfer instruction or longword transfer instruction, and the value of the stack pointer (SP, ER7) should always be kept even. Use the following instructions to save registers: ``` PUSH.W Rn (or MOV.W Rn, @-SP) PUSH.L ERn (or MOV.L ERn, @-SP) ``` Use the following instructions to restore registers: ``` POP.W Rn (or MOV.W @SP+, Rn) POP.L ERn (or MOV.L @SP+, ERn) ``` Setting SP to an odd value may lead to a malfunction. Figure 4.4 shows an example of operation when the SP value is odd. Figure 4.4 Operation when SP Value Is Odd # Section 5 Interrupt Controller #### 5.1 Features • Two interrupt control modes Any of two interrupt control modes can be set by means of the INTM1 and INTM0 bits in the interrupt control register (INTCR). Priorities settable with IPR An interrupt priority register (IPR) is provided for setting interrupt priorities. Eight priority levels can be set for each module for all interrupts except NMI. NMI is assigned the highest priority level of 8, and can be accepted at all times. • Independent vector addresses All interrupt sources are assigned independent vector addresses, making it unnecessary for the source to be identified in the interrupt handling routine. • Seventeen external interrupts NMI is the highest-priority interrupt, and is accepted at all times. Rising edge or falling edge can be selected for NMI. Falling edge, rising edge, or both edge detection, or level sensing, can be selected for $\overline{IRQ15}$ to $\overline{IRQ0}$ . DTC and DMAC control DTC and DMAC\* activations are performed by means of interrupts. Note:\* Not supported by the H8S/2376. A block diagram of the interrupt controller is shown in figure 5.1. Figure 5.1 Block Diagram of Interrupt Controller ## 5.2 Input/Output Pins Table 5.1 shows the pin configuration of the interrupt controller. **Table 5.1** Pin Configuration | Name | I/O | Function | |---------------|-------|--------------------------------------------------------------------| | NMI | Input | Nonmaskable external interrupt | | | | Rising or falling edge can be selected. | | IRQ15 to IRQ0 | Input | Maskable external interrupts | | | | Rising, falling, or both edges, or level sensing, can be selected. | ## 5.3 Register Descriptions The interrupt controller has the following registers. - Interrupt control register (INTCR) - IRQ sense control register H (ISCRH) - IRQ sense control register L (ISCRL) - IRQ enable register (IER) - IRQ status register (ISR) - IRQ pin select register (ITSR) - Software standby release IRQ enable register (SSIER) - Interrupt priority register A (IPRA) - Interrupt priority register B (IPRB) - Interrupt priority register C (IPRC) - Interrupt priority register D (IPRD) - Interrupt priority register E (IPRE) - Interrupt priority register F (IPRF) - Interrupt priority register G (IPRG) - Interrupt priority register H (IPRH) - Interrupt priority register I (IPRI) - Interrupt priority register J (IPRJ) - Interrupt priority register K (IPRK) #### 5.3.1 Interrupt Control Register (INTCR) INTCR selects the interrupt control mode, and the detected edge for NMI. | Bit | Bit Name | Initial Value | R/W | Description | |--------|----------|---------------|------------------------------|---------------------------------------------------------------------------------------| | 7 | _ | 0 | _ | Reserved | | 6 | _ | 0 | _ | These bits are always read as 0 and the initial value should not be changed. | | 5 | INTM1 | 0 | R/W | Interrupt Control Select Mode 1 and 0 | | 4 | INTM0 | 0 R/V | R/W | These bits select either of two interrupt control modes for the interrupt controller. | | | | | | 00: Interrupt control mode 0 | | | | | | Interrupts are controlled by I bit. | | | | | | 01: Setting prohibited. | | | | | 10: Interrupt control mode 2 | | | | | | | Interrupts are controlled by bits I2 to I0, and IPR. | | | | | | 11: Setting prohibited. | | 3 | NMIEG | 0 | R/W | NMI Edge Select | | | | | | Selects the input edge for the NMI pin. | | | | | | Interrupt request generated at falling edge of<br>NMI input | | | | | | Interrupt request generated at rising edge of<br>NMI input | | 2 to 0 | _ | All 0 | _ | Reserved | | | | | | These bits are always read as 0 and the initial value should not be changed. | ### 5.3.2 Interrupt Priority Registers A to K (IPRA to IPRK) IPR are eleven 16-bit readable/writable registers that set priorities (levels 7 to 0) for interrupts other than NMI. The correspondence between interrupt sources and IPR settings is shown in table 5.2 (Interrupt Sources, Vector Addresses, and Interrupt Priorities). Setting a value in the range from H'0 to H'7 in the 3-bit groups of bits 14 to 12, 10 to 8, 6 to 4, and 2 to 0 sets the priority of the corresponding interrupt. IPR should be read in word size. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------| | 15 | _ | 0 | _ | Reserved | | | | | | This bit is always read as 0 and the initial value should not be changed. | | 14 | IPR14 | 1 | R/W | Sets the priority of the corresponding interrupt | | 13 | IPR13 | 1 | R/W | source. | | 12 | IPR12 | 1 | R/W | 000: Priority level 0 (Lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (Highest) | | 11 | _ | 0 | _ | Reserved | | | | | | This bit is always read as 0 and the initial value should not be changed. | | 10 | IPR10 | 1 | R/W | Sets the priority of the corresponding interrupt | | 9 | IPR9 | 1 | R/W | source. | | 8 | IPR8 | 1 | R/W | 000: Priority level 0 (Lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (Highest) | | 7 | _ | 0 | _ | Reserved | | | | | | This bit is always read as 0 and the initial value should not be changed. | | 6 | IPR6 | 1 | R/W | Sets the priority of the corresponding interrupt | | 5 | IPR5 | 1 | R/W | source. | | 4 | IPR4 | 1 | R/W | 000: Priority level 0 (Lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (Highest) | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------| | 3 | _ | 0 | _ | Reserved | | | | | | This bit is always read as 0 and the initial value should not be changed. | | 2 | IPR2 | 1 | R/W | Sets the priority of the corresponding interrupt | | 1 | IPR1 | 1 | R/W | source. | | 0 | IPR0 | 1 | R/W | 000: Priority level 0 (Lowest) | | | | | | 001: Priority level 1 | | | | | | 010: Priority level 2 | | | | | | 011: Priority level 3 | | | | | | 100: Priority level 4 | | | | | | 101: Priority level 5 | | | | | | 110: Priority level 6 | | | | | | 111: Priority level 7 (Highest) | ## 5.3.3 IRQ Enable Register (IER) IER controls enabling and disabling of interrupt requests IRQ15 to IRQ0. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|------------------------------------------------------------| | 15 | IRQ15E | 0 | R/W | IRQ15 Enable | | | | | | The IRQ15 interrupt request is enabled when this bit is 1. | | 14 | IRQ14E | 0 | R/W | IRQ14 Enable | | | | | | The IRQ14 interrupt request is enabled when this bit is 1. | | 13 | IRQ13E | 0 | R/W | IRQ13 Enable | | | | | | The IRQ13 interrupt request is enabled when this bit is 1. | | 12 | IRQ12E | 0 | R/W | IRQ12 Enable | | | | | | The IRQ12 interrupt request is enabled when this bit is 1. | | 11 | IRQ11E | 0 | R/W | IRQ11 Enable | | | | | | The IRQ11 interrupt request is enabled when this bit is 1. | | 10 | IRQ10E | 0 | R/W | IRQ10 Enable | | | | | | The IRQ10 interrupt request is enabled when this bit is 1. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------------------| | 9 | IRQ9E | 0 | R/W | IRQ9 Enable | | | | | | The IRQ9 interrupt request is enabled when this bit is 1. | | 8 | IRQ8E | 0 | R/W | IRQ8 Enable | | | | | | The IRQ8 interrupt request is enabled when this bit is 1. | | 7 | IRQ7E | 0 | R/W | IRQ7 Enable | | | | | | The IRQ7 interrupt request is enabled when this bit is 1. | | 6 | IRQ6E | 0 | R/W | IRQ6 Enable | | | | | | The IRQ6 interrupt request is enabled when this bit is 1. | | 5 | IRQ5E | 0 | R/W | IRQ5 Enable | | | | | | The IRQ5 interrupt request is enabled when this bit is 1. | | 4 | IRQ4E | 0 | R/W | IRQ4 Enable | | | | | | The IRQ4 interrupt request is enabled when this bit is 1. | | 3 | IRQ3E | 0 | R/W | IRQ3 Enable | | | | | | The IRQ3 interrupt request is enabled when this bit is 1. | | 2 | IRQ2E | 0 | R/W | IRQ2 Enable | | | | | | The IRQ2 interrupt request is enabled when this bit is 1. | | 1 | IRQ1E | 0 | R/W | IRQ1 Enable | | | | | | The IRQ1 interrupt request is enabled when this bit is 1. | | 0 | IRQ0E | 0 | R/W | IRQ0 Enable | | | | | | The IRQ0 interrupt request is enabled when this bit is 1. | ## 5.3.4 IRQ Sense Control Registers H and L (ISCRH, ISCRL) ISCR select the source that generates an interrupt request at pins $\overline{IRQ15}$ to $\overline{IRQ0}$ . ### • ISCRH | - 10 | CITI | | | | |----------|----------------------|---------------|------------|-----------------------------------------------------------------------------------------------------| | Bit | Bit Name | Initial Value | R/W | Description | | 15<br>14 | IRQ15SCB<br>IRQ15SCA | 0<br>0 | R/W<br>R/W | IRQ15 Sense Control B<br>IRQ15 Sense Control A | | | | | | 00: Interrupt request generated at IRQ15 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ15 input | | | | | | 10: Interrupt request generated at rising edge of IRQ15 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ15 input</li> </ol> | | 13<br>12 | IRQ14SCB<br>IRQ14SCA | 0 | R/W<br>R/W | IRQ14 Sense Control B<br>IRQ14 Sense Control A | | | | | | 00: Interrupt request generated at IRQ14 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ14 input | | | | | | 10: Interrupt request generated at rising edge of IRQ14 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ14 input</li> </ol> | | 11<br>10 | IRQ13SCB<br>IRQ13SCA | 0 | R/W<br>R/W | IRQ13 Sense Control B<br>IRQ13 Sense Control A | | | | | | 00: Interrupt request generated at IRQ13 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ13 input | | | | | | 10: Interrupt request generated at rising edge of IRQ13 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ13 input</li> </ol> | | Bit | Bit Name | Initial Value | R/W | Description | |--------|----------------------|---------------|------------|-----------------------------------------------------------------------------------------------------| | 9 | IRQ12SCB<br>IRQ12SCA | 0 | R/W<br>R/W | IRQ12 Sense Control B<br>IRQ12 Sense Control A | | | | | | 00: Interrupt request generated at IRQ12 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ12 input | | | | | | 10: Interrupt request generated at rising edge of IRQ12 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ12 input</li> </ol> | | 7<br>6 | IRQ11SCB<br>IRQ11SCA | 0 | R/W<br>R/W | IRQ11 Sense Control B<br>IRQ11 Sense Control A | | | | | | 00: Interrupt request generated at IRQ11 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ11 input | | | | | | 10: Interrupt request generated at rising edge of IRQ11 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ11 input</li> </ol> | | 5<br>4 | IRQ10SCB<br>IRQ10SCA | 0 | R/W<br>R/W | IRQ10 Sense Control B<br>IRQ10 Sense Control A | | | | | | 00: Interrupt request generated at IRQ10 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ10 input | | | | | | 10: Interrupt request generated at rising edge of IRQ10 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ10 input</li> </ol> | | 3 2 | IRQ9SCB<br>IRQ9SCA | 0<br>0 | R/W<br>R/W | IRQ9 Sense Control B<br>IRQ9 Sense Control A | | | | | | 00: Interrupt request generated at IRQ9 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ9 input | | | | | | 10: Interrupt request generated at rising edge of IRQ9 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ9 input</li> </ol> | | | | | | | | Bit | Bit Name | Initial Value | R/W | Description | |-----|--------------------|---------------|------------|----------------------------------------------------------------------------------------------------| | 1 | IRQ8SCB<br>IRQ8SCA | 0<br>0 | R/W<br>R/W | IRQ8 Sense Control B<br>IRQ8 Sense Control A | | | | | | 00: Interrupt request generated at IRQ8 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ8 input | | | | | | 10: Interrupt request generated at rising edge of IRQ8 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ8 input</li> </ol> | ### • ISCRL | Bit | Bit Name | Initial Value | R/W | Description | |----------|--------------------|---------------|------------|----------------------------------------------------------------------------------------------------| | 15<br>14 | IRQ7SCB<br>IRQ7SCA | 0<br>0 | R/W<br>R/W | IRQ7 Sense Control B<br>IRQ7 Sense Control A | | | | | | 00: Interrupt request generated at IRQ7 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ7 input | | | | | | <ol> <li>Interrupt request generated at rising edge of<br/>IRQ7 input</li> </ol> | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ7 input</li> </ol> | | 13<br>12 | IRQ6SCB<br>IRQ6SCA | 0<br>0 | R/W<br>R/W | IRQ6 Sense Control B<br>IRQ6 Sense Control A | | | | | | 00: Interrupt request generated at IRQ6 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ6 input | | | | | | <ol> <li>Interrupt request generated at rising edge of<br/>IRQ6 input</li> </ol> | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ6 input</li> </ol> | | Bit | Bit Name | Initial Value | R/W | Description | |----------|--------------------|---------------|------------|----------------------------------------------------------------------------------------------------| | 11<br>10 | IRQ5SCB<br>IRQ5SCA | 0<br>0 | R/W<br>R/W | IRQ5 Sense Control B<br>IRQ5 Sense Control A | | | | | | 00: Interrupt request generated at IRQ5 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ5 input | | | | | | 10: Interrupt request generated at rising edge of IRQ5 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ5 input</li> </ol> | | 9 | IRQ4SCB<br>IRQ4SCA | 0 | R/W<br>R/W | IRQ4 Sense Control B<br>IRQ4 Sense Control A | | | | | | 00: Interrupt request generated at IRQ4 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ4 input | | | | | | 10: Interrupt request generated at rising edge of IRQ4 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ4 input</li> </ol> | | 7<br>6 | IRQ3SCB<br>IRQ3SCA | 0 | R/W<br>R/W | IRQ3 Sense Control B<br>IRQ3 Sense Control A | | | | | | 00: Interrupt request generated at IRQ3 input low level | | | | | | 01: Interrupt request generated at falling edge of IRQ3 input | | | | | | 10: Interrupt request generated at rising edge of IRQ3 input | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ3 input</li> </ol> | | Bit | Bit Name | Initial Value | R/W | Description | | | |--------|--------------------|---------------|------------|----------------------------------------------------------------------------------------------------|--|--| | 5<br>4 | IRQ2SCB<br>IRQ2SCA | 0<br>0 | R/W<br>R/W | IRQ2 Sense Control B<br>IRQ2 Sense Control A | | | | | | | | 00: Interrupt request generated at IRQ2 input low level | | | | | | | | 01: Interrupt request generated at falling edge of IRQ2 input | | | | | | | | 10: Interrupt request generated at rising edge of IRQ2 input | | | | | | | | 11: Interrupt request generated at both falling and rising edges of IRQ2 input | | | | 3 2 | IRQ1SCB<br>IRQ1SCA | 0 | R/W<br>R/W | IRQ1 Sense Control B<br>IRQ1 Sense Control A | | | | | | | | 00: Interrupt request generated at IRQ1 input low level | | | | | | | | 01: Interrupt request generated at falling edge of IRQ1 input | | | | | | | | 10: Interrupt request generated at rising edge of IRQ1 input | | | | | | | | <ol> <li>Interrupt request generated at both falling<br/>and rising edges of IRQ1 input</li> </ol> | | | | 1 0 | IRQ0SCB<br>IRQ0SCA | 0<br>0 | R/W<br>R/W | IRQ0 Sense Control B<br>IRQ0 Sense Control A | | | | | | | | 00: Interrupt request generated at $\overline{IRQ0}$ input low level | | | | | | | | 01: Interrupt request generated at falling edge of IRQ0 input | | | | | | | | 10: Interrupt request generated at rising edge of IRQ0 input | | | | | | | | Interrupt request generated at both falling and rising edges of IRQ0 input | | | ## 5.3.5 IRQ Status Register (ISR) ISR is an IRQ15 to IRQ0 interrupt request flag register. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|---------------------------------------------------------------| | 15 | IRQ15F | 0 | R/(W)* | [Setting condition] | | 14 | IRQ14F | 0 | R/(W)* | When the interrupt source selected by ISCR | | 13 | IRQ13F | 0 | R/(W)* | occurs | | 12 | IRQ12F | 0 | R/(W)* | | | 11 | IRQ11F | 0 | R/(W)* | [Clearing conditions] | | 10 | IRQ10F | 0 | R/(W)* | <ul> <li>Cleared by reading IRQnF flag when IRQnF</li> </ul> | | 9 | IRQ9F | 0 | R/(W)* | = 1, then writing 0 to IRQnF flag | | 8 | IRQ8F | 0 | R/(W)* | | | 7 | IRQ7F | 0 | R/(W)* | <ul> <li>When interrupt exception handling is</li> </ul> | | 6 | IRQ6F | 0 | R/(W)* | executed when low-level detection is set | | 5 | IRQ5F | 0 | R/(W)* | and IRQn input is high | | 4 | IRQ4F | 0 | R/(W)* | <ul> <li>When IRQn interrupt exception handling is</li> </ul> | | 3 | IRQ3F | 0 | R/(W)* | | | 2 | IRQ2F | 0 | R/(W)* | executed when falling, rising, or both-edge | | 1 | IRQ1F | 0 | R/(W)* | detection is set | | 0 | IRQ0F | 0 | R/(W)* | <ul> <li>When the DTC is activated by an IRQn</li> </ul> | | | | | | interrupt, and the DISEL bit in MRB of the | | | | | | DTC is cleared to 0 | | | | | | | | | | | | (n=15 to 0) | Note: \*Only 0 can be written, to clear the flag. ## 5.3.6 IRQ Pin Select Register (ITSR) ITSR selects input pins $\overline{IRQ15}$ to $\overline{IRQ0}$ . | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------| | 15 | ITS15 | 0 | R/W | Selects IRQ15 input pin. | | | | | | 0: PF2 | | | | | | 1: P27 | | 14 | ITS14 | 0 | R/W | Selects IRQ14 input pin. | | | | | | 0: PF1 | | | | | | 1: P26 | | 13 | ITS13 | 0 | R/W | Selects IRQ13 input pin. | | | | | | 0: P65 | | | | | | 1: P25 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------| | 12 | ITS12 | 0 | R/W | Selects IRQ12 input pin. | | | | | | 0: P64 | | | | | | 1: P24 | | 11 | ITS11 | 0 | R/W | Selects IRQ11 input pin. | | | | | | 0: P63 | | | | | | 1: P23 | | 10 | ITS10 | 0 | R/W | Selects IRQ10 input pin. | | | | | | 0: P62 | | | | | | 1: P22 | | 9 | ITS9 | 0 | R/W | Selects IRQ9 input pin. | | | | | | 0: P61 | | | | | | 1: P21 | | 8 | ITS8 | 0 | R/W | Selects IRQ8 input pin. | | | | | | 0: P60 | | | | | | 1: P20 | | 7 | ITS7 | 0 | R/W | Selects IRQ7 input pin. | | | | | | 0: PA7 | | | | | | 1: PH3 | | 6 | ITS6 | 0 | R/W | Selects IRQ6 input pin. | | | | | | 0: PA6 | | | | | | 1: PH2 | | 5 | ITS5 | 0 | R/W | Selects IRQ5 input pin. | | | | | | 0: PA5 | | | | | | 1: P85 | | 4 | ITS4 | 0 | R/W | Selects IRQ4 input pin. | | | | | | 0: PA4 | | | | | | 1: P84 | | 3 | ITS3 | 0 | R/W | Selects IRQ3 input pin. | | | | | | 0: P53 | | | | | | 1: P83 | | 2 | ITS2 | 0 | R/W | Selects IRQ2 input pin. | | | | | | 0: P52 | | | | | | 1: P82 | | | | | | | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------| | 1 | ITS1 | 0 | R/W | Selects IRQ1 input pin. | | | | | | 0: P51 | | | | | | 1: P81 | | 0 | ITS0 | 0 | R/W | Selects IRQ0 input pin. | | | | | | 0: P50 | | | | | | 1: P80 | #### 5.3.7 Software Standby Release IRQ Enable Register (SSIER) SSIER selects the IRQ pins used to recover from the software standby state. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------| | 15 | SSI15 | 0 | R/W | Software Standby Release IRQ Setting | | 14 | SSI14 | 0 | R/W | These bits select the IRQn pins used to recover | | 13 | SSI13 | 0 | R/W | from the software standby state. | | 12 | SSI12 | 0 | R/W | , | | 11 | SSI11 | 0 | R/W | 0: IRQn requests are not sampled in the | | 10 | SSI10 | 0 | R/W | software standby state (Initial value when n = | | 9 | SSI9 | 0 | R/W | 15 to 3) | | 8 | SSI8 | 0 | R/W | 1: When an IRQn request occurs in the | | 7 | SSI7 | 0 | R/W | software standby state, the chip recovers | | 6 | SSI6 | 0 | R/W | from the software standby state after the | | 5 | SSI5 | 0 | R/W | elapse of the oscillation settling time (Initial | | 4 | SSI4 | 0 | R/W | value when n = 2 to 0) | | 3 | SSI3 | 0 | R/W | (n = 15 to 0) | | 2 | SSI2 | 0 | R/W | $(\Pi = 15 \text{ to 0})$ | | 1 | SSI1 | 0 | R/W | | | 0 | SSI0 | 0 | R/W | | ## 5.4 Interrupt Sources ## **5.4.1** External Interrupts There are seventeen external interrupts: NMI and IRQ15 to IRQ0. These interrupts can be used to restore the chip from software standby mode. **NMI Interrupt:** Nonmaskable interrupt request (NMI) is the highest-priority interrupt, and is always accepted by the CPU regardless of the interrupt control mode or the status of the CPU interrupt mask bits. The NMIEG bit in INTCR can be used to select whether an interrupt is requested at a rising edge or a falling edge on the NMI pin. **IRQ15** to **IRQ0** Interrupts: Interrupts IRQ15 to IRQ0 are requested by an input signal at pins $\overline{\text{IRQ15}}$ to $\overline{\text{IRQ0}}$ . Interrupts IRQ15 to IRQ0 have the following features: - Using ISCR, it is possible to select whether an interrupt is generated by a low level, falling edge, rising edge, or both edges, at pins IRQ15 to IRQ0. - Enabling or disabling of interrupt requests IRQ15 to IRQ0 can be selected with IER. - The interrupt priority level can be set with IPR. - The status of interrupt requests IRQ15 to IRQ0 is indicated in ISR. ISR flags can be cleared to 0 by software. When IRQ15 to IRQ0 interrupt requests occur at low level of $\overline{IRQn}$ , the corresponding $\overline{IRQ}$ should be held low until an interrupt handling starts. Then the corresponding $\overline{IRQ}$ should be set to high in the interrupt handling routine and clear the IRQnF bit (n = 0 to 15) in ISR to 0. Interrupts may not be executed when the corresponding $\overline{IRQ}$ is set to high before the interrupt handling starts. Detection of IRQ15 to IRQ0 interrupts does not depend on whether the relevant pin has been set for input or output. However, when a pin is used as an external interrupt input pin, do not clear the corresponding DDR to 0 and use the pin as an I/O pin for another function. A block diagram of interrupts IRQ15 to IRQ0 is shown in figure 5.2. Figure 5.2 Block Diagram of Interrupts IRQ15 to IRQ0 #### 5.4.2 Internal Interrupts The sources for internal interrupts from on-chip peripheral modules have the following features: - For each on-chip peripheral module there are flags that indicate the interrupt request status, and enable bits that select enabling or disabling of these interrupts. They can be controlled independently. When the enable bit is set to 1, an interrupt request is issued to the interrupt controller. - The interrupt priority level can be set by means of IPR. - The DMAC and DTC can be activated by a TPU, SCI, or other interrupt request. - When the DMAC or DTC is activated by an interrupt request, it is not affected by the interrupt control mode or CPU interrupt mask bit. ## 5.5 Interrupt Exception Handling Vector Table Table 5.2 shows interrupt exception handling sources, vector addresses, and interrupt priorities. For default priorities, the lower the vector number, the higher the priority. When interrupt control mode 2 is set, priorities among modules can be set by means of the IPR. Modules set at the same priority will conform to their default priorities. Priorities within a module are fixed. Table 5.2 Interrupt Sources, Vector Addresses, and Interrupt Priorities | | Origin of | | Vector<br>Address*1 | | | | | |----------------------|-------------------------|------------------|---------------------|------------------|----------|-------------------|--------------------| | Interrupt<br>Source | Interrupt<br>Source | Vector<br>Number | Advanced<br>Mode | IPR | Priority | DTC<br>Activation | DMAC<br>Activation | | External | NMI | 7 | H'001C | _ | High | _ | _ | | pin | IRQ0 | 16 | H'0040 | IPRA14 to IPRA12 | <b>A</b> | 0 | _ | | | IRQ1 | 17 | H'0044 | IPRA10 to IPRA8 | _ | 0 | | | | IRQ2 | 18 | H'0048 | IPRA6 to IPRA4 | _ | 0 | _ | | | IRQ3 | 19 | H'004C | IPRA2 to IPRA0 | _ | 0 | | | | IRQ4 | 20 | H'0050 | IPRB14 to IPRB12 | _ | 0 | _ | | | IRQ5 | 21 | H'0054 | IPRB10 to IPRB8 | _ | 0 | | | | IRQ6 | 22 | H'0058 | IPRB6 to IPRB4 | _ | 0 | | | | IRQ7 | 23 | H'005C | IPRB2 to IPRB0 | _ | 0 | | | | IRQ8 | 24 | H'0060 | IPRC14 to IPRC12 | _ | 0 | | | | IRQ9 | 25 | H'0064 | IPRC10 to IPRC8 | - | 0 | _ | | | IRQ10 | 26 | H'0068 | IPRC6 to IPRC4 | | 0 | _ | | | IRQ11 | 27 | H'006C | IPRC2 to IPRC0 | | 0 | _ | | | IRQ12 | 28 | H'0070 | IPRD14 to IPRD12 | | 0 | _ | | | IRQ13 | 29 | H'0074 | IPRD10 to IPRD8 | _ | 0 | | | | IRQ14 | 30 | H'0078 | IPRD6 to IPRD4 | - | 0 | _ | | | IRQ15 | 31 | H'007C | IPRD2 to IPRD0 | _ | 0 | | | DTC | SWDTEND | 32 | H'0080 | IPRE14 to IPRE12 | _ | 0 | | | WDT | WOVI | 33 | H'0084 | IPRE10 to IPRE8 | _ | _ | | | | Reserved for system use | 34 | H'0088 | IPRE6 to IPRE4 | | _ | _ | | Refresh controller*3 | CMI | 35 | H'008C | IPRE2 to IPRE0 | - | _ | _ | | _ | Reserved for | 36 | H'0090 | IPRF14 to IPRF12 | _ | _ | | | | system use | 37 | H'0094 | _ | | _ | _ | | A/D | ADI | 38 | H'0098 | IPRF10 to IPRF8 | _ | 0 | 0 | | | Reserved for system use | 39 | H'009C | - | | _ | _ | | TPU_0 | TGI0A | 40 | H'00A0 | IPRF6 to IPRF4 | - | 0 | 0 | | | TGI0B | 41 | H'00A4 | _ | | 0 | | | | TGI0C | 42 | H'00A8 | <del>-</del><br> | Low | 0 | _ | | | Origin of | | Vector<br>Address* <sup>1</sup> | | | | | |---------------------|---------------------|------------------|---------------------------------|------------------|----------|-------------------|--------------------| | Interrupt<br>Source | Interrupt<br>Source | Vector<br>Number | Advanced<br>Mode | -<br>IPR | Priority | DTC<br>Activation | DMAC<br>Activation | | TPU_0 | TGI0D | 43 | H'00AC | IPRF6 to IPRF4 | High | 0 | _ | | | TCI0V | 44 | H'00B0 | _ | <b>A</b> | _ | _ | | | Reserved for | 45 | H'00B4 | _ | | _ | _ | | | system use | 46 | H'00B8 | _ | | _ | _ | | | | 47 | H'00BC | _ | | _ | _ | | TPU_1 | TGI1A | 48 | H'00C0 | IPRF2 to IPRF0 | _ | 0 | 0 | | | TGI1B | 49 | H'00C4 | _ | | 0 | _ | | | TCI1V | 50 | H'00C8 | _ | | _ | _ | | | TCI1U | 51 | H'00CC | _ | | _ | _ | | TPU_2 | TGI2A | 52 | H'00D0 | IPRG14 to IPRG12 | _ | 0 | 0 | | | TGI2B | 53 | H'00D4 | _ | | 0 | _ | | | TCI2V | 54 | H'00D8 | _ | | _ | _ | | | TCI2U | 55 | H'00DC | _ | | _ | _ | | TPU_3 | TGI3A | 56 | H'00E0 | IPRG10 to IPRG8 | _ | 0 | 0 | | | TGI3B | 57 | H'00E4 | _ | | 0 | _ | | | TGI3C | 58 | H'00E8 | _ | | 0 | _ | | | TGI3D | 59 | H'00EC | _ | | 0 | _ | | | TCI3V | 60 | H'00F0 | _ | | _ | _ | | | Reserved for | 61 | H'00F4 | _ | | _ | _ | | | system use | 62 | H'00F8 | _ | | _ | _ | | | | 63 | H'00FC | _ | | _ | _ | | TPU_4 | TGI4A | 64 | H'0100 | IPRG6 to IPRG4 | _ | 0 | 0 | | | TGI4B | 65 | H'0104 | _ | | 0 | _ | | | TCI4V | 66 | H'0108 | _ | | _ | _ | | | TCI4U | 67 | H'010C | _ | | _ | _ | | TPU_5 | TGI5A | 68 | H'0110 | IPRG2 to IPRG0 | _ | 0 | 0 | | | TGI5B | 69 | H'0114 | _ | | 0 | _ | | | TCI5V | 70 | H'0118 | _ | | _ | _ | | | TCI5U | 71 | H'011C | _ | Low | _ | _ | | | | | | | | | | | | Origin of | | Vector<br>Address* <sup>1</sup> | | | | | |---------------------|-------------------------|------------------|---------------------------------|------------------|----------|-------------------|--------------------| | Interrupt<br>Source | Interrupt<br>Source | Vector<br>Number | Advanced<br>Mode | -<br>IPR | Priority | DTC<br>Activation | DMAC<br>Activation | | TMR_0 | CMIA0 | 72 | H'0120 | IPRH14 to IPRH12 | High | 0 | _ | | | CMIB0 | 73 | H'0124 | _ | <b>A</b> | 0 | _ | | | OVI0 | 74 | H'0128 | _ | | _ | _ | | | Reserved for system use | 75 | H'012C | IPRH14 to IPRH12 | | _ | _ | | TMR_1 | CMIA1 | 76 | H'0130 | IPRH10 to IPRH8 | _ | 0 | _ | | | CMIB1 | 77 | H'0134 | _ | | 0 | _ | | | OVI1 | 78 | H'0138 | _ | | _ | _ | | | Reserved for system use | 79 | H'013C | <del>-</del> | | _ | _ | | DMAC*3 | DMTEND0A | 80 | H'0140 | IPRH6 to IPRH4 | _ | 0 | _ | | | DMTEND0B | 81 | H'0144 | _ | | 0 | _ | | | DMTEND1A | 82 | H'0148 | _ | | 0 | _ | | | DMTEND1B | 83 | H'014C | _ | | 0 | _ | | EXDMAC | Reserved for | 84 | H'0150 | IPRH0 to IPRH0 | _ | _ | _ | | *2*3 | system use | 85 | H'0154 | IPRI14 to IPRI12 | _ | _ | _ | | | EXDMTEND2 | 86 | H'0158 | IPRI10 to IPRI8 | _ | _ | _ | | | EXDMTEND3 | 87 | H'015C | IPRI6 to IPRI4 | _ | _ | _ | | SCI_0 | ERI0 | 88 | H'0160 | IPRI2 to IPRI0 | _ | _ | _ | | | RXI0 | 89 | H'0164 | _ | | 0 | 0 | | | TXI0 | 90 | H'0168 | _ | | 0 | 0 | | | TEI0 | 91 | H'016C | _ | | _ | _ | | SCI_1 | ERI1 | 92 | H'0170 | IPRJ14 to IPRJ12 | _ | _ | _ | | | RXI1 | 93 | H'0174 | _ | | 0 | 0 | | | TXI1 | 94 | H'0178 | _ | | 0 | 0 | | | TEI1 | 95 | H'017C | _ | | _ | _ | | SCI_2 | ERI2 | 96 | H'0180 | IPRJ10 to IPRJ8 | | | | | | RXI2 | 97 | H'0184 | _ | | 0 | _ | | | TXI2 | 98 | H'0188 | _ | | 0 | _ | | | TEI2 | 99 | H'018C | | Low | | | | | Origin of | | Vector<br>Address* <sup>1</sup> | | | | | |---------------------|-------------------------|------------------|---------------------------------|------------------|----------|-------------------|--------------------| | Interrupt<br>Source | Interrupt<br>Source | Vector<br>Number | Advanced<br>Mode | -<br>IPR | Priority | DTC<br>Activation | DMAC<br>Activation | | SCI_3 | ERI3 | 100 | H'0190 | IPRJ6 to IPRJ4 | High | _ | _ | | | RXI3 | 101 | H'0194 | _ | <b>A</b> | 0 | _ | | | TXI3 | 102 | H'0198 | _ | | 0 | _ | | | TEI3 | 103 | H'019C | _ | | _ | _ | | SCI_4 | ERI4 | 104 | H'01A0 | IPRJ2 to IPRJ0 | _ | _ | _ | | | RXI4 | 105 | H'01A4 | _ | | 0 | _ | | | TXI4 | 106 | H'01A8 | _ | | 0 | _ | | | TEI4 | 107 | H'01AC | _ | | _ | _ | | | Reserved for | 108 | H'01B0 | IPRK14 to IPRK12 | _ | _ | _ | | | system use | 109 | H'01B4 | _ | | _ | _ | | | | 110 | H'01B8 | _ | | _ | _ | | | | 111 | H'01BC | _ | | | _ | | | Reserved for system use | 112 | H'01C0 | IPRK10 to IPRK8 | _ | | _ | | | | 113 | H'01C4 | _ | | _ | _ | | | | 114 | H'01C8 | _ | | _ | _ | | | | 115 | H'01CC | _ | | _ | _ | | IIC2 | IICI0 | 116 | H'01D0 | IPRK6 to IPRK4 | _ | _ | _ | | | Reserved for system use | 117 | H'01D4 | _ | | _ | _ | | | IICI1 | 118 | H'01D8 | _ | | _ | _ | | | Reserved for system use | 119 | H'01DC | _ | | _ | _ | | | Reserved for | 120 | H'01E0 | IPRK2 to IPRK0 | _ | _ | _ | | | system use | 121 | H'01E4 | _ | | _ | _ | | | | 122 | H'01E8 | _ | | _ | _ | | | | 123 | H'01EC | _ | | _ | _ | | | | 124 | H'01F0 | _ | | | _ | | | | 125 | H'01F4 | _ | | _ | _ | | | | 126 | H'01F8 | _ | | | _ | | | | 127 | H'01EC | _ | Low | _ | _ | Notes: 1. Lower 16 bits of the start address. - 2. Not supported for the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 3. Not supported by the H8S/2376. ### 5.6 Interrupt Control Modes and Interrupt Operation The interrupt controller has two modes: interrupt control mode 0 and interrupt control mode 2. Interrupt operations differ depending on the interrupt control mode. The interrupt control mode is selected by INTCR. Table 5.3 shows the differences between interrupt control mode 0 and interrupt control mode 2. **Table 5.3** Interrupt Control Modes | Interrupt | <b>Priority Setting</b> | Interrupt | | |---------------------|-------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------| | <b>Control Mode</b> | Registers | Mask Bits | Description | | 0 | Default | I | The priorities of interrupt sources are fixed at the default settings. Interrupt sources except for NMI is masked by the I bit. | | 2 | IPR | I2 to I0 | 8 priority levels except for NMI can be set with IPR. 8-level interrupt mask control is performed by bits I2 to I0. | #### 5.6.1 Interrupt Control Mode 0 In interrupt control mode 0, interrupt requests except for NMI is masked by the I bit of CCR in the CPU. Figure 5.3 shows a flowchart of the interrupt acceptance operation in this case. - 1. If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - 2. If the I bit is set to 1, only an NMI interrupt is accepted, and other interrupt requests are held pending. If the I bit is cleared, an interrupt request is accepted. - 3. Interrupt requests are sent to the interrupt controller, the highest-ranked interrupt according to the priority system is accepted, and other interrupt requests are held pending. - 4. When the CPU accepts an interrupt request, it starts interrupt exception handling after execution of the current instruction has been completed. - 5. The PC and CCR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - 6. Next, the I bit in CCR is set to 1. This masks all interrupts except NMI. - 7. The CPU generates a vector address for the accepted interrupt and starts execution of the interrupt handling routine at the address indicated by the contents of the vector address in the vector table. Figure 5.3 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 0 #### 5.6.2 Interrupt Control Mode 2 In interrupt control mode 2, mask control is done in eight levels for interrupt requests except for NMI by comparing the EXR interrupt mask level (I2 to I0 bits) in the CPU and the IPR setting. Figure 5.4 shows a flowchart of the interrupt acceptance operation in this case. - 1. If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - 2. When interrupt requests are sent to the interrupt controller, the interrupt with the highest priority according to the interrupt priority levels set in IPR is selected, and lower-priority interrupt requests are held pending. If a number of interrupt requests with the same priority are generated at the same time, the interrupt request with the highest priority according to the priority system shown in table 5.2 is selected. - 3. Next, the priority of the selected interrupt request is compared with the interrupt mask level set in EXR. An interrupt request with a priority no higher than the mask level set at that time is held pending, and only an interrupt request with a priority higher than the interrupt mask level is accepted. - 4. When the CPU accepts an interrupt request, it starts interrupt exception handling after execution of the current instruction has been completed. - 5. The PC, CCR, and EXR are saved to the stack area by interrupt exception handling. The PC saved on the stack shows the address of the first instruction to be executed after returning from the interrupt handling routine. - 6. The T bit in EXR is cleared to 0. The interrupt mask level is rewritten with the priority level of the accepted interrupt. - If the accepted interrupt is NMI, the interrupt mask level is set to H'7. - 7. The CPU generates a vector address for the accepted interrupt and starts execution of the interrupt handling routine at the address indicated by the contents of the vector address in the vector table. Figure 5.4 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 2 ### 5.6.3 Interrupt Exception Handling Sequence Figure 5.5 shows the interrupt exception handling sequence. The example shown is for the case where interrupt control mode 0 is set in advanced mode, and the program area and stack area are in on-chip memory. Rev. 4.00, 02/04, page 119 of 1088 Figure 5.5 Interrupt Exception Handling #### **5.6.4** Interrupt Response Times Table 5.4 shows interrupt response times - the interval between generation of an interrupt request and execution of the first instruction in the interrupt handling routine. The execution status symbols used in table 5.4 are explained in table 5.5. This LSI is capable of fast word transfer to on-chip memory, and have the program area in on-chip ROM and the stack area in on-chip RAM, enabling high-speed processing. **Table 5.4** Interrupt Response Times | | | Normal Mod | le* <sup>5</sup> | Advanced Mode | | |-------|----------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------| | No. | Execution Status | Interrupt<br>control<br>mode 0 | Interrupt<br>control<br>mode 2 | Interrupt<br>control<br>mode 0 | Interrupt<br>control<br>mode 2 | | 1 | Interrupt priority determination*1 | 3 | 3 | 3 | 3 | | 2 | Number of wait states until executing instruction ends* <sup>2</sup> | 1 to 19 +2·S <sub>I</sub> | 1 to 19+2·S <sub>I</sub> | 1 to 19+2·S <sub>I</sub> | 1 to 19+2·S <sub>I</sub> | | 3 | PC, CCR, EXR stack save | 2·S <sub>K</sub> | 3⋅S <sub>K</sub> | 2·S <sub>K</sub> | 3-S <sub>K</sub> | | 4 | Vector fetch | Sı | Sı | 2-S <sub>I</sub> | 2·S <sub>I</sub> | | 5 | Instruction fetch*3 | 2·S <sub>I</sub> | 2·S <sub>I</sub> | 2·S <sub>I</sub> | 2·S <sub>I</sub> | | 6 | Internal processing*4 | 2 | 2 | 2 | 2 | | Total | (using on-chip memory) | 11 to 31 | 12 to 32 | 12 to 32 | 13 to 33 | Notes: 1. Two states in case of internal interrupt. - 2. Refers to MULXS and DIVXS instructions. - 3. Prefetch after interrupt acceptance and interrupt handling routine prefetch. - 4. Internal processing after interrupt acceptance and internal processing after vector fetch. - 5. Not available in this LSI. Table 5.5 Number of States in Interrupt Handling Routine Execution Statuses | Λh | ioot | ~£ | 100000 | |----|------|----|--------| | OD | iect | OT | Access | | | | External Device | | | | |------------------------------------|--------------------|-------------------|-------------------|-------------------|-------------------| | | | 8 Bit Bus | | 16 Bit Bu | s | | Symbol | Internal<br>Memory | 2-State<br>Access | 3-State<br>Access | 2-State<br>Access | 3-State<br>Access | | Instruction fetch S <sub>I</sub> | 1 | 4 | 6+2m | 2 | 3+m | | Branch address read S <sub>J</sub> | | | | | | | Stack manipulation S <sub>K</sub> | | | | | | Legend: m: Number of wait states in an external device access. #### 5.6.5 DTC and DMAC Activation by Interrupt The DTC and DMAC\* can be activated by an interrupt. In this case, the following options are available: - Interrupt request to CPU - Activation request to DTC - Activation request to DMAC\* - Selection of a number of the above For details of interrupt requests that can be used to activate the DTC and DMAC, see table 5.2 and section 9, Data Transfer Controller (DTC) and section 7, DMA Controller (DMAC)\*. Note:\* Not supported by the H8S/2376. #### 5.7 Usage Notes #### 5.7.1 Conflict between Interrupt Generation and Disabling When an interrupt enable bit is cleared to 0 to mask interrupts, the masking becomes effective after execution of the instruction. When an interrupt enable bit is cleared to 0 by an instruction such as BCLR or MOV, if an interrupt is generated during execution of the instruction, the interrupt concerned will still be enabled on completion of the instruction, and so interrupt exception handling for that interrupt will be executed on completion of the instruction. However, if there is an interrupt request of higher priority than that interrupt, interrupt exception handling will be executed for the higher-priority interrupt, and the lower-priority interrupt will be ignored. The same also applies when an interrupt source flag is cleared to 0. Figure 5.6 shows an example in which the TCIEV bit in the TPU's TIER\_0 register is cleared to 0. The above conflict will not occur if an enable bit or interrupt source flag is cleared to 0 while the interrupt is masked. Figure 5.6 Conflict between Interrupt Generation and Disabling #### 5.7.2 Instructions that Disable Interrupts Instructions that disable interrupts are LDC, ANDC, ORC, and XORC. After any of these instructions is executed, all interrupts including NMI are disabled and the next instruction is always executed. When the I bit is set by one of these instructions, the new value becomes valid two states after execution of the instruction ends. #### 5.7.3 Times when Interrupts are Disabled There are times when interrupt acceptance is disabled by the interrupt controller. The interrupt controller disables interrupt acceptance for a 3-state period after the CPU has updated the mask level with an LDC, ANDC, ORC, or XORC instruction. #### 5.7.4 Interrupts during Execution of EEPMOV Instruction Interrupt operation differs between the EEPMOV.B instruction and the EEPMOV.W instruction. With the EEPMOV.B instruction, an interrupt request (including NMI) issued during the transfer is not accepted until the transfer is completed. With the EEPMOV.W instruction, if an interrupt request is issued during the transfer, interrupt exception handling starts at a break in the transfer cycle. The PC value saved on the stack in this case is the address of the next instruction. Therefore, if an interrupt is generated during execution of an EEPMOV.W instruction, the following coding should be used. L1: EEPMOV.W MOV.W R4,R4 BNE L1 ### 5.7.5 Change of IRQ Pin Select Register (ITSR) Setting When the ITSR setting is changed, an edge occurs internally and the IRQnF bit (n=0 to 15) of ISR may be set to 1 at the unintended timing if the selected pin level before the change is different from the selected pin level after the change. If the IRQn interrupt request (n=0 to 15) is enabled, the interrupt exception handling is executed. To prevent the unintended interrupt, ITSR setting should be changed while the IRQn interrupt request is disabled, then the IRQnF bit should be cleared to 0. ### 5.7.6 IRQ Status Register (ISR) Depending on the pin status following a reset, IRQnF may be set to 1. Therefore, always read ISR and clear it to 0 after resets. ## Section 6 Bus Controller (BSC) This LSI has an on-chip bus controller (BSC) that manages the external address space divided into eight areas. The bus controller also has a bus arbitration function, and controls the operation of the bus mastership—the CPU, DMA controller (DMAC)\*<sup>1</sup>, EXDMA controller (EXDMAC)\*<sup>2</sup>, and data transfer controller (DTC). A block diagram of the bus controller is shown in figure 6.1. - Notes: 1. The DMAC is not supported by the H8S/2376. - 2. The EXDMAC is not supported by the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. #### 6.1 Features • Manages external address space in area units Manages the external address space divided into eight areas of 2 Mbytes Bus specifications can be set independently for each area Burst ROM, DRAM\*1, or synchronous DRAM interface\*1\*2 can be set • Basic bus interface Chip select signals ( $\overline{\text{CS0}}$ to $\overline{\text{CS7}}$ ) can be output for areas 0 to 7 8-bit access or 16-bit access can be selected for each area 2-state access or 3-state access can be selected for each area Program wait states can be inserted for each area • Burst ROM interface Burst ROM interface can be set independently for areas 0 and 1 DRAM interface\*1 DRAM interface can be set for areas 2 to 5 • Synchronous DRAM interface\*1\*2 Continuous synchronous DRAM space can be set for areas 2 to 5 Bus arbitration function Includes a bus arbiter that arbitrates bus mastership between the CPU, DMAC, DTC, and EXDMAC Notes: 1. The DRAM and synchronous DRAM interfaces are not supported by the H8S/2376. 2. The Synchronous DRAM interface is not supported by the H8S/2378 Group. Figure 6.1 Block Diagram of Bus Controller ## 6.2 Input/Output Pins Table 6.1 shows the pin configuration of the bus controller. **Table 6.1 Pin Configuration** | Name | Symbol | I/O | Function | |----------------------------------------------------------------------|---------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address strobe | ĀS | Output | Strobe signal indicating that normal space is accessed and address output on address bus is enabled. | | Read | RD | Output | Strobe signal indicating that normal space is being read. | | High write/write enable | HWR/WE | Output | Strobe signal indicating that normal space is written to, and upper half (D15 to D8) of data bus is enabled or DRAM space write enable signal. | | Low write | LWR | Output | Strobe signal indicating that normal space is written to, and lower half (D7 to D0) of data bus is enabled. | | Chip select 0 | CS0 | Output | Strobe signal indicating that area 0 is selected. | | Chip select 1 | CS1 | Output | Strobe signal indicating that area 1 is selected | | Chip select 2/<br>row address strobe 2*3/<br>row address strobe*1 | CS2/<br>RAS2* <sup>3</sup> /<br>RAS* <sup>1</sup> | Output | Strobe signal indicating that area 2 is selected, DRAM row address strobe signal when area 2 is DRAM space or areas 2 to 5 are set as continuous DRAM space, or row address strobe signal of the synchronous DRAM when the synchronous DRAM interface is selected. | | Chip select 3/<br>row address strobe 3*3/<br>column address strobe*1 | CS3/<br>RAS3* <sup>3</sup> /<br>CAS* <sup>1</sup> | Output | Strobe signal indicating that area 3 is selected, DRAM row address strobe signal when area 3 is DRAM space, or column address strobe signal of the synchronous DRAM when the synchronous DRAM interface is selected. | | Chip select 4/<br>row address strobe 4*3/<br>write enable*1 | CS4/<br>RAS4* <sup>3</sup> /<br>WE* <sup>1</sup> | Output | Strobe signal indicating that area 4 is selected, DRAM row address strobe signal when area 4 is DRAM space, or write enable signal of the synchronous DRAM when the synchronous DRAM interface is selected. | | Name | Symbol | I/O | Function | | | |----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Chip select 5/<br>row address strobe 5* <sup>3</sup> /<br>SDRAMφ* <sup>1</sup> | CS5/<br>RAS5* <sup>3</sup> /<br>SDRAM <sub>\$\psi\$</sub> * <sup>1</sup> | Output | Strobe signal indicating that area 5 is selected, DRAM row address strobe signal when area 5 is DRAM space, or dedicated clock signal for the synchronous DRAM when the synchronous DRAM interface is selected. | | | | Chip select 6 | CS6 | Output | Strobe signal indicating that area 6 is selected. | | | | Chip select 7 | CS7 | Output | Strobe signal indicating that area 7 is selected. | | | | Upper column address strobe* <sup>3</sup> / upper data mask enable* <sup>1</sup> | UCAS* <sup>3</sup> /<br>DQMU* <sup>1</sup> | Output | 16-bit DRAM space upper column address strobe signal, 8-bit DRAM space column address strobe signal, upper data mask signal of 16-bit synchronous DRAM space, or data mask signal of 8-bit synchronous DRAM space. | | | | Lower column address<br>strobe* <sup>3</sup> /<br>lower data mask enable* <sup>1</sup> | LCAS*3/<br>DQML*1 | Output | 16-bit DRAM space lower column address strobe signal or lower data mask signal for the 16-bit synchronous DRAM space. | | | | Output enable*3/clock enable | OE*3/<br>CKE*1 | Output | Output enable signal for the DRAM space or clock enable signal for the synchronous DRAM space. | | | | Wait | WAIT | Input | Wait request signal when accessing external address space. | | | | Bus request | BREQ | Input | Request signal for release of bus to external bus master. | | | | Bus request acknowledge | BACK | Output | Acknowledge signal indicating that bus has been released to external bus master. | | | | Bus request output | BREQO | Output | External bus request signal used when internal bus master accesses external address space when external bus is released. | | | | Data transfer acknowledge 1*3 (DMAC) | DACK1 | Output | Data transfer acknowledge signal for single address transfer by DMAC channel 1. | | | | Data transfer acknowledge 0*3 (DMAC) | DACK0 | DACK0 | Data transfer acknowledge signal for single address transfer by DMAC channel 0. | | | | Data transfer acknowledge $3*^2*^3$ (EXDMAC) | EDACK3<br>* <sup>2</sup> * <sup>3</sup> | Output | Data transfer acknowledge signal for single address transfer by EXDMAC channel 3. | | | | Data transfer acknowledge 2*2*3 (EXDMAC) | EDACK2 | Output | Data transfer acknowledge signal for single address transfer by EXDMAC channel 2. | | | | Notes: 1. Not supported by the H8S/2378 Group. | | | | | | - - 2. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 3. Not supported by the H8S/2376. ### 6.3 Register Descriptions The bus controller has the following registers. - Bus width control register (ABWCR) - Access state control register (ASTCR) - Wait control register AH (WTCRAH) - Wait control register AL (WTCRAL) - Wait control register BH (WTCRBH) - Wait control register BL (WTCRBL) - Read strobe timing control register (RDNCR) - $\overline{\text{CS}}$ assertion period control register H (CSACRH) - $\overline{\text{CS}}$ assertion period control register L (CSACRL) - Area 0 burst ROM interface control register (BROMCRH) - Area 1 burst ROM interface control register (BROMCRL) - Bus control register (BCR) - DRAM control register (DRAMCR)\* - DRAM access control register (DRACCR)\* - Refresh control register (REFCR)\* - Refresh timer counter (RTCNT)\* - Refresh time constant register (RTCOR)\* Note: \* Not supported by the H8S/2376. #### 6.3.1 Bus Width Control Register (ABWCR) ABWCR designates each area in the external address space as either 8-bit access space or 16-bit access space. | Bit | Bit Name | Initial Value* | R/W | Description | |-----|----------|----------------|-----|------------------------------------------------| | 7 | ABW7 | 1/0 | R/W | Area 7 to 0 Bus Width Control | | 6 | ABW6 | 1/0 | R/W | These bits select whether the corresponding | | 5 | ABW5 | 1/0 | R/W | area is to be designated as 8-bit access space | | 4 | ABW4 | 1/0 | R/W | or 16-bit access space. | | 3 | ABW3 | 1/0 | R/W | · | | 2 | ABW2 | 1/0 | R/W | 0: Area n is designated as 16-bit access space | | 1 | ABW1 | 1/0 | R/W | 1: Area n is designated as 8-bit access space | | 0 | ABW0 | 1/0 | R/W | (n = 7 to 0) | Note: \* In modes 2 and 4, ABWCR is initialized to 1. In modes 1 and 7, ABWCR is initialized to 0. #### 6.3.2 Access State Control Register (ASTCR) ASTCR designates each area in the external address space as either 2-state access space or 3-state access space. | Bit | Bit Name | Initial Value | R/W | Description | | | | | | | | | | | | | | |-----|----------|---------------|------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 7 | AST7 | 1 | R/W | Area 7 to 0 Access State Control | | | | | | | | | | | | | | | 6 | AST6 | 1 | R/W | These bits select whether the corresponding | | | | | | | | | | | | | | | 5 | AST5 | 1 | R/W | area is to be designated as 2-state access | | | | | | | | | | | | | | | 4 | AST4 | 1 | R/W | space or 3-state access space. Wait state | | | | | | | | | | | | | | | 3 | AST3 | 1 | R/W | insertion is enabled or disabled at the same | | | | | | | | | | | | | | | 2 | AST2 | 1 | R/W | time. | | | | | | | | | | | | | | | 1 | AST1 | 1 | R/W<br>R/W | unic. | | | | | | | | | | | | | | | 0 | AST0 | 1 | | R/W | | | | | Area n is designated as 3-state access space Wait state insertion in area n access is enabled | | | | | | | | | | | | | | | | | | | (n = 7 to 0) | | | | | | | | | | | | | | # 6.3.3 Wait Control Registers AH, AL, BH, and BL (WTCRAH, WTCRAL, WTCRBH, and WTCRBL) WTCRA and WTCRB select the number of program wait states for each area in the external address space. In addition, CAS latency is set when a synchronous DRAM is connected. #### WTCRAH | Bit | Bit Name | Initial Value | R/W | Description | |----------|------------|---------------|------------|--------------------------------------------------------------------------------------------------------| | 15 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | 14 | W72 | 1 | R/W | Area 7 Wait Control 2 to 0 | | 13<br>12 | W71<br>W70 | 1 | R/W<br>R/W | These bits select the number of program wait states when accessing area 7 while AST7 bit in ASTCR = 1. | | | | | | 000: Program wait not inserted | | | | | | 001: 1 program wait state inserted | | | | | | 010: 2 program wait states inserted | | | | | | 011: 3 program wait states inserted | | | | | | 100: 4 program wait states inserted | | | | | | 101: 5 program wait states inserted | | | | | | 110: 6 program wait states inserted | | | | | | 111: 7 program wait states inserted | | 11 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|------------|---------------|------------|--------------------------------------------------------------------------------------------------------| | 10 | W62 | 1 | R/W | Area 6 Wait Control 2 to 0 | | 9 | W61<br>W60 | 1 | R/W<br>R/W | These bits select the number of program wait states when accessing area 6 while AST6 bit in ASTCR = 1. | | | | | | 000: Program wait not inserted | | | | | | 001: 1 program wait state inserted | | | | | | 010: 2 program wait states inserted | | | | | | 011: 3 program wait states inserted | | | | | | 100: 4 program wait states inserted | | | | | | 101: 5 program wait states inserted | | | | | | 110: 6 program wait states inserted | | | | | | 111: 7 program wait states inserted | #### R/W **Bit Name Initial Value** Description Bit 7 Reserved 0 R This bit is always read as 0 and cannot be modified. R/W W52 1 Area 5 Wait Control 2 to 0 6 R/W 5 W51 1 These bits select the number of program wait W50 R/W 4 1 states when accessing area 5 while AST5 bit in ASTCR = 1. 000: Program wait not inserted 001: 1 program wait state inserted 010: 2 program wait states inserted 011: 3 program wait states inserted 100: 4 program wait states inserted 101: 5 program wait states inserted 110: 6 program wait states inserted 111: 7 program wait states inserted WTCRAL | Bit | Bit Name | Initial Value | R/W | Description | |--------|------------|---------------|------------|--------------------------------------------------------------------------------------------------------| | 3 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | 2 | W42 | 1 | R/W | Area 4 Wait Control 2 to 0 | | 1<br>0 | W41<br>W40 | 1 | R/W<br>R/W | These bits select the number of program wait states when accessing area 4 while AST4 bit in ASTCR = 1. | | | | | | 000: Program wait not inserted | | | | | | 001: 1 program wait state inserted | | | | | | 010: 2 program wait states inserted | | | | | | 011: 3 program wait states inserted | | | | | | 100: 4 program wait states inserted | | | | | | 101: 5 program wait states inserted | | | | | | 110: 6 program wait states inserted | | | | | | 111: 7 program wait states inserted | | • W7 | ГСКВН | | | | |----------|------------|---------------|------------|--------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Initial Value | R/W | Description | | 15 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | 14 | W32 | 1 | R/W | Area 3 Wait Control 2 to 0 | | 13<br>12 | W31<br>W30 | 1<br>1 | R/W<br>R/W | These bits select the number of program wait states when accessing area 3 while AST3 bit in ASTCR = 1. | | | | | | 000: Program wait not inserted | | | | | | 001: 1 program wait state inserted | | | | | | 010: 2 program wait states inserted | | | | | | 011: 3 program wait states inserted | | | | | | 100: 4 program wait states inserted | | | | | | 101: 5 program wait states inserted | | | | | | 110: 6 program wait states inserted | | | | | | 111: 7 program wait states inserted | | 11 | _ | 0 | R | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|-------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | 10 | W22 | 1 | R/W | Area 2 Wait Control 2 to 0 | | 9 | W21<br>W20 | 1 | R/W<br>R/W | These bits select the number of program wait states when accessing area 2 while AST2 bit in ASTCR = 1. | | | | | A CAS latency is set when the synchronous DRAM is connected*. The setting of area 2 is reflected to the setting of areas 2 to 5. A CAS latency can be set regardless of whether or not an ASTCR wait state insertion is enabled. | | | | | | | 000: Program wait not inserted | | | | | | 001: 1 program wait state inserted | | | | | | 010: 2 program wait states inserted | | | | | | 011: 3 program wait states inserted | | | | | | 100: 4 program wait states inserted | | | | | | 101: 5 program wait states inserted | | | | 110: 6 program wait states inserted | | | | | 111: 7 program wait states inserted | | | | | | | | | 000: Synchronous DRAM of CAS latency 1 is connected to areas 2 to 5. | | | | | | 001: Synchronous DRAM of CAS latency 2 is connected to areas 2 to 5. | | | | | | 010: Synchronous DRAM of CAS latency 3 is connected to areas 2 to 5. | | | | | | 011: Synchronous DRAM of CAS latency 4 is connected to areas 2 to 5. | | | Ti | DDAM: | | 1xxx: Setting prohibited. | Note: \* The synchronous DRAM interface is not supported by the H8S/2378 Group. Legend: x: Don't care. #### WTCRBI | • W' | WTCRBL | | | | | |--------|------------|-------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------|--| | Bit | Bit Name | Initial Value | R/W | Description | | | 7 | _ | 0 | R | Reserved | | | | | | | This bit is always read as 0 and cannot be modified. | | | 6 | W12 | 1 | R/W | Area 1 Wait Control 2 to 0 | | | 5<br>4 | W11<br>W10 | 1 | R/W<br>R/W | These bits select the number of program wait states when accessing area 1 while AST1 bit in ASTCR = 1. | | | | | | | 000: Program wait not inserted | | | | | | | 001: 1 program wait state inserted | | | | | | | 010: 2 program wait states inserted | | | | | 011: 3 program wait states inserted | | | | | | | 100: 4 program wait states inserted | | | | | | | 101: 5 program wait states inserted | | | | | | | | 110: 6 program wait states inserted | | | | | | | | 111: 7 program wait states inserted | | | 3 | _ | 0 | R | Reserved | | | | | | | This bit is always read as 0 and cannot be modified. | | | 2 | W02 | 1 | R/W<br>R/W<br>R/W | Area 0 Wait Control 2 to 0 | | | 1 | W01<br>W00 | 1 | | These bits select the number of program wait states when accessing area 0 while AST0 bit in ASTCR = 1. | | | | | | | 000: Program wait not inserted | | | | | | | 001: 1 program wait state inserted | | | | | | | 010: 2 program wait states inserted | | | | | | | 011: 3 program wait states inserted | | | | | | | 100: 4 program wait states inserted | | | | | | | 101: 5 program wait states inserted | | | | | | | 110: 6 program wait states inserted | | | | | | | 111: 7 program wait states inserted | | #### **6.3.4** Read Strobe Timing Control Register (RDNCR) RDNCR selects the read strobe signal $(\overline{RD})$ negation timing in a basic bus interface read access. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------| | 7 | RDN7 | 0 | R/W | Read Strobe Timing Control 7 to 0 | | 6 | RDN6 | 0 | R/W | These bits set the negation timing of the read | | 5 | RDN5 | 0 | R/W | strobe in a corresponding area read access. | | 4 | RDN4 | 0 | R/W | . • | | 3 | RDN3 | 0 | R/W | As shown in figure 6.2, the read strobe for an area for which the RDNn bit is set to 1 is | | 2 | RDN2 | 0 | R/W | negated one half-state earlier than that for an | | 1 | RDN1 | 0 | R/W | area for which the RDNn bit is cleared to 0. The | | 0 | RDN0 | 0 | R/W | read data setup and hold time specifications are | | | | | | also one half-state earlier. | | | | | | <ol> <li>In an area n read access, the RD is negated<br/>at the end of the read cycle</li> </ol> | | | | | | <ol> <li>In an area n read access, the RD is negated<br/>one half-state before the end of the read<br/>cycle</li> </ol> | | | | | | (n = 7 to 0) | Figure 6.2 Read Strobe Negation Timing (Example of 3-State Access Space) #### CSACRH and CSACRL select whether or not the assertion period of the basic bus interface chip select signals $\overline{(CSn)}$ and address signals is to be extended. Extending the assertion period of the $\overline{CSn}$ and address signals allows flexible interfacing to external I/O devices. #### CSACRH | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------| | 7 | CSXH7 | 0 | R/W | CS and Address Signal Assertion Period | | 6 | CSXH6 | 0 | R/W | Control 1 | | 5 | CSXH5 | 0 | R/W | These bits specify whether or not the T <sub>h</sub> cycle is | | 4 | CSXH4 | 0 | R/W | to be inserted (see figure 6.3). When an area | | 3 | CSXH3 | 0 | R/W | for which the CSXHn bit is set to 1 is accessed, | | 2 | CSXH2 | 0 | R/W | a one-state $T_h$ cycle, in which only the $\overline{CSn}$ and | | 1 | CSXH1 | 0 | R/W | address signals are asserted, is inserted before | | 0 | CSXH0 | 0 | R/W | the normal access cycle. | | | | | | 0: In area n basic bus interface access, the $\overline{\text{CSn}}$ and address assertion period (T <sub>h</sub> ) is not extended | | | | | | 1: In area n basic bus interface access, the $\overline{\text{CSn}}$ and address assertion period (T <sub>h</sub> ) is extended | | | | | | (n = 7 to 0) | #### CSACRL | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------| | 7 | CSXT7 | 0 | R/W | CS and Address Signal Assertion Period | | 6 | CSXT6 | 0 | R/W | Control 2 | | 5 | CSXT5 | 0 | R/W | These bits specify whether or not the Tt cycle | | 4 | CSXT4 | 0 | R/W | shown in figure 6.3 is to be inserted. When an | | 3 | CSXT3 | 0 | R/W | area for which the CSXTn bit is set to 1 is | | 2 | CSXT2 | 0 | R/W | accessed, a one-state T <sub>t</sub> cycle, in which only | | 1 | CSXT1 | 0 | R/W | the CSn and address signals are asserted, is | | 0 | CSXT0 | 0 | R/W | inserted after the normal access cycle. | | | | | | 0: In area n basic bus interface access, the $\overline{\text{CSn}}$ and address assertion period (T <sub>t</sub> ) is not extended | | | | | | 1: In area n basic bus interface access, the $\overline{\text{CSn}}$ and address assertion period (T <sub>t</sub> ) is extended | | | | | | (n = 7 to 0) | Figure 6.3 $\overline{\text{CS}}$ and Address Assertion Period Extension (Example of 3-State Access Space and RDNn = 0) # 6.3.6 Area 0 Burst ROM Interface Control Register (BROMCRH) Area 1 Burst ROM Interface Control Register (BROMCRL) BROMCRH and BROMCRL are used to make burst ROM interface settings. Area 0 and area 1 burst ROM interface settings can be made independently in BROMCRH and BROMCRL, respectively. | Bit | Bit Name | Initial Value | R/W | Description | |--------|------------------|---------------|----------------------------|----------------------------------------------------------------------------------------------| | 7 | 7 BSRMn 0 | R/W | Burst ROM Interface Select | | | | | | | Selects the basic bus interface or burst ROM interface. | | | | | | 0: Basic bus interface space | | | | | | 1: Burst ROM interface space | | 6 | BSTSn2 | 0 | R/W | Burst Cycle Select | | 5<br>4 | BSTSn1<br>BSTSn0 | 0<br>0 | R/W<br>R/W | These bits select the number of burst cycle states. | | | | | | 000: 1 state | | | | | | 001: 2 states | | | | | | 010: 3 states | | | | | | 011: 4 states | | | | | | 100: 5 states | | | | | | 101: 6 states | | | | | 110: 7 states | | | | | | | 111: 8 states | | 3 | _ | 0 | R/W | Reserved | | 2 | _ | 0 | R/W | These bits are always read as 0. The initial value should not be changed. | | 1 | BSWDn1 | 0 | R/W | Burst Word Number Select | | 0 | 0 BSWDn0 | 0 | R/W | These bits select the number of words that can be burst-accessed on the burst ROM interface. | | | | | | 00: Maximum 4 words | | | | | | 01: Maximum 8 words | | | | | | 10: Maximum 16 words | | | | | | 11: Maximum 32 words | (n = 1 or 0) #### 6.3.7 Bus Control Register (BCR) BCR is used for idle cycle settings, selection of the external bus released state protocol, enabling or disabling of the write data buffer function, and enabling or disabling of $\overline{WAIT}$ pin input. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | BRLE | 0 | R/W | External Bus Release Enable | | | | | | Enables or disables external bus release. | | | | | | 0: External bus release disabled | | | | | | $\overline{\text{BREQ}}$ , $\overline{\text{BACK}}$ , and $\overline{\text{BREQO}}$ pins can be used as I/O ports | | | | | | 1: External bus release enabled | | 14 | BREQOE | 0 | R/W | BREQO Pin Enable | | | | | | Controls outputting the bus request signal (BREQO) to the external bus master in the external bus released state, when an internal bus master performs an external address space access, or when a refresh request is generated. | | | | | | 0: BREQO output disabled | | | | | | BREQO pin can be used as I/O port | | | | | | 1: BREQO output enabled | | 13 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | 12 | IDLC | 1 | R/W | Idle Cycle State Number Select | | | | | | Specifies the number of states in the idle cycle set by ICIS2, ICIS1, and ICIS0. | | | | | | 0: Idle cycle comprises 1 state | | | | | | 1: Idle cycle comprises 2 states | | 11 | ICIS1 | 1 | R/W | Idle Cycle Insert 1 | | | | | | When consecutive external read cycles are performed in different areas, an idle cycle can be inserted between the bus cycles. | | | | | | 0: Idle cycle not inserted | | | | | | 1: Idle cycle inserted | | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------| | 10 | ICIS0 | 1 | R/W | Idle Cycle Insert 0 | | | | | | When an external read cycle and external write cycle are performed consecutively, an idle cycle can be inserted between the bus cycles. | | | | | | 0: Idle cycle not inserted | | | | | | 1: Idle cycle inserted | | 9 | WDBE | 0 | R/W | Write Data Buffer Enable | | | | | | The write data buffer function can be used for an external write cycle or DMAC single address transfer cycle. | | | | | | 0: Write data buffer function not used | | | | | | 1: Write data buffer function used | | 8 | WAITE | 0 | R/W | WAIT Pin Enable | | | | | | Selects enabling or disabling of wait input by the $\overline{\text{WAIT}}$ pin. | | | | | | 0: Wait input by WAIT pin disabled | | | | | | WAIT pin can be used as I/O port | | | | | | 1: Wait input by WAIT pin enabled | | 7 | _ | All 0 | R/W | Reserved | | to<br>3 | | | | These bits can be read from or written to.<br>However, the write value should always be 0. | | 2 | ICIS2 | 0 | R/W | Idle Cycle Insert 2 | | | | | | When an external write cycle and external read cycle are performed consecutively, an idle cycle can be inserted between the bus cycles. | | | | | | 0: Idle cycle not inserted | | | | | | 1: Idle cycle inserted | | 1 | _ | 0 | R/W | Reserved | | 0 | _ | 0 | R/W | These bits can be read from or written to.<br>However, the write value should always be 0. | #### **6.3.8 DRAM Control Register (DRAMCR)** DRAMCR is used to make DRAM/synchronous DRAM interface settings. Note: The synchronous DRAM interface is not supported by the H8S/2378 Group. The DRAM and synchronous DRAM interfaces are not supported by the H8S/2376. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | OEE | 0 | R/W | OE Output Enable | | | | | | The OE signal used when EDO page mode DRAM is connected can be output from the (OE) pin. The OE signal is common to all areas designated as DRAM space. | | | | | | When the synchronous DRAM is connected, the CKE signal can be output from the (OE) pin. The CKE signal is common to the continuous synchronous DRAM space. | | | | | | 0: OE/CKE signal output disabled | | | | | | (OE)/(CKE) pin can be used as I/O port | | | | | | 1: OE/CKE signal output enabled | | 14 | RAST | 0 | R/W | RAS Assertion Timing Select | | | | | | Selects whether, in DRAM access, the $\overline{RAS}$ signal is asserted from the start of the $T_r$ cycle (rising edge of $\phi$ ) or from the falling edge of $\phi$ . | | | | | | Figure 6.4 shows the relationship between the RAST bit setting and the $\overline{\text{RAS}}$ assertion timing. | | | | | | The setting of this bit applies to all areas designated as DRAM space. | | | | | | 0: $\overline{RAS}$ is asserted from $\phi$ falling edge in $T_r$ cycle | | | | | | 1: $\overline{RAS}$ is asserted from start of $T_r$ cycle | | 13 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | Bit Bit Name Initial V | alue R/W | Description | |-------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 CAST 0 | R/W | Column Address Output Cycle Number Select | | | | Selects whether the column address output cycle in DRAM access comprises 3 states or 2 states. The setting of this bit applies to all areas designated as DRAM space. | | | | Column address output cycle comprises states | | | | Column address output cycle comprises states | | 11 – 0 | R/W | Reserved | | | | This bit can be read from or written to. However, the write value should always be 0. | | 10 RMTS2 0<br>9 RMTS1 0 | R/W<br>R/W | DRAM/Continuous Synchronous DRAM Space Select | | 8 RMTS0 0 | R/W | These bits designate DRAM/continuous synchronous DRAM space for areas 2 to 5. | | | | When continuous DRAM space is set, it is possible to connect large-capacity DRAM exceeding 2 Mbytes per area. In this case, the RAS signal is output from the CS2 pin. | | | | When continuous synchronous DRAM space is set, it is possible to connect large-capacity synchronous DRAM exceeding 2 Mbytes per area. In this case, the RAS, CAS, and WE signals are output from CS2, CS3, and CS4 pins, respectively. When synchronous DRAM mode is set, the mode registers of the synchronous DRAM can be set. | | | | 000: Normal space | | | | 001: Normal space in areas 3 to 5<br>DRAM space in area 2 | | | | 010: Normal space in areas 4 and 5<br>DRAM space in areas 2 and 3 | | | | 011: DRAM space in areas 2 to 5 | | | | 100: Continuous synchronous DRAM space (setting prohibited in the H8S/2378 Group) | | | | 101: Synchronous DRAM mode setting (setting prohibited in the H8S/2378 Group) | | | | 110: Setting prohibited | | | | 111: Continuous DRAM space in areas 2 to 5 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BE | 0 | R/W | Burst Access Enable | | | | | | Selects enabling or disabling of burst access to areas designated as DRAM/continuous synchronous DRAM space. DRAM/continuous synchronous DRAM space burst access is performed in fast page mode. When using EDO page mode DRAM, the $\overline{OE}$ signal must be connected. | | | | | | 0: Full access | | | | | | 1: Access in fast page mode | | 6 | RCDM | 0 | R/W | RAS Down Mode | | | | | | When access to DRAM space is interrupted by an access to normal space, an access to an internal I/O register, etc., this bit selects whether the RAS signal is held low while waiting for the next DRAM access (RAS down mode), or is driven high again (RAS up mode). The setting of this bit is valid only when the BE bit is set to 1. | | | | | | If this bit is cleared to 0 when set to 1 in the $\overline{RAS}$ down state, the $\overline{RAS}$ down state is cleared at that point, and $\overline{RAS}$ goes high. | | | | | | When continuous synchronous DRAM space is set, reading from and writing to this bit is enabled. However, the setting does not affect the operation. | | | | | | RAS up mode selected for DRAM space access | | | | | | RAS down mode selected for DRAM space access | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | DDS | 0 | R/W | DMAC Single Address Transfer Option | | | | | | Selects whether full access is always performed or burst access is enabled when DMAC single address transfer is performed on the DRAM/synchronous DRAM. | | | | | | When the BE bit is cleared to 0 in DRAMCR, disabling DRAM/synchronous DRAM burst access, DMAC single address transfer is performed in full access mode regardless of the setting of this bit. | | | | | | This bit has no effect on other bus master external accesses or DMAC dual address transfers. | | | | | | 0: Full access is always executed | | | | | | 1: Burst access is enabled | | 4 | EDDS | 0 | R/W | EXDMAC Single Address Transfer Option | | | | | | Selects whether full access is always performed or burst access is enabled when EXDMAC single address transfer is performed on the DRAM/synchronous DRAM. | | | | | | When the BE bit is cleared to 0 in DRAMCR, disabling DRAM/synchronous DRAM burst access, EXDMAC single address transfer is performed in full access mode regardless of the setting of this bit. | | | | | | This bit has no effect on other bus master external accesses or EXDMAC dual address transfers. | | | | | | 0: Full access is always executed | | | | | | 1: Burst access is enabled | | 3 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|--------------|---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | MXC2 | 0 | R/W | Address Multiplex Select | | 1 | MXC1<br>MXC0 | 0 0 | R/W<br>R/W | These bits select the size of the shift toward the lower half of the row address in row address/column address multiplexing. In burst operation on the DRAM/synchronous DRAM interface, these bits also select the row address bits to be used for comparison. | | | | | | When the MXC2 bit is set to 1 while continuous synchronous DRAM space is set, the address precharge setting command (Precharge-sel) is output to the upper column address. For details, refer to sections 6.6.2 and 6.7.2, Address Multiplexing. | | | | | | DRAM interface | | | | | | 000: 8-bit shift | | | | | | <ul> <li>When 8-bit access space is designated:</li> </ul> | | | | | | Row address bits A23 to A8 used for comparison | | | | | | <ul> <li>When 16-bit access space is designated:</li> </ul> | | | | | | Row address bits A23 to A9 used for comparison | | | | | | 001: 9-bit shift | | | | | | <ul> <li>When 8-bit access space is designated:</li> </ul> | | | | | | Row address bits A23 to A9 used for comparison | | | | | | When 16-bit access space is designated: | | | | | | Row address bits A23 to A10 used for comparison | | | | | | 010: 10-bit shift | | | | | | When 8-bit access space is designated: | | | | | | Row address bits A23 to A10 used for comparison | | | | | | When 16-bit access space is designated: | | | | | | Row address bits A23 to A11 used for comparison | | | | | | | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------| | 2 | MXC2 | 0 | R/W | 011: 11-bit shift | | 1 | MXC1 | 0 | R/W | When 8-bit access space is designated: | | 0 | MXC0 | 0 | R/W | Row address bits A23 to A11 used for comparison | | | | | | When 16-bit access space is designated: | | | | | | Row address bits A23 to A12 used for comparison | | | | | | Synchronous DRAM interface | | | | | | 100: 8-bit shift | | | | | | When 8-bit access space is designated: | | | | | | Row address bits A23 to A8 used for comparison | | | | | | When 16-bit access space is designated: | | | | | | Row address bits A23 to A9 used for comparison | | | | | | The precharge-sel is A15 to A9 of the column address. | | | | | | 101: 9-bit shift | | | | | | When 8-bit access space is designated: | | | | | | Row address bits A23 to A9 used for comparison | | | | | | When 16-bit access space is designated: | | | | | | Row address bits A23 to A10 used for comparison | | | | | | The precharge-sel is A15 to A10 of the column address. | | | | | | 110: 10-bit shift | | | | | | When 8-bit access space is designated: | | | | | | Row address bits A23 to A10 used for comparison | | | | | | When 16-bit access space is designated: | | | | | | Row address bits A23 to A11 used for comparison | | | | | | The precharge-sel is A15 to A11 of the column address. | | Bit | Bit Name | Initial Value | R/W | Description | | | |-----|----------|-------------------------------------------------|------------|--------------------------------------------------------|--|----------------------------------------| | 2 | MXC2 | 0 | R/W | 111: 11-bit shift | | | | 1 | MXC1 | 0 | R/W<br>R/W | | | When 8-bit access space is designated: | | 0 | MXC0 | 0 | | Row address bits A23 to A11 used for comparison | | | | | | When 16-bit access space is designated: | | | | | | | | Row address bits A23 to A12 used for comparison | | | | | | | | | | The precharge-sel is A15 to A12 of the column address. | | | Figure 6.4 RAS Signal Assertion Timing (2-State Column Address Output Cycle, Full Access) #### **6.3.9 DRAM Access Control Register (DRACCR)** DRACCR is used to set the DRAM/synchronous DRAM interface bus specifications. Note: The synchronous DRAM interface is not supported by the H8S/2378 Group. The DRAM and synchronous DRAM interfaces are not supported by the H8S/2376. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | DRMI | 0 | R/W | Idle Cycle Insertion | | | | | | An idle cycle can be inserted after a DRAM/synchronous DRAM access cycle when a continuous normal space access cycle follows a DRAM/synchronous DRAM access cycle. Idle cycle insertion conditions, setting of number of states, etc., comply with settings of bits ICIS2, ICIS1, ICIS0, and IDLC in BCR register | | | | | | 0: Idle cycle not inserted | | | | | | 1: Idle cycle inserted | | 14 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | 13 | | R/W | Precharge State Control | | | 12 | | 0 | R/W | These bits select the number of states in the RAS precharge cycle in normal access and refreshing. | | | | | | 00: 1 state | | | | | | 01: 2 states | | | | | | 10: 3 states | | | | | | 11: 4 states | | 11 | SDWCD | 0* | R/W | CAS Latency Control Cycle Disabled during<br>Continuous Synchronous DRAM Space Write<br>Access | | | | | | Disables CAS latency control cycle (Tcl) inserted by WTCRB (H) settings during synchronous DRAM write access (see figure 6.5). | | | | | | 0: Enables CAS latency control cycle | | | | | | 1: Disables CAS latency control cycle | | 10 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | Bit | Bit Name | Initial Value | R/W | Description | |--------|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | RCD1 | 0 | R/W | RAS-CAS Wait Control | | 8 | RCD0 | 0 | R/W | These bits select a wait cycle to be inserted between the RAS assert cycle and CAS assert cycle. A 1- to 4-state wait cycle can be inserted. | | | | | | 00: Wait cycle not inserted | | | | | | 01: 1-state wait cycle inserted | | | | | | 10: 2-state wait cycle inserted | | | | | | 11: 3-state wait cycle inserted | | 7 to 4 | _ | All 0 | R/W | Reserved | | | | | | These bits can be read from or written to.<br>However, the write value should always be 0. | | 3 | CKSPE* | 0 | R/W | Clock Suspend Enable | | | | | | Enables clock suspend mode for extend read data during DMAC and EXDMAC single address transfer with the synchronous DRAM interface. | | | | | | 0: Disables clock suspend mode | | | | | | 1: Enables clock suspend mode | | 2 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | 1 | RDXC1* | 0 | R/W | Read Data Extension Cycle Number Selection | | 0 | RDXC0* | 0 | R/W | Selects the number of read data extension cycle (Tsp) insertion state in clock suspend mode. These bits are valid when the CKSPE bit is set to 1. | | | | | | 00: Inserts 1 state | | | | | | 01: Inserts 2 state | | | | | | 10: Inserts 3 state | | | | | | 11: Inserts 4 state | Note: \* Not used in the H8S/2378 Group. Do not change the initial value. Figure 6.5 CAS Latency Control Cycle Disable Timing during Continuous Synchronous DRAM Space Write Access (for CAS Latency 2) ## **6.3.10** Refresh Control Register (REFCR) REFCR specifies DRAM/synchronous DRAM interface refresh control. Note: The synchronous DRAM interface is not supported by the H8S/2378 Group. The DRAM and synchronous DRAM interfaces are not supported by the H8S/2376. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | CMF | 0 | R/(W)* | Compare Match Flag | | | | | | Status flag that indicates a match between the values of RTCNT and RTCOR. | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to CMF after reading CMF</li> <li>1 while the RFSHE bit is cleared to 0</li> </ul> | | | | | | <ul> <li>When CBR refreshing is executed while the<br/>RFSHE bit is set to 1</li> </ul> | | | | | | [Setting condition] | | | | | | When RTCOR = RTCNT | | 14 | CMIE | 0 | R/W | Compare Match Interrupt Enable | | | | | | Enables or disables interrupt requests (CMI) by the CMF flag when the CMF flag is set to 1. | | | | | | This bit is valid when refresh control is not performed. When the refresh control is performed, this bit is always cleared to 0 and cannot be modified. | | | | | | 0: Interrupt request by CMF flag disabled | | | | | | 1: Interrupt request by CMF flag enabled | | 13 | RCW1 | 0 | R/W | CAS-RAS Wait Control | | 12 | RCW0 | 0 | R/W | These bits select the number of wait cycles to be inserted between the CAS assert cycle and RAS assert cycle in a DRAM/synchronous DRAM refresh cycle. | | | | | | 00: Wait state not inserted | | | | | | 01: 1 wait state inserted | | | | | | 10: 2 wait states inserted | | | | | | 11: 3 wait states inserted | Note: \*Only 0 can be written, to clear the flag. | Bit | Bit Name | Initial Value | R/W | Description | |--------|----------------|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | 10 | RTCK2 | 0 | R/W | Refresh Counter Clock Select | | 9<br>8 | RTCK1<br>RTCK0 | 0 | R/W<br>R/W | These bits select the clock to be used to increment the refresh counter. When the input clock is selected with bits RTCK2 to RTCK0, the refresh counter begins counting up. | | | | | | 000: Count operation halted | | | | | | 001: Count on φ/2 | | | | | | 010: Count on φ/8 | | | | | | 011: Count on φ/32 | | | | | | 100: Count on φ/128 | | | | | | 101: Count on φ/512 | | | | | | 110: Count on φ/2048 | | | | | | 111: Count on φ/4096 | | 7 | RFSHE | 0 | R/W | Refresh Control | | | | | | Refresh control can be performed. When refresh control is not performed, the refresh timer can be used as an interval timer. | | | | | | 0: Refresh control is not performed | | | | | | 1: Refresh control is performed | | 6 | CBRM | 0 | R/W | CBR Refresh Mode | | | | | | Selects CBR refreshing performed in parallel with other external accesses, or execution of CBR refreshing alone. | | | | | | When the continuous synchronous DRAM space is set, this bit can be read/written, but the setting contents do not affect operations. | | | | | | External access during CAS-before-RAS refreshing is enabled | | | | | | External access during CAS-before-RAS refreshing is disabled | | Bit | Bit Name | Initial Value | R/W | Description | |--------|----------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | RLW1 | 0 | R/W | Refresh Cycle Wait Control | | 4 | RLW0 0 R/W | | R/W | These bits select the number of wait states to be inserted in a DRAM interface CAS-before-RAS refresh cycle/synchronous DRAM interface auto-refresh cycle. This setting applies to all areas designated as DRAM/continuous synchronous DRAM space. | | | | | | 00: No wait state inserted | | | | | | 01: 1 wait state inserted | | | | | | 10: 2 wait states inserted | | | | | | 11: 3 wait states inserted | | 3 | SLFRF | 0 | R/W | Self-Refresh Enable | | | | | | If this bit is set to 1, DRAM/synchronous DRAM self-refresh mode is selected when a transition is made to the software standby state. This bit is valid when the RFSHE bit is set to 1, enabling refresh operations. It is cleared after recovery from software standby mode. | | | | | | 0: Self-refreshing is disabled | | | | | | 1: Self-refreshing is enabled | | 2 | TPCS2 | 0 | R/W | Self-Refresh Precharge Cycle Control | | 1<br>0 | TPCS1<br>TPCS0 | 0 | R/W<br>R/W | These bits select the number of states in the precharge cycle immediately after self-refreshing. | | | | | | The number of states in the precharge cycle immediately after self-refreshing are added to the number of states set by bits TPC1 and TPC0 in DRACCR. | | | | | | 000: [TPC set value] states | | | | | | 001: [TPC set value + 1] states | | | | | | 010: [TPC set value + 2] states | | | | | | 011: [TPC set value + 3] states | | | | | | 100: [TPC set value + 4] states | | | | | | 101: [TPC set value + 5] states | | | | | | 110: [TPC set value + 6] states | | | | | | 111: [TPC set value + 7] states | ### **6.3.11** Refresh Timer Counter (RTCNT) RTCNT is an 8-bit readable/writable up-counter. RTCNT counts up using the internal clock selected by bits RTCK2 to RTCK0 in REFCR. When RTCNT matches RTCOR (compare match), the CMF flag in REFCR is set to 1 and RTCNT is cleared to H'00. If the RFSHE bit in REFCR is set to 1 at this time, a refresh cycle is started. If the RFSHE bit is cleared to 0 and the CMIE bit in REFCR is set to 1, a compare match interrupt (CMI) is generated. RTCNT is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Note: Not supported by the H8S/2376. ## **6.3.12** Refresh Time Constant Register (RTCOR) RTCOR is an 8-bit readable/writable register that sets the period for compare match operations with RTCNT. The values of RTCOR and RTCNT are constantly compared, and if they match, the CMF flag in REFCR is set to 1 and RTCNT is cleared to H'00. RTCOR is initialized to HFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Note: Not supported by the H8S/2376. ## 6.4 Bus Control ### 6.4.1 Area Division The bus controller divides the 16-Mbyte address space into eight areas, 0 to 7, in 2-Mbyte units, and performs bus control for external address space in area units. Chip select signals ( $\overline{CSO}$ to $\overline{CSO}$ ) can be output for each area. In normal mode, a part of area 0, 64-kbyte address space, is controlled. Figure 6.6 shows an outline of the memory map. Figure 6.6 Area Divisions ### **6.4.2** Bus Specifications The external address space bus specifications consist of five elements: bus width, number of access states, number of program wait states, read strobe timing, and chip select $(\overline{CS})$ assertion period extension states. The bus width and number of access states for on-chip memory and internal I/O registers are fixed, and are not affected by the bus controller. **Bus Width:** A bus width of 8 or 16 bits can be selected with ABWCR. An area for which an 8-bit bus is selected functions as an 8-bit access space, and an area for which a 16-bit bus is selected functions as a 16-bit access space. If all areas are designated as 8-bit access space, 8-bit bus mode is set; if any area is designated as 16-bit access space, 16-bit bus mode is set. **Number of Access States:** Two or three access states can be selected with ASTCR. An area for which 2-state access is selected functions as a 2-state access space, and an area for which 3-state access is selected functions as a 3-state access space. With the DRAM or synchronous DRAM interface and burst ROM interface, the number of access states may be determined without regard to the setting of ASTCR. When 2-state access space is designated, wait insertion is disabled. When 3-state access space is designated, it is possible to insert program waits by means of the WTCRA and WTCRB, and external waits by means of the WAIT pin. Note: The synchronous DRAM interface is not supported by the H8S/2378 Group. The DRAM and synchronous DRAM interfaces are not supported by the H8S/2376. **Number of Program Wait States:** When 3-state access space is designated by ASTCR, the number of program wait states to be inserted automatically is selected with WTCRA and WTCRB. From 0 to 7 program wait states can be selected. Table 6.2 shows the bus specifications (bus width, and number of access states and program wait states) for each basic bus interface area. Table 6.2 Bus Specifications for Each Area (Basic Bus Interface) | ABWCR | ASTCR | W | CRA, W | TCRB | <b>Bus Specifications (Basic Bus Inte</b> | | | | | | | |-------|-------|-----|--------|------|-------------------------------------------|------------------|------------------------|--|--|--|--| | ABWn | ASTn | Wn2 | Wn1 | Wn0 | Bus Width | Access<br>States | Program Wait<br>States | | | | | | 0 | 0 | _ | _ | _ | 16 | 2 | 0 | | | | | | | 1 | 0 | 0 | 0 | _ | 3 | 0 | | | | | | | | | | 1 | _ | | 1 | | | | | | | | | 1 | 0 | _ | | 2 | | | | | | | | | | 1 | _ | | 3 | | | | | | | | 1 | 0 | 0 | = | | 4 | | | | | | | | | | 1 | <del>-</del> | | 5 | | | | | | | | | 1 | 0 | <del>-</del> | | 6 | | | | | | | | | | 1 | _ | | 7 | | | | | | 1 | 0 | _ | _ | _ | 8 | 2 | 0 | | | | | | | 1 | 0 | 0 | 0 | <del>-</del> | 3 | 0 | | | | | | | | | | 1 | <del>-</del> | | 1 | | | | | | | | | 1 | 0 | <del>-</del> | | 2 | | | | | | | | | | 1 | <del>-</del> | | 3 | | | | | | | | 1 | 0 | 0 | _ | | 4 | | | | | | | | | | 1 | _ | | 5 | | | | | | | | | 1 | 0 | <del>-</del> | | 6 | | | | | | | | | | 1 | - | | 7 | | | | | (n = 0 to 7) **Read Strobe Timing:** RDNCR can be used to select either of two negation timings (at the end of the read cycle or one half-state before the end of the read cycle) for the read strobe $(\overline{RD})$ used in the basic bus interface space. Chip Select $(\overline{CS})$ Assertion Period Extension States: Some external I/O devices require a setup time and hold time between address and $\overline{CS}$ signals and strobe signals such as $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ . CSACR can be used to insert states in which only the $\overline{CS}$ , $\overline{AS}$ , and address signals are asserted before and after a basic bus space access cycle. # **6.4.3** Memory Interfaces The memory interfaces in this LSI comprise a basic bus interface that allows direct connection of ROM, SRAM, and so on; a DRAM interface that allows direct connection of DRAM; a synchronous DRAM interface that allows direct connection of synchronous DRAM; and a burst ROM interface that allows direct connection of burst ROM. The interface can be selected independently for each area. An area for which the basic bus interface is designated functions as normal space, an area for which the DRAM interface is designated functions as DRAM space, an area for which the synchronous DRAM interface is designated functions as continuous synchronous DRAM space, and an area for which the burst ROM interface is designated functions as burst ROM space. The initial state of each area is basic bus interface, 3-state access space. The initial bus width is selected according to the operating mode. Note: The synchronous DRAM interface is not supported by the H8S/2378 Group. The DRAM and synchronous DRAM interfaces are not supported by the H8S/2376. **Area 0:** Area 0 includes on-chip ROM in expanded mode with on-chip ROM enabled and the space excluding on-chip ROM is external address space, and in expanded mode with on-chip ROM disabled, all of area 0 is external address space. When area 0 external space is accessed, the $\overline{CSO}$ signal can be output. Either basic bus interface or burst ROM interface can be selected for area 0. **Area 1:** In externally expanded mode, all of area 1 is external address space. When area 1 external address space is accessed, the $\overline{CS1}$ signal can be output. Either basic bus interface or burst ROM interface can be selected for area 1. Areas 2 to 5: In externally expanded mode, areas 2 to 5 are all external address space. When area 2 to 5 external space is accessed, signals $\overline{CS2}$ to $\overline{CS5}$ can be output. Basic bus interface, DRAM interface, or synchronous DRAM interface can be selected for areas 2 to 5. With the DRAM interface, signals $\overline{CS2}$ and $\overline{CS5}$ are used as $\overline{RAS}$ signals. If areas 2 to 5 are designated as continuous DRAM space, large-capacity (e.g. 64-Mbit) DRAM can be connected. In this case, the $\overline{CS2}$ signal is used as the $\overline{RAS}$ signal for the continuous DRAM space. If areas 2 to 5 are designated as continuous synchronous DRAM space, large-capacity (e.g. 64-Mbit) synchronous DRAM can be connected. In this case, the $\overline{CS2}$ , $\overline{CS3}$ , $\overline{CS4}$ , and $\overline{CS5}$ pins are used as the $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , and CLK signals for the continuous synchronous DRAM space. The $\overline{OE}$ pin is used as the CKE signal. **Area 6:** In externally expanded mode, all of area 6 is external space. When area 6 external space is accessed, the $\overline{CS6}$ signal can be output. Only the basic bus interface can be used for area 6. **Area 7:** Area 7 includes the on-chip RAM and internal/O registers. In externally expanded mode, the space excluding the on-chip RAM and internal I/O registers is external address space. The on-chip RAM is enabled when the RAME bit is set to 1 in the system control register (SYSCR); when the RAME bit is cleared to 0, the on-chip RAM is disabled and the corresponding addresses are in external address space. When area 7 external address space is accessed, the $\overline{CS7}$ signal can be output. Only the basic bus interface can be used for the area 7 memory interface. ## 6.4.4 Chip Select Signals This LSI can output chip select signals ( $\overline{\text{CS0}}$ to $\overline{\text{CS7}}$ ) for areas 0 to 7. The signal outputs low when the corresponding external space area is accessed. Figure 6.7 shows an example of $\overline{\text{CS0}}$ to $\overline{\text{CS7}}$ signals output timing. Enabling or disabling of $\overline{CS0}$ to $\overline{CS7}$ signals output is set by the data direction register (DDR) bit for the port corresponding to the $\overline{CS0}$ to $\overline{CS7}$ pins. In expanded mode with on-chip ROM disabled, the $\overline{CSO}$ pin is placed in the output state after a reset. Pins $\overline{CS1}$ to $\overline{CS7}$ are placed in the input state after a reset and so the corresponding DDR bits should be set to 1 when outputting signals $\overline{CS1}$ to $\overline{CS7}$ . In expanded mode with on-chip ROM enabled, pins $\overline{CS0}$ to $\overline{CS7}$ are all placed in the input state after a reset and so the corresponding DDR bits should be set to 1 when outputting signals $\overline{CS0}$ to $\overline{CS7}$ . When areas 2 to 5 are designated as DRAM space, outputs $\overline{CS2}$ to $\overline{CS5}$ are used as $\overline{RAS}$ signals. When areas 2 to 5 are designated as continuous synchronous DRAM space in the H8S/2378R Group, outputs $\overline{CS2}$ , $\overline{CS3}$ , $\overline{CS4}$ , and $\overline{CS5}$ are used as $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , and CLK signals. Figure 6.7 $\overline{CSn}$ Signal Output Timing (n = 0 to 7) # 6.5 Basic Bus Interface The basic bus interface enables direct connection of ROM, SRAM, and so on. ## 6.5.1 Data Size and Data Alignment Data sizes for the CPU and other internal bus masters are byte, word, and longword. The bus controller has a data alignment function, and when accessing external address space, controls whether the upper data bus (D15 to D8) or lower data bus (D7 to D0) is used according to the bus specifications for the area being accessed (8-bit access space or 16-bit access space) and the data size. **8-Bit Access Space:** Figure 6.8 illustrates data alignment control for the 8-bit access space. With the 8-bit access space, the upper data bus (D15 to D8) is always used for accesses. The amount of data that can be accessed at one time is one byte: a word access is performed as two byte accesses, and a longword access, as four byte accesses. | | | Upper da | ata bus Lower | data bus | |------------------|---------------------------------------------------------|----------|---------------|----------| | Byte size | | | | | | Word size | 1st bus cycle 2nd bus cycle | | 1 1 1 | | | Longword<br>size | 1st bus cycle 2nd bus cycle 3rd bus cycle 4th bus cycle | | | | Figure 6.8 Access Sizes and Data Alignment Control (8-Bit Access Space) **16-Bit Access Space:** Figure 6.9 illustrates data alignment control for the 16-bit access space. With the 16-bit access space, the upper data bus (D15 to D8) and lower data bus (D7 to D0) are used for accesses. The amount of data that can be accessed at one time is one byte or one word, and a longword access is executed as two word accesses. In byte access, whether the upper or lower data bus is used is determined by whether the address is even or odd. The upper data bus is used for an even address, and the lower data bus for an odd address. | | | Upper da | ata bus<br>D8 <sub>1</sub> | | data bus | |------------------------|----------------------------------------------------|----------|----------------------------|-------|----------| | Byte size<br>Byte size | <ul><li>Even address</li><li>Odd address</li></ul> | | | 1 1 1 | 1 1 1 | | Word size | | | | 1 1 1 | | | Longword<br>size | 1st bus cycle 2nd bus cycle | | | | | Figure 6.9 Access Sizes and Data Alignment Control (16-Bit Access Space) ### 6.5.2 Valid Strobes Table 6.3 shows the data buses used and valid strobes for the access spaces. In a read, the $\overline{RD}$ signal is valid for both the upper and the lower half of the data bus. In a write, the $\overline{HWR}$ signal is valid for the upper half of the data bus, and the $\overline{LWR}$ signal for the lower half. Table 6.3 Data Buses Used and Valid Strobes | Area | Access<br>Size | Read/<br>Write | Address | Valid<br>Strobe | Upper Data Bus<br>(D15 to D8) | Lower Data Bus<br>(D7 to D0) | |---------------|----------------|----------------|---------|-----------------|-------------------------------|------------------------------| | 8-bit access | Byte | Read | _ | RD | Valid | Invalid | | space | | Write | _ | HWR | <del>_</del> | Hi-Z | | 16-bit access | Byte | Read | Even | RD | Valid | Invalid | | space | | | Odd | _ | Invalid | Valid | | | | Write | Even | HWR | Valid | Hi-Z | | | | | Odd | LWR | Hi-Z | Valid | | | Word | Read | _ | RD | Valid | Valid | | | | Write | _ | HWR, LWR | Valid | Valid | Note: Hi-Z: High-impedance state Invalid: Input state; input value is ignored. ## 6.5.3 Basic Timing **8-Bit, 2-State Access Space:** Figure 6.10 shows the bus timing for an 8-bit, 2-state access space. When an 8-bit access space is accessed, the upper half (D15 to D8) of the data bus is used. The LWR pin is always fixed high. Wait states can be inserted. Figure 6.10 Bus Timing for 8-Bit, 2-State Access Space **8-Bit, 3-State Access Space:** Figure 6.11 shows the bus timing for an 8-bit, 3-state access space. When an 8-bit access space is accessed, the upper half (D15 to D8) of the data bus is used. The $\overline{LWR}$ pin is always fixed high. Wait states can be inserted. Figure 6.11 Bus Timing for 8-Bit, 3-State Access Space **16-Bit, 2-State Access Space:** Figures 6.12 to 6.14 show bus timings for a 16-bit, 2-state access space. When a 16-bit access space is accessed, the upper half (D15 to D8) of the data bus is used for odd addresses, and the lower half (D7 to D0) for even addresses. Wait states cannot be inserted. Figure 6.12 Bus Timing for 16-Bit, 2-State Access Space (Even Address Byte Access) Figure 6.13 Bus Timing for 16-Bit, 2-State Access Space (Odd Address Byte Access) Figure 6.14 Bus Timing for 16-Bit, 2-State Access Space (Word Access) **16-Bit, 3-State Access Space:** Figures 6.15 to 6.17 show bus timings for a 16-bit, 3-state access space. When a 16-bit access space is accessed, the upper half (D15 to D8) of the data bus is used for the even address, and the lower half (D7 to D0) for the odd address. Wait states can be inserted. Figure 6.15 Bus Timing for 16-Bit, 3-State Access Space (Even Address Byte Access) Figure 6.16 Bus Timing for 16-Bit, 3-State Access Space (Odd Address Byte Access) Figure 6.17 Bus Timing for 16-Bit, 3-State Access Space (Word Access) #### 6.5.4 Wait Control When accessing external space, this LSI can extend the bus cycle by inserting one or more wait states ( $T_w$ ). There are two ways of inserting wait states: program wait insertion and pin wait insertion using the $\overline{WAIT}$ pin. **Program Wait Insertion:** From 0 to 7 wait states can be inserted automatically between the $T_2$ state and $T_3$ state on an individual area basis in 3-state access space, according to the settings in WTCRA and WTCRB. **Pin Wait Insertion:** Setting the WAITE bit to 1 in BCR enables wait input by means of the $\overline{WAIT}$ pin. When external space is accessed in this state, a program wait is first inserted in accordance with the settings in WTCRA and WTCRB. If the $\overline{WAIT}$ pin is low at the falling edge of $\phi$ in the last $T_2$ or $T_w$ state, another $T_w$ state is inserted. If the $\overline{WAIT}$ pin is held low, $T_w$ states are inserted until it goes high. This is useful when inserting seven or more $T_w$ states, or when changing the number of $T_w$ states to be inserted for different external devices. The WAITE bit setting applies to all areas. Figure 6.18 shows an example of wait state insertion timing. The settings after a reset are: 3-state access, insertion of 7 program wait states, and $\overline{\text{WAIT}}$ input disabled Figure 6.18 Example of Wait State Insertion Timing ## 6.5.5 Read Strobe $(\overline{RD})$ Timing The read strobe (RD) timing can be changed for individual areas by setting bits RDN7 to RDN0 to 1 in RDNCR. Figure 6.19 shows an example of the timing when the read strobe timing is changed in basic bus 3-state access space. When the DMAC or EXDMAC is used in single address mode, note that if the $\overline{RD}$ timing is changed by setting RDNn to 1, the $\overline{RD}$ timing will change relative to the rise of $\overline{DACK}$ or $\overline{EDACK}$ . Figure 6.19 Example of Read Strobe Timing # 6.5.6 Extension of Chip Select (CS) Assertion Period Some external I/O devices require a setup time and hold time between address and $\overline{CS}$ signals and strobe signals such as $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ . Settings can be made in the CSACR register to insert states in which only the $\overline{CS}$ , $\overline{AS}$ , and address signals are asserted before and after a basic bus space access cycle. Extension of the $\overline{CS}$ assertion period can be set for individual areas. With the $\overline{CS}$ assertion extension period in write access, the data setup and hold times are less stringent since the write data is output to the data bus. Figure 6.20 shows an example of the timing when the $\overline{\text{CS}}$ assertion period is extended in basic bus 3-state access space. Rev. 4.00, 02/04, page 174 of 1088 Figure 6.20 Example of Timing when Chip Select Assertion Period Is Extended Both extension state $T_h$ inserted before the basic bus cycle and extension state $T_t$ inserted after the basic bus cycle, or only one of these, can be specified for individual areas. Insertion or non-insertion can be specified for the $T_h$ state with the upper 8 bits (CSXH7 to CSXH0) in the CSACR register, and for the $T_t$ state with the lower 8 bits (CSXT7 to CSXT0). ## **6.6 DRAM Interface** In this LSI, external space areas 2 to 5 can be designated as DRAM space, and DRAM interfacing performed. The DRAM interface allows DRAM to be directly connected to this LSI. A DRAM space of 2, 4, or 8 Mbytes can be set by means of bits RMTS2 to RMTS0 in DRAMCR. Burst operation is also possible, using fast page mode. Note: The DRAM interface is not supported by the H8S/2376. ### 6.6.1 Setting DRAM Space Areas 2 to 5 are designated as DRAM space by setting bits RMTS2 to RMTS0 in DRAMCR. The relation between the settings of bits RMTS2 to RMTS0 and DRAM space is shown in table 6.4. Possible DRAM space settings are: one area (area 2), two areas (areas 2 and 3), four areas (areas 2 to 5), and continuous area (areas 2 to 5). Table 6.4 Relation between Settings of Bits RMTS2 to RMTS0 and DRAM Space | RMTS2 | RMTS1 | RMTS0 | Area 5 | Area 4 | Area 3 | Area 2 | | | | | |-------|-------|-------|--------------------------|------------------------------------|--------------------------|--------------------------|--|--|--|--| | 0 | 0 | 1 | Normal space | Normal space | Normal space | DRAM space | | | | | | | 1 | 0 | Normal space | Normal space | DRAM space | DRAM space | | | | | | | | 1 | DRAM space | DRAM space | DRAM space | DRAM space | | | | | | 1 | 0 | 0 | Co | Continuous synchronous DRAM space* | | | | | | | | | | 1 | Mode | register settings | of synchronous | DRAM* | | | | | | | 1 | 0 | | Reserved (se | tting prohibited) | | | | | | | | | 1 | Continuous<br>DRAM space | Continuous<br>DRAM space | Continuous<br>DRAM space | Continuous<br>DRAM space | | | | | Note: \*Reserved (setting prohibited) in the H8S/2378 Group. With continuous DRAM space, $\overline{RAS2}$ is valid. The bus specifications (bus width, number of wait states, etc.) for continuous DRAM space conform to the settings for area 2. ## 6.6.2 Address Multiplexing With DRAM space, the row address and column address are multiplexed. In address multiplexing, the size of the shift of the row address is selected with bits MXC2 to MXC0 in DRAMCR. Table 6.5 shows the relation between the settings of MXC2 to MXC0 and the shift size. The MXC2 bit should be cleared to 0 when the DRAM interface is used. Table 6.5 Relation between Settings of Bits MXC2 to MXC0 and Address Multiplexing | | DRAMCR | | | | | | | | | | Add | lress | Pins | 3 | | | | | | | | |-------------------|--------|------|------|------------|------------------|-----|-----|-----|-----|-------|-------|--------|--------|--------|-----|-----|-----|-----|-----|-----|-----| | | MXC2 | MXC1 | MXC0 | Shift Size | A23<br>to<br>A16 | A15 | A14 | A13 | A12 | A11 | A10 | А9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | Α0 | | Row<br>address | 0 | 0 | 0 | 8 bits | A23<br>to<br>A16 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | | | | 1 | 9 bits | A23<br>to<br>A16 | A15 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | | | | 1 | 0 | 10 bits | A23<br>to<br>A16 | A15 | A14 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | | | | | 1 | 11 bits | A23<br>to<br>A16 | A15 | A14 | A13 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | | | 1 | × | × | | | | | | Re | eserv | ed (s | ettino | g prol | nibite | d) | | | | | | | | Column<br>address | 0 | × | × | _ | A23<br>to<br>A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | 1 | × | × | | | | | | Re | eserv | ed (s | ettinç | g prol | nibite | d) | | | | | | | Legend: x: Don't care. ### **6.6.3** Data Bus If a bit in ABWCR corresponding to an area designated as DRAM space is set to 1, that area is designated as 8-bit DRAM space; if the bit is cleared to 0, the area is designated as 16-bit DRAM space. In 16-bit DRAM space, ×16-bit configuration DRAM can be connected directly. In 8-bit DRAM space the upper half of the data bus, D15 to D8, is enabled, while in 16-bit DRAM space both the upper and lower halves of the data bus, D15 to D0, are enabled. Access sizes and data alignment are the same as for the basic bus interface: see section 6.5.1, Data Size and Data Alignment. ### 6.6.4 Pins Used for DRAM Interface Table 6.6 shows the pins used for DRAM interfacing and their functions. Since the $\overline{CS2}$ to $\overline{CS5}$ pins are in the input state after a reset, set the corresponding DDR to 1 when $\overline{RAS2}$ to $\overline{RAS5}$ signals are output. **Table 6.6 DRAM Interface Pins** | Pin | With DRAM<br>Setting | Name | I/O | Function | |-----------|----------------------|---------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------| | HWR | WE | Write enable | Output | Write enable for DRAM space access | | CS2 | RAS2/RAS | Row address strobe 2/<br>row address strobe | Output | Row address strobe when area 2 is designated as DRAM space or row address strobe when areas 2 to 5 are designated as continuous DRAM space | | CS3 | RAS3 | Row address strobe 3 | Output | Row address strobe when area 3 is designated as DRAM space | | CS4 | RAS4 | Row address strobe 4 | Output | Row address strobe when area 4 is designated as DRAM space | | CS5 | RAS5 | Row address strobe 5 | Output | Row address strobe when area 5 is designated as DRAM space | | UCAS | UCAS | Upper column address strobe | Output | Upper column address strobe for<br>16-bit DRAM space access or<br>column address strobe for 8-bit<br>DRAM space access | | LCAS | LCAS | Lower column address strobe | Output | Lower column address strobe signal for 16-bit DRAM space access | | RD, OE | ŌĒ | Output enable | Output | Output enable signal for DRAM space access | | WAIT | WAIT | Wait | Input | Wait request signal | | A15 to A0 | A15 to A0 | Address pins | Output | Row address/column address multiplexed output | | D15 to D0 | D15 to D0 | Data pins | I/O | Data input/output pins | ## 6.6.5 Basic Timing Figure 6.21 shows the basic access timing for DRAM space. The four states of the basic timing consist of one $T_p$ (precharge cycle) state, one $T_r$ (row address output cycle) state, and the $T_{c1}$ and two $T_{c2}$ (column address output cycle) states. Figure 6.21 DRAM Basic Access Timing (RAST = 0, CAST = 0) When DRAM space is accessed, the $\overline{\text{ND}}$ signal is output as the $\overline{\text{OE}}$ signal for DRAM. When connecting DRAM provided with an EDO page mode, the $\overline{\text{OE}}$ signal should be connected to the $(\overline{\text{OE}})$ pin of the DRAM. Setting the $\overline{\text{OE}}$ bit to 1 in DRAMCR enables the $\overline{\text{OE}}$ signal for DRAM space to be output from a dedicated $\overline{\text{OE}}$ pin. In this case, the $\overline{\text{OE}}$ signal for DRAM space is output from both the $\overline{RD}$ pin and the $(\overline{OE})$ pin, but in external read cycles for other than DRAM space, the signal is output only from the $\overline{RD}$ pin. ## 6.6.6 Column Address Output Cycle Control The column address output cycle can be changed from 2 states to 3 states by setting the CAST bit to 1 in DRAMCR. Use the setting that gives the optimum specification values (CAS pulse width, etc.) according to the DRAM connected and the operating frequency of this LSI. Figure 6.22 shows an example of the timing when a 3-state column address output cycle is selected. Figure 6.22 Example of Access Timing with 3-State Column Address Output Cycle (RAST = 0) ### 6.6.7 Row Address Output State Control If the RAST bit is set to 1 in DRAMCR, the $\overline{RAS}$ signal goes low from the beginning of the $T_r$ state, and the row address hold time and DRAM read access time are changed relative to the fall of the $\overline{RAS}$ signal. Use the optimum setting according to the DRAM connected and the operating frequency of this LSI. Figure 6.23 shows an example of the timing when the $\overline{RAS}$ signal goes low from the beginning of the $T_r$ state. Figure 6.23 Example of Access Timing when RAS Signal Goes Low from Beginning of $T_r$ State (CAST = 0) If a row address hold time or read access time is necessary, making a setting in bits RCD1 and RCD0 in DRACCR allows from one to three $T_{\rm rw}$ states, in which row address output is maintained, to be inserted between the $T_{\rm r}$ cycle, in which the $\overline{RAS}$ signal goes low, and the $T_{\rm cl}$ cycle, in which the column address is output. Use the setting that gives the optimum row address signal hold time relative to the falling edge of the $\overline{RAS}$ signal according to the DRAM connected and the operating frequency of this LSI. Figure 6.24 shows an example of the timing when one $T_{\rm rw}$ state is set. Figure 6.24 Example of Timing with One Row Address Output Maintenance State (RAST = 0, CAST = 0) ## 6.6.8 Precharge State Control When DRAM is accessed, a $\overline{RAS}$ precharge time must be secured. With this LSI, one $T_p$ state is always inserted when DRAM space is accessed. From one to four $T_p$ states can be selected by setting bits TPC1 and TPC0 in DRACCR. Set the optimum number of $T_p$ cycles according to the DRAM connected and the operating frequency of this LSI. Figure 6.25 shows the timing when two $T_p$ states are inserted. The setting of bits TPC1 and TPC0 is also valid for $T_p$ states in refresh cycles. Figure 6.25 Example of Timing with Two-State Precharge Cycle (RAST = 0, CAST = 0) #### 6.6.9 Wait Control There are two ways of inserting wait states in a DRAM access cycle: program wait insertion and pin wait insertion using the $\overline{WAIT}$ pin. Wait states are inserted to extend the $\overline{CAS}$ assertion period in a read access to DRAM space, and to extend the write data setup time relative to the falling edge of $\overline{CAS}$ in a write access. **Program Wait Insertion:** When the bit in ASTCR corresponding to an area designated as DRAM space is set to 1, from 0 to 7 wait states can be inserted automatically between the $T_{c1}$ state and $T_{c2}$ state, according to the settings in WTCR. **Pin Wait Insertion:** When the WAITE bit in BCR is set to 1 and the ASTCR bit is set to 1, wait input by means of the $\overline{WAIT}$ pin is enabled. When DRAM space is accessed in this state, a program wait $(T_w)$ is first inserted. If the $\overline{WAIT}$ pin is low at the falling edge of $\phi$ in the last $T_{c1}$ or $T_w$ state, another $T_w$ state is inserted. If the $\overline{WAIT}$ pin is held low, $T_w$ states are inserted until it goes high. Figures 6.26 and 6.27 show examples of wait cycle insertion timing in the case of 2-state and 3-state column address output cycles. Figure 6.26 Example of Wait State Insertion Timing (2-State Column Address Output) Figure 6.27 Example of Wait State Insertion Timing (3-State Column Address Output) ## 6.6.10 Byte Access Control When DRAM with a $\times 16$ -bit configuration is connected, the 2-CAS access method is used for the control signals needed for byte access. Figure 6.28 shows the control timing for 2-CAS access, and figure 6.29 shows an example of 2-CAS DRAM connection. Figure 6.28 2-CAS Control Timing (Upper Byte Write Access: RAST = 0, CAST = 0) Figure 6.29 Example of 2-CAS DRAM Connection # **6.6.11 Burst Operation** With DRAM, in addition to full access (normal access) in which data is accessed by outputting a row address for each access, a fast page mode is also provided which can be used when making consecutive accesses to the same row address. This mode enables fast (burst) access of data by simply changing the column address after the row address has been output. Burst access can be selected by setting the BE bit to 1 in DRAMCR. **Burst Access (Fast Page Mode):** Figures 6.30 and 6.31 show the operation timing for burst access. When there are consecutive access cycles for DRAM space, the $\overline{\text{CAS}}$ signal and column address output cycles (two states) continue as long as the row address is the same for consecutive access cycles. The row address used for the comparison is set with bits MXC2 to MXC0 in DRAMCR. Figure 6.30 Operation Timing in Fast Page Mode (RAST = 0, CAST = 0) Figure 6.31 Operation Timing in Fast Page Mode (RAST = 0, CAST = 1) The bus cycle can also be extended in burst access by inserting wait states. The wait state insertion method and timing are the same as for full access. For details see section 6.6.9, Wait Control. **RAS Down Mode and RAS Up Mode:** Even when burst operation is selected, it may happen that access to DRAM space is not continuous, but is interrupted by access to another space. In this case, if the $\overline{RAS}$ signal is held low during the access to the other space, burst operation can be resumed when the same row address in DRAM space is accessed again. #### RAS Down Mode To select RAS down mode, set both the RCDM bit and the BE bit to 1 in DRAMCR. If access to DRAM space is interrupted and another space is accessed, the $\overline{RAS}$ signal is held low during the access to the other space, and burst access is performed when the row address of the next DRAM space access is the same as the row address of the previous DRAM space access. Figure 6.32 shows an example of the timing in RAS down mode. Note, however, that the $\overline{RAS}$ signal will go high if: - a refresh operation is initiated in the RAS down state - self-refreshing is performed - the chip enters software standby mode Rev. 4.00, 02/04, page 190 of 1088 - the external bus is released - the RCDM bit or BE bit is cleared to 0 If a transition is made to the all-module-clocks-stopped mode in the $\overline{RAS}$ down state, the clock will stop with $\overline{RAS}$ low. To enter the all-module-clocks-stopped mode with $\overline{RAS}$ high, the RCDM bit must be cleared to 0 before executing the SLEEP instruction. Figure 6.32 Example of Operation Timing in RAS Down Mode (RAST = 0, CAST = 0) #### • RAS Up Mode To select RAS up mode, clear the RCDM bit to 0 in DRAMCR. Each time access to DRAM space is interrupted and another space is accessed, the $\overline{RAS}$ signal goes high again. Burst operation is only performed if DRAM space is continuous. Figure 6.33 shows an example of the timing in RAS up mode. Figure 6.33 Example of Operation Timing in RAS Up Mode (RAST = 0, CAST = 0) #### 6.6.12 Refresh Control This LSI is provided with a DRAM refresh control function. CAS-before-RAS (CBR) refreshing is used. In addition, self-refreshing can be executed when the chip enters the software standby state. Refresh control is enabled when any area is designated as DRAM space in accordance with the setting of bits RMTS2 to RMTS0 in DRAMCR. Rev. 4.00, 02/04, page 192 of 1088 **CAS-before-RAS** (**CBR**) **Refreshing:** To select CBR refreshing, set the RFSHE bit to 1 in REFCR. With CBR refreshing, RTCNT counts up using the input clock selected by bits RTCK2 to RTCK0 in REFCR, and when the count matches the value set in RTCOR (compare match), refresh control is performed. At the same time, RTCNT is reset and starts counting up again from H'00. Refreshing is thus repeated at fixed intervals determined by RTCOR and bits RTCK2 to RTCK0. Set a value in RTCOR and bits RTCK2 to RTCK0 that will meet the refreshing interval specification for the DRAM used. When bits RTCK2 to RTCK0 in REFCR are set, RTCNT starts counting up. RTCNT and RTCOR settings should therefore be completed before setting bits RTCK2 to RTCK0. RTCNT operation is shown in figure 6.34, compare match timing in figure 6.35, and CBR refresh timing in figure 6.36. When the CBRM bit in REFCR is cleared to 0, access to external space other than DRAM space is performed in parallel during the CBR refresh period. Figure 6.34 RTCNT Operation Figure 6.35 Compare Match Timing Figure 6.36 CBR Refresh Timing A setting can be made in bits RCW1 and RCW0 in REFCR to delay $\overline{RAS}$ signal output by one to three cycles. Use bits RLW1 and RLW0 in REFCR to adjust the width of the $\overline{RAS}$ signal. The settings of bits RCW1, RCW0, RLW1, and RLW0 are valid only in refresh operations. Figure 6.37 shows the timing when bits RCW1 and RCW0 are set. Figure 6.37 CBR Refresh Timing (RCW1 = 0, RCW0 = 1, RLW1 = 0, RLW0 = 0) Depending on the DRAM used, modification of the $\overline{WE}$ signal may not be permitted during the refresh period. In this case, the CBRM bit in REFCR should be set to 1. The bus controller will then insert refresh cycles in appropriate breaks between bus cycles. Figure 6.38 shows an example of the timing when the CBRM bit is set to 1. In this case the $\overline{CS}$ signal is not controlled, and retains its value prior to the start of the refresh period. Figure 6.38 Example of CBR Refresh Timing (CBRM = 1) **Self-Refreshing:** A self-refresh mode (battery backup mode) is provided for DRAM as a kind of standby mode. In this mode, refresh timing and refresh addresses are generated within the DRAM. To select self-refreshing, set the RFSHE bit and SLFRF bit to 1 in REFCR. When a SLEEP instruction is executed to enter software standby mode, the $\overline{CAS}$ and $\overline{RAS}$ signals are output and DRAM enters self-refresh mode, as shown in figure 6.39. When software standby mode is exited, the SLFRF bit is cleared to 0 and self-refresh mode is exited automatically. If a CBR refresh request occurs when making a transition to software standby mode, CBR refreshing is executed, then self-refresh mode is entered. When using self-refresh mode, the OPE bit must not be cleared to 0 in the SBYCR register. Figure 6.39 Self-Refresh Timing In some DRAMs provided with a self-refresh mode, the $\overline{RAS}$ signal precharge time immediately after self-refreshing is longer than the normal precharge time. A setting can be made in bits TPCS2 to TPCS0 in REFCR to make the precharge time immediately after self-refreshing from 1 to 7 states longer than the normal precharge time. In this case, too, normal precharging is performed according to the setting of bits TPC1 and TPC0 in DRACCR, and therefore a setting should be made to give the optimum post-self-refresh precharge time, including this time. Figure 6.40 shows an example of the timing when the precharge time immediately after self-refreshing is extended by 2 states. Figure 6.40 Example of Timing when Precharge Time after Self-Refreshing Is Extended by 2 States Refreshing and All-Module-Clocks-Stopped Mode: In this LSI, if the ACSE bit is set to 1 in MSTPCRH, and then a SLEEP instruction is executed with the setting for all peripheral module clocks to be stopped (MSTPCR = H'FFFF, EXMSTPCR = H'FFFF) or for operation of the 8-bit timer module alone (MSTPCR = H'FFFE, EXMSTPCR = H'FFFF), and a transition is made to the sleep state, the all-module-clocks-stopped mode is entered, in which the bus controller and I/O port clocks are also stopped. As the bus controller clock is also stopped in this mode, CBR refreshing is not executed. If DRAM is connected externally and DRAM data is to be retained in sleep mode, the ACSE bit must be cleared to 0 in MSTPCRH. # 6.6.13 DMAC and EXDMAC Single Address Transfer Mode and DRAM Interface When burst mode is selected on the DRAM interface, the $\overline{DACK}$ and $\overline{EDACK}$ output timing can be selected with the DDS and EDDS bits in DRAMCR. When DRAM space is accessed in DMAC or EXDMAC single address mode at the same time, these bits select whether or not burst access is to be performed. When DDS = 1 or EDDS = 1: Burst access is performed by determining the address only, irrespective of the bus master. With the DRAM interface, the $\overline{DACK}$ or $\overline{EDACK}$ output goes low from the $T_{c1}$ state. Figure 6.41 shows the $\overline{DACK}$ or $\overline{EDACK}$ output timing for the DRAM interface when DDS = 1 or EDDS = 1. Figure 6.41 Example of $\overline{DACK}/\overline{EDACK}$ Output Timing when DDS = 1 or EDDS = 1 (RAST = 0, CAST = 0) When DDS = 0 or EDDS = 0: When DRAM space is accessed in DMAC or EXDMAC single address transfer mode, full access (normal access) is always performed. With the DRAM interface, the $\overline{DACK}$ or $\overline{EDACK}$ output goes low from the $T_r$ state. In modes other than DMAC or EXDMAC single address transfer mode, burst access can be used when accessing DRAM space. Figure 6.42 shows the $\overline{DACK}$ or $\overline{EDACK}$ output timing for the DRAM interface when DDS = 0 or EDDS = 0. Figure 6.42 Example of $\overline{DACK}/\overline{EDACK}$ Output Timing when DDS = 0 or EDDS = 0 (RAST = 0, CAST = 1) # 6.7 Synchronous DRAM Interface In the H8S/2378R Group, external address space areas 2 to 5 can be designated as continuous synchronous DRAM space, and synchronous DRAM interfacing performed. The synchronous DRAM interface allows synchronous DRAM to be directly connected to this LSI. A synchronous DRAM space of up to 8 Mbytes can be set by means of bits RMTS2 to RMTS0 in DRAMCR. Synchronous DRAM of CAS latency 1 to 4 can be connected. Note: The synchronous DRAM interface is not supported by the H8S/2378 Group. ## 6.7.1 Setting Continuous Synchronous DRAM Space Areas 2 to 5 are designated as continuous synchronous DRAM space by setting bits RMTS2 to RMTS0 in DRAMCR. The relation between the settings of bits RMTS2 to RMTS0 and synchronous DRAM space is shown in table 6.7. Possible synchronous DRAM interface settings are and continuous area (areas 2 to 5). Table 6.7 Relation between Settings of Bits RMTS2 to RMTS0 and Synchronous DRAM Space | RMTS2 | RMTS1 | RMTS0 | Area 5 | Area 4 | Area 3 | Area 2 | | | | | | |-------|-------|----------------|-----------------------------------|-------------------------------|--------------|------------|--|--|--|--|--| | 0 | 0 | 1 | Normal space | Normal space | Normal space | DRAM space | | | | | | | | 1 | 0 | Normal space | Normal space | DRAM space | DRAM space | | | | | | | | | 1 | DRAM space | DRAM space | DRAM space | DRAM space | | | | | | | | | Continuous syr | tinuous synchronous DRAM space | | | | | | | | | | | | Mode settings | Mode settings of synchronous DRAM | | | | | | | | | | | 1 | 0 | Reserved (sett | Reserved (setting prohibited) | | | | | | | | | | | 1 | Continuous DRAM space | | | | | | | | | With continuous synchronous DRAM space, $\overline{CS2}$ , $\overline{CS3}$ , $\overline{CS4}$ pins are used as $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ signal. The $(\overline{OE})$ pin of the synchronous DRAM is used as the CKE signal, and the $\overline{CS5}$ pin is used as synchronous DRAM clock (SDRAM $\phi$ ). The bus specifications for continuous synchronous DRAM space conform to the settings for area 2. The pin wait and program wait for the continuous synchronous DRAM are invalid. Commands for the synchronous DRAM can be specified by combining $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , and address-precharge-setting command (Precharge-sel) output on the upper column addresses. Commands that are supported by this LSI are NOP, auto-refresh (REF), self-refresh (SELF), all bank precharge (PALL), row address strobe bank-active (ACTV), read (READ), write (WRIT), and mode-register write (MRS). Commands for bank control cannot be used. ### 6.7.2 Address Multiplexing With continuous synchronous DRAM space, the row address and column address are multiplexed. In address multiplexing, the size of the shift of the row address is selected with bits MXC2 to MXC0 in DRAMCR. The address-precharge-setting command (Precharge-sel) can be output on the upper column address. Table 6.8 shows the relation between the settings of MXC2 to MXC0 and the shift size. The MXC2 bit should be set to 1 when the synchronous DRAM interface is used. Table 6.8 Relation between Settings of Bits MXC2 to MXC0 and Address Multiplexing | | DRAMCR | | Address Pins | | | | | | | | | | | | | | | | | | | |--------------------------------------------------|--------|------|--------------|---------|---------------|-----|-----|-----|-----|-------|-------|-------|--------|--------|-----|-----|-----|-----|-----|------------|-----| | | MXC2 | MXC1 | MXC0 | | A23 to<br>A16 | A15 | A14 | A13 | A12 | A11 | A10 | А9 | A8 | Α7 | A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 | Α0 | | Row<br>address | 0 | × | × | | | | | | R | eserv | ed (s | ettin | g prol | nibite | d) | | | | | | | | | 1 | 0 | 0 | 8 bits | A23 to<br>A16 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | | | | | 1 | 9 bits | A23 to<br>A16 | A15 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | | | | 1 | 0 | 10 bits | A23 to<br>A16 | A15 | A14 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | A10 | | | | | 1 | 11 bits | A23 to<br>A16 | A15 | A14 | A13 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 | | Column 0 × × Reserved (setting prohibite address | | | | d) | | | | | | | | | | | | | | | | | | | | 1 | 0 | 0 | _ | A23 to<br>A16 | Р | Р | Р | Р | Р | Р | Р | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | | | 1 | _ | A23 to<br>A16 | Р | Р | Р | Р | Р | Р | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | | 1 | 0 | _ | A23 to<br>A16 | Р | Р | Р | Р | Р | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | | | 1 | _ | A23 to<br>A16 | Р | Р | Р | Р | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | Legend: x: Don't care. P: Precharge-sel #### **6.7.3** Data Bus If the ABW2 bit in ABWCR corresponding to an area designated as continuous synchronous DRAM space is set to 1, area 2 to 5 are designated as 8-bit continuous synchronous DRAM space; if the bit is cleared to 0, the areas are designated as 16-bit continuous synchronous DRAM space. In 16-bit continuous synchronous DRAM space, ×16-bit configuration synchronous DRAM can be connected directly. In 8-bit continuous synchronous DRAM space the upper half of the data bus, D15 to D8, is enabled, while in 16-bit continuous synchronous DRAM space both the upper and lower halves of the data bus, D15 to D0, are enabled. Access sizes and data alignment are the same as for the basic bus interface: see section 6.5.1, Data Size and Data Alignment. ### 6.7.4 Pins Used for Synchronous DRAM Interface Table 6.9 shows pins used for the synchronous DRAM interface and their functions. To enable the synchronous DRAM interface, fix the DCTL pin to 1. Do not vary the DCTL pin during operation. Since the $\overline{\text{CS2}}$ to $\overline{\text{CS4}}$ pins are in the input state after a reset, set DDR to 1 when $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , and $\overline{\text{WE}}$ signals are output. For details, see section 10, I/O Ports. Set the OEE bit of the DRAMCR register to 1 when the CKE signal is output. Table 6.9 Synchronous DRAM Interface Pins | Pin | With<br>Synchronous<br>DRAM Setting | Name | I/O | Function | | | | |-----------|-------------------------------------|------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | CS2 | RAS | Row address strobe | Output | Row address strobe when areas 2 to 5 are designated as continuous synchronous DRAM space | | | | | CS3 | CAS | Column address strobe | Output | Column address strobe when areas 2 to 5 are designated as continuous synchronous DRAM space | | | | | CS4 WE | | Write enable | Output | Write enable strobe when areas 2 to 5 are designated as continuous synchronous DRAM space | | | | | CS5 | SDRΑΜφ | Clock | Output | Clock only for synchronous<br>DRAM | | | | | (OE) | (CKE) | Clock enable | Output | Clock enable signal when areas 2 to 5 are designated as continuous synchronous DRAM space | | | | | ŪCAS DQMU | | Upper data mask enable | Output | Upper data mask enable for<br>16-bit continuous<br>synchronous DRAM space<br>access/data mask enable for<br>8-bit continuous synchronous<br>DRAM space access | | | | | LCAS | DQML Lower data mask enable Outpu | | Output | Lower data mask enable<br>signal for 16-bit continuous<br>synchronous DRAM space<br>access | | | | | A15 to A0 | A15 to A0 | Address pins | Output | Row address/column address multiplexed output pins | | | | | D15 to D0 | D15 to D0 | Data pins | I/O | Data input/output pins | | | | | DCTL | DCTL | Device control pin | Input | Output enable pin for<br>SDRAΜφ | | | | #### 6.7.5 Synchronous DRAM Clock When the DCTL pin is fixed to 1, synchronous clock (SDRAM $\phi$ ) is output from the $\overline{\text{CS5}}$ pin. When the frequency multiplication factor of the PLL circuit of this LSI is set to $\times 1$ or $\times 2$ , SDRAM $\phi$ is 90° phase shift from $\phi$ . Therefore, a stable margin is ensured for the synchronous DRAM that operates at the rising edge of clocks. Figure 6.43 shows the relationship between $\phi$ and SDRAM $\phi$ . When the frequency multiplication factor of the PLL circuit is $\times 4$ , the phase of SDRAM $\phi$ and that of $\phi$ are the same. When the CLK pin of the synchronous DRAM is directly connected to SDRAM $\phi$ of this LSI, it is recommended to set the frequency multiplication factor of the PLL circuit to $\times 1$ or $\times 2$ . Note: SDRAM $\phi$ output timing is shown when the frequency multiplication factor of the PLL circuit is $\times 1$ or $\times 2$ . Figure 6.43 Relationship between $\phi$ and SDRAM $\phi$ (when PLL Frequency Multiplication Factor Is $\times 1$ or $\times 2$ ) ### 6.7.6 Basic Timing The four states of the basic timing consist of one $T_p$ (precharge cycle) state, one $T_r$ (row address output cycle) state, and the $T_{c1}$ and two $T_{c2}$ (column address output cycle) states. When areas 2 to 5 are set for the continuous synchronous DRAM space, settings of the WAITE bit of BCR, RAST, CAST, RCDM bits of DRAMCR, and the CBRM bit of REFCR are ignored. Figure 6.44 shows the basic timing for synchronous DRAM. Figure~6.44~Basic~Access~Timing~of~Synchronous~DRAM~(CAS~Latency~1) ### 6.7.7 CAS Latency Control CAS latency is controlled by settings of the W22 to W20 bits of WTCRB. Set the CAS latency count, as shown in table 6.10, by the setting of synchronous DRAM. Depending on the setting, the CAS latency control cycle ( $T_{c1}$ ) is inserted. WTCRB can be set regardless of the setting of the AST2 bit of ASTCR. Figure 6.45 shows the CAS latency control timing when synchronous DRAM of CAS latency 3 is connected. The initial value of W22 to W20 is H'7. Set the register according to the CAS latency of synchronous DRAM to be connected. **Table 6.10 Setting CAS Latency** | W22 | W21 | W20 | Description | CAS Latency Control Cycle<br>Inserted | |-----|-----|------------------------------------------|-------------------------------------------|---------------------------------------| | 0 | 0 | 0 Connect synchronous DRAM CAS latency 1 | | 0 state | | | | 1 | Connect synchronous DRAM of CAS latency 2 | 1 state | | | 1 | 0 | Connect synchronous DRAM of CAS latency 3 | 2 states | | | | 1 | Connect synchronous DRAM of CAS latency 4 | 3 states | | 1 | 0 | 0 | Reserved (must not used) | _ | | | | 1 | Reserved (must not used) | _ | | | 1 | 0 | Reserved (must not used) | _ | | | | 1 | Reserved (must not used) | _ | Figure 6.45 CAS Latency Control Timing (SDWCD = 0, CAS Latency 3) #### 6.7.8 Row Address Output State Control When the command interval specification from the ACTV command to the next READ/WRIT command cannot be satisfied, 1 to 3 states (Trw) that output the NOP command can be inserted between the Tr cycle that outputs the ACTV command and the Tc1 cycle that outputs the column address by setting the RCD1 and RCD0 bits of DRACCR. Use the optimum setting for the wait time according to the synchronous DRAM connected and the operating frequency of this LSI. Figure 6.46 shows an example of the timing when the one Trw state is set. Figure 6.46 Example of Access Timing when Row Address Output Hold State Is 1 State (RCD1 = 0, RCD0 = 1, SDWCD = 0, CAS Latency 2) ## 6.7.9 Precharge State Count When the interval specification from the PALL command to the next ACTV/REF command cannot be satisfied, from one to four $T_p$ states can be selected by setting bits TPC1 and TPC0 in DRACCR. Set the optimum number of $T_p$ cycles according to the synchronous DRAM connected and the operating frequency of this LSI. Figure 6.47 shows the timing when two Tp states are inserted. The setting of bits TPC1 and TPC0 is also valid for T<sub>p</sub> states in refresh cycles. Figure 6.47 Example of Timing with Two-State Precharge Cycle (TPC1 = 0, TPC0 = 1, SDWCD = 0, CAS Latency 2) ## 6.7.10 Bus Cycle Control in Write Cycle By setting the SDWCD bit of the DRACCR to 1, the CAS latency control cycle (Tc1) that is inserted by the WTCRB register in the write access of the synchronous DRAM can be disabled. Disabling the CAS latency control cycle can reduce the write-access cycle count as compared to synchronous DRAM read access. Figure 6.48 shows the write access timing when the CAS latency control cycle is disabled. Figure 6.48 Example of Write Access Timing when CAS Latency Control Cycle Is Disabled (SDWCD = 1) ## 6.7.11 Byte Access Control When synchronous DRAM with a ×16-bit configuration is connected, DQMU and DQML are used for the control signals needed for byte access. Figures 6.49 and 6.50 show the control timing for DQM, and figure 6.51 shows an example of connection of byte control by DQMU and DQML. Figure 6.49 DQMU and DQML Control Timing (Upper Byte Write Access: SDWCD = 0, CAS Latency 2) Figure 6.50 DQMU and DQML Control Timing (Lower Byte Read Access: CAS Latency 2) Figure 6.51 Example of DQMU and DQML Byte Control ## **6.7.12** Burst Operation With synchronous DRAM, in addition to full access (normal access) in which data is accessed by outputting a row address for each access, burst access is also provided which can be used when making consecutive accesses to the same row address. This access enables fast access of data by simply changing the column address after the row address has been output. Burst access can be selected by setting the BE bit to 1 in DRAMCR. DQM has the 2-cycle latency when synchronous DRAM is read. Therefore, the DQM signal cannot be specified to the Tc2 cycle data output if Tc1 cycle is performed for second or following column address when the CAS latency is set to 1 to issue the READ command. Do not set the BE bit to 1 when synchronous DRAM of CAS latency 1 is connected. **Burst Access Operation Timing:** Figure 6.52 shows the operation timing for burst access. When there are consecutive access cycles for continuous synchronous DRAM space, the column address output cycles continue as long as the row address is the same for consecutive access cycles. The row address used for the comparison is set with bits MXC2 to MXC0 in DRAMCR. Figure 6.52 Operation Timing of Burst Access (BE = 1, SDWCD = 0, CAS Latency 2) **RAS Down Mode:** Even when burst operation is selected, it may happen that access to continuous synchronous DRAM space is not continuous, but is interrupted by access to another space. In this case, if the row address active state is held during the access to the other space, the read or write command can be issued without ACTV command generation similarly to DRAM RAS down mode. To select RAS down mode, set the BE bit to 1 in DRAMCR regardless of the RCDM bit settings. The operation corresponding to DRAM RAS up mode is not supported by this LSI. Figure 6.53 shows an example of the timing in RAS down mode. Note, however, the next continuous synchronous DRAM space access is a full access if: - a refresh operation is initiated in the RAS down state - self-refreshing is performed - the chip enters software standby mode - the external bus is released - the BE bit is cleared to 0 - the mode register of the synchronous DRAM is set There is synchronous DRAM in which time of the active state of each bank is restricted. If it is not guaranteed that other row address are accessed in a period in which program execution ensures the value (software standby, sleep, etc.), auto refresh or self refresh must be set, and the restrictions of the maximum active state time of each bank must be satisfied. When refresh is not used, programs must be developed so that the bank is not in the active state for more than the specified time. Figure 6.53 Example of Operation Timing in RAS Down Mode (BE = 1, CAS Latency 2) #### 6.7.13 Refresh Control This LSI is provided with a synchronous DRAM refresh control function. Auto refreshing is used. In addition, self-refreshing can be executed when the chip enters the software standby state. Refresh control is enabled when any area is designated as continuous synchronous DRAM space in accordance with the setting of bits RMTS2 to RMTS0 in DRAMCR. **Auto Refreshing:** To select auto refreshing, set the RFSHE bit to 1 in REFCR. With auto refreshing, RTCNT counts up using the input clock selected by bits RTCK2 to RTCK0 in REFCR, and when the count matches the value set in RTCOR (compare match), refresh control is performed. At the same time, RTCNT is reset and starts counting up again from H'00. Refreshing is thus repeated at fixed intervals determined by RTCOR and bits RTCK2 to RTCK0. Set a value in RTCOR and bits RTCK2 to RTCK0 that will meet the refreshing interval specification for the synchronous DRAM used. When bits RTCK2 to RTCK0 are set, RTCNT starts counting up. RTCNT and RTCOR settings should therefore be completed before setting bits RTCK2 to RTCK0. Auto refresh timing is shown in figure 6.54. Since the refresh counter operation is the same as the operation in the DRAM interface, see section 6.6.12. Refresh Control. When the continuous synchronous DRAM space is set, access to external address space other than continuous synchronous DRAM space cannot be performed in parallel during the auto refresh period, since the setting of the CBRM bit of REFCR is ignored. Figure 6.54 Auto Refresh Timing When the interval specification from the PALL command to the REF command cannot be satisfied, setting the RCW1 and RCW0 bits of REFCR enables one to three wait states to be inserted after the $T_{Rp}$ cycle that is set by the TPC1 and TPC0 bits of DRACCR. Set the optimum number of waits according to the synchronous DRAM connected and the operating frequency of this LSI. Figure 6.55 shows the timing when one wait state is inserted. Since the setting of bits TPC1 and TPC0 of DRACCR is also valid in refresh cycles, the command interval can be extended by the RCW1 and RCW0 bits after the precharge cycles. Figure 6.55 Auto Refresh Timing (TPC = 1, TPC0 = 1, RCW1 = 0, RCW0 = 1) When the interval specification from the REF command to the ACTV cannot be satisfied, setting the RLW1 and RLW0 bits of REFCR enables one to three wait states to be inserted in the refresh cycle. Set the optimum number of waits according to the synchronous DRAM connected and the operating frequency of this LSI. Figure 6.56 shows the timing when one wait state is inserted. Figure 6.56 Auto Refresh Timing (TPC = 0, TPC0 = 0, RLW1 = 0, RLW0 = 1) **Self-Refreshing:** A self-refresh mode (battery backup mode) is provided for synchronous DRAM as a kind of standby mode. In this mode, refresh timing and refresh addresses are generated within the synchronous DRAM. To select self-refreshing, set the RFSHE bit to 1 in REFCR. When a SLEEP instruction is executed to enter software standby mode, the SELF command is issued, as shown in figure 6.57. When software standby mode is exited, the SLFRF bit in REFCR is cleared to 0 and self-refresh mode is exited automatically. If an auto refresh request occurs when making a transition to software standby mode, auto refreshing is executed, then self-refresh mode is entered. When using self-refresh mode, the OPE bit must not be cleared to 0 in SBYCR. Figure 6.57 Self-Refresh Timing (TPC1 = 1, TPC0 = 0, RCW1 = 0, RCW0 = 0, RLW1 = 0, RLW0 = 0) In some synchronous DRAMs provided with a self-refresh mode, the interval between clearing self-refreshing and the next command is specified. A setting can be made in bits TPCS2 to TPCS0 in REFCR to make the precharge time after self-refreshing from 1 to 7 states longer than the normal precharge time. In this case, too, normal precharging is performed according to the setting of bits TPC1 and TPC0 in DRACCR, and therefore a setting should be made to give the optimum post-self-refresh precharge time, including this time. Figure 6.58 shows an example of the timing when the precharge time after self-refreshing is extended by 2 states. Figure 6.58 Example of Timing when Precharge Time after Self-Refreshing Is Extended by 2 States (TPCS2 to TPCS0 = H'2, TPC1 = 0, TPC0 = 0, CAS Latency 2) **Refreshing and All-Module-Clocks-Stopped Mode:** In this LSI, if the ACSE bit is set to 1 in MSTPCRH, and then a SLEEP instruction is executed with the setting for all peripheral module clocks to be stopped (MSTPCR = H'FFFF, EXMSTPCR = H'FFFF) or for operation of the 8-bit timer module alone (MSTPCR = H'FFFE, EXMSTPCR = H'FFFF), and a transition is made to the sleep state, the all-module-clocks-stopped mode is entered, in which the bus controller and I/O port clocks are also stopped. As the bus controller clock is also stopped in this mode, auto refreshing is not executed. If synchronous DRAM is connected to the external address space and DRAM data is to be retained in sleep mode, the ACSE bit must be cleared to 0 in MSTPCR. **Software Standby:** When a transition is made to normal software standby, the PALL command is not output. If synchronous DRAM is connected and DRAM data is to be retained in software standby, self-refreshing must be set. ## 6.7.14 Mode Register Setting of Synchronous DRAM To use synchronous DRAM, mode must be set after power-on. To set mode, set the RMTS2 to RMTS0 bits in DRAMCR to H'5 and enable the synchronous DRAM mode register setting. After that, access the continuous synchronous DRAM space in bytes. When the value to be set in the synchronous DRAM mode register is X, value X is set in the synchronous DRAM mode register by writing to the continuous synchronous DRAM space of address H'400000 + X for 8-bit bus configuration synchronous DRAM and by writing to the continuous synchronous DRAM space of address H'400000 + 2X for 16-bit bus configuration synchronous DRAM. The value of the address signal is fetched at the issuance time of the MRS command as the setting value of the mode register in the synchronous DRAM. Mode of burst read/burst write in the synchronous DRAM is not supported by this LSI. For setting the mode register of the synchronous DRAM, set the burst read/single write with the burst length of 1. Figure 6.59 shows the setting timing of the mode in the synchronous DRAM. Figure 6.59 Synchronous DRAM Mode Setting Timing # 6.7.15 DMAC and EXDMAC Single Address Transfer Mode and Synchronous DRAM Interface When burst mode is selected on the synchronous DRAM interface, the $\overline{DACK}$ and $\overline{EDACK}$ output timing can be selected with the DDS and EDDS bits in DRAMCR. When continuous synchronous DRAM space is accessed in DMAC/EXDMAC single address mode at the same time, these bits select whether or not burst access is to be performed. The establishment time for the read data can be extended in the clock suspend mode irrespective of the settings of the DDS and EDDS bits. ## (1) Output Timing of DACK or EDACK When DDS = 1 or EDDS = 1: Burst access is performed by determining the address only, irrespective of the bus master. With the synchronous DRAM interface, the $\overline{DACK}$ or $\overline{EDACK}$ output goes low from the $T_{c1}$ state. Figure 6.60 shows the $\overline{DACK}$ or $\overline{EDACK}$ output timing for the synchronous DRAM interface when DDS = 1 or EDDS = 1. Figure 6.60 Example of $\overline{DACK}/\overline{EDACK}$ Output Timing when DDS = 1 or EDDS = 1 When DDS = 0 or EDDS = 0: When continuous synchronous DRAM space is accessed in DMAC or EXDMAC single address transfer mode, full access (normal access) is always performed. With the synchronous DRAM interface, the $\overline{DACK}$ or $\overline{EDACK}$ output goes low from the $T_r$ state. In modes other than DMAC or EXDMAC single address transfer mode, burst access can be used when accessing continuous synchronous DRAM space. Figure 6.61 shows the $\overline{DACK}$ or $\overline{EDACK}$ output timing for connecting the synchronous DRAM interface when DDS = 0 or EDDS = 0. Figure 6.61 Example of $\overline{DACK}/\overline{EDACK}$ Output Timing when DDS = 0 or EDDS = 0 #### (2) Read Data Extension If the CKSPE bit is set to 1 in DRACCR when the continuous synchronous DRAM space is read-accessed in DMAC/EXDMAC single address mode, the establishment time for the read data can be extended by clock suspend mode. The number of states for insertion of the read data extension cycle (Tsp) is set in bits RDXC1 and RDXC0 in DRACCR. Be sure to set the OEE bit to 1 in DRAMCR when the read data will be extended. The extension of the read data is not in accordance with the bits DDS and EDDS. Figure 6.62 shows the timing chart when the read data is extended by two cycles. Figure 6.62 Example of Timing when the Read Data Is Extended by Two States (DDS = 1, or EDDS = 1, RDXC1 = 0, RDXC0 = 1, CAS Latency 2) ## **6.8** Burst ROM Interface In this LSI, external address space areas 0 and 1 can be designated as burst ROM space, and burst ROM interfacing performed. The burst ROM space enables ROM with burst access capability to be accessed at high speed. Areas 1 and 0 can be designated as burst ROM space by means of bits BSRM1 and BSRM0 in BROMCR. Continuous burst accesses of 4, 8, 16, or 32 words can be performed, according to the setting of the BSWD11 and BSWD10 bits in BROMCR. From 1 to 8 states can be selected for burst access. Settings can be made independently for area 0 and area 1. In burst ROM space, burst access covers only CPU read accesses. ## 6.8.1 Basic Timing The number of access states in the initial cycle (full access) on the burst ROM interface is determined by the basic bus interface settings in ASTCR, ABWCR, WTCRA, WTCRB, and CSACRH. When area 0 or area 1 is designated as burst ROM space, the settings in RDNCR and CSACRL are ignored. From 1 to 8 states can be selected for the burst cycle, according to the settings of bits BSTS02 to BSTS00 and BSTS12 to BSTS10 in BROMCR. Wait states cannot be inserted. Burst access of up to 32 words is performed, according to the settings of bits BSTS01, BSTS00, BSTS11, and BSTS10 in BROMCR. The basic access timing for burst ROM space is shown in figures 6.63 and 6.64. Figure 6.63 Example of Burst ROM Access Timing (ASTn = 1, 2-State Burst Cycle) Figure 6.64 Example of Burst ROM Access Timing (ASTn = 0, 1-State Burst Cycle) #### 6.8.2 Wait Control As with the basic bus interface, either program wait insertion or pin wait insertion using the $\overline{\text{WAIT}}$ pin can be used in the initial cycle (full access) on the burst ROM interface. See section 6.5.4, Wait Control. Wait states cannot be inserted in a burst cycle. #### 6.8.3 Write Access When a write access to burst ROM space is executed, burst access is interrupted at that point and the write access is executed in line with the basic bus interface settings. Write accesses are not performed in burst mode even though burst ROM space is designated. # 6.9 Idle Cycle #### 6.9.1 Operation When this LSI accesses external address space, it can insert an idle cycle (T<sub>i</sub>) between bus cycles in the following three cases: (1) when read accesses in different areas occur consecutively, (2) when a write cycle occurs immediately after a read cycle, and (3) when a read cycle occurs immediately after a write cycle. Insertion of a 1-state or 2-state idle cycle can be selected with the IDLC bit in BCR. By inserting an idle cycle it is possible, for example, to avoid data collisions between ROM, etc., with a long output floating time, and high-speed memory, I/O interfaces, and so on. **Consecutive Reads in Different Areas:** If consecutive reads in different areas occur while the ICIS1 bit is set to 1 in BCR, an idle cycle is inserted at the start of the second read cycle. Figure 6.65 shows an example of the operation in this case. In this example, bus cycle A is a read cycle for ROM with a long output floating time, and bus cycle B is a read cycle for SRAM, each being located in a different area. In (a), an idle cycle is not inserted, and a collision occurs in bus cycle B between the read data from ROM and that from SRAM. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 6.65 Example of Idle Cycle Operation (Consecutive Reads in Different Areas) **Write after Read:** If an external write occurs after an external read while the ICIS0 bit is set to 1 in BCR, an idle cycle is inserted at the start of the write cycle. Figure 6.66 shows an example of the operation in this case. In this example, bus cycle A is a read cycle for ROM with a long output floating time, and bus cycle B is a CPU write cycle. In (a), an idle cycle is not inserted, and a collision occurs in bus cycle B between the read data from ROM and the CPU write data. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 6.66 Example of Idle Cycle Operation (Write after Read) **Read after Write:** If an external read occurs after an external write while the ICIS2 bit is set to 1 in BCR, an idle cycle is inserted at the start of the read cycle. Figure 6.67 shows an example of the operation in this case. In this example, bus cycle A is a CPU write cycle and bus cycle B is a read cycle from an external device. In (a), an idle cycle is not inserted, and a collision occurs in bus cycle B between the CPU write data and read data from an external device. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 6.67 Example of Idle Cycle Operation (Read after Write) Relationship between Chip Select ( $\overline{CS}$ ) Signal and Read ( $\overline{RD}$ ) Signal: Depending on the system's load conditions, the $\overline{RD}$ signal may lag behind the $\overline{CS}$ signal. An example is shown in figure 6.68. In this case, with the setting for no idle cycle insertion (a), there may be a period of overlap between the bus cycle A $\overline{RD}$ signal and the bus cycle B $\overline{CS}$ signal. Setting idle cycle insertion, as in (b), however, will prevent any overlap between the $\overline{RD}$ and $\overline{CS}$ signals. In the initial state after reset release, idle cycle insertion (b) is set. Figure 6.68 Relationship between Chip Select (CS) and Read (RD) **Idle Cycle in Case of DRAM Space Access after Normal Space Access:** In a DRAM space access following a normal space access, the settings of bits ICIS2, ICIS1, ICIS0, and IDLC in BCR are valid. However, in the case of consecutive reads in different areas, for example, if the second read is a full access to DRAM space, only a T<sub>p</sub> cycle is inserted, and a T<sub>i</sub> cycle is not. The timing in this case is shown in figure 6.69. Note: The DRAM interface is not supported by the H8S/2376. Figure 6.69 Example of DRAM Full Access after External Read (CAST = 0) In burst access in RAS down mode, the settings of bits ICIS2, ICIS1, ICIS0, and IDLC are valid and an idle cycle is inserted. The timing in this case is illustrated in figures 6.70 and 6.71. Figure 6.70 Example of Idle Cycle Operation in RAS Down Mode (Consecutive Reads in Different Areas) (IDLC = 0, RAST = 0, CAST = 0) Figure 6.71 Example of Idle Cycle Operation in RAS Down Mode (Write after Read) (IDLC = 0, RAST = 0, CAST = 0) Rev. 4.00, 02/04, page 236 of 1088 # Idle Cycle in Case of Continuous Synchronous DRAM Space Access after Normal Space **Access:** In a continuous synchronous DRAM space access following a normal space access, the settings of bits ICIS2, ICIS1, ICIS0, and IDLC in BCR are valid. However, in the case of consecutive reads in different areas, for example, if the second read is a full access to continuous synchronous DRAM space, only Tp cycle is inserted, and Ti cycle is not. The timing in this case is shown in figure 6.72. Note: In the H8S/2378 Group, the synchronous DRAM interface is not supported. Figure 6.72 Example of Synchronous DRAM Full Access after External Read (CAS Latency 2) In burst access in RAS down mode, the settings of bits ICIS2, ICIS1, ICIS0, and IDLC are valid and an idle cycle is inserted. However, in read access, note that the timings of DQMU and DQML differ according to the settings of the IDLC bit. The timing in this case is illustrated in figures 6.73 and 6.74. In write access, DQMU and DQML are not in accordance with the settings of the IDLC bit. The timing in this case is illustrated in figure 6.75. Figure 6.73 Example of Idle Cycle Operation in RAS Down Mode (Read in Different Area) (IDLC = 0, CAS Latency 2) Figure 6.74 Example of Idle Cycle Operation in RAS Down Mode (Read in Different Area) (IDLC = 1, CAS Latency 2) Figure 6.75 Example of Idle Cycle Operation in RAS Down Mode (Write after Read) (IDLC = 0, CAS Latency 2) # Idle Cycle in Case of Normal Space Access after DRAM Space Access: Note: The DRAM interface is not supported by the H8S/2376. Normal space access after DRAM space read access While the DRMI bit is cleared to 0 in DRACCR, idle cycle insertion after DRAM space access is disabled. Idle cycle insertion after DRAM space access can be enabled by setting the DRMI bit to 1. The conditions and number of states of the idle cycle to be inserted are in accordance with the settings of bits ICIS1, ICIS0, and IDLC in BCR are valid. Figures 6.76 and 6.77 show examples of idle cycle operation when the DRMI bit is set to 1. When the DRMI bit is cleared to 0, an idle cycle is not inserted after DRAM space access even if bits ICIS1 and ICIS0 are set to 1. Figure 6.76 Example of Idle Cycle Operation after DRAM Access (Consecutive Reads in Different Areas) (IDLC = 0, RAST = 0, CAST = 0) Figure 6.77 Example of Idle Cycle Operation after DRAM Access (Write after Read) (IDLC = 0, RAST = 0, CAST = 0) Normal space access after DRAM space write access While the ICIS2 bit is set to 1 in BCR and a normal space read access occurs after DRAM space write access, idle cycle is inserted in the first read cycle. The number of states of the idle cycle to be inserted is in accordance with the setting of the IDLC bit. It does not depend on the DRMI bit in DRACCR. Figure 6.78 shows an example of idle cycle operation when the ICIS2 bit is set to 1. Figure 6.78 Example of Idle Cycle Operation after DRAM Write Access (IDLC = 0, ICIS1 = 0, RAST = 0, CAST = 0) Idle Cycle in Case of Normal Space Access after Continuous Synchronous DRAM Space Access: Note: In the H8S/2378 Group, the synchronous DRAM interface is not supported. • Normal space access after a continuous synchronous DRAM space read access While the DRMI bit is cleared to 0 in DRACCR, idle cycle insertion after continuous synchronous DRAM space read access is disabled. Idle cycle insertion after continuous synchronous DRAM space read access can be enabled by setting the DRMI bit to 1. The conditions and number of states of the idle cycle to be inserted are in accordance with the settings of bits ICIS1, ICIS0, and IDLC in RCR. Figure 6.79 shows an example of idle cycle operation when the DRMI bit is set to 1. When the DRMI bit is cleared to 0, an idle cycle is not inserted after continuous synchronous DRAM space read access even if bits ICIS1 and ICIS0 are set to 1. Figure 6.79 Example of Idle Cycle Operation after Continuous Synchronous DRAM Space Read Access (Read between Different Area) (IDLC = 0, CAS Latency 2) • Normal space access after a continuous synchronous DRAM space write access If a normal space read cycle occurs after a continuous synchronous DRAM space write access while the ICIS2 bit is set to 1 in BCR, idle cycle is inserted at the start of the read cycle. The number of states of the idle cycle to be inserted is in accordance with the setting of bit IDLC. It is not in accordance with the DRMI bit in DRACCR. Figure 6.80 shows an example of idle cycle operation when the ICIS2 bit is set to 1. Figure 6.80 Example of Idle Cycle Operation after Continuous Synchronous DRAM Space Write Access (IDLC = 0, ICIS1 = 0, SDWCD = 1, CAS Latency 2) Table 6.11 shows whether there is an idle cycle insertion or not in the case of mixed accesses to normal space and DRAM space/continuous synchronous DRAM space. Table 6.11 Idle Cycles in Mixed Accesses to Normal Space and DRAM Continuous Synchronous DRAM Space | Previous Access | Next Access | ICIS2*2 | ICIS1 | ICIS0 | DRMI | IDLC | Idle cycle | |-------------------------------|------------------------------------------------------------------|---------|-------|-------|------|------|-------------------| | Normal space read | Normal space read | _ | 0 | _ | _ | _ | Disabled | | | (different area) | _ | 1 | _ | _ | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | | DRAM/continuous<br>synchronous DRAM* <sup>1</sup><br>space read | | 0 | _ | _ | _ | Disabled | | | | | 1 | _ | _ | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | | Normal space write | _ | _ | 0 | _ | _ | Disabled | | | | _ | _ | 1 | _ | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | | DRAM/continuous<br>synchronous DRAM* <sup>1</sup><br>space write | _ | _ | 0 | _ | _ | Disabled | | | | _ | _ | 1 | _ | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | DRAM/continuous | Normal space read | | 0 | _ | _ | _ | Disabled | | synchronous | | _ | 1 | _ | 0 | _ | Disabled | | DRAM* <sup>1</sup> space read | | | | | 1 | 0 | 1 state inserted | | opado road | | | | | | 1 | 2 states inserted | | | DRAM/continuous<br>synchronous DRAM* <sup>1</sup><br>space read | | 0 | _ | _ | _ | Disabled | | | | | 1 | _ | 0 | _ | Disabled | | | | | | | 1 | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | | Normal space write | _ | _ | 0 | _ | _ | Disabled | | | | | _ | 1 | 0 | _ | Disabled | | | | | | | 1 | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | | DRAM/continuous<br>synchronous DRAM* <sup>1</sup><br>space write | _ | _ | 0 | _ | _ | Disabled | | | | _ | _ | 1 | 0 | _ | Disabled | | | | | | | 1 | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | Normal space write | Normal space read | 0 | _ | _ | _ | _ | Disabled | | | | 1 | _ | _ | _ | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | | DRAM/continuous<br>synchronous DRAM* <sup>1</sup><br>space read | 0 | _ | _ | _ | _ | Disabled | | | | 1 | _ | _ | _ | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | <b>Previous Access</b> | Next Access | ICIS2*2 | ICIS1 | ICIS0 | DRMI | IDLC | Idle cycle | |---------------------------------------------------------------------|-----------------------------------------------------------------|---------|-------|-------|------|------|-------------------| | DRAM/continuous<br>synchronous<br>DRAM* <sup>1</sup><br>space write | Normal space read | 0 | _ | | _ | _ | Disabled | | | | 1 | _ | | | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | | | DRAM/continuous<br>synchronous DRAM* <sup>1</sup><br>space read | 0 | _ | | | _ | Disabled | | | | 1 | _ | _ | | 0 | 1 state inserted | | | | | | | | 1 | 2 states inserted | Notes: 1. Not supported by the H8S/2378 Group. 2. Not supported by the H8S/2376. Setting the DRMI bit in DRACCR to 1 enables an idle cycle to be inserted in the case of consecutive read and write operations in DRAM/continuous synchronous DRAM space burst access. Figures 6.81 and 6.82 show an example of the timing for idle cycle insertion in the case of consecutive read and write accesses to DRAM/continuous synchronous DRAM space. Figure 6.81 Example of Timing for Idle Cycle Insertion in Case of Consecutive Read and Write Accesses to DRAM Space in RAS Down Mode Figure 6.82 Example of Timing for Idle Cycle Insertion in Case of Consecutive Read and Write Accesses to Continuous Synchronous DRAM Space in RAS Down Mode (SDWCD = 1, CAS Latency 2) #### 6.9.2 Pin States in Idle Cycle Table 6.12 shows the pin states in an idle cycle. **Table 6.12 Pin States in Idle Cycle** | Pins | Pin State | |----------------------------------------------|-----------------------------------| | A23 to A0 | Contents of following bus cycle | | D15 to D0 | High impedance | | CSn (n = 7 to 0) | High* <sup>1</sup> * <sup>2</sup> | | UCAS*3, LCAS*3 | High* <sup>2</sup> | | ĀS | High | | RD | High | | (OE)*3 | High | | HWR, LWR | High | | DACKn*3 (n = 1, 0) | High | | $\overline{\text{EDACKn}}^{*3}$ (n = 3 to 0) | High | Notes: 1. Remains low in DRAM space RAS down mode. - 2. Remains low in a DRAM space refresh cycle. - 3. Not supported by the H8S/2376. ## **6.10** Write Data Buffer Function This LSI has a write data buffer function for the external data bus. Using the write data buffer function enables external writes and DMA single address mode transfers\* to be executed in parallel with internal accesses. The write data buffer function is made available by setting the WDBE bit to 1 in BCR. Figure 6.83 shows an example of the timing when the write data buffer function is used. When this function is used, if an external address space write or DMA single address mode transfer\* continues for two states or longer, and there is an internal access next, an external write only is executed in the first state, but from the next state onward an internal access (on-chip memory or internal I/O register read/write) is executed in parallel with the external address space write rather than waiting until it ends. Note: \* The DMAC is not supported by the H8S/2376. Figure 6.83 Example of Timing when Write Data Buffer Function Is Used ## 6.11 Bus Release This LSI can release the external bus in response to a bus request from an external device. In the external bus released state, internal bus masters except the EXDMAC\* continue to operate as long as there is no external access. If any of the following requests are issued in the external bus released state, the BREQO signal can be driven low to output a bus request externally. - When an internal bus master wants to perform an external access - When a refresh request is generated - When a SLEEP instruction is executed to place the chip in software standby mode or allmodule-clocks-stopped mode Note: \* Not supported by the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. # 6.11.1 Operation In externally expanded mode, the bus can be released to an external device by setting the BRLE bit to 1 in BCR. Driving the $\overline{BREQ}$ pin low issues an external bus request to this LSI. When the $\overline{BREQ}$ pin is sampled, at the prescribed timing the $\overline{BACK}$ pin is driven low, and the address bus, data bus, and bus control signals are placed in the high-impedance state, establishing the external bus released state. In the external bus released state, internal bus masters except the EXDMAC can perform accesses using the internal bus. When an internal bus master wants to make an external access, it temporarily defers initiation of the bus cycle, and waits for the bus request from the external bus master to be canceled. If a refresh request is generated in the external bus released state, or if a SLEEP instruction is executed to place the chip in software standby mode or all-module-clocks-stopped mode, refresh control and software standby or all-module-clocks-stopped control is deferred until the bus request from the external bus master is canceled. If the BREQOE bit is set to 1 in BCR, the BREQO pin can be driven low when any of the following requests are issued, to request cancellation of the bus request externally. - When an internal bus master wants to perform an external access - When a refresh request is generated - When a SLEEP instruction is executed to place the chip in software standby mode or allmodule-clocks-stopped mode When the $\overline{BREQ}$ pin is driven high, the $\overline{BACK}$ pin is driven high at the prescribed timing and the external bus released state is terminated. If an external bus release request and external access occur simultaneously, the order of priority is as follows: (High) External bus release > External access by internal bus master (Low) If a refresh request and external bus release request occur simultaneously, the order of priority is as follows: (High) Refresh > External bus release (Low) ## 6.11.2 Pin States in External Bus Released State Table 6.13 shows pin states in the external bus released state. **Table 6.13 Pin States in Bus Released State** | Pins | Pin State | |-------------------------------------------|----------------| | A23 to A0 | High impedance | | D15 to D0 | High impedance | | $\overline{\text{CSn}}$ (n = 7 to 0) | High impedance | | UCAS*, LCAS* | High impedance | | ĀS | High impedance | | RD | High impedance | | (OE)* | High impedance | | HWR, LWR | High impedance | | DACKn* (n = 1, 0) | High | | $\overline{\text{EDACKn}}$ * (n = 3 to 0) | High | Note: \*Not supported by the H8S/2376. ## 6.11.3 Transition Timing Figure 6.84 shows the timing for transition to the bus released state. Figure 6.84 Bus Released State Transition Timing Figure 6.85 shows the timing for transition to the bus released state with the synchronous DRAM interface. Figure 6.85 Bus Release State Transition Timing when Synchronous DRAM Interface ## 6.12 Bus Arbitration This LSI has a bus arbiter that arbitrates bus mastership operations (bus arbitration). There are four bus masters—the CPU, DTC, DMAC\*<sup>1</sup>, and EXDMAC\*<sup>2</sup>—that perform read/write operations when they have possession of the bus. Each bus master requests the bus by means of a bus request signal. The bus arbiter determines priorities at the prescribed timing, and permits use of the bus by means of a bus request acknowledge signal. The selected bus master then takes possession of the bus and begins its operation. Notes: 1. The DMAC is not supported by the H8S/2376. 2. The EXDMAC is not supported by the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. ## 6.12.1 Operation The bus arbiter detects the bus masters' bus request signals, and if the bus is requested, sends a bus request acknowledge signal to the bus master. If there are bus requests from more than one bus master, the bus request acknowledge signal is sent to the one with the highest priority. When a bus master receives the bus request acknowledge signal, it takes possession of the bus until that signal is canceled. The order of priority of the bus mastership is as follows: (High) EXDMAC\* $$^1$$ > DMAC\* $^2$ > DTC > CPU (Low) An internal bus access by internal bus masters except the EXDMAC\*<sup>1</sup> and external bus release, a refresh when the CBRM bit is 0, and an external bus access by the EXDMAC\*<sup>1</sup> can be executed in parallel. If an external bus release request, a refresh request\*<sup>2</sup>, and an external access by an internal bus master occur simultaneously, the order of priority is as follows: (High) External bus release > External access by internal bus master except EXDMAC\*1 (Low) As a refresh when the CBRM bit in REFCR\*<sup>2</sup> is cleared to 0 and an external access other than to DRAM space by an internal bus master can be executed simultaneously, there is no relative order of priority for these two operations. Notes: 1. The EXDMAC is not supported by the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. 2. The DMAC and refresh requests are not supported by the H8S/2376. #### 6.12.2 Bus Transfer Timing Even if a bus request is received from a bus master with a higher priority than that of the bus master that has acquired the bus and is currently operating, the bus is not necessarily transferred immediately. There are specific timings at which each bus master can relinquish the bus. **CPU:** The CPU is the lowest-priority bus master, and if a bus request is received from the DTC, DMAC\*<sup>1</sup>, or EXDMAC\*<sup>2</sup>, the bus arbiter transfers the bus to the bus master that issued the request. The timing for transfer of the bus is as follows: - The bus is transferred at a break between bus cycles. However, if a bus cycle is executed in discrete operations, as in the case of a longword-size access, the bus is not transferred between the component operations. - With bit manipulation instructions such as BSET and BCLR, the sequence of operations is: data read (read), relevant bit manipulation operation (modify), write-back (write). The bus is not transferred during this read-modify-write cycle, which is executed as a series of bus cycles. - If the CPU is in sleep mode, the bus is transferred immediately. Notes: 1. Not supported by the H8S/2376. 2. Not supported by the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. DTC: The DTC sends the bus arbiter a request for the bus when an activation request is generated. The DTC can release the bus after a vector read, a register information read (3 states), a single data transfer, or a register information write (3 states). It does not release the bus during a register information read (3 states), a single data transfer, or a register information write (3 states). **DMAC:** The DMAC sends the bus arbiter a request for the bus when an activation request is generated. In the case of an external request in short address mode or normal mode, and in cycle steal mode, the DMAC releases the bus after a single transfer. In block transfer mode, it releases the bus after transfer of one block, and in burst mode, after completion of the transfer. However, in the event of an EXDMAC or external bus release request, which have a higher priority than the DMAC, the bus may be transferred to the bus master even if block or burst transfer is in progress. Note: Not supported by the H8S/2376. **EXDMAC:** The EXDMAC sends the bus arbiter a request for the bus when an activation request is generated. As the EXDMAC is used exclusively for transfers to and from the external bus, if the bus is transferred to the EXDMAC, internal accesses by other internal bus masters are still executed in parallel. In normal transfer mode or cycle steal transfer mode, the EXDMAC releases the bus after a single transfer. In block transfer mode, it releases the bus after transfer of one block, and in burst transfer mode, after completion of the transfer. By setting the BGUP bit to 1 in EDMDR, it is possible to specify temporary release of the bus in the event of an external access request from an internal bus master. For details see section 8, EXDMA Controller (EXDMAC). Note: Not supported by the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. **External Bus Release:** When the $\overline{BREQ}$ pin goes low and an external bus release request is issued while the BRLE bit is set to 1 in BCR, a bus request is sent to the bus arbiter. External bus release can be performed on completion of an external bus cycle. # **6.13** Bus Controller Operation in Reset In a reset, this LSI, including the bus controller, enters the reset state immediately, and any executing bus cycle is aborted. # 6.14 Usage Notes ### 6.14.1 External Bus Release Function and All-Module-Clocks-Stopped Mode In this LSI, if the ACSE bit is set to 1 in MSTPCR, and then a SLEEP instruction is executed with the setting for all peripheral module clocks to be stopped (MSTPCR = H'FFFF, EXMSTPCR = H'FFFF) or for operation of the 8-bit timer module alone (MSTPCR = H'FFFE, EXMSTPCR = H'FFFF), and a transition is made to the sleep state, the all-module-clocks-stopped mode is entered in which the clock is also stopped for the bus controller and I/O ports. In this state, the external bus release function is halted. To use the external bus release function in sleep mode, the ACSE bit in MSTPCR must be cleared to 0. Conversely, if a SLEEP instruction to place the chip in all-module-clocks-stopped mode is executed in the external bus released state, the transition to all-module-clocks-stopped mode is deferred and performed until after the bus is recovered. ### 6.14.2 External Bus Release Function and Software Standby In this LSI, internal bus master operation does not stop even while the bus is released, as long as the program is running in on-chip ROM, etc., and no external access occurs. If a SLEEP instruction to place the chip in software standby mode is executed while the external bus is released, the transition to software standby mode is deferred and performed after the bus is recovered. Also, since clock oscillation halts in software standby mode, if $\overline{BREQ}$ goes low in this mode, indicating an external bus release request, the request cannot be answered until the chip has recovered from the software standby state. # 6.14.3 External Bus Release Function and CBR Refreshing/Auto Refreshing CBR refreshing/auto refreshing cannot be executed while the external bus is released. Setting the BREQOE bit to 1 in BCR beforehand enables the BREQO signal to be output when a CBR refresh/auto refresh request is issued. Note: The auto refresh control is not supported by the H8S/2378 Group. The refresh control is not supported by the H8S/2376. # 6.14.4 BREQO Output Timing When the BREQOE bit is set to 1 and the $\overline{BREQO}$ signal is output, $\overline{BREQO}$ may go low before the $\overline{BACK}$ signal. This will occur if the next external access request or CBR refresh request occurs while internal bus arbitration is in progress after the chip samples a low level of $\overline{BREQ}$ . #### 6.14.5 Notes on Usage of the Synchronous DRAM **Setting of Synchronous DRAM Interface:** The DCTL pin must be fixed to 1 to enable the synchronous DRAM interface. Do not change the DCTL pin during operation. **Connection Clock:** Be sure to set the clock to be connected to the synchronous DRAM to SDRAM $\phi$ . $\overline{\text{WAIT}}$ Pin: In the continuous synchronous DRAM space, insertion of the wait state by the $\overline{\text{WAIT}}$ pin is disabled regardless of the setting of the WAITE bit in BCR. **Bank Control:** This LSI cannot carry out the bank control of the synchronous DRAM. All banks are selected. **Burst Access:** The burst read/burst write mode of the synchronous DRAM is not supported. When setting the mode register of the synchronous DRAM, set to the burst read/single write and set the burst length to 1. **CAS Latency:** When connecting a synchronous DRAM having CAS latency of 1, set the BE bit to 0 in the DRAMCR. Note: The synchronous DRAM interface is not supported by the H8S/2378 Group. # Section 7 DMA Controller (DMAC) This LSI has a built-in DMA controller (DMAC)\* which can carry out data transfer on up to 4 channels. Note: \* The DMAC is not supported by the H8S/2376. #### 7.1 Features Selectable as short address mode or full address mode Short address mode Maximum of 4 channels can be used Dual address mode or single address mode can be selected In dual address mode, one of the two addresses, transfer source and transfer destination, is specified as 24 bits and the other as 16 bits In single address mode, transfer source or transfer destination address only is specified as 24 bits In single address mode, transfer can be performed in one bus cycle Choice of sequential mode, idle mode, or repeat mode for dual address mode and single address mode Full address mode Maximum of 2 channels can be used Transfer source and transfer destination addresses as specified as 24 bits Choice of normal mode or block transfer mode - 16-Mbyte address space can be specified directly - Byte or word can be set as the transfer unit - Activation sources: internal interrupt, external request, auto-request (depending on transfer mode) Six 16-bit timer-pulse unit (TPU) compare match/input capture interrupts Serial communication interface (SCI\_0, SCI\_1) transmission complete interrupt, reception complete interrupt A/D converter conversion end interrupt External request Auto-request • Module stop mode can be set Figure 7.1 Block Diagram of DMAC ## 7.2 Input/Output Pins Table 7.1 shows the pin configuration of the interrupt controller. **Table 7.1 Pin Configuration** | Channel | Pin Name | Symbol | I/O | Function | |---------|----------------------------|--------|--------|-----------------------------------------------| | 0 | DMA request 0 | DREQ0 | Input | Channel 0 external request | | | DMA transfer acknowledge 0 | DACK0 | Output | Channel 0 single address transfer acknowledge | | | DMA transfer end 0 | TEND0 | Output | Channel 0 transfer end | | 1 | DMA request 1 | DREQ1 | Input | Channel 1 external request | | | DMA transfer acknowledge 1 | DACK1 | Output | Channel 1 single address transfer acknowledge | | | DMA transfer end 1 | TEND1 | Output | Channel 1 transfer end | ## 7.3 Register Descriptions - Memory address register\_0AH (MAR\_0AH) - Memory address register\_0AL (MAR\_0AL) - I/O address register\_0A (IOAR\_0A) - Transfer count register\_0A (ECTR\_0A) - Memory address register\_0BH (MAR\_0BH) - Memory address register\_0BL (MAR\_0BL) - I/O address register\_0B (IOAR\_0B) - Transfer count register\_0B (ECTR\_0B) - Memory address register 1AH (MAR 1AH) - Memory address register\_1AL (MAR\_1AL) - I/O address register\_1A (IOAR\_1A) - Transfer count register\_1A (ETCR\_1B) - Memory address register\_1BH (MAR\_1BH) - Memory address register\_1BL (MAR\_1BL) - I/O address register\_1B (IOAR\_1B) - Transfer count register\_1B (ETCR\_1B) - DMA control register\_0A (DMACR\_0A) - DMA control register\_0B (DMACR\_0B) - DMA control register\_1A (DMACR\_1A) - DMA control register\_1B (DMACR\_1B) - DMA band control register H (DMABCRH) - DMA band control register L (DMABCRL) - DMA write enable register (DMAWER) - DMA terminal control register (DMATCR) The functions of MAR, IOAR, ETCR, DMACR, and DMABCR differ according to the transfer mode (short address mode or full address mode). The transfer mode can be selected by means of the FAE1 and FAE0 bits in DMABCRH. The register configurations for short address mode and full address mode of channel 0 are shown in table 7.2. **Table 7.2** Short Address Mode and Full Address Mode (Channel 0) #### 7.3.1 Memory Address Registers (MARA and MARB) MAR is a 32-bit readable/writable register that specifies the source address (transfer source address) or destination address (transfer destination address). MAR consists of two 16-bit registers MARH and MARL. The upper 8 bits of MARH are reserved: they are always read as 0, and cannot be modified. The DMA has four MAR registers: MAR\_0A in channel 0 (channel 0A), MAR\_0B in channel 0 (channel 0B), MAR\_1A in channel 1 (channel 1A), and MAR\_1B in channel 1 (channel 1B). MAR is not initialized by a reset or in standby mode. **Short Address Mode:** In short address mode, MARA and MARB operate independently. Whether MAR functions as the source address register or as the destination address register can be selected by means of the DTDIR bit in DMACR. MAR is incremented or decremented each time a byte or word transfer is executed, so that the address specified by MAR is constantly updated. **Full Address Mode:** In full address mode, MARA functions as the source address register, and MARB as the destination address register. MAR is incremented or decremented each time a byte or word transfer is executed, so that the source or destination address is constantly updated. ### 7.3.2 I/O Address Registers (IOARA and IOARB) IOAR is a 16-bit readable/writable register that specifies the lower 16 bits of the source address (transfer source address) or destination address (transfer destination address). The upper 8 bits of the transfer address are automatically set to H'FF. The DMA has four IOAR registers: IOAR\_0A in channel 0 (channel 0A), IOAR\_0B in channel 0 (channel 0B), IOAR\_1A in channel 1 (channel 1A), and IOAR\_1B in channel 1 (channel 1B). Whether IOAR functions as the source address register or as the destination address register can be selected by means of the DTDIR bit in DMACR. IOAR is not incremented or decremented each time a data transfer is executed, so the address specified by IOAR is fixed. IOAR is not initialized by a reset or in standby mode. IOAR can be used in short address mode but not in full address mode. #### 7.3.3 Execute Transfer Count Registers (ETCRA and ETCRB) ETCR is a 16-bit readable/writable register that specifies the number of transfers. The DMA has four ETCR registers: ETCR\_0A in channel 0 (channel 0A), ETCR\_0B in channel 0 (channel 0B), ETCR 1A in channel 1 (channel 1A), and ETCR 1B in channel 1 (channel 1B). ETCR is not initialized by a reset or in standby mode. **Short Address Mode:** The function of ETCR in sequential mode and idle mode differs from that in repeat mode. In sequential mode and idle mode, ETCR functions as a 16-bit transfer counter. ETCR is decremented by 1 each time a transfer is performed, and when the count reaches H'00, the DTE bit in DMABCRL is cleared, and transfer ends. In repeat mode, ETCRL functions as an 8-bit transfer counter and ETCRH functions as a transfer count holding register. ETCRL is decremented by 1 each time a transfer is performed, and when the count reaches H'00, ETCRL is loaded with the value in ETCRH. At this point, MAR is automatically restored to the value it had when the count was started. The DTE bit in DMABCRL is not cleared, and so transfers can be performed repeatedly until the DTE bit is cleared by the user. **Full Address Mode:** The function of ETCR in normal mode differs from that in block transfer mode. In normal mode, ETCRA functions as a 16-bit transfer counter. ETCRA is decremented by 1 each time a data transfer is performed, and transfer ends when the count reaches H'0000. ETCRB is not used in normal mode. In block transfer mode, ETCRAL functions as an 8-bit block size counter and ETCRAH functions as a block size holding register. ETCRAL is decremented by 1 each time a 1-byte or 1-word transfer is performed, and when the count reaches H'00, ETCRAL is loaded with the value in ETCRAH. So by setting the block size in ETCRAH and ETCRAL, it is possible to repeatedly transfer blocks consisting of any desired number of bytes or words. In block transfer mode, ETCRB functions as a 16-bit block transfer counter. ETCRB is decremented by 1 each time a block is transferred, and transfer ends when the count reaches H'0000. #### 7.3.4 DMA Control Registers (DMACRA and DMACRB) DMACR controls the operation of each DMAC channel. The DMA has four DMACR registers: DMACR\_0A in channel 0 (channel 0A), DMACR\_0B in channel 0 (channel 0B), DMACR\_1A in channel 1 (channel 1A), and DMACR\_1B in channel 1 (channel 1B). In short address mode, channels A and B operate independently, and in full address mode, channels A and B operate together. The bit functions in the DMACR registers differ according to the transfer mode. #### **Short Address Mode:** DMACR\_0A, DMACR\_0B, DMACR\_1A, and DMARC\_1B | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DTSZ | 0 | R/W | Data Transfer Size | | | | | | Selects the size of data to be transferred at one time. | | | | | | 0: Byte-size transfer | | | | | | 1: Word-size transfer | | 6 | DTID | 0 | R/W | Data Transfer Increment/Decrement | | | | | | Selects incrementing or decrementing of MAR after every data transfer in sequential mode or repeat mode. In idle mode, MAR is neither incremented nor decremented. | | | | | | 0: MAR is incremented after a data transfer (Initial value) | | | | | | • When DTSZ = 0, MAR is incremented by 1 | | | | | | • When DTSZ = 1, MAR is incremented by 2 | | | | | | 1: MAR is decremented after a data transfer | | | | | | • When DTSZ = 0, MAR is decremented by 1 | | | | | | • When DTSZ = 1, MAR is decremented by 2 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | RPE | 0 | R/W | Repeat Enable | | | | | | Used in combination with the DTIE bit in DMABCR to select the mode (sequential, idle, or repeat) in which transfer is to be performed. | | | | | | <ul> <li>When DTIE = 0 (no transfer end interrupt)</li> </ul> | | | | | | 0: Transfer in sequential mode | | | | | | 1: Transfer in repeat mode | | | | | | • When DTIE = 1 (with transfer end interrupt) | | | | | | 0: Transfer in sequential mode | | | | | | 1: Transfer in idle mode | | 4 | DTDIR | 0 | R/W | Data Transfer Direction | | | | | | Used in combination with the SAE bit in DMABCR to specify the data transfer direction (source or destination). The function of this bit is therefore different in dual address mode and single address mode. | | | | | | • When SAE = 0 | | | | | | Transfer with MAR as source address and IOAR as destination address | | | | | | Transfer with IOAR as source address and MAR as destination address | | | | | | • When SAE = 1 | | | | | | Transfer with MAR as source address and<br>DACK pin as write strobe | | | | | | Transfer with DACK pin as read strobe and MAR as destination address | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------| | 3 | DTF3 | 0 | R/W | Data Transfer Factor 3 to 0 | | 2 | DTF2 | 0 | R/W | These bits select the data transfer factor | | 1 | DTF1 | 0 | R/W | (activation source). There are some differences in activation sources for channel A and channel | | 0 | DTF0 | 0 | R/W | B. | | | | | | Channel A | | | | | | 0000: Setting prohibited | | | | | | 0001: Activated by A/D converter conversion<br>end interrupt | | | | | | 0010: Setting prohibited | | | | | | 0011: Setting prohibited | | | | | | 0100: Activated by SCI channel 0 transmission complete interrupt | | | | | | 0101: Activated by SCI channel 0 reception complete interrupt | | | | | | 0110: Activated by SCI channel 1 transmission complete interrupt | | | | | | 0111: Activated by SCI channel 1 reception complete interrupt | | | | | | 1000: Activated by TPU channel 0 compare match/input capture A interrupt | | | | | | 1001: Activated by TPU channel 1 compare match/input capture A interrupt | | | | | | 1010: Activated by TPU channel 2 compare match/input capture A interrupt | | | | | | 1011: Activated by TPU channel 3 compare match/input capture A interrupt | | | | | | 1100: Activated by TPU channel 4 compare match/input capture A interrupt | | | | | | 1101: Activated by TPU channel 5 compare match/input capture A interrupt | | | | | | 1110: Setting prohibited | | | | | | 1111: Setting prohibited | | Bit | Bit Name | Initial Value | R/W | Description | |-----|--------------|---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | DTF3 | 0 | R/W | Channel B | | 2 | DTF2 | 0 | R/W | 0000: Setting prohibited | | 1 | DTF1<br>DTF0 | 0 | R/W<br>R/W | 0001: Activated by A/D converter conversion end interrupt | | O | B11 0 | v | 17,44 | 0010: Activated by DREQ pin falling edge input (detected as a low level in the first transfer after transfer is enabled) | | | | | | 0011: Activated by DREQ pin low-level input | | | | | | 0100: Activated by SCI channel 0 transmission complete interrupt | | | | | | 0101: Activated by SCI channel 0 reception complete interrupt | | | | | | 0110: Activated by SCI channel 1 transmission complete interrupt | | | | | | 0111: Activated by SCI channel 1 reception complete interrupt | | | | | | 1000: Activated by TPU channel 0 compare match/input capture A interrupt | | | | | | 1001: Activated by TPU channel 1 compare match/input capture A interrupt | | | | | | 1010: Activated by TPU channel 2 compare match/input capture A interrupt | | | | | | 1011: Activated by TPU channel 3 compare match/input capture A interrupt | | | | | | 1100: Activated by TPU channel 4 compare match/input capture A interrupt | | | | | | 1101: Activated by TPU channel 5 compare match/input capture A interrupt | | | | | | 1110: Setting prohibited | | | | | | 1111: Setting prohibited | | | | | | The same factor can be selected for more than one channel. In this case, activation starts with the highest-priority channel according to the relative channel priorities. For relative channel priorities, see section 7.5.12, Multi-Channel Operation. | ### **Full Address Mode:** DMACR\_0A and DMACR\_1A | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | DTSZ | 0 | R/W | Data Transfer Size | | | | | | Selects the size of data to be transferred at one time. | | | | | | 0: Byte-size transfer | | | | | | 1: Word-size transfer | | 14 | SAID | 0 | R/W | Source Address Increment/Decrement | | 13 | SAIDE | 0 | R/W | Source Address Increment/Decrement Enable | | | | | | These bits specify whether source address register MARA is to be incremented, decremented, or left unchanged, when data transfer is performed. | | | | | | 00: MARA is fixed | | | | | | 01: MARA is incremented after a data transfer | | | | | | • When DTSZ = 0, MARA is incremented by 1 | | | | | | • When DTSZ = 1, MARA is incremented by 2 | | | | | | 10: MARA is fixed | | | | | | 11: MARA is decremented after a data transfer | | | | | | <ul> <li>When DTSZ = 0, MARA is decremented by</li> </ul> | | | | | | • When DTSZ = 1, MARA is decremented by | | | | | | 2 | | 12 | BLKDIR | 0 | R/W | Block Direction | | 11 | BLKE | 0 | R/W | Block Enable | | | | | | These bits specify whether normal mode or block transfer mode is to be used for data transfer. If block transfer mode is specified, the BLKDIR bit specifies whether the source side or the destination side is to be the block area. | | | | | | x0: Transfer in normal mode | | | | | | <ol> <li>Transfer in block transfer mode (destination<br/>side is block area)</li> </ol> | | | | | | <ol> <li>Transfer in block transfer mode (source side is block area)</li> </ol> | | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|--------------------------------------------------------------------------------------------| | 10 | _ | All 0 | R/W | Reserved | | to<br>8 | | | | These bits can be read from or written to.<br>However, the write value should always be 0. | Legend: x: Don't care ## DMACR\_0B and DMACR\_1B | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | 7 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | 6 | DAID | 0 | R/W | Destination Address Increment/Decrement | | 5 | DAIDE | 0 | R/W | Destination Address Increment/Decrement<br>Enable | | | | These bits specify whether destination address register MARB is to be incremented, decremented, or left unchanged, when data transfer is performed. | | | | | | | | 00: MARB is fixed | | | | | | 01: MARB is incremented after a data transfer | | | | | | • When DTSZ = 0, MARB is incremented by 1 | | | | | <ul> <li>When DTSZ = 1, MARB is incremented by 2</li> <li>10: MARB is fixed</li> </ul> | | | | | | | 11: MARB is decremented after a data transfer | | | | | | | | | | | | <ul> <li>When DTSZ = 0, MARB is decremented by</li> </ul> | | | | | | <ul> <li>When DTSZ = 1, MARB is decremented by</li> <li>2</li> </ul> | | 4 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------| | 3 | DTF3 | 0 | R/W | Data Transfer Factor 3 to 0 | | 2 | DTF2 | 0 | R/W | These bits select the data transfer factor | | 1 | DTF1 | 0 | R/W | (activation source). The factors that can be | | 0 | DTF0 | 0 | R/W | specified differ between normal mode and block transfer mode. | | | | | | Normal Mode | | | | | | 0000: Setting prohibited | | | | | | 0001: Setting prohibited | | | | | | 0010: Activated by DREQ pin falling edge input (detected as a low level in the first transfer after transfer is enabled) | | | | | | 0011: Activated by DREQ pin low-level input | | | | | | 010x: Setting prohibited | | | | | | 0110: Auto-request (cycle steal) | | | | | | 0111: Auto-request (burst) | | | | | | 1xxx: Setting prohibited | | Bit | Bit Name | Initial Value | R/W | Description | |--------|--------------|---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | DTF3 | 0 | R/W | Block Transfer Mode | | 2 | DTF2 | 0 | R/W | 0000: Setting prohibited | | 1<br>0 | DTF1<br>DTF0 | 0 | R/W<br>R/W | 0001: Activated by A/D converter conversion end interrupt | | U | DITO | O | 17/ / / | 0010: Activated by DREQ pin falling edge input | | | | | | 0011: Activated by DREQ pin low-level input | | | | | | 0100: Activated by SCI channel 0 transmission complete interrupt | | | | | | 0101: Activated by SCI channel 0 reception complete interrupt | | | | | | 0110: Activated by SCI channel 1 transmission complete interrupt | | | | | | 0111: Activated by SCI channel 1 reception complete interrupt | | | | | | 1000: Activated by TPU channel 0 compare match/input capture A interrupt | | | | | | 1001: Activated by TPU channel 1 compare match/input capture A interrupt | | | | | | 1010: Activated by TPU channel 2 compare match/input capture A interrupt | | | | | | 1011: Activated by TPU channel 3 compare match/input capture A interrupt | | | | | | 1100: Activated by TPU channel 4 compare match/input capture A interrupt | | | | | | 1101: Activated by TPU channel 5 compare match/input capture A interrupt | | | | | | 1110: Setting prohibited | | | | | | 1111: Setting prohibited | | | | | | The same factor can be selected for more than one channel. In this case, activation starts with the highest-priority channel according to the relative channel priorities. For relative channel priorities, see section 7.5.12, Multi-Channel Operation. | Legend: ×: Don't care ## 7.3.5 DMA Band Control Registers H and L (DMABCRH and DMABCRL) DMABCR controls the operation of each DMAC channel. The bit functions in the DMACR registers differ according to the transfer mode. ### **Short Address Mode:** ### DMABCRH | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | FAE1 | 0 | R/W | Full Address Enable 1 | | | | | | Specifies whether channel 1 is to be used in short address mode or full address mode. In short address mode, channels 1A and 1B can be used as independent channels. | | | | | | 0: Short address mode | | | | | | 1: Full address mode | | 14 | FAE0 | 0 | R/W | Full Address Enable 0 | | | | | | Specifies whether channel 0 is to be used in short address mode or full address mode. In short address mode, channels 0A and 0B can be used as independent channels. | | | | | | 0: Short address mode | | | | | | 1: Full address mode | | 13 | SAE1 | 0 | R/W | Single Address Enable 1 | | | | | | Specifies whether channel 1B is to be used for transfer in dual address mode or single address mode. This bit is invalid in full address mode. | | | | | | 0: Dual address mode | | | | | | 1: Single address mode | | 12 | SAE0 | 0 | R/W | Single Address Enable 0 | | | | | | Specifies whether channel 0B is to be used for transfer in dual address mode or single address mode. This bit is invalid in full address mode. | | | | | | 0: Dual address mode | | | | | | 1: Single address mode | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | DTA1B | 0 | R/W | Data Transfer Acknowledge 1B | | 10 | DTA1A | 0 | R/W | Data Transfer Acknowledge 1A | | 9 | DTA0B | 0 | R/W | Data Transfer Acknowledge 0B | | 8 | DTA0A | 0 | R/W | Data Transfer Acknowledge 0A | | | | | | These bits enable or disable clearing when DMA transfer is performed for the internal interrupt source selected by the DTF3 to DTF0 bits in DMACR. | | | | | | It the DTA bit is set to 1 when DTE = 1, the internal interrupt source is cleared automatically by DMA transfer. When DTE = 1 and DTA = 1, the internal interrupt source does not issue an interrupt request to the CPU or DTC. | | | | | | If the DTA bit is cleared to 0 when DTE = 1, the internal interrupt source is not cleared when a transfer is performed, and can issue an interrupt request to the CPU or DTC in parallel. In this case, the interrupt source should be cleared by the CPU or DTC transfer. | | | | | | When DTE = 0, the internal interrupt source issues an interrupt request to the CPU or DTC regardless of the DTA bit setting. | ### • DMABCRL | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DTE1B | 0 | R/W | Data Transfer Enable 1B | | 6 | DTE1A | 0 | R/W | Data Transfer Enable 1A | | 5 | DTE0B | 0 | R/W | Data Transfer Enable 0B | | 4 | DTE0A | 0 | R/W | Data Transfer Enable 0A | | | | | | If the DTE bit is cleared to 0 when DTIE = 1, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU or DTC. | | | | | | When DTE = 0, data transfer is disabled and the DMAC ignores the activation source selected by the DTF3 to DTF0 bits in DMACR. | | | | | | When DTE = 1, data transfer is enabled and the DMAC waits for a request by the activation source selected by the DTF3 to DTF0 bits in DMACR. When a request is issued by the activation source, DMA transfer is executed. | | | | | | [Clearing conditions] | | | | | | When initialization is performed | | | | | | <ul> <li>When the specified number of transfers<br/>have been completed in a transfer mode<br/>other than repeat mode</li> </ul> | | | | | | <ul> <li>When 0 is written to the DTE bit to forcibly<br/>suspend the transfer, or for a similar reason</li> </ul> | | | | | | [Setting condition] | | | | | | When 1 is written to the DTE bit after reading DTE = 0 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | DTIE1B | 0 | R/W | Data Transfer End Interrupt Enable 1B | | 2 | DTIE1A | 0 | R/W | Data Transfer End Interrupt Enable 1A | | 1 | DTIE0B | 0 | R/W | Data Transfer End Interrupt Enable 0B | | 0 | DTIE0A | 0 | R/W | Data Transfer End Interrupt Enable 0A | | | | | | These bits enable or disable an interrupt to the CPU or DTC when transfer ends. If the DTIE bit is set to 1 when DTE = 0, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU or DTC. | | | | | | A transfer end interrupt can be canceled either<br>by clearing the DTIE bit to 0 in the interrupt<br>handling routine, or by performing processing to<br>continue transfer by setting the transfer counter<br>and address register again, and then setting the<br>DTE bit to 1. | ## **Full Address Mode:** ### • DMABCRH | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------| | 15 | FAE1 | 0 | R/W | Full Address Enable 1 | | | | | | Specifies whether channel 1 is to be used in short address mode or full address mode. | | | | | | In full address mode, channels 1A and 1B are used together as channel 1. | | | | | | 0: Short address mode | | | | | | 1: Full address mode | | 14 | FAE0 | 0 | R/W | Full Address Enable 0 | | | | | | Specifies whether channel 0 is to be used in short address mode or full address mode. | | | | | | In full address mode, channels 0A and 0B are used together as channel 0. | | | | | | 0: Short address mode | | | | | | 1: Full address mode | | 13 | _ | 0 | R/W | Reserved | | 12 | _ | 0 | R/W | These bits can be read from or written to.<br>However, the write value should always be 0. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | DTA1 | 0 | R/W | Data Transfer Acknowledge 1 | | | | | | These bits enable or disable clearing when DMA transfer is performed for the internal interrupt source selected by the DTF3 to DTF0 bits in DMACR of channel 1. | | | | | | It the DTA1 bit is set to 1 when DTE1 = 1, the internal interrupt source is cleared automatically by DMA transfer. When DTE1 = 1 and DTA1 = 1, the internal interrupt source does not issue an interrupt request to the CPU or DTC. | | | | | | It the DTA1 bit is cleared to 0 when DTE1 = 1, the internal interrupt source is not cleared when a transfer is performed, and can issue an interrupt request to the CPU or DTC in parallel. In this case, the interrupt source should be cleared by the CPU or DTC transfer. | | | | | | When DTE1 = 0, the internal interrupt source issues an interrupt request to the CPU or DTC regardless of the DTA1 bit setting. | | | | | | The state of the DTME1 bit does not affect the above operations. | | 10 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | 9 | DTA0 | 0 | R/W | Data Transfer Acknowledge 0 | | | | | | These bits enable or disable clearing when DMA transfer is performed for the internal interrupt source selected by the DTF3 to DTF0 bits in DMACR of channel 0. | | | | | | It the DTA0 bit is set to 1 when DTE0 = 1, the internal interrupt source is cleared automatically by DMA transfer. When DTE0 = 1 and DTA0 = 1, the internal interrupt source does not issue an interrupt request to the CPU or DTC. | | | | | | It the DTA0 bit is cleared to 0 when DTE0 = 1, the internal interrupt source is not cleared when a transfer is performed, and can issue an interrupt request to the CPU or DTC in parallel. In this case, the interrupt source should be cleared by the CPU or DTC transfer. | | | | | | When DTE0 = 0, the internal interrupt source issues an interrupt request to the CPU or DTC regardless of the DTA0 bit setting. | | | | | | The state of the DTME0 bit does not affect the above operations. | | | | | | Rev 4.00 02/04 page 277 of 1088 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------| | 8 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | ### • DMABCRL | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DTME1 | 0 | R/W | Data Transfer Master Enable 1 | | | | | | Together with the DTE1 bit, this bit controls enabling or disabling of data transfer on channel 1. When both the DTME1 bit and DTE1 bit are set to 1, transfer is enabled for channel 1. | | | | | | If channel 1 is in the middle of a burst mode transfer when an NMI interrupt is generated, the DTME1 bit is cleared, the transfer is interrupted, and bus mastership passes to the CPU. When the DTME1 bit is subsequently set to 1 again, the interrupted transfer is resumed. In block transfer mode, however, the DTME1 bit is not cleared by an NMI interrupt, and transfer is not interrupted. | | | | | | [Clearing conditions] | | | | | | When initialization is performed | | | | | | When NMI is input in burst mode | | | | | | <ul> <li>When 0 is written to the DTME1 bit</li> </ul> | | | | | | [Setting condition] | | | | | | When 1 is written to DTME1 after reading DTME1 = 0 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | DTE1 | 0 | R/W | Data Transfer Enable 1 | | | | | | Enables or disables DMA transfer for the activation source selected by the DTF3 to DTF0 bits in DMACR of channel 1. | | | | | | When DTE1 = 0, data transfer is disabled and the activation source is ignored. If the activation source is an internal interrupt, an interrupt request is issued to the CPU or DTC. If the DTE1 bit is cleared to 0 when DTIE1 = 1, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU. | | | | | | When DTE1 = 1 and DTME1 = 1, data transfer is enabled and the DMAC waits for a request by the activation source. When a request is issued by the activation source, DMA transfer is executed. | | | | | | [Clearing conditions] | | | | | | When initialization is performed | | | | | | <ul> <li>When the specified number of transfers<br/>have been completed</li> </ul> | | | | | | <ul> <li>When 0 is written to the DTE1 bit to forcibly<br/>suspend the transfer, or for a similar reason</li> </ul> | | | | | | [Setting condition] | | | | | | When 1 is written to the DTE1 bit after reading DTE1 = 0 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | DTME0 | 0 | R/W | Data Transfer Master Enable 0 | | | | | | Together with the DTE0 bit, this bit controls enabling or disabling of data transfer on channel 0. When both the DTME0 bit and DTE0 bit are set to 1, transfer is enabled for channel 0. | | | | | | If channel 0 is in the middle of a burst mode transfer when an NMI interrupt is generated, the DTME0 bit is cleared, the transfer is interrupted, and bus mastership passes to the CPU. When the DTME0 bit is subsequently set to 1 again, the interrupted transfer is resumed. In block transfer mode, however, the DTME0 bit is not cleared by an NMI interrupt, and transfer is not interrupted. | | | | | | [Clearing conditions] | | | | | | When initialization is performed | | | | | | When NMI is input in burst mode | | | | | | When 0 is written to the DTME0 bit | | | | | | [Setting condition] | | | | | | When 1 is written to DTME0 after reading DTME0 = 0 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | DTE0 | 0 | R/W | Data Transfer Enable 0 | | | | | | Enables or disables DMA transfer for the activation source selected by the DTF3 to DTF0 bits in DMACR of channel 0. | | | | | | When DTE0 = 0, data transfer is disabled and the activation source is ignored. If the activation source is an internal interrupt, an interrupt request is issued to the CPU or DTC. If the DTE0 bit is cleared to 0 when DTIE0 = 1, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU. | | | | | | When DTE0 = 1 and DTME0 = 1, data transfer is enabled and the DMAC waits for a request by the activation source. When a request is issued by the activation source, DMA transfer is executed. | | | | | | [Clearing conditions] | | | | | | When initialization is performed | | | | | | <ul> <li>When the specified number of transfers<br/>have been completed</li> </ul> | | | | | | <ul> <li>When 0 is written to the DTE0 bit to forcibly<br/>suspend the transfer, or for a similar reason</li> </ul> | | | | | | [Setting condition] | | | | | | When 1 is written to the DTE0 bit after reading DTE0 = 0 | | 3 | DTIE1B | 0 | R/W | Data Transfer Interrupt Enable 1B | | | | | | Enables or disables an interrupt to the CPU or DTC when transfer on channel 1 is interrupted. If the DTME1 bit is cleared to 0 when DTIE1B = 1, the DMAC regards this as indicating a break in the transfer, and issues a transfer break interrupt request to the CPU or DTC. | | | | | | A transfer break interrupt can be canceled either by clearing the DTIE1B bit to 0 in the interrupt handling routine, or by performing processing to continue transfer by setting the DTME1 bit to 1. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | DTIE1A | 0 | R/W | Data Transfer End Interrupt Enable 1A | | | | | | Enables or disables an interrupt to the CPU or DTC when transfer ends. If the DTE1 bit is cleared to 1 when DTIE1A = 1, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU or DTC. | | | | | | A transfer end interrupt can be canceled either<br>by clearing the DTIE1A bit to 0 in the interrupt<br>handling routine, or by performing processing to<br>continue transfer by setting the transfer counter<br>and address register again, and then setting the<br>DTE1 bit to 1. | | 1 | DTIE0B | 0 | R/W | Data Transfer Interrupt Enable 0B | | | | | | Enables or disables an interrupt to the CPU or DTC when transfer on channel 1 is interrupted. If the DTME0 bit is cleared to 0 when DTIE0B = 1, the DMAC regards this as indicating a break in the transfer, and issues a transfer break interrupt request to the CPU or DTC. | | | | | | A transfer break interrupt can be canceled either by clearing the DTIE0B bit to 0 in the interrupt handling routine, or by performing processing to continue transfer by setting the DTME0 bit to 1. | | 0 | DTIE0A | 0 | R/W | Data Transfer End Interrupt Enable 0A | | | | | | Enables or disables an interrupt to the CPU or DTC when transfer ends. If the DTE0 bit is cleared to 0 when DTIE0A = 1, the DMAC regards this as indicating the end of a transfer, and issues a transfer end interrupt request to the CPU or DTC. | | | | | | A transfer end interrupt can be canceled either<br>by clearing the DTIE0A bit to 0 in the interrupt<br>handling routine, or by performing processing to<br>continue transfer by setting the transfer counter<br>and address register again, and then setting the<br>DTE0 bit to 1. | #### 7.3.6 DMA Write Enable Register (DMAWER) The DMAC can activate the DTC with a transfer end interrupt, rewrite the channel on which the transfer ended using a DTC chain transfer, and then reactivate the DTC. DMAWER applies restrictions for changing all bits of DMACR, and specific bits for DMATCR and DMABCR for the specific channel, to prevent inadvertent rewriting of registers other than those for the channel concerned. The restrictions applied by DMAWER are valid for the DTC. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|------------------------------------------------------------------------------------------------------| | 7 | _ | All 0 | _ | Reserved | | to<br>4 | | | | These bits are always read as 0 and cannot be modified. | | 3 | WE1B | 0 | R/W | Write Enable 1B | | | | | | Enables or disables writes to all bits in DMACR1B, bits 11, 7, and 3 in DMABCR, and bit 5 in DMATCR. | | | | | | 0: Writes are disabled | | | | | | 1: Writes are enabled | | 2 | WE1A | 0 | R/W | Write Enable 1A | | | | | | Enables or disables writes to all bits in DMACR1A, and bits 10, 6, and 2 in DMABCR. | | | | | | 0: Writes are disabled | | | | | | 1: Writes are enabled | | 1 | WE0B | 0 | R/W | Write Enable 0B | | | | | | Enables or disables writes to all bits in DMACR0B, bits 9, 5, and 1 in DMABCR, and bit 4 in DMATCR. | | | | | | 0: Writes are disabled | | | | | | 1: Writes are enabled | | 0 | WE0A | 0 | R/W | Write Enable 0A | | | | | | Enables or disables writes to all bits in DMACR0A, and bits 8, 4, and 0 in DMABCR. | | | | | | 0: Writes are disabled | | | | | | 1: Writes are enabled | Figure 7.2 shows the transfer areas for activating the DTC with a channel 0A transfer end interrupt request, and reactivating channel 0A. The address register and count register areas are set again during the first DTC transfer, then the control register area is set again during the second DTC chain transfer. When re-setting the control register area, perform masking by setting bits in DMAWER to prevent modification of the contents of other channels. Figure 7.2 Areas for Register Re-Setting by DTC (Channel 0A) Writes by the DTC to bits 15 to 12 (FAE and SAE) in DMABCR are invalid regardless of the DMAWER settings. These bits should be changed, if necessary, by CPU processing. In writes by the DTC to bits 7 to 4 (DTE) in DMABCR, 1 can be written without first reading 0. To reactivate a channel set to full address mode, write 1 to both Write Enable A and Write Enable B for the channel to be reactivated. MAR, IOAR, and ETCR can always be written to regardless of the DMAWER settings. When modifying these registers, the channel to be modified should be halted. ### 7.3.7 DMA Terminal Control Register (DMATCR) DMATCR controls enabling or disabling of output from the DMAC transfer end pin. A port can be set for output automatically, and a transfer end signal output, by setting the appropriate bit. The TEND pin is available only for channel B in short address mode. Except for the block transfer mode, a transfer end signal asserts in the transfer cycle in which the transfer counter contents reaches 0 regardless of the activation source. In the block transfer mode, a transfer end signal asserts in the transfer cycle in which the block counter contents reaches 0. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|------------------------------------------------------------------------------| | 7 | _ | 0 | _ | Reserved | | 6 | _ | 0 | _ | These bits are always read as 0 and cannot be modified. | | 5 | TEE1 | 0 | R/W | Transfer End Enable 1 | | | | | | Enables or disables transfer end pin 1 (TEND1) output. | | | | | | 0: TEND1 pin output disabled | | | | | | 1: TEND1 pin output enabled | | 4 | TEE0 | 0 | R/W | Transfer End Enable 0 | | | | | | Enables or disables transfer end pin 0 ( $\overline{\text{TEND0}}$ ) output. | | | | | | 0: TEND0 pin output disabled | | | | | | 1: TEND0 pin output enabled | | 3 | _ | All 0 | _ | Reserved | | to<br>0 | | | | These bits are always read as 0 and cannot be modified. | #### 7.4 Activation Sources DMAC activation sources consist of internal interrupt requests, external requests, and autorequests. The DMAC activation sources that can be specified depend on the transfer mode and channel, as shown in table 7.3. Table 7.3 DMAC Activation Sources | | Short Address Mode | | Full Address Mode | | | |-----------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Activation Source | | Channels<br>0B and 1B | Normal<br>Mode | Block<br>Transfer<br>Mode | | | ADI | 0 | 0 | × | 0 | | | TXI0 | 0 | 0 | × | 0 | | | RXI0 | 0 | 0 | × | 0 | | | TXI1 | 0 | 0 | × | 0 | | | RXI1 | 0 | 0 | × | 0 | | | TGI0A | 0 | 0 | × | 0 | | | TGI1A | 0 | 0 | × | 0 | | | TGI2A | 0 | 0 | × | 0 | | | TGI3A | 0 | 0 | × | 0 | | | TGI4A | 0 | 0 | × | 0 | | | TGI5A | 0 | 0 | × | 0 | | | DREQ pin falling edge input | × | 0 | 0 | 0 | | | DREQ pin low-level input | × | 0 | 0 | 0 | | | Auto-request | | × | 0 | × | | | | ADI TXI0 RXI0 TXI1 RXI1 TGI0A TGI1A TGI2A TGI3A TGI4A TGI5A DREQ pin falling edge input DREQ pin low-level input | Source Channels 0A and 1A ADI O TXI0 O RXI0 O TXI1 O RXI1 O TGI0A O TGI1A O TGI2A O TGI3A O TGI4A O TGI5A O DREQ pin falling edge input × DREQ pin low-level input × | Source Channels OA and 1A Channels OB and 1B ADI O O TXI0 O O RXI0 O O TXI1 O O RXI1 O O TGI0A O O TGI1A O O TGI2A O O TGI3A O O TGI4A O O TGI5A O O DREQ pin falling edge input X O DREQ pin low-level input X O | Source Channels OA and 1A Channels OB and 1B Normal Mode ADI O X TXI0 O X RXI0 O X TXI1 O X RXI1 O X TGI0A O X TGI2A O X TGI3A O X TGI4A O X TGI5A O X DREQ pin falling edge input X O DREQ pin low-level input X O | | #### Legend: : Can be specified ×: Cannot be specified ## 7.4.1 Activation by Internal Interrupt Request An interrupt request selected as a DMAC activation source can also simultaneously generate an interrupt request for the CPU or DTC. For details, see section 5, Interrupt Controller. With activation by an internal interrupt request, the DMAC accepts the interrupt request independently of the interrupt controller. Consequently, interrupt controller priority settings are irrelevant. If the DMAC is activated by a CPU interrupt source or an interrupt request that is not used as a DTC activation source (DTA = 1), the interrupt request flag is cleared automatically by the DMA transfer. With ADI, TXI, and RXI interrupts, however, the interrupt source flag is not cleared unless the relevant register is accessed in a DMA transfer. If the same interrupt is used as an activation source for more than one channel, the interrupt request flag is cleared when the highest-priority channel is activated. Transfer requests for other channels are held pending in the DMAC, and activation is carried out in order of priority. When DTE = 0 after completion of a transfer, an interrupt request from the selected activation source is not sent to the DMAC, regardless of the DTA bit setting. In this case, the relevant interrupt request is sent to the CPU or DTC. When an interrupt request signal for DMAC activation is also used for an interrupt request to the CPU or DTC activation (DTA = 0), the interrupt request flag is not cleared by the DMAC. #### 7.4.2 Activation by External Request If an external request $(\overline{DREQ} \text{ pin})$ is specified as a DMAC activation source, the relevant port should be set to input mode in advance. Level sensing or edge sensing can be used for external requests. External request operation in normal mode of short address mode or full address mode is described below. When edge sensing is selected, a byte or word is transferred each time a high-to-low transition is detected on the $\overline{DREQ}$ pin. The next data transfer may not be performed if the next edge is input before data transfer is completed. When level sensing is selected, the DMAC stands by for a transfer request while the $\overline{DREQ}$ pin is held high. While the $\overline{DREQ}$ pin is held low, transfers continue in succession, with the bus being released each time a byte or word is transferred. If the $\overline{DREQ}$ pin goes high in the middle of a transfer, the transfer is interrupted and the DMAC stands by for a transfer request. ### 7.4.3 Activation by Auto-Request Auto-request is activated by register setting only, and transfer continues to the end. With auto-request activation, cycle steal mode or burst mode can be selected. In cycle steal mode, the DMAC releases the bus to another bus master each time a byte or word is transferred. DMA and CPU cycles are usually repeated alternately. In burst mode, the DMAC keeps possession of the bus until the end of the transfer so that transfer is performed continuously. # 7.5 Operation ### 7.5.1 Transfer Modes Table 7.4 lists the DMAC transfer modes. **Table 7.4 DMAC Transfer Modes** | Transfer Mode | | Tra | ansfer Source | R | emarks | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------| | address mode (1) | 1-byte or 1-word transfer for a single transfer request Specify source and destination addresses to transfer data in two bus cycles. Sequential mode Memory address incremented or decremented by 1 or 2 Number of transfers: 1 to 65,536 Idle mode Memory address fixed Number of transfers: 1 to 65,536 Repeat mode Memory address incremented or decremented | • | TPU channel 0 to 5 compare match/input capture A interrupt SCI transmission complete interrupt SCI reception complete interrupt A/D converter conversion end interrupt External request | • | Up to 4 channels can operate independently External request applies to channel B only Single address mode applies to channel B only | | Transfer Mo | ode | Transfer Source | Remarks | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Short<br>address<br>mode | Single address mode 1-byte or 1-word transfer for a single transfer request 1-bus cycle transfer by means of DACK pin instead of using address for specifying I/O Sequential mode, idle mode, or repeat mode can be specified | External request | <ul> <li>Up to 4 channels can operate independently</li> <li>External request applies to channel B only</li> <li>Single address mode applies to channel B only</li> </ul> | | Full<br>address<br>mode | Normal mode (1) Auto-request Transfer request is internally held Number of transfers (1 to 65,536) is continuously sent Burst/cycle steal transfer can be selected (2) External request 1-byte or 1-word transfer for a single transfer request Number of transfers: 1 to 65,536 | Auto-request External request | Max. 2-channel operation, combining channels A and B | | | Block transfer mode Transfer of 1-block, size selected for a single transfer request Number of transfers: 1 to 65,536 Source or destination can be selected as block area Block size: 1 to 256 bytes or word | A/D converter | | #### 7.5.2 Sequential Mode Sequential mode can be specified by clearing the RPE bit in DMACR to 0. In sequential mode, MAR is updated after each byte or word transfer in response to a single transfer request, and this is executed the number of times specified in ETCR. One address is specified by MAR, and the other by IOAR. The transfer direction can be specified by the DTDIR bit in DMACR. Table 7.5 summarizes register functions in sequential mode. **Table 7.5** Register Functions in Sequential Mode | | Function | | | | |----------------------|-------------------------------|-------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------| | Register | DTDIR = 0 | DTDIR = 1 | Initial Setting | Operation | | 23 0<br>MAR : | Source<br>address<br>register | Destination address register | Start address of transfer destination or transfer source | Incremented/<br>decremented every<br>transfer | | 23 15 0<br>H'FF IOAR | Destination address register | Source<br>address<br>register | Start address of transfer source or transfer destination | Fixed | | 15 0<br>ETCR | Transfer co | unter | Number of transfers | Decremented every<br>transfer; transfer<br>ends when count<br>reaches H'0000 | MAR specifies the start address of the transfer source or transfer destination as 24 bits. MAR is incremented or decremented by 1 or 2 each time a byte or word is transferred. IOAR specifies the lower 16 bits of the other address. The 8 bits above IOAR have a value of H'FF. Figure 7.3 illustrates operation in sequential mode. Figure 7.3 Operation in Sequential Mode The number of transfers is specified as 16 bits in ETCR. ETCR is decremented by 1 each time a data transfer is executed, and when its value reaches H'0000, the DTE bit is cleared and data transfer ends. If the DTIE bit is set to 1 at this time, an interrupt request is sent to the CPU or DTC. The maximum number of transfers, when H'0000 is set in ETCR, is 65,536. Transfer requests (activation sources) consist of A/D converter conversion end interrupts, external requests, SCI transmission complete and reception complete interrupts, and TPU channel 0 to 5 compare match/input capture A interrupts. External requests can only be specified for channel B. Figure 7.4 shows an example of the setting procedure for sequential mode. Figure 7.4 Example of Sequential Mode Setting Procedure #### 7.5.3 Idle Mode Idle mode can be specified by setting the RPE bit in DMACR and DTIE bit in DMABCRL to 1. In idle mode, one byte or word is transferred in response to a single transfer request, and this is executed the number of times specified in ETCR. One address is specified by MAR, and the other by IOAR. The transfer direction can be specified by the DTDIR bit in DMACR. Table 7.6 summarizes register functions in idle mode. **Table 7.6** Register Functions in Idle Mode | | Function | | | | |----------------------|-------------------------------------|-------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------| | Register | DTDIR = 0 DTDIR = 1 Initial Setting | | Initial Setting | Operation | | 23 0<br>MAR | Source<br>address<br>register | Destination address register | Start address of transfer destination or transfer source | Fixed | | 23 15 0<br>H'FF IOAR | Destination address register | Source<br>address<br>register | Start address of transfer source or transfer destination | Fixed | | 15 0<br>ETCR | Transfer co | unter | Number of transfers | Decremented every<br>transfer; transfer<br>ends when count<br>reaches H'0000 | MAR specifies the start address of the transfer source or transfer destination as 24 bits. MAR is neither incremented nor decremented by a data transfer. IOAR specifies the lower 16 bits of the other address. The upper 8 bits of IOAR have a value of H'FF. Figure 7.5 illustrates operation in idle mode. Figure 7.5 Operation in Idle Mode The number of transfers is specified as 16 bits in ETCR. ETCR is decremented by 1 each time a transfer is executed, and when its value reaches H'0000, the DTE bit is cleared and data transfer ends. If the DTIE bit is set to 1 at this time, an interrupt request is sent to the CPU or DTC. The maximum number of transfers, when H'0000 is set in ETCR, is 65,536. Transfer requests (activation sources) consist of A/D converter conversion end interrupts, external requests, SCI transmission complete and reception complete interrupts, and TPU channel 0 to 5 compare match/input capture A interrupts. External requests can only be specified for channel B. Figure 7.6 shows an example of the setting procedure for idle mode. Figure 7.6 Example of Idle Mode Setting Procedure ### 7.5.4 Repeat Mode Repeat mode can be specified by setting the RPE bit in DMACR to 1, and clearing the DTIE bit in DMABCRL to 0. In repeat mode, MAR is updated after each byte or word transfer in response to a single transfer request, and this is executed the number of times specified in ETCRL. On completion of the specified number of transfers, MAR and ETCRL are automatically restored to their original settings and operation continues. One address is specified by MAR, and the other by IOAR. The transfer direction can be specified by the DTDIR bit in DMACR. Table 7.7 summarizes register functions in repeat mode. **Table 7.7** Register Functions in Repeat Mode | | Function | | | | |----------------------|-------------------------------|------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------| | Register | DTDIR = 0 | DTDIR = 1 | Initial Setting | Operation | | 23 0<br>: MAR : | Source<br>address<br>register | Destination<br>address<br>register | Start address of transfer destination or transfer source | Incremented/ decremented every transfer. Initial setting is restored when value reaches H'0000 | | 23 15 0<br>H'FF IOAR | Destination address register | Source<br>address<br>register | Start address of transfer source or transfer destination | Fixed | | 7 0<br>ETCRH | Holds numb<br>transfers | er of | Number of transfers | Fixed | | 7 V 0 ETCRL | Transfer co | unter | Number of transfers | Decremented every<br>transfer.<br>Loaded with ETCRH<br>value when count<br>reaches H'00 | MAR specifies the start address of the transfer source or transfer destination as 24 bits. MAR is incremented or decremented by 1 or 2 each time a byte or word is transferred. IOAR specifies the lower 16 bits of the other address. The upper 8 bits of IOAR have a value of HFF. The number of transfers is specified as 8 bits by ETCRH and ETCRL. The maximum number of transfers, when H'00 is set in both ETCRH and ETCRL, is 256. In repeat mode, ETCRL functions as the transfer counter, and ETCRH is used to hold the number of transfers. ETCRL is decremented by 1 each time a data transfer is executed, and when its value reaches H'00, it is loaded with the value in ETCRH. At the same time, the value set in MAR is restored in accordance with the values of the DTSZ and DTID bits in DMACR. The MAR restoration operation is as shown below. $$MAR = MAR - (-1)^{DTID} \cdot 2^{DTSZ} \cdot ETCRH$$ The same value should be set in ETCRH and ETCRL. In repeat mode, operation continues until the DTE bit in DMABCRL is cleared. To end the transfer operation, therefore, the DTE bit should be cleared to 0. A transfer end interrupt request is not sent to the CPU or DTC. By setting the DTE bit to 1 again after it has been cleared, the operation can be restarted from the transfer after that terminated when the DTE bit was cleared. Figure 7.7 illustrates operation in repeat mode. Figure 7.7 Operation in Repeat mode Transfer requests (activation sources) consist of A/D converter conversion end interrupts, external requests, SCI transmission complete and reception complete interrupts, and TPU channel 0 to 5 compare match/input capture A interrupts. External requests can only be specified for channel B. Figure 7.8 shows an example of the setting procedure for repeat mode. Figure 7.8 Example of Repeat Mode Setting Procedure ### 7.5.5 Single Address Mode Single address mode can only be specified for channel B. This mode can be specified by setting the SAE bit in DMABCRH to 1 in short address mode. One address is specified by MAR, and the other is set automatically to the data transfer acknowledge pin (DACK). The transfer direction can be specified by the DTDIR bit in DMACR. Table 7.8 summarizes register functions in single address mode. Table 7.8 Register Functions in Single Address Mode | | Fun | ction | | | |---------------|-------------------------------|------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------| | Register | DTDIR = 0 | DTDIR = 1 | Initial Setting | Operation | | 23 0<br>MAR : | Source<br>address<br>register | Destination<br>address<br>register | Start address of transfer destination or transfer source | See sections 7.5.2,<br>Sequential Mode,<br>7.5.3, Idle Mode,<br>and 7.5.4, Repeat<br>Mode. | | DACK pin | Write<br>strobe | Read<br>strobe | (Set automatically<br>by SAE bit; IOAR is<br>invalid) | Strobe for external device | | 15 0<br>ETCR | Transfer co | unter | Number of transfers | See sections 7.5.2,<br>Sequential Mode,<br>7.5.3, Idle Mode,<br>and 7.5.4, Repeat<br>Mode. | MAR specifies the start address of the transfer source or transfer destination as 24 bits. IOAR is invalid; in its place the strobe for external devices $(\overline{DACK})$ is output. Figure 7.9 illustrates operation in single address mode (when sequential mode is specified). Figure 7.9 Operation in Single Address Mode (When Sequential Mode Is Specified) Figure 7.10 shows an example of the setting procedure for single address mode (when sequential mode is specified). Figure 7.10 Example of Single Address Mode Setting Procedure (When Sequential Mode Is Specified) #### 7.5.6 Normal Mode In normal mode, transfer is performed with channels A and B used in combination. Normal mode can be specified by setting the FAE bit in DMABCRH to 1 and clearing the BLKE bit in DMACRA to 0. In normal mode, MAR is updated after data transfer of a byte or word in response to a single transfer request, and this is executed the number of times specified in ETCRA. The transfer source is specified by MARA, and the transfer destination by MARB. Table 7.9 summarizes register functions in normal mode. **Table 7.9** Register Functions in Normal Mode | Register | Function | Initial Setting | Operation | |------------------|------------------------------|---------------------------------------|------------------------------------------------------------------------------| | 23 0<br>: MARA : | Source address register | Start address of transfer source | Incremented/decremented every transfer, or fixed | | 23 0<br>MARB | Destination address register | Start address of transfer destination | Incremented/decremented every transfer, or fixed | | 15 0<br>ETÇRA | Transfer counter | Number of transfers | Decremented every<br>transfer; transfer ends<br>when count reaches<br>H'0000 | MARA and MARB specify the start addresses of the transfer source and transfer destination, respectively, as 24 bits. MAR can be incremented or decremented by 1 or 2 each time a byte or word is transferred, or can be fixed. Incrementing, decrementing, or holding a fixed value can be set separately for MARA and MARB. The number of transfers is specified by ETCRA as 16 bits. ETCRA is decremented by 1 each time a transfer is performed, and when its value reaches H'0000 the DTE bit in DMABCRL is cleared and transfer ends. If the DTIE bit in DMABCRL is set to 1 at this time, an interrupt request is sent to the CPU or DTC. The maximum number of transfers, when H'0000 is set in ETCRA, is 65,536. Figure 7.11 illustrates operation in normal mode. Figure 7.11 Operation in Normal Mode Transfer requests (activation sources) are external requests and auto-requests. With auto-request, the DMAC is only activated by register setting, and the specified number of transfers are performed automatically. With auto-request, cycle steal mode or burst mode can be selected. In cycle steal mode, the bus is released to another bus master each time a transfer is performed. In burst mode, the bus is held continuously until transfer ends. Figure 7.12 shows an example of the setting procedure for normal mode. Figure 7.12 Example of Normal Mode Setting Procedure ### 7.5.7 Block Transfer Mode In block transfer mode, data transfer is performed with channels A and B used in combination. Block transfer mode can be specified by setting the FAE bit in DMABCRH and the BLKE bit in DMACRA to 1. In block transfer mode, a data transfer of the specified block size is carried out in response to a single transfer request, and this is executed for the number of times specified in ETCRB. The transfer source is specified by MARA, and the transfer destination by MARB. Either the transfer source or the transfer destination can be selected as a block area (an area composed of a number of bytes or words). Table 7.10 summarizes register functions in block transfer mode. Table 7.10 Register Functions in Block Transfer Mode | Register | Function | Initial Setting | Operation | |-----------------|------------------------------|---------------------------------------|------------------------------------------------------------------------------------| | 23 0<br>MARA | Source address register | Start address of transfer source | Incremented/decremented every transfer, or fixed | | 23 0<br>MARB | Destination address register | Start address of transfer destination | Incremented/decremented every transfer, or fixed | | 7 0<br>ETCRAH | Holds block<br>size | Block size | Fixed | | 7 ▼ 0<br>ETCRAL | Block size counter | Block size | Decremented every<br>transfer; ETCRH value<br>copied when count<br>reaches H'00 | | 15 0<br>ETÇRB | Block transfer counter | Number of block transfers | Decremented every block<br>transfer; transfer ends<br>when count reaches<br>H'0000 | MARA and MARB specify the start addresses of the transfer source and transfer destination, respectively, as 24 bits. MAR can be incremented or decremented by 1 or 2 each time a byte or word is transferred, or can be fixed. Incrementing, decrementing, or holding a fixed value can be set separately for MARA and MARB. Whether a block is to be designated for MARA or for MARB is specified by the BLKDIR bit in DMACRA. To specify the number of transfers, if M is the size of one block (where M=1 to 256) and N transfers are to be performed (where N=1 to 65,536), M is set in both ETCRAH and ETCRAL, and N in ETCRB. Figure 7.13 illustrates operation in block transfer mode when MARB is designated as a block area. Figure 7.13 Operation in Block Transfer Mode (BLKDIR = 0) Figure 7.14 illustrates operation in block transfer mode when MARA is designated as a block area. Figure 7.14 Operation in Block Transfer Mode (BLKDIR = 1) ETCRAL is decremented by 1 each time a byte or word transfer is performed. In response to a single transfer request, burst transfer is performed until the value in ETCRAL reaches H'00. ETCRAL is then loaded with the value in ETCRAH. At this time, the value in the MAR register for which a block designation has been given by the BLKDIR bit in DMACRA is restored in accordance with the DTSZ, SAID/DAID, and SAIDE/DAIDE bits in DMACR. ETCRB is decremented by 1 after every block transfer, and when the count reaches H'0000 the DTE bit in DMABCRL is cleared and transfer ends. If the DTIE bit in DMABCRL is set to 1 at this point, an interrupt request is sent to the CPU or DTC. Rev. 4.00, 02/04, page 306 of 1088 Figure 7.15 shows the operation flow in block transfer mode. Figure 7.15 Operation Flow in Block Transfer Mode Transfer requests (activation sources) consist of A/D converter conversion end interrupts, external requests, SCI transmission complete and reception complete interrupts, and TPU channel 0 to 5 compare match/input capture A interrupts. Figure 7.16 shows an example of the setting procedure for block transfer mode. Figure 7.16 Example of Block Transfer Mode Setting Procedure ### 7.5.8 Basic Bus Cycles An example of the basic DMAC bus cycle timing is shown in figure 7.17. In this example, word-size transfer is performed from 16-bit, 2-state access space to 8-bit, 3-state access space. When the bus is transferred from the CPU to the DMAC, a source address read and destination address write are performed. The bus is not released in response to another bus request, etc., between these read and write operations. As like CPU cycles, DMA cycles conform to the bus controller settings. The address is not output to the external address bus in an access to on-chip memory or an internal I/O register. Figure 7.17 Example of DMA Transfer Bus Timing ## 7.5.9 DMA Transfer (Dual Address Mode) Bus Cycles **Short Address Mode:** Figure 7.18 shows a transfer example in which $\overline{\text{TEND}}$ output is enabled and byte-size short address mode transfer (sequential/idle/repeat mode) is performed from external 8-bit, 2-state access space to internal I/O space. Figure 7.18 Example of Short Address Mode Transfer A byte or word transfer is performed for a single transfer request, and after the transfer, the bus is released. While the bus is released, one or more bus cycles are executed by the CPU or DTC. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. In repeat mode, when $\overline{\text{TEND}}$ output is enabled, $\overline{\text{TEND}}$ output goes low in the transfer end cycle. Full Address Mode (Cycle Steal Mode): Figure 7.19 shows a transfer example in which TEND output is enabled and word-size full address mode transfer (cycle steal mode) is performed from external 16-bit, 2-state access space to external 16-bit, 2-state access space. Figure 7.19 Example of Full Address Mode Transfer (Cycle Steal) A byte or word transfer is performed for a single transfer request, and after the transfer, the bus is released. While the bus is released, one bus cycle is executed by the CPU or DTC. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. **Full Address Mode (Burst Mode):** Figure 7.20 shows a transfer example in which TEND output is enabled and word-size full address mode transfer (burst mode) is performed from external 16-bit, 2-state access space to external 16-bit, 2-state access space. Figure 7.20 Example of Full Address Mode Transfer (Burst Mode) In burst mode, one-byte or one-word transfers are executed consecutively until transfer ends. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. If a request from another higher-priority channel is generated after burst transfer starts, that channel has to wait until the burst transfer ends. If an NMI interrupt is generated while a channel designated for burst transfer is in the transfer enabled state, the DTME bit in DMABCRL is cleared and the channel is placed in the transfer disabled state. If burst transfer has already been activated inside the DMAC, the bus is released on completion of a one-byte or one-word transfer within the burst transfer, and burst transfer is suspended. If the last transfer cycle of the burst transfer has already been activated inside the DMAC, execution continues to the end of the transfer even if the DTME bit is cleared. Full Address Mode (Block Transfer Mode): Figure 7.21 shows a transfer example in which TEND output is enabled and word-size full address mode transfer (block transfer mode) is performed from internal 16-bit, 1-state access space to external 16-bit, 2-state access space. Figure 7.21 Example of Full Address Mode Transfer (Block Transfer Mode) A one-block transfer is performed for a single transfer request, and after the transfer the bus is released. While the bus is released, one or more bus cycles are executed by the CPU or DTC. In the transfer end cycle of each block (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. Even if an NMI interrupt is generated during data transfer, block transfer operation is not affected until data transfer for one block has ended. **DREQ** Pin Falling Edge Activation Timing: Set the DTA bit in DMABCRH to 1 for the channel for which the DREQ pin is selected. Figure 7.22 shows an example of normal mode transfer activated by the DREQ pin falling edge. Figure 7.22 Example of **DREO** Pin Falling Edge Activated Normal Mode Transfer $\overline{DREQ}$ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the $\overline{DREQ}$ pin low level is sampled while acceptance by means of the $\overline{DREQ}$ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared, and $\overline{DREQ}$ pin high level sampling for edge detection is started. If $\overline{DREQ}$ pin high level sampling has been completed by the time the DMA write cycle ends, acceptance resumes after the end of the write cycle, $\overline{DREQ}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. Figure 7.23 shows an example of block transfer mode transfer activated by the $\overline{\text{DREQ}}$ pin falling edge. - and the request is held. - [2] [5] The request is cleared at the next bus break, and activation is started in the DMAC. - [3] [6] Start of DMA cycle; DREQ pin high level sampling on the rising edge of $\phi$ starts. - [4] [7] When the DREQ pin high level has been sampled, acceptance is resumed after the dead cycle is completed. (As in [1], the $\overline{DREQ}$ pin low level is sampled on the rising edge of $\phi$ , and the request is held.) Note: In write data buffer mode, bus breaks from [2] to [7] may be hidden, and not visible. Figure 7.23 Example of DREO Pin Falling Edge Activated Block Transfer Mode Transfer DREQ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the DREQ pin low level is sampled while acceptance by means of the DREQ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared, and DREO pin high level sampling for edge detection is started. If DREO pin high level sampling has been completed by the time the DMA dead cycle ends, acceptance resumes after the end of the dead cycle, DREQ pin low level sampling is performed again, and this operation is repeated until the transfer ends. **DREO** Pin Low Level Activation Timing (Normal Mode): Set the DTA bit in DMABCRH to 1 for the channel for which the $\overline{DREQ}$ pin is selected. Figure 7.24 shows an example of normal mode transfer activated by the DREQ pin low level. - and the request is held. - [2] [5] The request is cleared at the next bus break, and activation is started in the DMAC. - [3] [6] The DMA cycle is started. - [4] [7] Acceptance is resumed after the write cycle is completed. (As in [1], the DREQ pin low level is sampled on the rising edge of φ, and the request is held.) Note: In write data buffer mode, bus breaks from [2] to [7] may be hidden, and not visible. Figure 7.24 Example of DREQ Pin Low Level Activated Normal Mode Transfer DREQ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the DREQ pin low level is sampled while acceptance by means of the DREQ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared. After the end of the write cycle, acceptance resumes, DREQ pin low level sampling is performed again, and this operation is repeated until the transfer ends. Figure 7.25 shows an example of block transfer mode transfer activated by DREQ pin low level. [4] [7] Acceptance is resumed after the dead cycle is completed. (As in [1], the DREQ pin low level is sampled on the rising edge of φ, and the request is held.) Note: In write data buffer mode, bus breaks from [2] to [7] may be hidden, and not visible. Figure 7.25 Example of DREQ Pin Low Level Activated Block Transfer Mode Transfer DREQ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the DREQ pin low level is sampled while acceptance by means of the DREQ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared. After the end of the dead cycle, acceptance resumes, $\overline{DREQ}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. # 7.5.10 DMA Transfer (Single Address Mode) Bus Cycles **Single Address Mode (Read):** Figure 7.26 shows a transfer example in which $\overline{\text{TEND}}$ output is enabled and byte-size single address mode transfer (read) is performed from external 8-bit, 2-state access space to an external device. Figure 7.26 Example of Single Address Mode Transfer (Byte Read) Figure 7.27 shows a transfer example in which $\overline{\text{TEND}}$ output is enabled and word-size single address mode transfer (read) is performed from external 8-bit, 2-state access space to an external device Figure 7.27 Example of Single Address Mode (Word Read) Transfer A byte or word transfer is performed for a single transfer request, and after the transfer, the bus is released. While the bus is released, one or more bus cycles are executed by the CPU or DTC. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. **Single Address Mode (Write):** Figure 7.28 shows a transfer example in which TEND output is enabled and byte-size single address mode transfer (write) is performed from an external device to external 8-bit, 2-state access space. Figure 7.28 Example of Single Address Mode Transfer (Byte Write) Figure 7.29 shows a transfer example in which $\overline{\text{TEND}}$ output is enabled and word-size single address mode transfer (write) is performed from an external device to external 8-bit, 2-state access space. Figure 7.29 Example of Single Address Mode Transfer (Word Write) A byte or word transfer is performed for a single transfer request, and after the transfer, the bus is released. While the bus is released, one or more bus cycles are executed by the CPU or DTC. In the transfer end cycle (the cycle in which the transfer counter reaches 0), a one-state DMA dead cycle is inserted after the DMA write cycle. **DREQ** Pin Falling Edge Activation Timing: Set the DTA bit in DMABCRH to 1 for the channel for which the DREQ pin is selected. Figure 7.30 shows an example of single address mode transfer activated by the $\overline{\text{DREQ}}$ pin falling edge. - [1] Acceptance after transfer enabling; the DREQ pin low level is sampled on the rising edge of φ, and the request is held. - [2] [5] The request is cleared at the next bus break, and activation is started in the DMAC. - [3] [6] Start of DMA cycle; DREQ pin high level sampling on the rising edge of φ starts. - [4] [7] When the DREQ pin high level has been sampled, acceptance is resumed after the single cycle is completed. (As in [1], the DREQ pin low level is sampled on the rising edge of φ, and the request is held.) Note: In write data buffer mode, bus breaks from [2] to [7] may be hidden, and not visible. Figure 7.30 Example of DREQ Pin Falling Edge Activated Single Address Mode Transfer $\overline{DREQ}$ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the DREQ pin low level is sampled while acceptance by means of the DREQ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared, and $\overline{DREQ}$ pin high level sampling for edge detection is started. If $\overline{DREQ}$ pin high level sampling has been completed by the time the DMA single cycle ends, acceptance resumes after the end of the single cycle, $\overline{DREQ}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. **DREQ Pin Low Level Activation Timing:** Set the DTA bit in DMABCRH to 1 for the channel for which the DREQ pin is selected. Figure 7.31 shows an example of single address mode transfer activated by the $\overline{DREQ}$ pin low level. Figure 7.31 Example of DREQ Pin Low Level Activated Single Address Mode Transfer $\overline{DREQ}$ pin sampling is performed every cycle, with the rising edge of the next $\phi$ cycle after the end of the DMABCR write cycle for setting the transfer enabled state as the starting point. When the $\overline{DREQ}$ pin low level is sampled while acceptance by means of the $\overline{DREQ}$ pin is possible, the request is held in the DMAC. Then, when activation is initiated in the DMAC, the request is cleared. After the end of the single cycle, acceptance resumes, $\overline{DREQ}$ pin low level sampling is performed again, and this operation is repeated until the transfer ends. ### 7.5.11 Write Data Buffer Function DMAC internal-to-external dual address transfers and single address transfers can be executed at high speed using the write data buffer function, enabling system throughput to be improved. When the WDBE bit of BCR in the bus controller is set to 1, enabling the write data buffer function, dual address transfer external write cycles or single address transfer and internal accesses (on-chip memory or internal I/O registers) are executed in parallel. Internal accesses are independent of the bus mastership, and DMAC dead cycles are regarded as internal accesses. A low level can always be output from the TEND pin if the bus cycle in which a low level is to be output from the TEND pin is an external bus cycle. However, a low level is not output from the TEND pin if the bus cycle in which a low level is to be output from the TEND pin is an internal bus cycle, and an external write cycle is executed in parallel with this cycle. Figure 7.32 shows an example of dual address transfer using the write data buffer function. The data is transferred from on-chip RAM to external memory. Figure 7.32 Example of Dual Address Transfer Using Write Data Buffer Function Figure 7.33 shows an example of single address transfer using the write data buffer function. In this example, the CPU program area is in on-chip memory. Figure 7.33 Example of Single Address Transfer Using Write Data Buffer Function When the write data buffer function is activated, the DMAC recognizes that the bus cycle concerned has ended, and starts the next operation. Therefore, $\overline{DREQ}$ pin sampling is started one state after the start of the DMA write cycle or single address transfer. # 7.5.12 Multi-Channel Operation The DMAC channel priority order is: channel 0 > channel 1, and channel A > channel B. Table 7.11 summarizes the priority order for DMAC channels. Table 7.11 DMAC Channel Priority Order | <b>Short Address Mode</b> | Full Address Mode | Priority | | |---------------------------|-------------------|----------|--| | Channel 0A | Channel 0 | High | | | Channel 0B | | <b>A</b> | | | Channel 1A | Channel 1 | | | | Channel 1B | | Low | | If transfer requests are issued simultaneously for more than one channel, or if a transfer request for another channel is issued during a transfer, when the bus is released, the DMAC selects the highest-priority channel from among those issuing a request according to the priority order shown in table 7.11. During burst transfer, or when one block is being transferred in block transfer, the channel will not be changed until the end of the transfer. Figure 7.34 shows a transfer example in which transfer requests are issued simultaneously for channels 0A, 0B, and 1. Figure 7.34 Example of Multi-Channel Transfer # 7.5.13 Relation between DMAC and External Bus Requests, Refresh Cycles, and EXDMAC When the DMAC accesses external space, contention with a refresh cycle, EXDMAC cycle, or external bus release cycle may arise. In this case, the bus controller will suspend the transfer and insert a refresh cycle, EXDMAC cycle, or external bus release cycle, in accordance with the external bus priority order, even if the DMAC is executing a burst transfer or block transfer. (An external access by the DTC or CPU, which has a lower priority than the DMAC, is not executed until the DMAC releases the external bus.) When the DMAC transfer mode is dual address mode, the DMAC releases the external bus after an external write cycle. The external read cycle and external write cycle are inseparable, and so the bus cannot be released between these two cycles. When the DMAC accesses internal space (on-chip memory or an internal I/O register), the DMAC cycle may be executed at the same time as a refresh cycle, EXDMAC cycle, or external bus release cycle. ## 7.5.14 DMAC and NMI Interrupts When an NMI interrupt is requested, burst mode transfer in full address mode is interrupted. An NMI interrupt does not affect the operation of the DMAC in other modes. In full address mode, transfer is enabled for a channel when both the DTE bit and DTME bit are set to 1. With burst mode setting, the DTME bit is cleared when an NMI interrupt is requested. If the DTME bit is cleared during burst mode transfer, the DMAC discontinues transfer on completion of the 1-byte or 1-word transfer in progress, then releases the bus, which passes to the CPU. The channel on which transfer was interrupted can be restarted by setting the DTME bit to 1 again. Figure 7.35 shows the procedure for continuing transfer when it has been interrupted by an NMI interrupt on a channel designated for burst mode transfer. Figure 7.35 Example of Procedure for Continuing Transfer on Channel Interrupted by NMI Interrupt ## 7.5.15 Forced Termination of DMAC Operation If the DTE bit in DMABCRL is cleared to 0 for the channel currently operating, the DMAC stops on completion of the 1-byte or 1-word transfer in progress. DMAC operation resumes when the DTE bit is set to 1 again. In full address mode, the same applies to the DTME bit in DMABCRL. Figure 7.36 shows the procedure for forcibly terminating DMAC operation by software. Figure 7.36 Example of Procedure for Forcibly Terminating DMAC Operation ## 7.5.16 Clearing Full Address Mode Figure 7.37 shows the procedure for releasing and initializing a channel designated for full address mode. After full address mode has been cleared, the channel can be set to another transfer mode using the appropriate setting procedure. Figure 7.37 Example of Procedure for Clearing Full Address Mode # 7.6 Interrupt Sources The sources of interrupts generated by the DMAC are transfer end and transfer break. Table 7.12 shows the interrupt sources and their priority order. Table 7.12 Interrupt Sources and Priority Order | Interrupt | Interrupt Source | Interrupt | | |-----------|------------------------------------------------|-------------------------------------------------|----------------| | Name | Short Address Mode | Full Address Mode | Priority Order | | DMTEND0A | Interrupt due to end of transfer on channel 0A | Interrupt due to end of transfer on channel 0 | High | | DMTEND0B | Interrupt due to end of transfer on channel 0B | Interrupt due to break in transfer on channel 0 | | | DMTEND1A | Interrupt due to end of transfer on channel 1A | Interrupt due to end of transfer on channel 1 | | | DMTEND1B | Interrupt due to end of transfer on channel 1B | Interrupt due to break in transfer on channel 1 | Low | Enabling or disabling of each interrupt source is set by means of the DTIE bit in DMABCRL for the corresponding channel in DMABCRL, and interrupts from each source are sent to the interrupt controller independently. The priority of transfer end interrupts on each channel is decided by the interrupt controller, as shown in table 7.12. Figure 7.38 shows a block diagram of a transfer end/transfer break interrupt. An interrupt is always generated when the DTIE bit is set to 1 while the DTE bit in DMABCRL is cleared to 0. Figure 7.38 Block Diagram of Transfer End/Transfer Break Interrupt In full address mode, a transfer break interrupt is generated when the DTME bit is cleared to 0 while the DTIEB bit is set to 1. In both short address mode and full address mode, DMABCR should be set so as to prevent the occurrence of a combination that constitutes a condition for interrupt generation during setting. # 7.7 Usage Notes # 7.7.1 DMAC Register Access during Operation Except for forced termination of the DMAC, the operating (including transfer waiting state) channel setting should not be changed. The operating channel setting should only be changed when transfer is disabled. Also, DMAC registers should not be written to in a DMA transfer. DMAC register reads during operation (including the transfer waiting state) are described below. • DMAC control starts one cycle before the bus cycle, with output of the internal address. Consequently, MAR is updated in the bus cycle before DMA transfer. Figure 7.39 shows an example of the update timing for DMAC registers in dual address transfer mode. Figure 7.39 DMAC Register Update Timing • If a DMAC transfer cycle occurs immediately after a DMAC register read cycle, the DMAC register is read as shown in figure 7.40. Figure 7.40 Contention between DMAC Register Update and CPU Read ### 7.7.2 Module Stop When the MSTP13 bit in MSTPCRH is set to 1, the DMAC clock stops, and the module stop state is entered. However, 1 cannot be written to the MSTP13 bit if any of the DMAC channels is enabled. This setting should therefore be made when DMAC operation is stopped. When the DMAC clock stops, DMAC register accesses can no longer be made. Since the following DMAC register settings are valid even in the module stop state, they should be invalidated, if necessary, before a module stop. - Transfer end/break interrupt (DTE = 0 and DTIE = 1) - $\overline{\text{TEND}}$ pin enable (TEE = 1) - $\overline{DACK}$ pin enable (FAE = 0 and SAE = 1) #### 7.7.3 Write Data Buffer Function When the WDBE bit of BCR in the bus controller is set to 1, enabling the write data buffer function, dual address transfer external write cycles or single address transfers and internal accesses (on-chip memory or internal I/O registers) are executed in parallel. - Write data buffer function and DMAC register setting - If the setting of a register that controls external accesses is changed during execution of an external access by means of the write data buffer function, the external access may not be performed normally. Registers that control external accesses should only be manipulated when external reads, etc., are used with DMAC operation disabled, and the operation is not performed in parallel with external access. - Write data buffer function and DMAC operation timing The DMAC can start its next operation during external access using the write data buffer function. Consequently, the $\overline{DREQ}$ pin sampling timing, $\overline{TEND}$ output timing, etc., are different from the case in which the write data buffer function is disabled. Also, internal bus cycles maybe hidden, and not visible. ## **7.7.4 TEND** Output If the last transfer cycle is for an internal address, note that even if low-level output at the TEND pin has been set, a low level may not be output at the TEND pin under the following external bus conditions since the last transfer cycle (internal bus cycle) and the external bus cycle are executed in parallel. - 1. EXDMAC cycle - 2. Write cycle with write buffer mode enabled - 3. DMAC single address cycle for a different channel with write buffer mode enabled - 4. Bus release cycle - 5. CBR refresh cycle Figure 7.41 shows an example in which a low level is not output from the $\overline{\text{TEND}}$ pin in case 2 above. If the last transfer cycle is an external address cycle, a low level is output at the $\overline{\text{TEND}}$ pin in synchronization with the bus cycle. However, if the last transfer cycle and a CBR refresh occur simultaneously, note that although the CBR refresh and the last transfer cycle may be executed consecutively, TEND may also go low in this case for the refresh cycle. Figure 7.41 Example in which Low Level Is Not Output at TEND Pin ## 7.7.5 Activation by Falling Edge on DREQ Pin DREQ pin falling edge detection is performed in synchronization with DMAC internal operations. The operation is as follows: - [1] Activation request wait state: Waits for detection of a low level on the DREQ pin, and switches to [2]. - [2] Transfer wait state: Waits for DMAC data transfer to become possible, and switches to [3]. [3] Activation request disabled state: Waits for detection of a high level on the $\overline{\text{DREQ}}$ pin, and switches to [1]. After DMAC transfer is enabled, a transition is made to [1]. Thus, initial activation after transfer is enabled is performed on detection of a low level. ## 7.7.6 Activation Source Acceptance At the start of activation source acceptance, a low level is detected in both $\overline{DREQ}$ pin falling edge sensing and low level sensing. Similarly, in the case of an internal interrupt, the interrupt request is detected. Therefore, a request is accepted from an internal interrupt or $\overline{DREQ}$ pin low level that occurs before write to DMABCRL to enable transfer. When the DMAC is activated, take any necessary steps to prevent an internal interrupt or $\overline{DREQ}$ pin low level remaining from the end of the previous transfer, etc. ### 7.7.7 Internal Interrupt after End of Transfer When the DTE bit in DMABCRL is cleared to 0 at the end of a transfer or by a forcible termination, the selected internal interrupt request will be sent to the CPU or DTC even if the DTA bit in DMABCRH is set to 1. Also, if internal DMAC activation has already been initiated when operation is forcibly terminated, the transfer is executed but flag clearing is not performed for the selected internal interrupt even if the DTA bit is set to 1. An internal interrupt request following the end of transfer or a forcible termination should be handled by the CPU as necessary. ### 7.7.8 Channel Re-Setting To reactivate a number of channels when multiple channels are enabled, use exclusive handling of transfer end interrupts, and perform DMABCR control bit operations exclusively. Note, in particular, that in cases where multiple interrupts are generated between reading and writing of DMABCR, and a DMABCR operation is performed during new interrupt handling, the DMABCR write data in the original interrupt handling routine will be incorrect, and the write may invalidate the results of the operations by the multiple interrupts. Ensure that overlapping DMABCR operations are not performed by multiple interrupts, and that there is no separation between read and write operations by the use of a bit-manipulation instruction. Also, when the DTE and DTME bits are cleared by the DMAC or are written with 0, they must first be read while cleared to 0 before the CPU can write 1 to them. # Section 8 EXDMA Controller (EXDMAC) This LSI has a built-in dual-channel external bus transfer DMA controller (EXDMAC). The EXDMAC can carry out high-speed data transfer, in place of the CPU, to and from external devices and external memory with a DACK (DMA transfer notification) facility. #### 8.1 Features - Direct specification of 16-Mbyte address space - Selection of byte or word transfer data length - Maximum number of transfers: 16M (16,777,215)/infinite (free-running) - Selection of dual address mode or single address mode - Selection of cycle steal mode or burst mode as bus mode - Selection of normal mode or block transfer mode as transfer mode - Two kinds of transfer requests: external request and auto-request - An interrupt request can be sent to the CPU at the end of the specified number of transfers. - Repeat area designation function: - Operation in parallel with internal bus master: - Acceptance of a transfer request and the start of transfer processing can be reported to an external device via the $\overline{\text{EDRAK}}$ pin. - Module stop mode can be set. Note: This EXDMAC is not supported by the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. Figure 8.1 shows a block diagram of the EXDMAC. Figure 8.1 Block Diagram of EXDMAC ## 8.2 Input/Output Pins Table 8.1 shows the pin configuration of the EXDMAC. **Table 8.1** Pin Configuration | Channel | Name | Abbre-<br>viation | I/O | Function | |---------|-------------------------------|-------------------|--------|-----------------------------------------------------------------------------------------------------------| | 2 | EXDMA transfer request 2 | EDREQ2 | Input | Channel 2 external request | | | EXDMA transfer acknowledge 2 | EDACK2 | Output | Channel 2 single address transfer acknowledge | | | EXDMA transfer end 2 | ETEND2 | Output | Channel 2 transfer end | | | EDREQ2 acceptance acknowledge | EDRAK2 | Output | Notification to external device of channel 2 external request acceptance and start of transfer processing | | 3 | EXDMA transfer request 3 | EDREQ3 | Input | Channel 3 external request | | | EXDMA transfer acknowledge 3 | EDACK3 | Output | Channel 3 single address transfer acknowledge | | | EXDMA transfer end 3 | ETEND3 | Output | Channel 3 transfer end | | | EDREQ3 acceptance acknowledge | EDRAK3 | Output | Notification to external device of channel 3 external request acceptance and start of transfer processing | ## **8.3** Register Descriptions The EXDMAC has the following registers. - EXDMA source address register\_2 (EDSAR\_2) - EXDMA destination address register\_2 (EDDAR\_2) - EXDMA transfer count register\_2 (EDTCR\_2) - EXDMA mode control register\_2 (EDMDR\_2) - EXDMA address control register\_2 (EDACR\_2) - EXDMA source address register\_3 (EDSAR\_3) - EXDMA destination address register\_3 (EDDAR\_3) - EXDMA transfer count register\_3 (EDTCR\_3) - EXDMA mode control register\_3 (EDMDR\_3) - EXDMA address control register\_3 (EDACR\_3) #### 8.3.1 EXDMA Source Address Register (EDSAR) EDSAR is a 32-bit readable/writable register that specifies the transfer source address. An address update function is provided that updates the register contents to the next transfer source address each time transfer processing is performed. In single address mode, the EDSAR value is ignored when a device with $\overline{DACK}$ is specified as the transfer source. The upper 8 bits of EDSAR are reserved; they are always read as 0 and cannot be modified. Only 0 should be written to these bits. EDSAR can be read at all times by the CPU. When reading EDSAR for a channel on which EXDMA transfer processing is in progress, a longword-size read must be executed. Do not write to EDSAR for a channel on which EXDMA transfer is in progress. The initial values of EDSAR are undefined. ### 8.3.2 EXDMA Destination Address Register (EDDAR) EDDAR is a 32-bit readable/writable register that specifies the transfer destination address. An address update function is provided that updates the register contents to the next transfer destination address each time transfer processing is performed. In single address mode, the EDDAR value is ignored when a device with $\overline{DACK}$ is specified as the transfer destination. The upper 8 bits of EDDAR are reserved; they are always read as 0 and cannot be modified. Only 0 should be written to these bits. EDDAR can be read at all times by the CPU. When reading EDDAR for a channel on which EXDMA transfer processing is in progress, a longword-size read must be executed. Do not write to EDDAR for a channel on which EXDMA transfer is in progress. The initial values of EDDAR are undefined. ## 8.3.3 EXDMA Transfer Count Register (EDTCR) EDTCR specifies the number of transfers. The function differs according to the transfer mode. Do not write to EDTCR for a channel on which EXDMA transfer is in progress. ### **Normal Transfer Mode:** | Bit | Bit Name | Initial Value | R/W | Description | |----------|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | _ | All 0 | _ | Reserved | | to<br>24 | | | | These bits are always read as 0 and cannot be modified. | | 23 | | All 0 | R/W | 24-Bit Transfer Counter | | to<br>0 | | | | These bits specify the number of transfers. Setting H'000001 specifies one transfer. Setting H'000000 means no specification for the number of transfers, and the transfer counter function is halted. In this case, there is no transfer end interrupt by the transfer counter. Setting H'FFFFFF specifies the maximum number of transfers, that is 16,777,215. During EXDMA transfer, this counter shows the remaining number of transfers. | | | | | | This counter can be read at all times. When reading EDTCR for a channel on which EXDMA transfer processing is in progress, a longword-size read must be executed. | ## **Block Transfer Mode:** | Bit | Bit Name | Initial Value | R/W | Description | |----------|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | _ | All 0 | _ | Reserved | | to<br>24 | | | | These bits are always read as 0 and cannot be modified. | | 23 | | Undefined | R/W | Block Size | | to<br>16 | | | | These bits specify the block size (number of bytes or number of words) for block transfer. Setting H'01 specifies one as the block, while setting H'00 specifies the maximum block size, that is 256. The register value always indicates the specified block size. | | 15 | | Undefined | R/W | 16-Bit Transfer Counter | | to<br>O | | | | These bits specify the number of block transfers. Setting H'0001 specifies one block transfer. Setting H'0000 means no specification for the number of transfers, and the transfer counter function is halted. In this case, there is no transfer end interrupt by the transfer counter. Setting H'FFFF specifies the maximum number of block transfers, that is 65,535. During EXDMA transfer, this counter shows the remaining number of block transfers. | ## **8.3.4 EXDMA Mode Control Register (EDMDR)** EDMDR controls EXDMAC operations. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | EDA | 0 | R/(W) | EXDMA Active | | | | | | Enables or disables data transfer on the corresponding channel. When this bit is set to 1, this indicates that an EXDMA operation is in progress. | | | | | | When auto request mode is specified (by bits MDS1 and MDS0), transfer processing begins when this bit is set to 1. With external requests, transfer processing begins when a transfer request is issued after this bit has been set to 1. When this bit is cleared to 0 during an EXDMA operation, transfer is halted. If this bit is cleared to 0 during an EXDMA operation in block transfer mode, transfer processing is continued for the currently executing one-block transfer, and the bit is cleared on completion of the currently executing one-block transfer. | | | | | | If an external source that ends (aborts) transfer occurs, this bit is automatically cleared to 0 and transfer is terminated. Do not change the operating mode, transfer method, or other parameters while this bit is set to 1. | | | | | | 0: Data transfer disabled on corresponding channel | | | | | | [Clearing conditions] | | | | | | When the specified number of transfers end | | | | | | <ul> <li>When operation is halted by a repeat area<br/>overflow interrupt</li> </ul> | | | | | | <ul> <li>When 0 is written to EDA while EDA = 1<br/>(In block transfer mode, write is effective<br/>after end of one-block transfer)</li> </ul> | | | | | | <ul> <li>Reset, NMI interrupt, hardware standby mode</li> </ul> | | | | | | Data transfer enabled on corresponding<br>channel | | | | | | Note: The value written in the EDA bit may not be effective immediately. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | BEF | 0 | R/(W)* | Block Transfer Error Flag | | | | | | Flag that indicates the occurrence of an error during block transfer. If an NMI interrupt is generated during block transfer, the EXDMAC immediately terminates the EXDMA operation and sets this bit to 1. The address registers indicate the next transfer addresses, but the data for which transfer has been performed within the block size is lost. | | | | | | 0: No block transfer error | | | | | | [Clearing condition] | | | | | | Writing 0 to BEF after reading BEF = 1 | | | | | | 1: Block transfer error | | | | | | [Setting condition] | | | | | | NMI interrupt during block transfer | | 13 | EDRAKE | 0 | R/W | EDRAK Pin Output Enable | | | | | | Enables output from the EDREQ acknowledge/transfer processing start (EDRAK) pin. | | | | | | 0: EDRAK pin output disabled | | | | | | 1: EDRAK pin output enabled | | 12 | ETENDE | 0 | R/W | ETEND Pin Output Enable | | | | | | Enables output from the EXDMA transfer end (ETEND) pin. | | | | | | 0: ETEND pin output disabled | | | | | | 1: ETEND pin output enabled | | 11 | EDREQS | 0 | R/W | EDREQ Select | | | | | | Specifies low level sensing or falling edge sensing as the sampling method for the EDREQ pin used in external request mode. | | | | | | 0: Low level sensing (Low level sensing is used for the first transfer after transfer is enabled.) | | | | | | 1: Falling edge sensing | | 10 | AMS | 0 | R/W | Address Mode Select | | | | | | Selects single address mode or dual address mode. When single address mode is selected, the EDACK pin is valid. | | | | | | 0: Dual address mode | | | | | | 1: Single address mode | | | | | | | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | MDS1 | 0 | R/W | Mode Select 1 and 0 | | 8 | MDS0 | 0 | R/W | These bits specify the activation source, bus mode, and transfer mode. | | | | | | 00: Auto request, cycle steal mode, normal transfer mode | | | | | | 01: Auto request, burst mode, normal transfer mode | | | | | | <ol> <li>External request, cycle steal mode, normal transfer mode</li> </ol> | | | | | | <ol> <li>External request, cycle steal mode, block transfer mode</li> </ol> | | 7 | EDIE | 0 | R/W | EXDMA Interrupt Enable | | | | | | Enables or disables interrupt requests. When this bit is set to 1, an interrupt is requested when the IRF bit is set to 1. The interrupt request is cleared by clearing this bit or the IRF bit to 0. | | | | | | 0: Interrupt request is not generated | | | | | | 1: Interrupt request is generated | | 6 | IRF | 0 | R/(W)* | Interrupt Request Flag | | | | | | Flag indicating that an interrupt request has occurred and transfer has ended. | | | | | | 0: No interrupt request | | | | | | [Clearing conditions] | | | | | | Writing 1 to the EDA bit | | | | | | <ul> <li>Writing 0 to IRF after reading IRF = 1</li> </ul> | | | | | | 1: Interrupt request occurrence | | | | | | [Setting conditions] | | | | | | <ul> <li>Transfer end interrupt request generated by<br/>transfer counter</li> </ul> | | | | | | <ul> <li>Source address repeat area overflow<br/>interrupt request</li> </ul> | | | | | | Destination address repeat area overflow interrupt request | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | TCEIE | 0 | R/W | Transfer Counter End Interrupt Enable | | | | | | Enables or disables transfer end interrupt requests by the transfer counter. When transfer ends according to the transfer counter while this bit is set to 1, the IRF bit is set to 1, indicating that an interrupt request has occurred. | | | | | | Transfer end interrupt requests by<br>transfer counter are disabled | | | | | | Transfer end interrupt requests by<br>transfer counter are enabled | | 4 | SDIR | 0 | R/W | Single Address Direction | | | | | | Specifies the data transfer direction in single address mode. In dual address mode, the specification by this bit is ignored. | | | | | | 0: Transfer direction: EDSAR $\rightarrow$ external device with $\overline{\text{DACK}}$ | | | | | | 1: Transfer direction: External device with<br>DACK→ EDDAR | | 3 | DTSIZE | 0 | R/W | Data Transmit Size | | | | | | Specifies the size of data to be transferred. | | | | | | 0: Byte-size | | | | | | 1: Word-size | | 2 | BGUP | 0 | R/W | Bus Give-Up | | | | | | When this bit is set to 1, the bus can be transferred to an internal bus master in burst mode or block transfer mode. This setting is ignored in normal mode and cycle steal mode. | | | | | | 0: Bus is not released | | | | | | Bus is transferred if requested by an internal bus master | | 1 | _ | 0 | R/W | Reserved | | 0 | _ | 0 | R/W | These bits are always read as 0. The initial values should not be modified. | Note: \* Only 0 can be written, to clear the flag. ## 8.3.5 EXDMA Address Control Register (EDACR) EDACR specifies address register incrementing/decrementing and use of the repeat area function. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | SAT1 | 0 | R/W | Source Address Update Mode | | 14 | SAT0 | 0 | R/W | These bits specify incrementing/decrementing of the transfer source address (EDSAR). When an external device with DACK is designated as the transfer source in single address mode, the specification by these bits is ignored. | | | | | | 0x: Fixed | | | | | | <ol> <li>Incremented (+1 in byte transfer, +2 in word transfer)</li> </ol> | | | | | | <ol> <li>Decremented (–1 in byte transfer, –2 in word transfer)</li> </ol> | | 13 | SARIE | 0 | R/W | Source Address Repeat Interrupt Enable | | | | | | When this bit is set to 1, in the event of source address repeat area overflow, the IRF bit is set to 1 and the EDA bit cleared to 0 in EDMDR, and transfer is terminated. If the EDIE bit in EDMDR is 1 when the IRF bit in EDMDR is set to 1, an interrupt request is sent to the CPU. | | | | | | When used together with block transfer mode, a source address repeat interrupt is requested at the end of a block-size transfer. If the EDA bit is set to 1 in EDMDR for the channel on which transfer is terminated by a source address repeat interrupt, transfer can be resumed from the state in which it ended. If a source address repeat area has not been designated, this bit is ignored. | | | | | | <ol> <li>Source address repeat interrupt is not requested</li> </ol> | | | | | | When source address repeat area overflow occurs, the IRF bit in EDMDR is set to 1 and an interrupt is requested | | Bit | Bit Name | Initial Value | R/W | Description | |--------------------|----------------------------------|------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | SARA4 | 0 | R/W | Source Address Repeat Area | | 11<br>10<br>9<br>8 | SARA3<br>SARA2<br>SARA1<br>SARA0 | 0<br>0<br>0<br>0 | R/W<br>R/W<br>R/W | These bits specify the source address (EDSAR) repeat area. The repeat area function updates the specified lower address bits, leaving the remaining upper address bits always the same. A repeat area size of 2 bytes to 8 Mbytes can be specified. The setting interval is a power-of-two number of bytes. When repeat area overflow results from incrementing or decrementing an address, the lower address is the start address of the repeat area in the case of address incrementing, or the last address of the repeat area in the case of address decrementing. If the SARIE bit is set to 1, an interrupt can be requested when repeat area overflow occurs. | | | | | | 00000: Not designated as repeat area | | | | | | 00001: Lower 1 bit (2-byte area) designated as repeat area | | | | | | 00010: Lower 2 bits (4-byte area) designated as repeat area | | | | | | 00011: Lower 3 bits (8-byte area) designated as repeat area | | | | | | 00100: Lower 4 bits (16-byte area) designated as repeat area | | | | | | : : | | | | | | 10011: Lower 19 bits (512-kbyte area)<br>designated as repeat area | | | | | | 10100: Lower 20 bits (1-Mbyte area) designated as repeat area | | | | | | 10101: Lower 21 bits (2-Mbyte area) designated as repeat area | | | | | | 10110: Lower 22 bits (4-Mbyte area) designated as repeat area | | | | | | 10111: Lower 23 bits (8-Mbyte area) designated as repeat area | | | | | | 11xxx: Setting prohibited | | Bit | Bit Name | Initial Value | R/W | Description | |-----|------------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DAT1 | 0 | R/W | Destination Address Update Mode | | 6 | DATO 0 R/W | | R/W | These bits specify incrementing/decrementing of the transfer destination address (EDDAR). When an external device with DACK is designated as the transfer destination in single address mode, the specification by these bits is ignored. | | | | | | 0x: Fixed | | | | | | <ol> <li>Incremented (+1 in byte transfer, +2 in word transfer)</li> </ol> | | | | | | <ol> <li>Decremented (–1 in byte transfer, –2 in word transfer)</li> </ol> | | 5 | DARIE | 0 | R/W | Destination Address Repeat Interrupt Enable | | | | | | When this bit is set to 1, in the event of destination address repeat area overflow the IRF bit is set to 1 and the EDA bit cleared to 0 in EDMDR, and transfer is terminated. If the EDIE bit in EDMDR is 1 when the IRF bit in EDMDR is set to 1, an interrupt request is sent to the CPU. When used together with block transfer mode, a destination address repeat interrupt is requested at the end of a block-size transfer. If the EDA bit is set to 1 in EDMDR for the channel on which transfer is terminated by a destination address repeat interrupt, transfer can be resumed from the state in which it ended. If a destination address repeat area has not been designated, this bit is ignored. | | | | | | requested 1: When destination address repeat area overflow occurs, the IRF bit in EDMDR is set | | | | | | to 1 and an interrupt is requested | | Bit | Bit Name | Initial Value | R/W | Description | |------------------|----------------------------------|---------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | DARA4 | 0 | R/W | Destination Address Repeat Area | | 3<br>2<br>1<br>0 | DARA3<br>DARA2<br>DARA1<br>DARA0 | 0<br>0<br>0 | R/W<br>R/W<br>R/W | These bits specify the destination address (EDDAR) repeat area. The repeat area function updates the specified lower address bits, leaving the remaining upper address bits always the same. A repeat area size of 2 bytes to 8 Mbytes can be specified. The setting interval is a power-of-two number of bytes. When repeat area overflow results from incrementing or decrementing an address, the lower address is the start address of the repeat area in the case of address incrementing, or the last address of the repeat area in the case of address decrementing. If the DARIE bit is set to 1, an interrupt can be requested when repeat area overflow occurs. | | | | | | 00000: Not designated as repeat area | | | | | | 00001: Lower 1 bit (2-byte area) designated as repeat area | | | | | | 00010: Lower 2 bits (4-byte area) designated as repeat area | | | | | | 00011: Lower 3 bits (8-byte area) designated as repeat area | | | | | | 00100: Lower 4 bits (16-byte area) designated as repeat area : | | | | | | 10011: Lower 19 bits (512-kbyte area)<br>designated as repeat area | | | | | | 10100: Lower 20 bits (1-Mbyte area) designated as repeat area | | | | | | 10101: Lower 21 bits (2-Mbyte area) designated as repeat area | | | | | | 10110: Lower 22 bits (4-Mbyte area) designated as repeat area | | | | | | 10111: Lower 23 bits (8-Mbyte area) designated as repeat area | | | | | | 11xxx: Setting prohibited | Legend: ×: Don't care ## 8.4 Operation #### 8.4.1 Transfer Modes The transfer modes of the EXDMAC are summarized in table 8.2. **Table 8.2 EXDMAC Transfer Modes** | | | Transfer | Number of | Address Registers | | | |---------------------------|----------------------------|-------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------|-----------------|-----------------| | Transfer | Mode | | Origin | Transfers | Source | Destination | | Dual<br>address<br>mode | Normal<br>transfer<br>mode | Auto request mode Burst/cycle steal mode | Auto<br>request | 1 to<br>16,777,215<br>or no<br>specification | EDSAR | EDDAR | | | | External request mode | External request | _ | | | | | | Cycle steal mode | ) | | | | | | Block<br>transfer | External request mode | External request | 1 to 65,535<br>or no | _ | | | | mode | Burst transfer of<br>specified block<br>size for a single<br>transfer request | | specification | | | | | | Block size: 1 to<br>256 bytes or<br>words | | | | | | Single<br>address<br>mode | | • | external device using<br>e or destination address | | EDSAR/<br>EDACK | EDACK/<br>EDDAR | | | | e transfer mode can be<br>ss register setting | | | | | | | • One tr | ansfer possible in one | e bus cycle | | | | | | (Transfer<br>mode.) | mode variations are th | ne same as i | n dual address | | | The transfer mode can be set independently for each channel. In normal transfer mode, a one-byte or one-word transfer is executed in response to one transfer request. With auto requests, burst or cycle steal transfer mode can be set. In burst transfer mode, continuous, high-speed transfer can be performed until the specified number of transfers have been executed or the transfer enable bit is cleared to 0. In block transfer mode, a transfer of the specified block size is executed in response to one transfer request. The block size can be from 1 to 256 bytes or words. Within a block, transfer can be performed at the same high speed as in block transfer mode. When the "no specification" setting (EDTCR = H'000000) is made for the number of transfers, the transfer counter is halted and there is no limit on the number of transfers, allowing transfer to be performed endlessly. Incrementing or decrementing the memory address by 1 or 2, or leaving the address unchanged, can be specified independently for each address register. In all transfer modes, it is possible to set a repeat area comprising a power-of-two number of bytes. #### 8.4.2 Address Modes **Dual Address Mode:** In dual address mode, both the transfer source and transfer destination are specified by registers in the EXDMAC, and one transfer is executed in two bus cycles. The transfer source address is set in the source address register (EDSAR), and the transfer destination address is set in the transfer destination address register (EDDAR). In a transfer operation, the value in external memory specified by the transfer source address is read in the first bus cycle, and is written to the external memory specified by the transfer destination address in the next bus cycle. These consecutive read and write cycles are indivisible: another bus cycle (external access by an internal bus master, refresh cycle, or external bus release cycle) does not occur between these two cycles. ETEND pin output can be enabled or disabled by means of the ETENDE bit in EDMDR. ETEND is output for two consecutive bus cycles. The EDACK signal is not output. Figure 8.2 shows an example of the timing in dual address mode. Figure 8.2 Example of Timing in Dual Address Mode Single Address Mode: In single address mode, the EDACK signal is used instead of the source or destination address register to transfer data directly between an external device and external memory. In this mode, the EXDMAC accesses the transfer source or transfer destination external device by outputting the external I/O strobe signal (EDACK), and at the same time accesses the other external device in the transfer by outputting an address. In this way, DMA transfer can be executed in one bus cycle. In the example of transfer between external memory and an external device with DACK shown in figure 8.3, data is output to the data bus by the external device and written to external memory in the same bus cycle. The transfer direction, that is whether the external device with DACK is the transfer source or transfer destination, can be specified with the SDIR bit in EDMDR. Transfer is performed from the external memory (EDSAR) to the external device with DACK when SDIR = 0, and from the external device with DACK to the external memory (EDDAR) when SDIR = 1. The setting in the source or destination address register not used in the transfer is ignored. The $\overline{EDACK}$ pin becomes valid automatically when single address mode is selected. The $\overline{EDACK}$ pin is active-low. $\overline{ETEND}$ pin output can be enabled or disabled by means of the ETENDE bit in EDMDR. $\overline{ETEND}$ is output for one bus cycle. Figure 8.3 shows the data flow in single address mode, and figure 8.4 shows an example of the timing. Figure 8.3 Data Flow in Single Address Mode Figure 8.4 Example of Timing in Single Address Mode ### 8.4.3 DMA Transfer Requests **Auto Request Mode:** In auto request mode, transfer request signals are automatically generated within the EXDMAC in cases where a transfer request signal is not issued from outside, such as in transfer between two memories, or between a peripheral module that is not capable of generating transfer requests and memory. In auto request mode, transfer is started when the EDA bit is set to 1 in EDMDR. In auto request mode, either cycle steal mode or burst mode can be selected as the bus mode. Block transfer mode cannot be used. **External Request Mode:** In external request mode, transfer is started by a transfer request signal $(\overline{EDREQ})$ from a device external to this LSI. DMA transfer is started when $\overline{EDREQ}$ is input while DMA transfer is enabled (EDA = 1). The transfer request source need not be the data transfer source or data transfer destination. The transfer request signal is accepted via the $\overline{EDREQ}$ pin. Either falling edge sensing or low level sensing can be selected for the $\overline{EDREQ}$ pin by means of the EDREQS bit in EDMDR (low level sensing when EDREQS = 0, falling edge sensing when EDREQS = 1). Setting the EDRAKE bit to 1 in EDMDR enables a signal confirming transfer request acceptance to be output from the EDRAK pin. The EDRAK signal is output when acceptance and transfer processing has been started in response to a single external request. The EDRAK signal enables the external device to determine the timing of EDREQ signal negation, and makes it possible to provide handshaking between the transfer request source and the EXDMAC. In external request mode, block transfer mode can be used instead of burst mode. Block transfer mode allows continuous execution (burst operation) of the specified number of transfers (the block size) in response to a single transfer request. In block transfer mode, the $\overline{EDRAK}$ signal is output only once for a one-block transfer, since the transfer request via the $\overline{EDREQ}$ pin is for a block unit. #### 8.4.4 Bus Modes There are two bus modes: cycle steal mode and burst mode. When the activation source is an auto request, either cycle steal mode or burst mode can be selected. When the activation source is an external request, cycle steal mode is used. **Cycle Steal Mode:** In cycle steal mode, the EXDMAC releases the bus at the end of each transfer of a transfer unit (byte, word, or block). If there is a subsequent transfer request, the EXDMAC takes back the bus, performs another transfer-unit transfer, and then releases the bus again. This procedure is repeated until the transfer end condition is satisfied. If a transfer request occurs in another channel during DMA transfer, the bus is temporarily released, then transfer is performed on the channel for which the transfer request was issued. If there is no external space bus request from another bus master, a one-cycle bus release interval is inserted. For details on the operation when there are requests for a number of channels, see section 8.4.8, Channel Priority Order. Figure 8.5 shows an example of the timing in cycle steal mode. Figure 8.5 Example of Timing in Cycle Steal Mode **Burst Mode:** In burst mode, once the EXDMAC acquires the bus it continues transferring data, without releasing the bus, until the transfer end condition is satisfied. There is no burst mode in external request mode. In burst mode, once transfer is started it is not interrupted even if there is a transfer request from another channel with higher priority. When the burst mode channel finishes its transfer, it releases the bus in the next cycle in the same way as in cycle steal mode. When the EDA bit is cleared to 0 in EDMDR, DMA transfer is halted. However, DMA transfer is executed for all transfer requests generated within the EXDMAC up until the EDA bit was cleared to 0. If a repeat area overflow interrupt is generated, the EDA bit is cleared to 0 and transfer is terminated. When the BGUP bit is set to 1 in EDMDR, the bus is released if a bus request is issued by another bus master during burst transfer. If there is no bus request, burst transfer is executed even if the BGUP bit is set to 1. Figure 8.6 shows examples of the timing in burst mode. CPU Bus cycle CPU CPU **EXDMAC** EXDMAC ) **EXDMAC** CPU cycle not generated Transfer conditions: Auto request mode, BGUP = 0 **EXDMAC** CPU EXDMAC ) CPU **EXDMAC** Bus cycle CPU CPU EXDMAC operates alternately with CPU Transfer conditions: Auto request mode, BGUP = 1 Figure 8.6 Examples of Timing in Burst Mode #### 8.4.5 Transfer Modes There are two transfer modes: normal transfer mode and block transfer mode. When the activation source is an external request, either normal transfer mode or block transfer mode can be selected. When the activation source is an auto request, normal transfer mode is used. **Normal Transfer Mode:** In normal transfer mode, transfer of one transfer unit is processed in response to one transfer request. EDTCR functions as a 24-bit transfer counter. The ETEND signal is output only for the last DMA transfer. The $\overline{\text{EDRAK}}$ signal is output each time a transfer request is accepted and transfer processing is started. Figure 8.7 shows examples of DMA transfer timing in normal transfer mode. Figure 8.7 Examples of Timing in Normal Transfer Mode **Block Transfer Mode:** In block transfer mode, the number of bytes or words specified by the block size is transferred in response to one transfer request. The upper 8 bits of EDTCR specify the block size, and the lower 16 bits function as a 16-bit transfer counter. A block size of 1 to 256 can be specified. During transfer of a block, transfer requests for other higher-priority channels are held pending. When transfer of one block is completed, the bus is released in the next cycle. When the BGUP bit is set to 1 in EDMDR, the bus is released if a bus request is issued by another bus master during block transfer. Address register values are updated in the same way as in normal mode. There is no function for restoring the initial address register values after each block transfer. The ETEND signal is output for each block transfer in the DMA transfer cycle in which the block ends. The EDRAK signal is output once for one transfer request (for transfer of one block). Caution is required when setting the repeat area overflow interrupt of the repeat area function in block transfer mode. See section 8.4.6, Repeat Area Function, for details. Block transfer is aborted if an NMI interrupt is generated. See section 8.4.12, Ending DMA Transfer, for details. Figure 8.8 shows an example of DMA transfer timing in block transfer mode. Figure 8.8 Example of Timing in Block Transfer Mode ## 8.4.6 Repeat Area Function The EXDMAC has a function for designating a repeat area for source addresses and/or destination addresses. When a repeat area is designated, the address register values repeat within the range specified as the repeat area. Normally, when a ring buffer is involved in a transfer, an operation is required to restore the address register value to the buffer start address each time the address register value is the last address in the buffer (i.e. when ring buffer address overflow occurs), but if the repeat area function is used, the operation that restores the address register value to the buffer start address is performed automatically within the EXDMAC. The repeat area function can be set independently for the source address register and the destination address register. The source address repeat area is specified by bits SARA4 to SARA0 in EDACR, and the destination address repeat area by bits DARA4 to DARA0 in EDACR. The size of each repeat area can be specified independently. When the address register value is the last address in the repeat area and repeat area overflow occurs, DMA transfer can be temporarily halted and an interrupt request sent to the CPU. If the SARIE bit in EDACR is set to 1, when the source address register overflows the repeat area, the Rev. 4.00, 02/04, page 358 of 1088 RENESAS IRF bit is set to 1 and the EDA bit cleared to 0 in EDMDR, and transfer is terminated. If EDIE = 1 in EDMDR, an interrupt is requested. If the DARIE bit in EDACR is set to 1, the above applies to the destination address register. If the EDA bit in EDMDR is set to 1 during interrupt generation, transfer is resumed. Figure 8.9 illustrates the operation of the repeat area function. Figure 8.9 Example of Repeat Area Function Operation Caution is required when the repeat area overflow interrupt function is used together with block transfer mode. If transfer is always terminated when repeat area overflow occurs in block transfer mode, the block size must be a power of two, or alternatively, the address register value must be set so that the end of a block coincides with the end of the repeat area range. If repeat area overflow occurs while a block is being transferred in block transfer mode, the repeat interrupt request is held pending until the end of the block, and transfer overrun will occur. Figure 8.10 shows an example in which block transfer mode is used together with the repeat area function. Figure 8.10 Example of Repeat Area Function Operation in Block Transfer Mode ### 8.4.7 Registers during DMA Transfer Operation EXDMAC register values are updated as DMA transfer processing is performed. The updated values depend on various settings and the transfer status. The following registers and bits are updated: EDSAR, EDDAR, EDTCR, and bits EDA, BEF, and IRF in EDMDR, **EXDMA Source Address Register (EDSAR):** When the EDSAR address is accessed as the transfer source, after the EDSAR value is output, EDSAR is updated with the address to be accessed next. Bits SAT1 and SAT0 in EDACR specify incrementing or decrementing. The address is fixed when SAT1 = 0, incremented when SAT1 = 1 and SAT0 = 0, and decremented when SAT1 = 1 and SAT0 = 1. The size of the increment or decrement is determined by the size of the data transferred. When the DTSIZE bit in EDMDR = 0, the data is byte-size and the address is incremented or decremented by 1; when DTSIZE = 1, the data is word-size and the address is incremented or decremented by 2. When a repeat area setting is made, the operation conforms to that setting. The upper part of the address set for the repeat area function is fixed, and is not affected by address updating. Rev. 4.00, 02/04, page 360 of 1088 When EDSAR is read during a transfer operation, a longword access must be used. During a transfer operation, EDSAR may be updated without regard to accesses from the CPU, and the correct values may not be read if the upper and lower words are read separately. In a longword access, the EXDMAC buffers the EDSAR value to ensure that the correct value is output. Do not write to EDSAR for a channel on which a transfer operation is in progress. **EXDMA Destination Address Register (EDDAR):** When the EDDAR address is accessed as the transfer destination, after the EDDAR value is output, EDDAR is updated with the address to be accessed next. Bits DAT1 and DAT0 in EDACR specify incrementing or decrementing. The address is fixed when DAT1 = 0, incremented when DAT1 = 1 and DAT0 = 0, and decremented when DAT1 = 1 and DAT0 = 1. The size of the increment or decrement is determined by the size of the data transferred. When the DTSIZE bit in EDMDR = 0, the data is byte-size and the address is incremented or decremented by 1; when DTSIZE = 1, the data is word-size and the address is incremented or decremented by 2. When a repeat area setting is made, the operation conforms to that setting. The upper part of the address set for the repeat area function is fixed, and is not affected by address updating. When EDDAR is read during a transfer operation, a longword access must be used. During a transfer operation, EDDAR may be updated without regard to accesses from the CPU, and the correct values may not be read if the upper and lower words are read separately. In a longword access, the EXDMAC buffers the EDDAR value to ensure that the correct value is output. Do not write to EDDAR for a channel on which a transfer operation is in progress. **EXDMA Transfer Count Register (EDTCR):** When a DMA transfer is performed, the value in EDTCR is decremented by 1. However, when the EDTCR value is 0, transfers are not counted and the EDTCR value does not change. EDTCR functions differently in block transfer mode. The upper 8 bits, EDTCR[23:16], are used to specify the block size, and their value does not change. The lower 16 bits, EDTCR[15:0], function as a transfer counter, the value of which is decremented by 1 when a DMA transfer is performed. However, when the EDTCR[15:0] value is 0, transfers are not counted and the EDTCR[15:0] value does not change. In normal transfer mode, all of the lower 24 bits of EDTCR may change, so when EDTCR is read by the CPU during DMA transfer, a longword access must be used. During a transfer operation, EDTCR may be updated without regard to accesses from the CPU, and the correct values may not be read if the upper and lower words are read separately. In a longword access, the EXDMAC buffers the EDTCR value to ensure that the correct value is output. In block transfer mode, the upper 8 bits are never updated, so there is no problem with using word access. Do not write to EDTCR for a channel on which a transfer operation is in progress. If there is contention between an address update associated with DMA transfer and a write by the CPU, the CPU write has priority. In the event of contention between an EDTCR update from 1 to 0 and a write (of a nonzero value) by the CPU, the CPU write value has priority as the EDTCR value, but transfer is terminated. Transfer does not end if the CPU writes 0 to EDTCR. Figure 8.11 shows EDTCR update operations in normal transfer mode and block transfer mode. Figure 8.11 EDTCR Update Operations in Normal Transfer Mode and Block Transfer Mode **EDA Bit in EDMDR:** The EDA bit in EDMDR is written to by the CPU to control enabling and disabling of data transfer, but may be cleared automatically by the EXDMAC due to the DMA transfer status. There are also periods during transfer when a 0-write to the EDA bit by the CPU is not immediately effective. Conditions for EDA bit clearing by the EXDMAC include the following: - When the EDTCR value changes from 1 to 0, and transfer ends - When a repeat area overflow interrupt is requested, and transfer ends Rev. 4.00, 02/04, page 362 of 1088 RENESAS - When an NMI interrupt is generated, and transfer halts - A reset - Hardware standby mode - When 0 is written to the EDA bit, and transfer halts When transfer is halted by writing 0 to the EDA bit, the EDA bit remains at 1 during the DMA transfer period. In block transfer mode, since a block-size transfer is carried out without interruption, the EDA bit remains at 1 from the time 0 is written to it until the end of the current block-size transfer. In burst mode, transfer is halted for up to three DMA transfers following the bus cycle in which 0 is written to the EDA bit. The EDA bit remains set to 1 from the time of the 0-write until the end of the last DMA cycle. Writes (except to the EDA bit) are prohibited to registers of a channel for which the EDA bit is set to 1. When changing register settings after a 0-write to the EDA bit, it is necessary to confirm that the EDA bit has been cleared to 0. Figure 8.12 shows the procedure for changing register settings in an operating channel. Figure 8.12 Procedure for Changing Register Settings in Operating Channel **BEF Bit in EDMDR:** In block transfer mode, the specified number of transfers (equivalent to the block size) is performed in response to a single transfer request. To ensure that the correct number of transfers is carried out, a block-size transfer is always executed, except in the event of a reset, transition to standby mode, or generation of an NMI interrupt. If an NMI interrupt is generated during block transfer, operation is halted midway through a block-size transfer and the EDA bit is cleared to 0, terminating the transfer operation. In this case the BEF bit, which indicates the occurrence of an error during block transfer, is set to 1. **IRF Bit in EDMDR:** The IRF bit in EDMDR is set to 1 when an interrupt request source occurs. If the EDIE bit in EDMDR is 1 at this time, an interrupt is requested. The timing for setting the IRF bit to 1 is when the EDA bit in EDMDR is cleared to 0 and transfer ends following the end of the DMA transfer bus cycle in which the source generating the interrupt occurred. If the EDA bit is set to 1 and transfer is resumed during interrupt handling, the IRF bit is automatically cleared to 0 and the interrupt request is cleared. For details on interrupts, see section 8.5, Interrupt Sources. ### 8.4.8 Channel Priority Order The priority order of the EXDMAC channels is: channel 2 > channel 3. Table 8.3 shows the EXDMAC channel priority order. Table 8.3 EXDMAC Channel Priority Order | Channel | Priority | |-----------|----------| | Channel 2 | High | | Channel 3 | Low | If transfer requests occur simultaneously for a number of channels, the highest-priority channel according to the priority order in table 8.3 is selected for transfer. Transfer Requests from Multiple Channels (Except Auto Request Cycle Steal Mode): If transfer requests for different channels are issued during a transfer operation, the highest-priority channel (excluding the currently transferring channel) is selected. The selected channel begins transfer after the currently transferring channel releases the bus. If there is a bus request from a bus master other than the EXDMAC at this time, a cycle for the other bus master is initiated. If there is no other bus request, the bus is released for one cycle. Channel switching does not take place during a burst transfer or a block transfer of a single block. Figure 8.13 shows a case in which transfer requests for channels 2 and 3 are issued simultaneously. The example shown in the figure illustrates the handling of external requests in the cycle steal mode. Figure 8.13 Example of Channel Priority Timing Transfer Requests from Multiple Channels in Auto Request Cycle Steal Mode: If transfer requests for different channels are issued during a transfer in auto request cycle steal mode, the operation depends on the channel priority. If the channel that made the transfer request is of higher priority than the channel currently performing transfer, the channel that made the transfer request is selected. If the channel that made the transfer request is of lower priority than the channel currently performing transfer, that channel's transfer request is held pending, and the currently transferring channel remains selected. The selected channel begins transfer after the currently transferring channel releases the bus. If there is a bus request from a bus master other than the EXDMAC at this time, a cycle for the other bus master is initiated. If there is no other bus request, the bus is released for one cycle. Figure 8.14 shows examples of transfer timing in cases that include auto request cycle steal mode. Figure 8.14 Examples of Channel Priority Timing ## 8.4.9 EXDMAC Bus Cycles (Dual Address Mode) Normal Transfer Mode (Cycle Steal Mode): Figure 8.15 shows an example of transfer when ETEND output is enabled, and word-size, normal transfer mode (cycle steal mode) is performed from external 16-bit, 2-state access space to external 16-bit, 2-state access space. After one byte or word has been transferred, the bus is released. While the bus is released, one CPU, DMAC, or DTC bus cycle is initiated. Figure 8.15 Example of Normal Transfer Mode (Cycle Steal Mode) Transfer **Normal Transfer Mode (Burst Mode):** Figure 8.16 shows an example of transfer when ETEND output is enabled, and word-size, normal transfer mode (burst mode) is performed from external 16-bit, 2-state access space to external 16-bit, 2-state access space. In burst mode, one-byte or one-word transfers are executed continuously until transfer ends. Once burst transfer starts, requests from other channels, even of higher priority, are held pending until transfer ends. Figure 8.16 Example of Normal Transfer Mode (Burst Mode) Transfer If an NMI interrupt is generated while a channel designated for burst transfer is enabled for transfer, the EDA bit is cleared and transfer is disabled. If a block transfer has already been initiated within the EXDMAC, the bus is released on completion of the currently executing byte or word transfer, and burst transfer is aborted. If the last transfer cycle in burst transfer has been initiated within the EXDMAC, transfer is executed to the end even if the EDA bit is cleared. Block Transfer Mode (Cycle Steal Mode): Figure 8.17 shows an example of transfer when ETEND output is enabled, and word-size, block transfer mode (cycle steal mode) is performed from external 16-bit, 2-state access space to external 16-bit, 2-state access space. One block is transferred in response to one transfer request, and after the transfer, the bus is released. While the bus is released, one or more CPU, DMAC, or DTC bus cycles are initiated. Figure 8.17 Example of Block Transfer Mode (Cycle Steal Mode) Transfer **EDREQ Pin Falling Edge Activation Timing:** Figure 8.18 shows an example of normal mode transfer activated by the EDREQ pin falling edge. Figure 8.18 Example of Normal Mode Transfer Activated by EDREQ Pin Falling Edge $\overline{EDREQ}$ pin sampling is performed in each cycle starting at the next rise of $\phi$ after the end of the EDMDR write cycle for setting the transfer-enabled state. When a low level is sampled at the $\overline{\text{EDREQ}}$ pin while acceptance via the $\overline{\text{EDREQ}}$ pin is possible, the request is held within the EXDMAC. Then when activation is initiated within the EXDMAC, the request is cleared, and $\overline{\text{EDREQ}}$ pin high level sampling for edge sensing is started. If $\overline{\text{EDREQ}}$ pin high level sampling is completed by the end of the DMA write cycle, acceptance resumes after the end of the write cycle, and $\overline{\text{EDREQ}}$ pin low level sampling is performed again; this sequence of operations is repeated until the end of the transfer. Figure 8.19 shows an example of block transfer mode transfer activated by the $\overline{\text{EDREQ}}$ pin falling edge. Figure 8.19 Example of Block Transfer Mode Transfer Activated by EDREQ Pin Falling Edge When a low level is sampled at the EDREQ pin while acceptance via the EDREQ pin is possible, the request is held within the EXDMAC. Then when activation is initiated within the EXDMAC, the request is cleared, and EDREQ pin high level sampling for edge sensing is started. If EDREQ pin high level sampling is completed by the end of the DMA write cycle, acceptance resumes after the end of the write cycle, and EDREQ pin low level sampling is performed again; this sequence of operations is repeated until the end of the transfer. $\overline{\text{EDREQ}}$ Pin Low Level Activation Timing: Figure 8.20 shows an example of normal mode transfer activated by the $\overline{\text{EDREQ}}$ pin low level. Figure 8.20 Example of Normal Mode Transfer Activated by EDREQ Pin Low Level When a low level is sampled at the $\overline{\text{EDREQ}}$ pin while acceptance via the $\overline{\text{EDREQ}}$ pin is possible, the request is held within the EXDMAC. Then when activation is initiated within the EXDMAC, the request is cleared. At the end of the write cycle, acceptance resumes and $\overline{\text{EDREQ}}$ pin low level sampling is performed again; this sequence of operations is repeated until the end of the transfer. Figure 8.21 shows an example of block transfer mode transfer activated by the $\overline{\text{EDREQ}}$ pin low level. Figure 8.21 Example of Block Transfer Mode Transfer Activated by EDREQ Pin Low Level When a low level is sampled at the $\overline{\text{EDREQ}}$ pin while acceptance via the $\overline{\text{EDREQ}}$ pin is possible, the request is held within the EXDMAC. Then when activation is initiated within the EXDMAC, the request is cleared. At the end of the write cycle, acceptance resumes and $\overline{\text{EDREQ}}$ pin low level sampling is performed again; this sequence of operations is repeated until the end of the transfer. # 8.4.10 EXDMAC Bus Cycles (Single Address Mode) **Single Address Mode (Read):** Figure 8.22 shows an example of transfer when ETEND output is enabled, and byte-size, single address mode transfer (read) is performed from external 8-bit, 2-state access space to an external device. Figure 8.22 Example of Single Address Mode (Byte Read) Transfer Figure 8.23 shows an example of transfer when ETEND output is enabled, and word-size, single address mode transfer (read) is performed from external 8-bit, 2-state access space to an external device. Figure 8.23 Example of Single Address Mode (Word Read) Transfer After one byte or word has been transferred in response to one transfer request, the bus is released. While the bus is released, one or more CPU, DMAC, or DTC bus cycles are initiated. **Single Address Mode (Write):** Figure 8.24 shows an example of transfer when ETEND output is enabled, and byte-size, single address mode transfer (write) is performed from an external device to external 8-bit, 2-state access space. Figure 8.24 Example of Single Address Mode (Byte Write) Transfer Figure 8.25 shows an example of transfer when $\overline{\text{ETEND}}$ output is enabled, and word-size, single address mode transfer (write) is performed from an external device to external 8-bit, 2-state access space. Figure 8.25 Example of Single Address Mode (Word Write) Transfer After one byte or word has been transferred in response to one transfer request, the bus is released. While the bus is released, one or more CPU, DMAC, or DTC bus cycles are initiated. $\overline{\text{EDREQ}}$ Pin Falling Edge Activation Timing: Figure 8.26 shows an example of single address mode transfer activated by the $\overline{\text{EDREQ}}$ pin falling edge. - [1] Acceptance after transfer enabling; $\overline{\text{EDREQ}}$ pin low level is sampled at rise of $\phi$ , and request is held. - [2], [5] Request is cleared at end of next bus cycle, and activation is started in EXDMAC. - [3], [6] DMA cycle start; EDREQ pin high level sampling is started at rise of φ. - [4], [7] When EDREQ pin high level has been sampled, acceptance is resumed after completion of single cycle. (As in [1], EDREQ pin low level is sampled at rise of φ, and request is held.) Figure 8.26 Example of Single Address Mode Transfer Activated by $\overline{\text{EDREQ}}$ Pin Falling Edge When a low level is sampled at the $\overline{EDREQ}$ pin while acceptance via the $\overline{EDREQ}$ pin is possible, the request is held within the EXDMAC. Then when activation is initiated within the EXDMAC, the request is cleared, and $\overline{EDREQ}$ pin high level sampling for edge sensing is started. If $\overline{EDREQ}$ pin high level sampling is completed by the end of the DMA single cycle, acceptance resumes after the end of the single cycle, and $\overline{EDREQ}$ pin low level sampling is performed again; this sequence of operations is repeated until the end of the transfer. **EDREQ** Pin Low Level Activation Timing: Figure 8.27 shows an example of single address mode transfer activated by the EDREQ pin low level. Figure 8.27 Example of Single Address Mode Transfer Activated by EDREQ Pin Low Level When a low level is sampled at the $\overline{\text{EDREQ}}$ pin while acceptance via the $\overline{\text{EDREQ}}$ pin is possible, the request is held within the EXDMAC. Then when activation is initiated within the EXDMAC, the request is cleared. At the end of the single cycle, acceptance resumes and $\overline{\text{EDREQ}}$ pin low level sampling is performed again; this sequence of operations is repeated until the end of the transfer. ## 8.4.11 Examples of Operation Timing in Each Mode **Auto Request/Cycle Steal Mode/Normal Transfer Mode:** When the EDA bit is set to 1 in EDMDR, an EXDMA transfer cycle is started a minimum of three cycles later. There is a one-cycle bus release interval between the end of a one-transfer-unit EXDMA cycle and the start of the next transfer. If there is a transfer request for another channel of higher priority, the transfer request by the original channel is held pending, and transfer is performed on the higher-priority channel from the next transfer. Transfer on the original channel is resumed on completion of the higher-priority channel transfer. Figures 8.28 to 8.30 show operation timing examples for various conditions. Figure 8.28 Auto Request/Cycle Steal Mode/Normal Transfer Mode (No Contention/Dual Address Mode) Figure 8.29 Auto Request/Cycle Steal Mode/Normal Transfer Mode (CPU Cycles/Single Address Mode) Figure 8.30 Auto Request/Cycle Steal Mode/Normal Transfer Mode (Contention with Another Channel/Single Address Mode) **Auto Request/Burst Mode/Normal Transfer Mode:** When the EDA bit is set to 1 in EDMDR, an EXDMA transfer cycle is started a minimum of three cycles later. Once transfer is started, it continues (as a burst) until the transfer end condition is satisfied. If the BGUP bit is 1 in EDMDR, the bus is transferred in the event of a bus request from another bus master. Transfer requests for other channels are held pending until the end of transfer on the current channel. Figures 8.31 to 8.34 show operation timing examples for various conditions. Figure 8.31 Auto Request/Burst Mode/Normal Transfer Mode (CPU Cycles/Dual Address Mode/BGUP = 0) Figure 8.32 Auto Request/Burst Mode/Normal Transfer Mode (CPU Cycles/Dual Address Mode/BGUP = 1) Figure 8.33 Auto Request/Burst Mode/Normal Transfer Mode (CPU Cycles/Single Address Mode/BGUP = 1) Figure 8.34 Auto Request/Burst Mode/Normal Transfer Mode (Contention with Another Channel/Single Address Mode) **External Request/Cycle Steal Mode/Normal Transfer Mode:** In external request mode, an EXDMA transfer cycle is started a minimum of three cycles after a transfer request is accepted. The next transfer request is accepted after the end of a one-transfer-unit EXDMA cycle. For external bus space CPU cycles, at least two bus cycles are generated before the next EXDMA cycle. If a transfer request is generated for another channel, an EXDMA cycle for the other channel is generated before the next EXDMA cycle. The EDREQ pin sensing timing is different for low level sensing and falling edge sensing. The same applies to transfer request acceptance and transfer start timing. Figures 8.35 to 8.38 show operation timing examples for various conditions. Figure 8.35 External Request/Cycle Steal Mode/Normal Transfer Mode (No Contention/Dual Address Mode/Low Level Sensing) Figure 8.36 External Request/Cycle Steal Mode/Normal Transfer Mode (CPU Cycles/Single Address Mode/Low Level Sensing) Figure 8.37 External Request/Cycle Steal Mode/Normal Transfer Mode (No Contention/Single Address Mode/Falling Edge Sensing) Figure 8.38 External Request/Cycle Steal Mode/Normal Transfer Mode Contention with Another Channel/Dual Address Mode/Low Level Sensing **External Request/Cycle Steal Mode/Block Transfer Mode:** In block transfer mode, transfer of one block is performed continuously in the same way as in burst mode. The timing of the start of the next block transfer is the same as in normal transfer mode. If a transfer request is generated for another channel, an EXDMA cycle for the other channel is generated before the next block transfer. The EDREQ pin sensing timing is different for low level sensing and falling edge sensing. The same applies to transfer request acceptance and transfer start timing. Figures 8.39 to 8.44 show operation timing examples for various conditions. Figure 8.39 External Request/Cycle Steal Mode/Block Transfer Mode (No Contention/Dual Address Mode/Low Level Sensing/BGUP = 0) Figure 8.40 External Request/Cycle Steal Mode/Block Transfer Mode (No Contention/Single Address Mode/Falling Edge Sensing/BGUP = 0) Figure 8.41 External Request/Cycle Steal Mode/Block Transfer Mode (CPU Cycles/Single Address Mode/Low Level Sensing/BGUP = 0) Figure 8.42 External Request/Cycle Steal Mode/Block Transfer Mode (CPU Cycles/Dual Address Mode/Low Level Sensing/BGUP = 1) Figure 8.43 External Request/Cycle Steal Mode/Block Transfer Mode (CPU Cycles/Single Address Mode/Low Level Sensing/BGUP = 1) Figure 8.44 External Request/Cycle Steal Mode/Block Transfer Mode (Contention with Another Channel/Dual Address Mode/Low Level Sensing) ### 8.4.12 Ending DMA Transfer The operation for ending DMA transfer depends on the transfer end conditions. When DMA transfer ends, the EDA bit in EDMDR changes from 1 to 0, indicating that DMA transfer has ended. Transfer End by $1 \rightarrow 0$ Transition of EDTCR: When the value of EDTCR changes from 1 to 0, DMA transfer ends on the corresponding channel and the EDA bit in EDMDR is cleared to 0. If the TCEIE bit in EDMDR is set at this time, a transfer end interrupt request is generated by the transfer counter and the IRF bit in EDMDR is set to 1. In block transfer mode, DMA transfer ends when the value of bits 15 to 0 in EDTCR changes from 1 to 0. DMA transfer does not end if the EDTCR value has been 0 since before the start of transfer. **Transfer End by Repeat Area Overflow Interrupt:** If an address overflows the repeat area when a repeat area specification has been made and repeat interrupts have been enabled (with the SARIE or DARIE bit in EDACR), a repeat area overflow interrupt is requested. DMA transfer ends, the EDA bit in EDMDR is cleared to 0, and the IRF bit in EDMDR is set to 1. In dual address mode, if a repeat area overflow interrupt is requested during a read cycle, the following write cycle processing is still executed. In block transfer mode, if a repeat area overflow interrupt is requested during transfer of a block, transfer continues to the end of the block. Transfer end by means of a repeat area overflow interrupt occurs between block-size transfers. **Transfer End by 0-Write to EDA Bit in EDMDR:** When 0 is written to the EDA bit in EDMDR by the CPU, etc., transfer ends after completion of the DMA cycle in which transfer is in progress or a transfer request was accepted. In block transfer mode, DMA transfer halts after completion of one-block-size transfer. The EDA bit in EDMDR is not cleared to 0 until all transfer processing has ended. Up to that point, the value of the EDA bit will be read as 1. **Transfer Abort by NMI Interrupt:** DMA transfer is aborted when an NMI interrupt is generated. The EDA bit is cleared to 0 in all channels. In external request mode, DMA transfer is performed for all transfer requests for which $\overline{\text{EDRAK}}$ has been output. In dual address mode, processing is executed for the write cycle following the read cycle. In block transfer mode, operation is aborted even in the middle of a block-size transfer. As the transfer is halted midway through a block, the BEF bit in EDMDR is set to 1 to indicate that the block transfer was not carried out normally. When transfer is aborted, register values are retained, and as the address registers indicate the next transfer addresses, transfer can be resumed by setting the EDA bit to 1 in EDMDR. If the BEF bit is 1 in EDMDR, transfer can be resumed from midway through a block. **Hardware Standby Mode and Reset Input:** The EXDMAC is initialized in hardware standby mode and by a reset. DMA transfer is not guaranteed in these cases. ### 8.4.13 Relationship between EXDMAC and Other Bus Masters The read and write operations in a DMA transfer cycle are indivisible, and a refresh cycle, external bus release cycle, or internal bus master (CPU, DTC, or DMAC) external space access cycle never occurs between the two. When read and write cycles occur consecutively, as in burst transfer or block transfer, a refresh or external bus release state may be inserted after the write cycle. As the internal bus masters are of lower priority than the EXDMAC, external space accesses by internal bus masters are not executed until the EXDMAC releases the bus. The EXDMAC releases the bus in the following cases: - 1. When DMA transfer is performed in cycle steal mode - 2. When switching to a different channel - 3. When transfer ends in burst transfer mode - 4. When transfer of one block ends in block transfer mode - 5. When burst transfer or block transfer is performed with the BGUP bit in EDMDR set to 1 (however, the bus is not released between read and write cycles) # 8.5 Interrupt Sources EXDMAC interrupt sources are a transfer end indicated by the transfer counter, and repeat area overflow interrupts. Table 8.4 shows the interrupt sources and their priority order. **Table 8.4** Interrupt Sources and Priority Order | Interrupt | Interrupt source | Interrupt Priority | |-----------|------------------------------------------------------|--------------------| | EXDMTEND2 | Transfer end indicated by channel 2 transfer counter | High . | | | Channel 2 source address repeat area overflow | <b>†</b> | | | Channel 2 destination address repeat area overflow | | | EXDMTEND3 | Transfer end indicated by channel 3 transfer counter | _ | | | Channel 3 source address repeat area overflow | | | | Channel 3 destination address repeat area overflow | Ľow | Interrupt sources can be enabled or disabled by means of the EDIE bit in EDMDR for the relevant channel, and can be sent to the interrupt controller independently. The relative priority order of the channels is determined by the interrupt controller (see table 8.4). Figure 8.45 shows the transfer end interrupt logic. A transfer end interrupt is generated whenever the EDIE bit is set to 1 while the IRF bit is set to 1 in EDMDR. Figure 8.45 Transfer End Interrupt Logic Interrupt source settings are made individually with the interrupt enable bits in the registers for the relevant channels. The transfer counter's transfer end interrupt is enabled or disabled by means of the TCEIE bit in EDMDR, the source address register repeat area overflow interrupt by means of the SARIE bit in EDACR, and the destination address register repeat area overflow interrupt by means of the DARIE bit in EDACR. When an interrupt source occurs while the corresponding interrupt enable bit is set to 1, the IRF bit in EDMDR is set to 1. The IRF bit is set by all interrupt sources indiscriminately. The transfer end interrupt can be cleared either by clearing the IRF bit to 0 in EDMDR within the interrupt handling routine, or by re-setting the transfer counter and address registers and then setting the EDA bit to 1 in EDMDR to perform transfer continuation processing. An example of the procedure for clearing the transfer end interrupt and restarting transfer is shown in figure 8.46. - [2] Write 1 to the EDA bit in EDMDR to restart EXDMA operation. When 1 is written to the EDA bit, the IRF bit in EDMDR is automatically cleared to 0 and the interrupt source is cleared. - [3] The interrupt handling routine is ended with an RTE instruction, etc. - [4] Clear the IRF bit to 0 in EDMDR by first reading 1 from it, then writing 0. - [5] After the interrupt handling routine is ended with an RTE instruction, etc., interrupt masking is cleared. - [6] Write set values to the registers (transfer counter, address registers, etc.). - [7] Write 1 to the EDA bit in EDMDR to restart EXDMA operation. Figure 8.46 Example of Procedure for Restarting Transfer on Channel in which Transfer End Interrupt Occurred ## 8.6 Usage Notes ### 8.6.1 EXDMAC Register Access during Operation Except for clearing the EDA bit to 0 in EDMDR, settings should not be changed for a channel in operation (including the transfer standby state). Transfer must be disabled before changing a setting for an operational channel. ## 8.6.2 Module Stop State When the MSTP14 bit is set to 1 in MSTPCRH, the EXDMAC clock stops and the EXDMAC enters the module stop state. However, 1 cannot be written to the MSTP14 bit when any of the EXDMAC's channels is enabled for transfer, or when an interrupt is being requested. Before setting the MSTP14 bit, first clear the EDA bit in EDMDR to 0, then clear the IRF or EDIE bit in EDMDR to 0. When the EXDMAC clock stops, EXDMAC registers can no longer be accessed. The following EXDMAC register settings remain valid in the module stop state, and so should be changed, if necessary, before making the module stop transition. - ETENDE = 1 in EDMDR (ETEND pin enable) - EDRAKE = 1 in EDMDR ( $\overline{EDRAK}$ pin enable) - AMS = 1 in EDMDR ( $\overline{EDACK}$ pin enable) # **8.6.3** EDREQ Pin Falling Edge Activation Falling edge sensing on the $\overline{\text{EDREQ}}$ pin is performed in synchronization with EXDMAC internal operations, as indicated below. - [1] Activation request standby state: Waits for low level sensing on EDREQ pin, then goes to [2]. - [2] Transfer standby state: Waits for EXDMAC data transfer to become possible, then goes to [3]. - [3] Activation request disabled state: Waits for high level sensing on EDREQ pin, then goes to [1]. After EXDMAC transfer is enabled, the EXDMAC goes to state [1], so low level sensing is used for the initial activation after transfer is enabled. ### **8.6.4** Activation Source Acceptance At the start of activation source acceptance, low level sensing is used for both falling edge sensing and low level sensing on the $\overline{\text{EDREQ}}$ pin. Therefore, a request is accepted in the case of a low level at the $\overline{\text{EDREQ}}$ pin that occurs before execution of the EDMDR write for setting the transferenabled state. When the EXDMAC is activated, make sure, if necessary, that a low level does not remain at the EDREQ pin from the previous end of transfer, etc. ## 8.6.5 Enabling Interrupt Requests when IRF = 1 in EDMDR When transfer is started while the IRF bit is set to 1 in EDMDR, if the EDIE bit is set to 1 in EDMDR together with the EDA bit in EDMDR, enabling interrupt requests, an interrupt will be requested since EDIE = 1 and IRF = 1. To prevent the occurrence of an erroneous interrupt request when transfer starts, ensure that the IRF bit is cleared to 0 before the EDIE bit is set to 1. ## 8.6.6 ETEND Pin and CBR Refresh Cycle If the last EXDMAC transfer cycle and a CBR refresh cycle occur simultaneously, note that although the CBR refresh and the last transfer cycle may be executed consecutively, $\overline{\text{ETEND}}$ may also go low in this case for the refresh cycle. # Section 9 Data Transfer Controller (DTC) This LSI includes a data transfer controller (DTC). The DTC can be activated by an interrupt or software, to transfer data. Figure 9.1 shows a block diagram of the DTC. ### 9.1 Features - Transfer possible over any number of channels - Three transfer modes - Normal mode One operation transfers one byte or one word of data. Memory address is incremented or decremented by 1 or 2. From 1 to 65,536 transfers can be specified. - Repeat mode One operation transfers one byte or one word of data. Memory address is incremented or decremented by 1 or 2. Once the specified number of transfers (1 to 256) has ended, the initial state is restored, and transfer is repeated. Block transfer mode One operation transfers one block of data. The block size is 1 to 256 bytes or words. From 1 to 65,536 transfers can be specified. Either the transfer source or the transfer destination is designated as a block area. - One activation source can trigger a number of data transfers (chain transfer) - Direct specification of 16-Mbyte address space possible - Activation by software is possible - Transfer can be set in byte or word units - A CPU interrupt can be requested for the interrupt that activated the DTC - Module stop mode can be set The DTC's register information is stored in the on-chip RAM. When the DTC is used, the RAME bit in SYSCR must be set to 1. A 32-bit bus connects the DTC to the on-chip RAM (1 kbyte), enabling 32-bit/1-state reading and writing of the DTC register information. Figure 9.1 Block Diagram of DTC # 9.2 Register Descriptions DTC has the following registers. - DTC mode register A (MRA) - DTC mode register B (MRB) - DTC source address register (SAR) - DTC destination address register (DAR) - DTC transfer count register A (CRA) - DTC transfer count register B (CRB) These six registers cannot be directly accessed from the CPU. When activated, the DTC reads a set of register information that is stored in an on-chip RAM to the corresponding DTC registers and transfers data. After the data transfer, it writes a set of updated register information back to the RAM. - DTC enable registers A to H (DTCERA to DTCERH) - DTC vector register (DTVECR) # 9.2.1 DTC Mode Register A (MRA) MRA selects the DTC operating mode. | Bit | Bit Name | Initial Value | R/W | Description | |-------|------------------------------------|---------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 7 | | _ | Source Address Mode 1 and 0 | | | 6 SM0 | SM0 | Undefined | _ | These bits specify an SAR operation after a data transfer. | | | | | | 0x: SAR is fixed | | | | | | 10: SAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | | | | 11: SAR is decremented after a transfer (by -1 when Sz = 0; by -2 when Sz = 1) | | 5 | DM1 | Undefined | _ | Destination Address Mode 1 and 0 | | 4 | 4 DM0 Undefi | Undefined | _ | These bits specify a DAR operation after a data transfer. | | | | | | 0x: DAR is fixed | | | | | | 10: DAR is incremented after a transfer (by +1 when Sz = 0; by +2 when Sz = 1) | | | | | | 11: DAR is decremented after a transfer (by −1 when Sz = 0; by −2 when Sz = 1) | | 3 | 3 MD1 Undefined<br>2 MD0 Undefined | _ | DTC Mode | | | 2 | | Undefined | _ | These bits specify the DTC transfer mode. | | | | | | 00: Normal mode | | | | | | 01: Repeat mode | | | | | | 10: Block transfer mode | | | | | | 11: Setting prohibited | | 1 | DTS | Undefined | _ | DTC Transfer Mode Select | | | | | | Specifies whether the source side or the destination side is set to be a repeat area or block area, in repeat mode or block transfer mode. | | | | | | 0: Destination side is repeat area or block area | | | | | | 1: Source side is repeat area or block area | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------| | 0 | Sz | Undefined | _ | DTC Data Transfer Size | | | | | | Specifies the size of data to be transferred. | | | | | | 0: Byte-size transfer | | | | | | 1: Word-size transfer | | | | | | | Legend: x: Don't care # 9.2.2 DTC Mode Register B (MRB) MRB selects the DTC operating mode. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CHNE | Undefined | _ | DTC Chain Transfer Enable | | | | | | When this bit is set to 1, a chain transfer will be performed. For details, refer to section 9.5.4, Chain Transfer. | | | | | | In data transfer with CHNE set to 1, determination of<br>the end of the specified number of transfers, clearing<br>of the activation source flag, and clearing of DTCER<br>is not performed. | | 6 | DISEL | Undefined | _ | DTC Interrupt Select | | | | | | When this bit is set to 1, a CPU interrupt request is generated every time after a data transfer ends. When this bit is set to 0, a CPU interrupt request is generated at the time when the specified number of data transfer ends. | | 5 | CHNS | Undefined | _ | DTC Chain Transfer Select | | | | | | Specifies the chain transfer condition. | | | | | | 0: Chain transfer every time | | | | | | 1: Chain transfer only when transfer counter = 0 | | 4 | _ | Undefined | _ | Reserved | | to<br>0 | | | | These bits have no effect on DTC operation, and should always be written with 0. | # 9.2.3 DTC Source Address Register (SAR) SAR is a 24-bit register that designates the source address of data to be transferred by the DTC. For word-size transfer, specify an even source address. ### 9.2.4 DTC Destination Address Register (DAR) DAR is a 24-bit register that designates the destination address of data to be transferred by the DTC. For word-size transfer, specify an even destination address. ## 9.2.5 DTC Transfer Count Register A (CRA) CRA is a 16-bit register that designates the number of times data is to be transferred by the DTC. In normal mode, the entire CRA functions as a 16-bit transfer counter (1 to 65,536). It is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. In repeat mode or block transfer mode, the CRA is divided into two parts: the upper 8 bits (CRAH) and the lower 8 bits (CRAL). CRAH holds the number of transfers while CRAL functions as an 8-bit transfer counter (1 to 256). CRAL is decremented by 1 every time data is transferred, and the contents of CRAH are sent when the count reaches H'00. ## 9.2.6 DTC Transfer Count Register B (CRB) CRB is a 16-bit register that designates the number of times data is to be transferred by the DTC in block transfer mode. It functions as a 16-bit transfer counter (1 to 65,536) that is decremented by 1 every time data is transferred, and transfer ends when the count reaches H'0000. The CRB is not available in normal and repeat modes. # 9.2.7 DTC Enable Registers A to H (DTCERA to DTCERH) DTCER which is comprised of seven registers, DTCERA to DTCERH, is a register that specifies DTC activation interrupt sources. The correspondence between interrupt sources and DTCE bits is shown in table 9.2. For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR for reading and writing. If all interrupts are masked, multiple activation sources can be set at one time (only at the initial setting) by writing data after executing a dummy read on the relevant register. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------| | 7 | DTCE7 | 0 | R/W | DTC Activation Enable | | 6 | DTCE6 | 0 | R/W | Setting this bit to 1 specifies a relevant interrupt | | 5 | DTCE5 | 0 | R/W | source to a DTC activation source. | | 4 | DTCE4 | 0 | R/W | [Clearing conditions] | | 3 | DTCE3 | 0 | R/W | When the DISEL bit is 1 and the data transfer has | | 2 | DTCE2 | 0 | R/W | ended | | 1 | DTCE1 | 0 | R/W • When the specified number of transfers ended | | | 0 | DTCE0 | 0 | | • | | | | | | These bits are not cleared when the DISEL bit is 0 and the specified number of transfers have not ended | ### 9.2.8 DTC Vector Register (DTVECR) DTVECR enables or disables DTC activation by software, and sets a vector number for the software activation interrupt. | Bit | Bit Name | Initial Value | R/W | Description | |--------|------------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SWDTE | 0 | R/W | DTC Software Activation Enable | | | | | | Setting this bit to 1 activates DTC. Only 1 can be written to this bit. | | | | | | [Clearing conditions] | | | | | | <ul> <li>When the DISEL bit is 0 and the specified<br/>number of transfers have not ended</li> </ul> | | | | | | <ul> <li>When 0 is written to the DISEL bit after a<br/>software-activated data transfer end interrupt<br/>(SWDTEND) request has been sent to the CPU.</li> </ul> | | | | | | When the DISEL bit is 1 and data transfer has ended or when the specified number of transfers have ended, this bit will not be cleared. | | 6 | DTVEC6 | 0 | R/W | DTC Software Activation Vectors 6 to 0 | | 5 | DTVEC5 | 0 | R/W<br>R/W | These bits specify a vector number for DTC software | | 4 | DTVEC4 | 0 | | activation. | | 3<br>2 | DTVEC3<br>DTVEC2 | 0<br>0 | R/W<br>R/W | The vector address is expressed as H'0400 + (vector | | 1 | DTVEC2 | 0 | R/W<br>R/W | number × 2). For example, when DTVEC6 to | | Ö | DTVEC0 | 0 | | DTVEC0 = H'10, the vector address is H'0420. When the bit SWDTE is 0, these bits can be written. | ### 9.3 Activation Sources The DTC operates when activated by an interrupt or by a write to DTVECR by software. An interrupt request can be directed to the CPU or DTC, as designated by the corresponding DTCER bit. At the end of a data transfer (or the last consecutive transfer in the case of chain transfer), the activation source or corresponding DTCER bit is cleared. The activation source flag, in the case of RXIO, for example, is the RDRF flag of SCI\_0. When an interrupt has been designated a DTC activation source, existing CPU mask level and interrupt controller priorities have no effect. If there is more than one activation source at the same time, the DTC operates in accordance with the default priorities. Table 9.1 shows a relationship between activation sources and DTCER clear conditions. Figure 9.2 shows a block diagram of activation source control. For details see section 5, Interrupt Controller. Table 9.1 Relationship between Activation Sources and DTCER Clearing | Activation Source | DISEL = 0 and Specified<br>Number of Transfers Has<br>Not Ended | DISEL = 1 or Specified Number of Transfers Has Ended | |----------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Activation by software | SWDTE bit is cleared to 0 | SWDTE bit remains set to 1 | | | | <ul> <li>Interrupt request to CPU</li> </ul> | | Activation by an interrupt | <ul> <li>Corresponding DTCER bit<br/>remains set to 1.</li> </ul> | <ul> <li>Corresponding DTCER bit is cleared to 0.</li> </ul> | | | <ul> <li>Activation source flag is<br/>cleared to 0.</li> </ul> | <ul> <li>Activation source flag remains<br/>set to 1.</li> </ul> | | | | <ul> <li>Interrupt that became the<br/>activation source is requested<br/>to the CPU.</li> </ul> | Figure 9.2 Block Diagram of DTC Activation Source Control # 9.4 Location of Register Information and DTC Vector Table Locate the register information in the on-chip RAM (addresses: H'FFBC00 to H'FFBFFF). Register information should be located at the address that is multiple of four within the range. Locating the register information in address space is shown in figure 9.3. Locate the MRA, SAR, MRB, DAR, CRA, and CRB registers, in that order, from the start address of the register information. In the case of chain transfer, register information should be located in consecutive areas as shown in figure 9.3 and the register information start address should be located at the corresponding vector address to the activation source. Figure 9.4 shows correspondences between the DTC vector address and register information. The DTC reads the start address of the register information from the vector address set for each activation source, and then reads the register information from that start address. When the DTC is activated by software, the vector address is obtained from: $H'0400 + (DTVECR[6:0] \times 2)$ . For example, if DTVECR is H'10, the vector address is H'0420. The configuration of the vector address is the same in both normal\* and advanced modes, a 2-byte unit being used in both cases. These two bytes specify the lower bits of the register information start address. Note: \* Not available in this LSI. Figure 9.3 Correspondence between DTC Vector Address and Register Information Figure 9.4 Correspondence between DTC Vector Address and Register Information Table 9.2 Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs | Origin of<br>Activation<br>Source | Activation<br>Source | Vector Number | DTC<br>Vector Address | DTCE*1 | Priority | |-----------------------------------|----------------------|---------------|-----------------------|--------|----------| | Software | Write to DTVECR | DTVECR | H'0400 + (DTVECI | R — | High | | | 1000 | | [6:0] × 2) | | _ 🛦 | | External pin | IRQ0 | 16 | H'0420 | DTCEA7 | _ | | | IRQ1 | 17 | H'0422 | DTCEA6 | _ | | | IRQ2 | 18 | H'0424 | DTCEA5 | _ | | | IRQ3 | 19 | H'0426 | DTCEA4 | _ | | | IRQ4 | 20 | H'0428 | DTCEA3 | _ | | | IRQ5 | 21 | H'042A | DTCEA2 | _ | | | IRQ6 | 22 | H'042C | DTCEA1 | | | | IRQ7 | 23 | H'042E | DTCEA0 | | | | IRQ8 | 24 | H'0430 | DTCEB7 | | | | IRQ9 | 25 | H'0432 | DTCEB6 | _ | | | IRQ10 | 26 | H'0434 | DTCEB5 | _ | | | IRQ11 | 17 | H'0436 | DTCEB4 | _ | | | IRQ12 | 18 | H'0438 | DTCEB3 | _ | | | IRQ13 | 19 | H'043A | DTCEB2 | _ | | | IRQ14 | 30 | H'043C | DTCEB1 | _ | | | IRQ15 | 31 | H'043E | DTCEB0 | _ | | A/D | ADI | 38 | H'044C | DTCEC6 | _ | | TPU_0 | TGI0A | 40 | H'0450 | DTCEC5 | _ | | | TGI0B | 41 | H'0452 | DTCEC4 | _ | | | TGI0C | 42 | H'0454 | DTCEC3 | _ | | | TGI0D | 43 | H'0456 | DTCEC2 | _ | | TPU_1 | TGI1A | 48 | H'0460 | DTCEC1 | _ | | | TGI1B | 49 | H'0462 | DTCEC0 | _ | | TPU_2 | TGI2A | 52 | H'0468 | DTCED7 | _ | | | TGI2B | 53 | H'046A | DTCED6 | _ | | TPU_3 | TGI3A | 56 | H'0470 | DTCED5 | _ | | _ | TGI3B | 57 | H'0472 | DTCED4 | _ | | | TGI3C | 58 | H'0474 | DTCED3 | _ | | | TGI3D | 59 | H'0476 | DTCED2 | _ | | TPU_4 | TGI4A | 64 | H'0480 | DTCED1 | _ | | | TGI4B | 65 | H'0482 | DTCED0 | _ | | TPU_5 | TGI5A | 68 | H'0488 | DTCEE7 | _ | | 5_5 | TGI5B | 69 | H'048A | DTCEE6 | low | | Origin of<br>Activation | Activation | | DTC | | | |-------------------------|------------|-----------|----------------------|--------|----------| | Source | Source | Vector Nu | umber Vector Address | DTCE*1 | Priority | | TMR_0 | CMIA0 | 72 | H'0490 | DTCEE3 | High | | | CMIB0 | 73 | H'0492 | DTCEE2 | | | TMR_1 | CMIA1 | 76 | H'0498 | DTCEE1 | | | | CMIB1 | 77 | H'049A | DTCEE0 | | | DMAC*2 | DMTEND0A | 80 | H'04A0 | DTCEF7 | | | | DMTEND0B | 81 | H'04A2 | DTCEF6 | | | | DMTEND1A | 82 | H'04A4 | DTCEF5 | | | | DMTEND1B | 83 | H'04A6 | DTCEF4 | | | SCI_0 | RXI0 | 89 | H'04B2 | DTCEF3 | | | | TXI0 | 90 | H'04B4 | DTCEF2 | | | SCI_1 | RXI1 | 93 | H'04BA | DTCEF1 | | | | TXI1 | 94 | H'04BC | DTCEF0 | | | SCI_2 | RXI2 | 97 | H'04C2 | DTCEG7 | | | | TXI2 | 98 | H'04C4 | DTCEG6 | | | SCI_3 | RXI3 | 101 | H'04CA | DTCEF5 | | | | TXI3 | 102 | H'04CC | DTCEF4 | | | SCI_4 | RXI4 | 105 | H'04D2 | DTCEG3 | | | | TXI4 | 106 | H'04D4 | DTCEG2 | Low | Notes: 1. DTCE bits with no corresponding interrupt are reserved, and 0 should be written to. When clearing the software standby state or all-module-clocks-stop mode with an interrupt, write 0 to the corresponding DTCE bit. 2. The DMAC is not supported by the H8S/2376. # 9.5 Operation The DTC stores register information in the on-chip RAM. When activated, the DTC reads register information that is already stored in the on-chip RAM and transfers data on the basis of that register information. After the data transfer, it writes updated register information back to the on-chip RAM. Pre-storage of register information in the on-chip RAM makes it possible to transfer data over any required number of channels. There are three transfer modes: normal mode, repeat mode, and block transfer mode. Setting the CHNE bit to 1 makes it possible to perform a number of transfers with a single activation (chain transfer). A setting can also be made to have chain transfer performed only when the transfer counter value is 0. This enables DTC re-setting to be performed by the DTC itself. The 24-bit SAR designates the DTC transfer source address and the 24-bit DAR designates the transfer destination address. After each transfer, SAR and DAR are independently incremented, decremented, or left fixed. Figure 9.5 shows a flowchart of DTC operation, and table 9.3 summarizes the chain transfer conditions (combinations for performing the second and third transfers are omitted). Figure 9.5 Flowchart of DTC Operation Table 9.3 Chain Transfer Conditions 1ct Transfer | 1st Transfer | | | | 2nd Transfer | | | | | |--------------|------|-------|-------|--------------|------|-------|-------|--------------------------| | CHNE | CHNS | DISEL | CR | CHNE | CHNS | DISEL | CR | DTC Transfer | | 0 | _ | 0 | Not 0 | _ | _ | _ | _ | Ends at 1st transfer | | 0 | _ | 0 | 0 | _ | _ | _ | _ | Ends at 1st transfer | | 0 | _ | 1 | _ | _ | _ | _ | _ | Interrupt request to CPU | | 1 | 0 | _ | _ | 0 | _ | 0 | Not 0 | Ends at 2nd transfer | | | | | | 0 | _ | 0 | 0 | Ends at 2nd transfer | | | | | | 0 | _ | 1 | _ | Interrupt request to CPU | | 1 | 1 | 0 | Not 0 | _ | _ | _ | _ | Ends at 1st transfer | | 1 | 1 | _ | 0 | 0 | _ | 0 | Not 0 | Ends at 2nd transfer | | | | | | 0 | _ | 0 | 0 | Ends at 2nd transfer | | | | | | 0 | _ | 1 | _ | Interrupt request to CPU | | 1 | 1 | 1 | Not 0 | _ | _ | _ | _ | Ends at 1st transfer | | | | | | | | | | Interrupt request to CPU | 2nd Transfer ## 9.5.1 Normal Mode In normal mode, one operation transfers one byte or one word of data. Table 9.4 lists the register function in normal mode. From 1 to 65,536 transfers can be specified. Once the specified number of transfers has ended, a CPU interrupt can be requested. **Table 9.4** Register Function in Normal Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register A | CRA | Designates transfer count | | DTC transfer count register B | CRB | Not used | Figure 9.6 Memory Mapping in Normal Mode # 9.5.2 Repeat Mode In repeat mode, one operation transfers one byte or one word of data. Table 9.5 lists the register function in repeat mode. From 1 to 256 transfers can be specified. Once the specified number of transfers has ended, the initial state of the transfer counter and the address register specified as the repeat area is restored, and transfer is repeated. In repeat mode the transfer counter value does not reach H'00, and therefore CPU interrupts cannot be requested when DISEL = 0. **Table 9.5** Register Function in Repeat Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds number of transfers | | DTC transfer count register AL | CRAL | Designates transfer count | | DTC transfer count register B | CRB | Not used | Figure 9.7 Memory Mapping in Repeat Mode #### 9.5.3 Block Transfer Mode In block transfer mode, one operation transfers one block of data. Either the transfer source or the transfer destination is designated as a block area. Table 9.6 lists the register function in block transfer mode. The block size is 1 to 256. When the transfer of one block ends, the initial state of the block size counter and the address register specified as the block area is restored. The other address register is then incremented, decremented, or left fixed. From 1 to 65,536 transfers can be specified. Once the specified number of transfers has ended, a CPU interrupt is requested. **Table 9.6** Register Function in Block Transfer Mode | Name | Abbreviation | Function | |----------------------------------|--------------|--------------------------------| | DTC source address register | SAR | Designates source address | | DTC destination address register | DAR | Designates destination address | | DTC transfer count register AH | CRAH | Holds block size | | DTC transfer count register AL | CRAL | Designates block size count | | DTC transfer count register B | CRB | Designates transfer count | Figure 9.8 Memory Mapping in Block Transfer Mode #### 9.5.4 Chain Transfer Setting the CHNE bit to 1 enables a number of data transfers to be performed consecutively in response to a single transfer request. SAR, DAR, CRA, CRB, MRA, and MRB, which define data transfers, can be set independently. Figure 9.9 shows the operation of chain transfer. When activated, the DTC reads the register information start address stored at the vector address, and then reads the first register information at that start address. The CHNE bit in MRB is checked after the end of data transfer, if the value is 1, the next register information, which is located consecutively, is read and transfer is performed. This operation is repeated until the end of data transfer of register information with CHNE = 0. It is also possible, by setting both the CHNE bit and CHNS bit to 1, to specify execution of chain transfer only when the transfer counter value is 0. In the case of transfer with CHNE set to 1, an interrupt request to the CPU is not generated at the end of the specified number of transfers or by setting of the DISEL bit to 1, and the interrupt source flag for the activation source is not affected. Figure 9.9 Operation of Chain Transfer ## 9.5.5 Interrupt Sources An interrupt request is issued to the CPU when the DTC finishes the specified number of data transfers, or a data transfer for which the DISEL bit was set to 1. In the case of interrupt activation, the interrupt set as the activation source is generated. These interrupts to the CPU are subject to CPU mask level and interrupt controller priority level control. In the case of activation by software, a software activated data transfer end interrupt (SWDTEND) is generated. When the DISEL bit is 1 and one data transfer has ended, or the specified number of transfers has ended, after data transfer ends, the SWDTE bit is held at 1 and an SWDTEND interrupt is generated. The interrupt handling routine should clear the SWDTE bit to 0. When the DTC is activated by software, an SWDTEND interrupt is not generated during a data transfer wait or during data transfer even if the SWDTE bit is set to 1. Figure 9.10 DTC Operation Timing (Example in Normal Mode or Repeat Mode) Figure 9.11 DTC Operation Timing (Example of Block Transfer Mode, with Block Size of 2) Figure 9.12 DTC Operation Timing (Example of Chain Transfer) #### 9.5.7 Number of DTC Execution States Table 9.7 lists execution status for a single DTC data transfer, and table 9.8 shows the number of states required for each execution status. Table 9.7 DTC Execution Status | Mode | Vector Read<br>I | Register Information<br>Read/Write<br>J | Data Read<br>K | Data Write<br>L | Internal<br>Operations<br>M | |----------------|------------------|-----------------------------------------|----------------|-----------------|-----------------------------| | Normal | 1 | 6 | 1 | 1 | 3 | | Repeat | 1 | 6 | 1 | 1 | 3 | | Block transfer | 1 | 6 | N | N | 3 | Legend: N: Block size (initial setting of CRAH and CRAL) **Table 9.8** Number of States Required for Each Execution Status | Object to b | On-<br>Chip<br>RAM | On-<br>Chip<br>ROM | | hip I/O<br>sters | Exte | ernal Devi | ices | | | |-------------|------------------------------------------------|--------------------|----|------------------|------|------------|------|----|-----| | Bus width | | 32 | 16 | 8 | 16 | 8 | | 16 | | | Access sta | tes | 1 | 1 | 2 | 2 | 2 | 3 | 2 | 3 | | Execution | Vector read S <sub>I</sub> | _ | 1 | _ | _ | 4 | 6+2m | 2 | 3+m | | status | Register information read/write S <sub>J</sub> | 1 | _ | _ | _ | _ | _ | _ | _ | | | Byte data read S <sub>K</sub> | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | Word data read S <sub>K</sub> | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | Byte data write S <sub>L</sub> | 1 | 1 | 2 | 2 | 2 | 3+m | 2 | 3+m | | | Word data write S <sub>L</sub> | 1 | 1 | 4 | 2 | 4 | 6+2m | 2 | 3+m | | | Internal operation S <sub>M</sub> | 1 | | | | | | | | The number of execution states is calculated from the formula below. Note that $\Sigma$ means the sum of all transfers activated by one activation event (the number in which the CHNE bit is set to 1, plus 1). Number of execution states = $I \cdot S_I + \Sigma (J \cdot S_J + K \cdot S_K + L \cdot S_L) + M \cdot S_M$ For example, when the DTC vector address table is located in on-chip ROM, normal mode is set, and data is transferred from the on-chip ROM to an internal I/O register, the time required for the DTC operation is 13 states. The time from activation to the end of the data write is 10 states. # 9.6 Procedures for Using DTC ## 9.6.1 Activation by Interrupt The procedure for using the DTC with interrupt activation is as follows: - 1. Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. - 2. Set the start address of the register information in the DTC vector address. - 3. Set the corresponding bit in DTCER to 1. - 4. Set the enable bits for the interrupt sources to be used as the activation sources to 1. The DTC is activated when an interrupt used as an activation source is generated. - 5. After the end of one data transfer, or after the specified number of data transfers have ended, the DTCE bit is cleared to 0 and a CPU interrupt is requested. If the DTC is to continue transferring data, set the DTCE bit to 1. ## 9.6.2 Activation by Software The procedure for using the DTC with software activation is as follows: - 1. Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. - 2. Set the start address of the register information in the DTC vector address. - 3. Check that the SWDTE bit is 0. - 4. Write 1 to SWDTE bit and the vector number to DTVECR. - 5. Check the vector number written to DTVECR. - 6. After the end of one data transfer, if the DISEL bit is 0 and a CPU interrupt is not requested, the SWDTE bit is cleared to 0. If the DTC is to continue transferring data, set the SWDTE bit to 1. When the DISEL bit is 1, or after the specified number of data transfers have ended, the SWDTE bit is held at 1 and a CPU interrupt is requested. # 9.7 Examples of Use of the DTC #### 9.7.1 Normal Mode An example is shown in which the DTC is used to receive 128 bytes of data via the SCI. - 1. Set MRA to fixed source address (SM1 = SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), normal mode (MD1 = MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one data transfer by one interrupt (CHNE = 0, DISEL = 0). Set the SCI RDR address in SAR, the start address of the RAM area where the data will be received in DAR, and 128 (H'0080) in CRA. CRB can be set to any value. - 2. Set the start address of the register information at the DTC vector address. - 3. Set the corresponding bit in DTCER to 1. - 4. Set the SCI to the appropriate receive mode. Set the RIE bit in SCR to 1 to enable the reception complete (RXI) interrupt. Since the generation of a receive error during the SCI reception operation will disable subsequent reception, the CPU should be enabled to accept receive error interrupts. - 5. Each time reception of one byte of data ends on the SCI, the RDRF flag in SSR is set to 1, an RXI interrupt is generated, and the DTC is activated. The receive data is transferred from RDR to RAM by the DTC. DAR is incremented and CRA is decremented. The RDRF flag is automatically cleared to 0. - 6. When CRA becomes 0 after the 128 data transfers have ended, the RDRF flag is held at 1, the DTCE bit is cleared to 0, and an RXI interrupt request is sent to the CPU. The interrupt handling routine should perform wrap-up processing. ## 9.7.2 Chain Transfer An example of DTC chain transfer is shown in which pulse output is performed using the PPG\*. Chain transfer can be used to perform pulse output data transfer and PPG output trigger cycle updating. Repeat mode transfer to NDR of the PPG\* is performed in the first half of the chain transfer, and normal mode transfer to the TPU's TGR in the second half. This is because clearing of the activation source and interrupt generation at the end of the specified number of transfers are restricted to the second half of the chain transfer (transfer when CHNE = 0). - Perform settings for transfer to NDR of the PPG\*. Set MRA to source address incrementing (SM1 = 1, SM0 = 0), fixed destination address (DM1 = DM0 = 0), repeat mode (MD1 = 0, MD0 = 1), and word size (Sz = 1). Set the source side as a repeat area (DTS = 1). Set MRB to chain mode (CHNE = 1, DISEL = 0). Set the data table start address in SAR, the NDRH address in DAR, and the data table size in CRAH and CRAL. CRB can be set to any value. - 2. Perform settings for transfer to the TPU's TGR. Set MRA to source address incrementing (SM1 = 1, SM0 = 0), fixed destination address (DM1 = DM0 = 0), normal mode (MD1 = MD0 = 0), and word size (Sz = 1). Set the data table start address in SAR, the TGRA address in DAR, and the data table size in CRA. CRB can be set to any value. - Locate the TPU transfer register information consecutively after the NDR transfer register information. - 4. Set the start address of the NDR transfer register information to the DTC vector address. - 5. Set the bit corresponding to TGIA in DTCER to 1. - 6. Set TGRA as an output compare register (output disabled) with TIOR, and enable the TGIA interrupt with TIER. - 7. Set the initial output value in PODR, and the next output value in NDR. Set bits in DDR and NDER for which output is to be performed to 1. Using PCR, select the TPU compare match to be used as the output trigger. - 8. Set the CST bit in TSTR to 1, and start the TCNT count operation. - Each time a TGRA compare match occurs, the next output value is transferred to NDR and the set value of the next output trigger period is transferred to TGRA. The activation source TGFA flag is cleared. - 10. When the specified number of transfers are completed (the TPU transfer CRA value is 0), the TGFA flag is held at 1, the DTCE bit is cleared to 0, and a TGIA interrupt request is sent to the CPU. Termination processing should be performed in the interrupt handling routine. Note: \* Not supported by the H8S/2376. #### 9.7.3 Chain Transfer when Counter = 0 By executing a second data transfer, and performing re-setting of the first data transfer, only when the counter value is 0, it is possible to perform 256 or more repeat transfers. An example is shown in which a 128-kbyte input buffer is configured. The input buffer is assumed to have been set to start at lower address H'0000. Figure 9.13 shows the chain transfer when the counter value is 0. - 1. For the first transfer, set the normal mode for input data. Set fixed transfer source address (G/A, etc.), CRA = H'0000 (65,536 times), and CHNE = 1, CHNS = 1, and DISEL = 0. - 2. Prepare the upper 8-bit addresses of the start addresses for each of the 65,536 transfer start addresses for the first data transfer in a separate area (in ROM, etc.). For example, if the input buffer comprises H'200000 to H'21FFFF, prepare H'21 and H'20. - 3. For the second transfer, set repeat mode (with the source side as the repeat area) for re-setting the transfer destination address for the first data transfer. Use the upper 8 bits of DAR in the first register information area as the transfer destination. Set CHNE = DISEL = 0. If the above input buffer is specified as H'200000 to H'21FFFF, set the transfer counter to 2. - 4. Execute the first data transfer 65,536 times by means of interrupts. When the transfer counter for the first data transfer reaches 0, the second data transfer is started. Set the upper 8 bits of the transfer source address for the first data transfer to H'21. The lower 16 bits of the transfer destination address of the first data transfer and the transfer counter are H'0000. - 5. Next, execute the first data transfer the 65,536 times specified for the first data transfer by means of interrupts. When the transfer counter for the first data transfer reaches 0, the second data transfer is started. Set the upper 8 bits of the transfer source address for the first data transfer to H'20. The lower 16 bits of the transfer destination address of the first data transfer and the transfer counter are H'0000. - 6. Steps 4 and 5 are repeated endlessly. As repeat mode is specified for the second data transfer, an interrupt request is not sent to the CPU. Figure 9.13 Chain Transfer when Counter = 0 #### 9.7.4 Software Activation An example is shown in which the DTC is used to transfer a block of 128 bytes of data by means of software activation. The transfer source address is H'1000 and the destination address is H'2000. The vector number is H'60, so the vector address is H'04C0. - Set MRA to incrementing source address (SM1 = 1, SM0 = 0), incrementing destination address (DM1 = 1, DM0 = 0), block transfer mode (MD1 = 1, MD0 = 0), and byte size (Sz = 0). The DTS bit can have any value. Set MRB for one block transfer by one interrupt (CHNE = 0). Set the transfer source address (H'1000) in SAR, the destination address (H'2000) in DAR, and 128 (H'8080) in CRA. Set 1 (H'0001) in CRB. - 2. Set the start address of the register information at the DTC vector address (H'04C0). - 3. Check that the SWDTE bit in DTVECR is 0. Check that there is currently no transfer activated by software. - 4. Write 1 to the SWDTE bit and the vector number (H'60) to DTVECR. The write data is H'E0. - 5. Read DTVECR again and check that it is set to the vector number (H'60). If it is not, this indicates that the write failed. This is presumably because an interrupt occurred between steps 3 and 4 and led to a different software activation. To activate this transfer, go back to step 3. - 6. If the write was successful, the DTC is activated and a block of 128 bytes of data is transferred. - 7. After the transfer, an SWDTEND interrupt occurs. The interrupt handling routine should clear the SWDTE bit to 0 and perform other wrap-up processing. # 9.8 Usage Notes ## 9.8.1 Module Stop Mode Setting DTC operation can be disabled or enabled using the module stop control register. The initial setting is for DTC operation to be enabled. Register access is disabled by setting module stop mode. Module stop mode cannot be set while the DTC is activated. For details, refer to section 24, Power-Down Modes. ## 9.8.2 On-Chip RAM The MRA, MRB, SAR, DAR, CRA, and CRB registers are all located in on-chip RAM. When the DTC is used, the RAME bit in SYSCR must not be cleared to 0. ## 9.8.3 DTCE Bit Setting For DTCE bit setting, use bit manipulation instructions such as BSET and BCLR. If all interrupts are disabled, multiple activation sources can be set at one time (only at the initial setting) by writing data after executing a dummy read on the relevant register. # 9.8.4 DMAC Transfer End Interrupt When DTC transfer is activated by a DMAC transfer end interrupt, regardless of the transfer counter and DISEL bit, the DMAC's DTE bit is not subject to DTC control, and the write data has priority. Consequently, an interrupt request may not be sent to the CPU when the DTC transfer counter reaches 0. Note: The DMAC is not supported by the H8S/2376. #### 9.8.5 Chain Transfer When chain transfer is used, clearing of the activation source or DTCER is performed when the last of the chain of data transfers is executed. SCI and high-speed A/D converter interrupt/activation sources, on the other hand, are cleared when the DTC reads or writes to the prescribed register. Therefore, when the DTC is activated by an interrupt or activation source, if a read/write of the relevant register is not included in the last chained data transfer, the interrupt or activation source will be retained. # Section 10 I/O Ports In this section, descriptions which largely depend on products, such as port functions, register descriptions, or pin functions, are separately described in two product groups. One group is made up of descriptions for the H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373 and the other one is for the H8S/2376. Table 10.1 summarizes the port functions for the H8S/2378R Group, H8S/2377, H8S/2377, H8S/2375, and H8S/2373. Table 10.2 summarizes the port functions for the H8S/2376. The pins of each port also have other functions such as input/output or external interrupt input pins of on-chip peripheral modules. Each I/O port includes a data direction register (DDR) that controls input/output, a data register (DR) that stores output data, and a port register (PORT) used to read the pin states. The input-only ports do not have a DR or DDR register. Ports A to E have a built-in pull-up MOS function and a pull-up MOS control register (PCR) to control the on/off state of input pull-up MOS. Ports 3 and A include an open-drain control register (ODR) that controls the on/off state of the output buffer PMOS. Ports 1 to 3, 5 (P50 to P53), and 6 to 8 can drive a single TTL load and 30 pF capacitive load. Ports A to H can drive a single TTL load and 50 pF capacitive load. All of the I/O ports can drive a Darlington transistor when outputting data. Ports 1 and 2 are Schmitt-triggered inputs. Ports 5, 6, 8, A (PA4, PA5, PA6, PA7), F (PF1, PF2), and H (PH2, PH3) are Schmitt-triggered inputs when used as the IRQ input. Table 10.1 Port Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373\* $^{3}$ | | | | | | ľ | Mode 7 | | | | |-----------|------------------------------------------------|------------------------------|----------------------------------------------------------|------------|----------|------------------------------------------------|-----------------|--|--| | Port | Description | Mode 1 | Mode 2 | Mode 4 | EXPE = 1 | EXPE = 0 | Output<br>Type | | | | Port<br>1 | also functioning | P17/PO15 | P17/P015/TIOCB2/TCLKD/EDRAK3*2 P17/P015/TIOCB2/<br>TCLKD | | | | | | | | | as PPG outputs,<br>TPU I/Os, and | P16/PO14 | 1/TIOCA2/Ī | EDRAK2*2 | | P16/PO14/TIOCA2 | input | | | | | EXDMAC outputs | P15/PO13 | B/TIOCB1/ | TCLKC | | - 1 | 1 | | | | | | P14/PO12 | 2/TIOCA1 | | | | | | | | | | P13/PO11 | I/TIOCD0/ | TCLKB | | | | | | | | | P12/PO10 | )/TIOCC0/ | TCLKA | | | | | | | | | P11/PO9/ | TIOCB0 | | | | | | | | | | P10/PO8/ | TIOCA0 | | | | | | | | Port | | P27/PO7/ | TIOCB5/(II | RQ15) | | | Schmitt- | | | | 2 | also functioning as PPG outputs, | P26/PO6/ | TIOCA5/(ĪI | RQ14) | | | triggered input | | | | | TPU I/Os, and | P25/PO5/TIOCB4/(IRQ13) | | | | | | | | | | interrupt inputs | P24/PO4/TIOCA4/RxD4/(IRQ12) | | | | | | | | | | | P23/PO3/TIOCD3/TxD4/ (IRQ11) | | | | | | | | | | | P22/PO2/TIOCC3/(IRQ10) | | | | | | | | | | | P21/PO1/ | TIOCB3/(ĪI | RQ9) | | | | | | | | | P20/P00/TIOCA3/(IRQ8) | | | | | | | | | Port | | P35/SCK | 1/SCL0(OE | E)/(CKE*1) | | P35/SCK1/SCL0 | Open- | | | | 3 | also functioning as SCI I/Os, I <sup>2</sup> C | P34/SCK | )/SCK4/SD | DA0 | | <u>. </u> | drain<br>output | | | | | I/Os, and bus | P33/RxD1 | /SCL1 | | | | capability | | | | | control I/Os | P32/RxD0 | )/IrRxD/SD | A1 | | | | | | | | | P31/TxD1 | | | | | | | | | | | P30/TxD0/lrTxD | | | | | | | | | Port | | P47/AN7/ | DA1* <sup>2</sup> | | | | | | | | 4 | also functioning<br>as A/D converter | P46/AN6/ | DA0* <sup>2</sup> | | | | | | | | | analog inputs and | P45/AN5 | | | | | | | | | | D/A converter | P44/AN4 | | | | | | | | | | analog outputs | P43/AN3 | | | | | | | | | | | P42/AN2 | | | | | | | | | | | P41/AN1 | | | | | | | | | | | P40/AN0 | | | | | | | | | | | | | | Мо | de 7 | Input/ | | |-----------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------|--| | Port | Description | Mode 1 | Mode 2 | Mode 2 Mode 4 | EXPE = 1 | EXPE = 0 | Output<br>Type | | | Port<br>5 | General I/O port<br>also functioning<br>as interrupt<br>inputs, A/D<br>converter inputs,<br>and SCI I/Os | P53/ADTF<br>P52/SCK2<br>P51/RxD2<br>P50/TxD2 | 2/IRQ2<br>2/IRQ1 | | | | Schmitt-<br>triggered<br>input<br>when<br>used as<br>IRQ input | | | Port<br>6 | General I/O port<br>also functioning<br>as interrupt<br>inputs, TMR I/Os,<br>and DMAC I/Os | P64/TMO<br>P63/TMC<br>P62/TMC<br>P61/TMR | P65/TMO1/DACK1/IRQ13 P64/TMO0/DACK0/IRQ12 P63/TMC11/TEND1/IRQ11 P62/TMC10/TEND0/IRQ10 P61/TMR11/DREQ1/IRQ9 P60/TMR10/DREQ0/IRQ8 | | | | | | | Port<br>8 | General I/O port<br>also functioning<br>as EXDMAC I/Os<br>and interrupt<br>inputs | P84/EDA0<br>P83/ETEN<br>P82/ETEN<br>P81/EDRI | CK3*²/(IRC<br>CK2*²/(IRC<br>ND3*²/(IRC<br>ND2*²/(IRC<br>EQ3*²/(IRC<br>Q2*²/(IRC | 13)/RxD3<br>12)<br>21)/TxD3 | | P85/(ĪRQ5)/SCK3 P84/(ĪRQ4) P83/(ĪRQ3)/RXD3 P82/(ĪRQ2) P81/EDREQ3/(IRQ1) P80/EDREQ2/(IRQ0) | Schmitt-<br>triggered<br>input<br>when<br>used as<br>IRQ input | | | Port<br>9 | Dedicated input<br>port also<br>functioning as A/D<br>converter analog<br>inputs and D/A<br>converter analog<br>outputs | P97/AN15<br>P96/AN14<br>P95/AN12<br>P94/AN12<br>P93/AN11<br>P92/AN10<br>P91/AN9<br>P90/AN8 | //DA4* <sup>2</sup><br>//DA3<br>//DA2 | | | | | | | | | | | | Мо | Input/ | | |------|-------------------------------|--------------|--------|-----------|----------|----------|----------------------------------------| | Port | Description | Mode 1 | Mode 2 | Mode 4 | EXPE = 1 | EXPE = 0 | Output<br>Type | | Port | | PA7/A23/ | IRQ7 | PA7/A23/Ī | RQ7 | PA7/IRQ7 | Only PA4 | | Α | also functioning as address | PA6/A22/IRQ6 | | PA6/A22/Ī | RQ6 | PA6/IRQ6 | to PA7<br>are | | | outputs | PA5/A21/ | IRQ5 | PA5/A21/Ī | RQ5 | PA5/IRQ5 | Schmitt- | | | | A20/IRQ4 | - | PA4/A20/Ī | RQ4 | PA4/IRQ4 | triggered | | | | A19 | | PA3/A19 | | PA3 | input<br>when | | | | A18 | | PA2/A18 | | PA2 | used as | | | | A17 | | PA1/A17 | | PA1 | IRQ<br>input. | | | | A16 | | PA0/A16 | | PA0 | Built-in<br>input<br>pull-up<br>MOS | | | | | | | | | Open-<br>drain<br>output<br>capability | | Port | · • | A15 | | PB7/A15 | | PB7 | Built-in | | В | also functioning as address | A14 | | PB6/A14 | | PB6 | input<br>pull-up | | | outputs | A13 | | PB5/A13 | | PB5 | MOS | | | | A12 | | PB4/A12 | | PB4 | | | | | A11 | | PB3/A11 | | PB3 | | | | | A10 | | PB2/A10 | | PB2 | | | | | A9 | | PB1/A9 | | PB1 | | | | | A8 | | PB0/A8 | | PB0 | | | Port | · • | A7 | | PC7/A7 | | PC7 | Built-in | | С | also functioning as address | A6 | | PC6/A6 | | PC6 | input<br>pull-up | | | outputs | A5 | | PC5/A5 | | PC5 | MOS | | | | A4 | | PC4/A4 | | PC4 | | | | | А3 | | PC3/A3 | | PC3 | | | | | A2 | | PC2/A2 | | PC2 | | | | | A1 | | PC1/A1 | | PC1 | | | | | A0 | | PC0/A0 | | PC0 | | | | General I/O port | D15 | | | | PD7 | Built-in | | D | also functioning as data I/Os | D14 | | | | PD6 | input<br>pull-up | | | as data 1/Os | D13 | | | | PD5 | MOS | | | | D12 | | | | PD4 | | | | | D11 | | | | PD3 | | | | | D10 | | | | PD2 | | | 1 | | D9 | | | | PD1 | | | | | D8 | | | | PD0 | | | | | | | | N | lode 7 | Input/ | |------|--------------------------------------------------------|----------|------------------------|---------------------|----------|---------------------------------------|------------------------------------------------------------| | Port | Description | Mode 1 | Mode 2 | Mode 4 | EXPE = 1 | EXPE = 0 | Output<br>Type | | Port | General I/O port | PE7/D7 | | | | PE7 | Built-in | | Е | also functioning as data I/Os | PE6/D6 | | | | PE6 | input<br>pull-up | | | as data 1/Os | PE5/D5 | | | | PE5 | MOS | | | | PE4/D4 | | | | PE4 | | | | | PE3/D3 | | | | PE3 | | | | | PE2/D2 | | | | PE2 | | | | | PE1/D1 | | | | PE1 | | | | | PE0/D0 | | | | PE0 | | | Port | | PF7/φ | | | | PF7¢ | Only PF1 | | F | also functioning as interrupt inputs | PF6/AS | | | | PF6 | and PF2 are | | | and bus control | RD | | | | PF5 | Schmitt- | | | I/Os | HWR | | | | PF4 | triggered | | | | PF3/LWR | | | | PF3 | inputs<br>when | | | | PF2/LCAS | S/DQML* <sup>1</sup> / | IRQ15 | | PF2/IRQ15 | used as | | | | PF1/UCAS | S/DQMU*1 | /IRQ14 | | PF1/IRQ14 | the IRQ input | | | | PF0/WAIT | = | | | PF0 | - Impar | | Port | | PG6/BRE | Q | | | PG6 | | | G | also functioning as bus control | PG5/BAC | K | | | PG5 | | | | I/Os | PG4/BRE | QO | | | PG4 | | | | | PG3/CS3/ | RAS3/CAS | 5* | | PG3 | | | | | PG2/CS2/ | RAS2/RAS | 3 | | PG2 | | | | | PG1/CS1 | | | | PG1 | | | | | PG0/CS0 | | | | PG0 | | | Port | | PH3/CS7/ | (IRQ7)/OE | CKE*1 | | PH3/(IRQ7) | Only | | Н | H also functioning as interrupt inputs and bus control | PH2/CS6/ | (IRQ6) | | | PH2/(IRQ6) | PH2 and<br>PH3 are | | | | PH1/CS5/ | RAS5/SDF | RAM <sub>0</sub> *1 | | PH1/SDRAM <sub>0</sub> * <sup>1</sup> | Schmitt- | | | I/Os | PH0/CS4/ | RAS4/WE | <sub>*</sub> 1 | | PH0 | triggered<br>inputs<br>when<br>used as<br>the IRQ<br>input | Notes: 1. Not supported by the H8S/2378, H8S/2377, H8S/2375, and H8S/2373. - 2. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 3. Only modes 1 and 2 are supported on ROM-less versions. Table 10.2 Port Functions for H8S/2376 | | | | | | Mo | ode 7 | Input/ | |------------------|-----------------------------------|--------------------------|------------------------|--------|----------|----------|-----------------| | Port | Description | Mode 1 | Mode 2 | Mode 4 | EXPE = 1 | EXPE = 0 | Output<br>Type | | Port | | P17/TIOC | B2/TCLKD | | | | Schmitt- | | 1 | also functioning as TPU I/Os | P16/TIOC | A2 | | | | triggered input | | | outputs | P15/TIOC | B1/TCLKC | : | | | liipat | | | | P14/TIOC | :A1 | | | | | | | | P13/TIOC | D0/TCLKB | | | | | | | | P12/TIOC | C0/TCLKA | | | | | | | | P11/TIOC | :B0 | | | | | | | | P10/TIOC | A0 | | | | | | Port | | P27/TIOC | B5/(IRQ15 | ) | | | Schmitt- | | 2 | also functioning as TPU I/Os and | P26/TIOC | A5/(IRQ14 | ) | | | triggered input | | interrupt inputs | P25/TIOC | B4/(IRQ13 | ) | | | liiput | | | | | P24/TIOCA4/RxD4/(IRQ12) | | | | | | | | | P23/TIOCD3/TxD4/ (IRQ11) | | | | | | | | | P22/TIOCC3/(IRQ10) | | | | | | | | | P21/TIOC | B3/(IRQ9) | | | | | | | | P20/TIOC | A3/( <del>IRQ8</del> ) | | | | | | Port | | P35/SCK | 1/SCL0 | | | | Open- | | 3 | also functioning as SCI I/Os and | P34/SCK | D/SCK4/SD | A0 | | | drain<br>output | | | I <sup>2</sup> C I/Os | P33/RxD1 | /SCL1 | | | | capability | | | | P32/RxD0 | /IrRxD/SD | A1 | | | | | | | P31/TxD1 | | | | | | | | | P30/TxD0 | /IrTxD | | | | | | Port | | P47/AN7/ | DA1 | | | | | | 4 | also functioning as A/D converter | P46/AN6/ | DA0 | | | | | | | analog inputs and | P45/AN5 | | | | | | | | D/A converter | P44/AN4 | | | | | | | | analog outputs | P43/AN3 | | | | | | | | | P42/AN2 | | | | | | | | | P41/AN1 | | | | | | | | | P40/AN0 | | | | | | | _ | | | | | Мо | de 7 | Input/ | |-----------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------|--------|----------|----------|----------------------------------------------------------------| | Port | Description | Mode 1 | Mode 2 | Mode 4 | EXPE = 1 | EXPE = 0 | Output<br>Type | | Port<br>5 | General I/O port<br>also functioning<br>as interrupt<br>inputs, A/D<br>converter inputs,<br>and SCI I/Os | P53/ADTF<br>P52/SCK2<br>P51/RxD2<br>P50/TxD2 | 2/IRQ2<br>2/IRQ1 | | | | Schmitt-<br>triggered<br>input<br>when<br>used as<br>IRQ input | | Port<br>6 | General I/O port<br>also functioning<br>as interrupt inputs<br>and TMR I/Os | P65/TMO<br>P64/TMO<br>P63/TMC<br>P62/TMC<br>P61/TMR<br>P60/TMR | 0/IRQ12<br>11/IRQ11<br>10/IRQ10<br>11/IRQ9 | | | | Schmitt-<br>triggered<br>input<br>when<br>used as<br>IRQ input | | Port<br>8 | General I/O port<br>also functioning<br>as SCI I/Os and<br>interrupt inputs | P85/(ĪRQS<br>P84/(ĪRQS<br>P83/(ĪRQS<br>P82/(ĪRQS<br>P81/(ĪRQS<br>P80/(ĪRQS | 4)<br>3)/RxD3<br>2)<br>1)/TxD3 | | | | Schmitt-<br>triggered<br>input<br>when<br>used as<br>IRQ input | | Port<br>9 | Dedicated input<br>port also<br>functioning as A/D<br>converter analog<br>inputs and D/A<br>converter analog<br>outputs | P97/AN15<br>P96/AN14<br>P95/AN13<br>P94/AN12<br>P93/AN11<br>P92/AN10<br>P91/AN9<br>P90/AN8 | 1<br>B/DA3<br>P/DA2 | | | | | | | | | | | Mode 7 | | Input/ | | |------|-------------------------------|--------------|--------|----------|----------|----------|-------------------|--| | Port | Description | Mode 1 | Mode 2 | Mode 4 | EXPE = 1 | EXPE = 0 | Output<br>Type | | | Port | General I/O port | PA7/A23/Ī | RQ7 | PA7/A23/ | RQ7 | PA7/IRQ7 | Only PA4 | | | Α | also functioning as address | PA6/A22/I | RQ6 | PA6/A22/ | RQ6 | PA6/IRQ6 | to PA7<br>are | | | | outputs | PA5/A21/IRQ5 | | PA5/A21/ | RQ5 | PA5/IRQ5 | Schmitt- | | | | | A20/IRQ4 | • | PA4/A20/ | RQ4 | PA4/IRQ4 | triggered | | | | | A19 | | PA3/A19 | | PA3 | input<br>when | | | | | A18 | | PA2/A18 | | PA2 | used as | | | | | A17 | | PA1/A17 | | PA1 | IRQ input. | | | | | A16 | | PA0/A16 | | PA0 | Built-in | | | | | | | | | | input | | | | | | | | | | pull-up<br>MOS | | | | | | | | | | Open- | | | | | | | | | | drain | | | | | | | | | | output capability | | | Port | General I/O port | A15 | | PB7/A15 | | PB7 | Built-in | | | В | also functioning | A14 | | PB6/A14 | | PB6 | input | | | | as address outputs | A13 | | PB5/A13 | | PB5 | pull-up<br>MOS | | | | σαιραίδ | A12 | | PB4/A12 | | PB4 | | | | | | A11 | | PB3/A11 | | PB3 | | | | | | A10 | | PB2/A10 | | PB2 | | | | | | A9 | | PB1/A9 | | PB1 | | | | | | A8 | | PB0/A8 | | PB0 | | | | Port | General I/O port | A7 | | PC7/A7 | | PC7 | Built-in | | | С | also functioning | A6 | | PC6/A6 | | PC6 | input | | | | as address outputs | A5 | | PC5/A5 | | PC5 | pull-up<br>MOS | | | | · | A4 | | PC4/A4 | | PC4 | | | | | | А3 | | PC3/A3 | | PC3 | | | | | | A2 | | PC2/A2 | | PC2 | | | | | | A1 | | PC1/A1 | | PC1 | | | | | | A0 | | PC0/A0 | | PC0 | | | | Port | General I/O port | D15 | | | | PD7 | Built-in | | | D | also functioning as data I/Os | D14 | | | | PD6 | input | | | | as uala I/US | D13 | | | | PD5 | pull-up<br>MOS | | | | | D12 | | | | PD4 | | | | | | D11 | | | | PD3 | | | | | | D10 | | | | PD2 | | | | | | D9 | | | | PD1 | | | | | | D8 | | | | PD0 | | | | | | | | | Мо | de 7 | Input/ | |-----------|--------------------------------------|----------|--------|--------|----------|------------------|------------------------------------------------------------| | Port | Description | Mode 1 | Mode 2 | Mode 4 | EXPE = 1 | EXPE = 0 | Output<br>Type | | Port | General I/O port | PE7/D7 | | | | PE7 | Built-in | | E | E also functioning as data I/Os | PE6/D6 | | | PE6 | input<br>pull-up | | | | | PE5/D5 | | | | PE5 | MOS | | | | PE4/D4 | | | | PE4 | | | | | PE3/D3 | | | | PE3 | | | | | PE2/D2 | | | | PE2 | | | | | PE1/D1 | | | | PE1 | | | | | PE0/D0 | | | | PE0 | | | Port | General I/O port | PF7/φ | | | | PF7φ | Only PF1 | | F | also functioning as interrupt inputs | PF6/AS | | | | PF6 | and PF2<br>are | | | and bus control | RD | | | | PF5 | Schmitt- | | | I/Os | HWR | | | | PF4 | triggered inputs | | | | PF3/LWR | | | | PF3 | when | | | | PF2/IRQ1 | | | | | used as<br>the IRQ | | | | PF1/IRQ1 | 4 | | | | input | | | | PF0/WAIT | | | | PF0 | · | | Port<br>G | General I/O port | PG6/BRE | | | | PG6 | | | G | also functioning as bus control | PG5/BAC | K | | | PG5 | | | | I/Os | PG4/BRE | QO | | | PG4 | | | | | PG3/CS3 | | | | PG3 | | | | | PG2/CS2 | | | | PG2 | | | | | PG1/CS1 | | | | PG1 | | | | | PG0/CS0 | | | | PG0 | | | Port | General I/O port | PH3/CS7/ | | | | PH3/(IRQ7) | Only | | H | also functioning as interrupt inputs | PH2/CS6/ | (IRQ6) | | | PH2/(IRQ6) | PH2 and<br>PH3 are | | | and bus control | PH1/CS5 | | | | PH1 | Schmitt- | | | I/Os | PH0/CS4 | | | | РНО | triggered<br>inputs<br>when<br>used as<br>the IRQ<br>input | # 10.1 Port 1 Port 1 is an 8-bit I/O port that also has other functions. The port 1 has the following registers. - Port 1 data direction register (P1DDR) - Port 1 data register (P1DR) - Port 1 register (PORT1) ## 10.1.1 Port 1 Data Direction Register (P1DDR) The individual bits of P1DDR specify input or output for the pins of port 1. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------| | 7 | P17DDR | 0 | W | When a pin function is specified to a general purpose | | 6 | P16DDR | 0 | W | <ul> <li>I/O, setting this bit to 1 makes the corresponding port</li> <li>1 pin an output pin, while clearing this bit to 0 makes</li> </ul> | | 5 | P15DDR | 0 | W | the pin an input pin. | | 4 | P14DDR | 0 | W | | | 3 | P13DDR | 0 | W | _ | | 2 | P12DDR | 0 | W | _ | | 1 | P11DDR | 0 | W | _ | | 0 | P10DDR | 0 | W | _ | ## 10.1.2 Port 1 Data Register (P1DR) P1DR stores output data for the port 1 pins. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------| | 7 | P17DR | 0 | R/W | Output data for a pin is stored when the pin function | | 6 | P16DR | 0 | R/W | is specified to a general purpose I/O. | | 5 | P15DR | 0 | R/W | - | | 4 | P14DR | 0 | R/W | - | | 3 | P13DR | 0 | R/W | - | | 2 | P12DR | 0 | R/W | - | | 1 | P11DR | 0 | R/W | | | 0 | P10DR | 0 | R/W | | ## 10.1.3 Port 1 Register (PORT1) PORT1 shows the pin states. PORT1 cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------| | 7 | P17 | * | R | If a port 1 read is performed while P1DDR bits are | | 6 | P16 | * | R | <ul> <li>set to 1, the P1DR values are read. If a port 1 read</li> <li>performed while P1DDR bits are cleared to 0, the</li> </ul> | | 5 | P15 | * | R | states are read. | | 4 | P14 | * | R | _ | | 3 | P13 | * | R | _ | | 2 | P12 | * | R | | | 1 | P11 | * | R | - | | 0 | P10 | * | R | | Note: \* Determined by the states of pins P17 to P10. # 10.1.4 Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373 Port 1 pins also function as the pins for PPG outputs, TPU I/Os, and EXDMAC outputs\*. The correspondence between the register specification and the pin functions is shown below. # • P17/PO15/TIOCB2/TCLKD/EDRAK3\*3 The pin function is switched as shown below according to the combination of the TPU channel 2 settings (by bits MD3 to MD0 in TMDR\_2, bits IOB3 to IOB0 in TIOR\_2, and bits CCLR1 and CCLR0 in TCR\_2), bits TPSC2 to TPSC0 in TCR\_0 and TCR\_5, bit NDER15 in NDERH, bit EDRAKE in EDMDR 3, and bit P17DDR. ## Modes 1, 2, 4, 7 (EXPE = 1) | EDRAKE | | | 1 | | | | | |------------------------|-----------------------|----------------|------------------|-----------------|---|--|--| | TPU channel 2 settings | (1) in table<br>below | (2 | 2) in table belo | _ | | | | | P17DDR | _ | 0 | 1 | 1 | _ | | | | NDER15 | _ | _ | _ | | | | | | Pin function | TIOCB2 output | P17<br>input | EDRAK3 output | | | | | | | | TIOCB2 input*1 | | | | | | | | | | TCLKD input | t* <sup>2</sup> | | | | ## Mode 7 (EXPE = 0) | EDRAKE | | | _ | | | | | |------------------------|-----------------------|----------------------------|-----------------------|-------------|--|--|--| | TPU channel 2 settings | (1) in table<br>below | (2) in table below | | | | | | | P17DDR | _ | 0 | 1 | 1 | | | | | NDER15 | _ | _ | 0 | 1 | | | | | Pin function | TIOCB2 output | P17 input | P17 output | PO15 output | | | | | | | TIOCB2 input* <sup>1</sup> | | | | | | | | | TCLK | D input* <sup>2</sup> | | | | | Notes: 1. TIOCB2 input when MD3 to MD0 = B'0000, B'000, and B'01 $\times$ and IOB3 = 1. - 2. TCLKD input when the setting for either TCR\_0 or TCR\_5 is TPSC2 to TPSC0 = B'111. TCLKD input when channels 2 and 4 are set to phase counting mode. - 3. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. | TPU channel 2 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------|-----------------------|------| | MD3 to MD0 | B'00 | 000, B'01×× | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'x×00 | Other than B'xx00 | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'10 | B'10 | | Output function | _ | Output compare output | _ | _ | PWM mode<br>2 output | _ | Legend: ×: Don't care Rev. 4.00, 02/04, page 432 of 1088 # • P16/PO14/TIOCA2/EDRAK2\*3 The pin function is switched as shown below according to the combination of the TPU channel 2 settings (by bits MD3 to MD0 in TMDR\_2, bits IOB3 to IOB0 in TIOR\_2, and bits CCLR1 and CCLR0 in TCR\_2), bit NDER14 in NDERH, bit EDRAKE in EDMDR\_2 and bit P16DDR. Modes 1, 2, 4, 7 (EXPE = 1) | EDRAKE | | 1 | | | | | | | |------------------------|-----------------------|--------------|---------------|---|---|--|--|--| | TPU channel 2 settings | (1) in table<br>below | ( | _ | | | | | | | P16DDR | _ | 0 | _ | | | | | | | NDER14 | _ | _ | 0 | 1 | _ | | | | | Pin function | TIOCA2 output | P16<br>input | EDRAK2 output | | | | | | | | | | TIOCA input*1 | | | | | | # Mode 7 (EXPE = 0) | EDRAKE | _ | | | | | | |------------------------|-----------------------|--------------------|------------|-------------|--|--| | TPU channel 2 settings | (1) in table<br>below | (2) in table below | | | | | | P16DDR | _ | 0 | 1 | 1 | | | | NDER14 | _ | _ | 0 | 1 | | | | Pin function | TIOCA2 output | P16 input | P16 output | PO14 output | | | | | | TIOCA2 input*1 | | | | | | TPU channel 2 settings | (2) | (1) | (2) | (1) | (1) | (2) | | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-------------------------|------|--| | MD3 to MD0 | B'0000, | B'01×× | B'001× | B'0010 | В | 0011 | | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'x×00 | 0 | Other than B'xx00 | | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'10 | B'10 | | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>2</sup><br>mode 1<br>output | PWM<br>mode 2<br>output | _ | | Legend: ×: Don't care Notes: 1. TIOCA2 input when MD3 to MD0 = B'0000, B'000, and B'01xx and IOB3 = 1. - 2. TIOCB2 output disabled. - 3. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. #### P15/PO13/TIOCB1/TCLKC The pin function is switched as shown below according to the combination of the TPU channel 1 settings (by bits MD3 to MD0 in TMDR\_1, bits IOB3 to IOB0 in TIOR\_1, and bits CCLR1 and CCLR0 in TCR\_1), bits TPSC2 to TPSC0 in TCR\_0, TCR\_2, TCR\_4, and TCR\_5, bit NDER13 in NDERH, and bit P15DDR. | TPU channel 1 settings | (1) in table<br>below | (2) in table below | | | | | | |------------------------|-----------------------|----------------------------------|---------------------|---|--|--|--| | P15DDR | _ | 0 | 1 | 1 | | | | | NDER13 | _ | _ 0 1 | | | | | | | Pin function | TIOCB1 output | P15 input P15 output PO13 output | | | | | | | | | TIOCB1 input*1 | | | | | | | | | TCLKC | input* <sup>2</sup> | | | | | Notes: 1. TIOCB1 input when MD3 to MD0 = B'0000 or B'01xx and IOB3 to IOB0 = B'10xx. 2. TCLKC input when the setting for either TCR\_0 or TCR\_2 is TPSC2 to TPSC0 = B'110, or when the setting for either TCR\_4 or TCR\_5 is TPSC2 to TPSC0 = B'101. TCLKC input when phase counting mode is set for channels 2 and 4. | TPU channel 1 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------|-----------------------|-----------| | MD3 to MD0 | B'0000 | , B'01×× | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 | Other tha | ın B'××00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'10 | B'10 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | | Legend: x: Don't care #### P14/PO12/TIOCA1 The pin function is switched as shown below according to the combination of the TPU channel 1 settings (by bits MD3 to MD0 in TMDR\_1, bits IOA3 to IOA0 in TIOR\_1, and bits CCLR1 and CCLR0 in TCR\_1), bit NDER12 in NDERH, and bit P14DDR. Rev. 4.00, 02/04, page 434 of 1088 | TPU channel 1 settings | (1) in table<br>below | (2) in table below | | | | |------------------------|-----------------------|--------------------|----------------|-------------|--| | P14DDR | _ | 0 | 1 | 1 | | | NDER12 | _ | _ | 0 | 1 | | | Pin function | TIOCA1 output | P14 input | P14 output | PO12 output | | | | | | TIOCA1 input*1 | | | | TPU channel 1 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-----------------------|-----------| | MD3 to MD0 | B'0000 | , B'01×× | B'001× | B'0010 | B'0 | 011 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other tha | an B'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'01 | B'01 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>2</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | ×: Don't care Notes: 1. TIOCA1 input when MD3 to MD0 = B'0000 or B'01×× and IOA3 to IOA0 = B'10××. 2. TIOCB1 output disabled. #### P13/PO11/TIOCD0/TCLKB The pin function is switched as shown below according to the combination of the TPU channel 0 settings (by bits MD3 to MD0 in TMDR\_0, bits IOD3 to IOD0 in TIOR0L, and bits CCLR2 to CCLR0 in TCR\_0), bits TPSC2 to TPSC0 in TCR\_0 to TCR\_2, bit NDER11 in NDERH, and bit P13DDR. | TPU channel 0 settings | (1) in table<br>below | (2) in table below | | | | | | |------------------------|-----------------------|---------------------------|------------|-------------|--|--|--| | P13DDR | _ | 0 | 1 | 1 | | | | | NDER11 | _ | _ | 0 | 1 | | | | | Pin function | TIOCD0 output | P13 input | P13 output | PO11 output | | | | | | | TIOCD0 input*1 | | | | | | | | | TCLKB input* <sup>2</sup> | | | | | | Notes: 1. TIOCD0 input when MD3 to MD0 = B'0000 and IOD3 to IOD0 = B'10 $\times$ . 2. TCLKB input when the setting for any of TCR\_0 to TCR\_2 is TPSC2 to TPSC0 = B'101. TCLKB input when phase counting mode is set for channels 1 and 5. | TPU channel 0 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------|--------------------------|-------| | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOD3 to IOD0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'x×00 | B'xx00 Other than B'xx00 | | | CCLR2, CCLR0 | _ | | _ | | Other<br>than<br>B'110 | B'110 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | ×: Don't care ## • P12/PO10/TIOCC0/TCLKA The pin function is switched as shown below according to the combination of the TPU channel 0 settings (by bits MD3 to MD0 in TMDR\_0, bits IOC3 to IOC0 in TIORL\_0, and bits CCLR2 to CCLR0 in TCR\_0), bits TPSC2 to TPSC0 in TCR\_0 to TCR\_5, bit NDER10 in NDERH, and bit P12DDR. | TPU channel 0 settings | (1) in table<br>below | (2) in table below | | | | | | |------------------------|-----------------------|----------------------------------|------------------------|---|--|--|--| | P12DDR | _ | 0 | 1 | 1 | | | | | NDER10 | _ | _ | 0 | 1 | | | | | Pin function | TIOCC0 output | P12 input P12 output PO10 output | | | | | | | | | TIOCC0 input*1 | | | | | | | | | TCL | KA input* <sup>2</sup> | | | | | | TPU channel 0 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|------------------------|-----------| | MD3 to MD0 | B'0 | 000 | B'001× | B'0010 | B''0 | 011 | | IOC3 to IOC0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other tha | an B'xx00 | | CCLR2, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'101 | B'101 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | x: Don't care Notes: 1. TIOCC0 input when MD3 to MD0 = B'0000 and IOC3 to IOC0 = B'10 $\times$ . - 2. TCLKA input when the setting for any of TCR\_0 to TCR\_5 is TPSC2 to TPSC0 = B'100. TCLKA input when phase counting mode is set for channels 1 and 5. - TIOCD0 output disabled. Output disabled and settings (2) effective when BFA = 1 or BFB = 1 in TMDR 0. #### P11/PO9/TIOCB0 The pin function is switched as shown below according to the combination of the TPU channel 0 settings (by bits MD3 to MD0 in TMDR\_0, bits IOB3 to IOB0 in TIORH\_0, and bits CCLR2 to CCLR0 in TCR\_0), bit NDER9 in NDERH, and bit P11DDR. | TPU channel 0 settings | (1) in table<br>below | (2) in table below | | | | |------------------------|-----------------------|--------------------|------------|------------|--| | P11DDR | _ | 0 | 1 | 1 | | | NDER9 | _ | _ | 0 | 1 | | | Pin function | TIOCB0 output | P11 input | P11 output | PO9 output | | | | | TIOCB0 input* | | | | Note: \*TIOCB0 input when MD3 to MD0 = B'0000 and IOB3 to IOB0 = B'10 $\times\times$ . | TPU channel 0 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------|------------------------|-------| | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 | Other than B'xx00 | | | CCLR2, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'010 | B'010 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | ×: Don't care # • P10/PO8/TIOCA0 The pin function is switched as shown below according to the combination of the TPU channel 0 settings (by bits MD3 to MD0 in TMDR\_0, bits IOA3 to IOA0 in TIORH\_0, and bits CCLR2 to CCLR0 in TCR\_0), bit NDER8 in NDERH, and bit P10DDR. | TPU channel 0 settings | (1) in table<br>below | (2) in table below | | | |------------------------|-----------------------|--------------------|------------|------------| | P10DDR | _ | 0 | 1 | 1 | | NDER8 | _ | _ | 0 | 1 | | Pin function | TIOCA0 output | P10 input | P10 output | PO8 output | | | | TIOCA0 input* | | | | TPU channel 0 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-------------------------|-----------| | MD3 to MD0 | B'0 | 000 | B'001× | B'0010 | B'( | 0011 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other th | an B'xx00 | | CCLR2, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'001 | B'001 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>2</sup><br>mode 1<br>output | PWM<br>mode 2<br>output | _ | x: Don't care Notes: 1. TIOCA0 input when MD3 to MD0 = B'0000 and IOA3 to IOA0 = B'10 $\times$ . 2. TIOCB0 output disabled. #### **10.1.5** Pin Functions for H8S/2376 Port 1 pins also function as the pins for TPU I/Os. The correspondence between the register specification and the pin functions is shown below. #### P17/TIOCB2/TCLKD The pin function is switched as shown below according to the combination of the TPU channel 2 settings (by bits MD3 to MD0 in TMDR\_2, bits IOB3 to IOB0 in TIOR\_2, and bits CCLR1 and CCLR0 in TCR 2), bits TPSC2 to TPSC0 in TCR 0 and TCR 5, and bit P17DDR. | | <b>-</b> // | | , | | |------------------------|---------------------------|--------------------|---------------|--| | TPU channel 2 settings | (1) in table below | (2) in table below | | | | P17DDR | _ | 0 | 1 | | | Pin function | TIOCB2 output | P17<br>input | P17<br>output | | | | | TIOCB2 input*1 | | | | | TCLKD input* <sup>2</sup> | | | | Notes: 1. TIOCB2 input when MD3 to MD0 = B'0000, B000, and B'01 $\times$ and IOB3 = 1. 2. TCLKD input when the setting for either TCR\_0 or TCR\_5 is TPSC2 to TPSC0 = B'111. TCLKD input when channels 2 and 4 are set to phase counting mode. | TPU channel 2 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------|-----------------------|----------| | MD3 to MD0 | B'0000 | , B'01×× | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'x×00 | Other than | n B'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'10 | B'10 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | ×: Don't care ## • P16/TIOCA2 The pin function is switched as shown below according to the combination of the TPU channel 2 settings (by bits MD3 to MD0 in TMDR\_2, bits IOB3 to IOB0 in TIOR\_2, and bits CCLR1 and CCLR0 in TCR\_2), and bit P16DDR. | TPU channel 2 settings | (1) in table below | (2) in table below | | | |------------------------|--------------------|--------------------|------------|--| | P16DDR | _ | 0 1 | | | | Pin function | TIOCA2 output | P16 input | P16 output | | | | | TIOCA input*1 | | | | TPU channel 2 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-------------------------|------| | MD3 to MD0 | B'0000 | , B'01×× | B'001× | B'0010 | B'( | 011 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | | <00 | | CCLR1, CCLR0 | _ | _ | _ | | Other<br>than<br>B'10 | B'10 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>2</sup><br>mode 1<br>output | PWM<br>mode 2<br>output | _ | Legend: ×: Don't care Notes: 1. TIOCA input when MD3 to MD0 = B'0000 and IOA = B'1 2. TIOCB2 output disabled. Rev. 4.00, 02/04, page 440 of 1088 #### • P15/TIOCB1/TCLKC The pin function is switched as shown below according to the combination of the TPU channel 1 settings (by bits MD3 to MD0 in TMDR\_1, bits IOB3 to IOB0 in TIOR\_1, and bits CCLR1 and CCLR0 in TCR\_1), bits TPSC2 to TPSC0 in TCR\_0, TCR\_2, TCR\_4, and TCR\_5, and bit P15DDR. | TPU channel 1 settings | (1) in table<br>below | (2) in table below | | | |------------------------|---------------------------|----------------------|--|--| | P15DDR | _ | 0 1 | | | | Pin function | TIOCB1 output | P15 input P15 output | | | | | | TIOCB1 input*1 | | | | | TCLKC input* <sup>2</sup> | | | | Notes: 1. TIOCB1 input when MD3 to MD0 = B'0000 or B'01 $\times$ and IOB3 to IOB0 = B'10 $\times$ . TCLKC input when the setting for either TCR\_0 or TCR\_2 is TPSC2 to TPSC0 = B'110, or when the setting for either TCR\_4 or TCR\_5 is TPSC2 to TPSC0 = B'101. TCLKC input when phase counting mode is set for channels 2 and 4. | TPU channel 1 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------------------------|-------------------------|-----------| | MD3 to MD0 | B'0000 | , B'01×× | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 Other than B'xx00 | | an B'××00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'10 | B'10 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM<br>mode 2<br>output | _ | #### Legend: x: Don't care #### • P14/TIOCA1 The pin function is switched as shown below according to the combination of the TPU channel 1 settings (by bits MD3 to MD0 in TMDR\_1, bits IOA3 to IOA0 in TIOR\_1, and bits CCLR1 and CCLR0 in TCR\_1), and bit P14DDR. | TPU channel 1 settings | (1) in table<br>below | (2) in table below | | | |------------------------|-----------------------|--------------------|------------|--| | P14DDR | _ | 0 | 1 | | | Pin function | TIOCA1 output | P14 input | P14 output | | | | | TIOCA1 input*1 | | | | TPU channel 1 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-----------------------|----------| | MD3 to MD0 | B'0000 | 0, B'01×× | B'001× | B'0010 | B'00 | 11 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other than | n B'xx00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'01 | B'01 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>2</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | ×: Don't care Notes: 1. TIOCA1 input when MD3 to MD0 = B'0000 or B'01×× and IOA3 to IOA0 = B'10××. 2. TIOCB1 output disabled. #### P13/TIOCD0/TCLKB The pin function is switched as shown below according to the combination of the TPU channel 0 settings (by bits MD3 to MD0 in TMDR\_0, bits IOD3 to IOD0 in TIOR0L, and bits CCLR2 to CCLR0 in TCR\_0), bits TPSC2 to TPSC0 in TCR\_0 to TCR\_2, and bit P13DDR. | TPU channel 0 settings | (1) in table<br>below | (2) in table below | | | |------------------------|-----------------------|------------------------------------------------------|------------|--| | P13DDR | _ | 0 1 | | | | Pin function | TIOCD0 output | P13 input | P13 output | | | | | TIOCD0 input* <sup>1</sup> TCLKB input* <sup>2</sup> | | | | | | | | | Notes: 1. TIOCD0 input when MD3 to MD0 = B'0000 and IOD3 to IOD0 = B'10 $\times$ . 2. TCLKB input when the setting for any of TCR\_0 to TCR\_2 is TPSC2 to TPSC0 = B'101. TCLKB input when phase counting mode is set for channels 1 and 5. | TPU channel 0 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------|------------------------|----------| | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOD3 to IOD0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 | Other than | n B'xx00 | | CCLR2, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'110 | B'110 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | ×: Don't care #### • P12/TIOCC0/TCLKA The pin function is switched as shown below according to the combination of the TPU channel 0 settings (by bits MD3 to MD0 in TMDR\_0, bits IOC3 to IOC0 in TIORL\_0, and bits CCLR2 to CCLR0 in TCR\_0), bits TPSC2 to TPSC0 in TCR\_0 to TCR\_5, and bit P12DDR. | TPU channel 0 settings | (1) in table<br>below | (2) in table below | | | |------------------------|---------------------------|--------------------|------------|--| | P12DDR | _ | 0 1 | | | | Pin function | TIOCC0 output | P12 input | P12 output | | | | | TIOCC0 input*1 | | | | | TCLKA input* <sup>2</sup> | | | | | TPU channel 0 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|------------------------|-------| | MD3 to MD0 | B'0 | 000 | B'001× | B'0010 | B'00 | 11 | | IOC3 to IOC0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other than B'xx00 | | | CCLR2, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'101 | B'101 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | ## x: Don't care Notes: 1. TIOCC0 input when MD3 to MD0 = B'0000 and IOC3 to IOC0 = B'10 $\times$ . - 2. TCLKA input when the setting for any of TCR\_0 to TCR\_5 is TPSC2 to TPSC0 = B'100. TCLKA input when phase counting mode is set for channels 1 and 5. - 3. TIOCD0 output disabled. Output disabled and settings (2) effective when BFA = 1 or BFB = 1 in TMDR 0. #### P11/TIOCB0 The pin function is switched as shown below according to the combination of the TPU channel 0 settings (by bits MD3 to MD0 in TMDR\_0, bits IOB3 to IOB0 in TIORH\_0, and bits CCLR2 to CCLR0 in TCR\_0), and bit P11DDR. | TPU channel 0 settings | (1) in table<br>below | (2) in table below | | | |------------------------|-----------------------|--------------------|------------|--| | P11DDR | _ | 0 1 | | | | Pin function | TIOCB0 output | P11 input | P11 output | | | | | TIOCB0 input* | | | Note: \*TIOCB0 input when MD3 to MD0 = B'0000 and IOB3 to IOB0 = B'10 $\times$ . | TPU channel 0 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------|------------------------|-------| | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 | Other than B'xx00 | | | CCLR2, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'010 | B'010 | | Output function | | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | ×: Don't care ## • P10/TIOCA0 The pin function is switched as shown below according to the combination of the TPU channel 0 settings (by bits MD3 to MD0 in TMDR\_0, bits IOA3 to IOA0 in TIORH\_0, and bits CCLR2 to CCLR0 in TCR\_0), and bit P10DDR. | TPU channel 0 settings | (1) in table<br>below | (2) in table below | | | |------------------------|-----------------------|--------------------|------------|--| | P10DDR | _ | 0 1 | | | | Pin function | TIOCA0 output | P10 input | P10 output | | | | | TIOCA0 input*1 | | | | TPU channel 0 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-------------------------|-------| | MD3 to MD0 | B'0 | 000 | B'001× | B'0010 | B'( | 0011 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other than B'xx00 | | | CCLR2, CCLR0 | _ | | _ | _ | Other<br>than<br>B'001 | B'001 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>2</sup><br>mode 1<br>output | PWM<br>mode 2<br>output | _ | ×: Don't care Notes: 1. TIOCA0 input when MD3 to MD0 = B'0000 and IOA3 to IOA0 = B'10 $\times$ . 2. TIOCB0 output disabled. ## 10.2 Port 2 Port 2 is an 8-bit I/O port that also has other functions. The port 2 has the following registers. - Port 2 data direction register (P2DDR) - Port 2 data register (P2DR) - Port 2 register (PORT2) ## 10.2.1 Port 2 Data Direction Register (P2DDR) The individual bits of P2DDR specify input or output for the pins of port 2. P2DDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------| | 7 | P27DDR | 0 | W | When a pin function is specified to a general purpose | | 6 | P26DDR | 0 | W | <ul> <li>I/O, setting this bit to 1 makes the corresponding port</li> <li>1 pin an output pin, while clearing this bit to 0 makes</li> </ul> | | 5 | P25DDR | 0 | W | the pin an input pin. | | 4 | P24DDR | 0 | W | _ | | 3 | P23DDR | 0 | W | _ | | 2 | P22DDR | 0 | W | _ | | 1 | P21DDR | 0 | W | _ | | 0 | P20DDR | 0 | W | _ | # 10.2.2 Port 2 Data Register (P2DR) P2DR stores output data for the port 2 pins. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------| | 7 | P27DR | 0 | R/W | Output data for a pin is stored when the pin function | | 6 | P26DR | 0 | R/W | is specified to a general purpose I/O. | | 5 | P25DR | 0 | R/W | - | | 4 | P24DR | 0 | R/W | | | 3 | P23DR | 0 | R/W | - | | 2 | P22DR | 0 | R/W | - | | 1 | P21DR | 0 | R/W | - | | 0 | P20DR | 0 | R/W | - | # 10.2.3 Port 2 Register (PORT2) PORT2 shows the pin states. PORT2 cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------| | 7 | P27 | * | R | If a port 2 read is performed while P2DDR bits are | | 6 | P26 | * | R | <ul> <li>set to 1, the P2DR values are read. If a port 2 read is</li> <li>performed while P2DDR bits are cleared to 0, the pin</li> </ul> | | 5 | P25 | * | R | states are read. | | 4 | P24 | * | R | _ | | 3 | P23 | * | R | _ | | 2 | P22 | * | R | _ | | 1 | P21 | * | R | <del>-</del> | | 0 | P20 | * | R | _ | Note: \* Determined by the states of pins P27 to P20. # 10.2.4 Pin Functions for the H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373 Port 2 pins also function as PPG outputs, TPU I/Os, and interrupt inputs. The correspondence between the register specification and the pin functions is shown below. ## • P27/PO7/TIOCB5/(<u>IRQ15</u>) The pin function is switched as shown below according to the combination of the TPU channel 5 settings (by bits MD3 to MD0 in TMDR\_5, bits IOB3 to IOB0 in TIOR\_5, and bits CCLR1 and CCLR0 in TCR\_5), bit NDER7 in NDERL, bit P27DDR, and bit ITS15 in ITSR. | TPU channel 5 settings | (1) in table<br>below | (2) in table below | | | | | | |------------------------|-----------------------|---------------------------------|----------------|---|--|--|--| | P27DDR | _ | 0 | 1 | 1 | | | | | NDER7 | _ | _ | 0 | 1 | | | | | Pin function | TIOCB5 output | P27 input P27 output PO7 output | | | | | | | | | TIOCB5 input*1 | | | | | | | | | ĪRQ5 int | errupt input*2 | | | | | Notes: 1. TIOCB5 input when MD3 to MD0 = B'0000 or $B'01\times x$ and A'0000 = 1. 2. $\overline{IRQ15}$ input when ITS15 = 1. | TPU channel 5 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|-------------------|-----------------------|------| | MD3 to MD0 | B'0000, B'01×× | | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'10 | B'10 | | Output function | _ | Output<br>compare<br>output | | | PWM mode<br>2 output | | #### Legend: ×: Don't care # • P26/PO6/TIOCA5/(\( \overline{IRQ14} \)) The pin function is switched as shown below according to the combination of the TPU channel 5 settings (by bits MD3 to MD0 in TMDR\_5, bits IOA3 to IOA0 in TIOR\_5, and bits CCLR1 and CCLR0 in TCR\_5), bit NDER6 in NDERL, bit P26DDR, and bit ITS14 in ITSR. | TPU channel 5 settings | (1) in table<br>below | (2) in table below | | | | | | |------------------------|-------------------------|--------------------|------------|------------|--|--|--| | P26DDR | _ | 0 | 1 | 1 | | | | | NDER6 | _ | _ | 0 | 1 | | | | | Pin function | TIOCA5 output | P26 input | P26 output | PO6 output | | | | | | | TIOCA5 input*1 | | | | | | | | IRQ14 interrupt input*2 | | | | | | | | TPU channel 5 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-----------------------|------| | MD3 to MD0 | B'0000 | , B'01×× | B'001× | B'0010 | B'00 | 11 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than<br>B'xx00 | Other than B'xx00 | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'01 | B'01 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | ×: Don't care Notes: 1. TIOCA5 input when MD3 to MD0 = B'0000 or $B'01\times\times$ and IOA3 = 1. - 2. $\overline{IRQ14}$ input when ITS14 = 1. - 3. TIOCB5 output disabled. # • P25/PO5/TIOCB4/(\overline{IRQ13}) The pin function is switched as shown below according to the combination of the TPU channel 4 settings (by bits MD3 to MD0 in TMDR\_4, bits IOB3 to IOB0 in TIOR\_4, and bits CCLR1 and CCLR0 in TCR\_4), bit NDER5 in NDERL, bit P25DDR, and bit ITS13 in ITSR. | TPU channel 4 settings | (1) in table<br>below | (2) in table below | | | | | | | |------------------------|-----------------------|-------------------------------------|------------|------------|--|--|--|--| | P25DDR | _ | 0 | 1 | 1 | | | | | | NDER5 | _ | _ | 0 | 1 | | | | | | Pin function | TIOCB4 output | P25 input | P25 output | PO5 output | | | | | | | | TIOCB4 input* <sup>1</sup> | | | | | | | | | | IRQ13 interrupt input* <sup>2</sup> | | | | | | | Notes: 1. TIOCB4 input when MD3 to MD0 = B'0000 or B'01 $\times$ and IOB3 to IOB0 = B'10 $\times$ . 2. $\overline{IRQ13}$ input when ITS13 = 1. | TPU channel 4 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------|--------------------------|------| | MD3 to MD0 | B'0000 | , B'01×× | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 | B'xx00 Other than B'xx00 | | | CCLR1, CCLR0 | _ | | _ | _ | Other<br>than<br>B'10 | B'10 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | ×: Don't care # • P24/PO4/TIOCA4/RxD4/(IRQ12) The pin function is switched as shown below according to the combination of the TPU channel 4 settings (by bits MD3 to MD0 in TMDR\_4, bits IOA3 to IOA0 in TIOR\_4, and bits CCLR1 and CCLR0 in TCR\_4), bit NDER4 in NDERL, bit RE in SCR of SCI\_4, bit P24DDR, and bit ITS12 in ITSR. | RE | | ( | ) | | 1 | | | | |------------------------|-----------------------|--------------------------------|-------------------|------------------|------------|--|--|--| | TPU channel 4 settings | (1) in table<br>below | | _ | | | | | | | P24DDR | _ | 0 | 1 | 1 | _ | | | | | NDER4 | _ | | 0 | 1 | _ | | | | | Pin function | TIOCA4 output | P24 input | P24 output | PO4 output | RXD4 input | | | | | | | TIOCA4 input* <sup>1</sup> pin | | | | | | | | | | ĪRC | 12 interrupt inpu | ıt* <sup>2</sup> | | | | | | TPU channel 4 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-----------------------|----------| | MD3 to MD0 | B'0000 | , B'01×× | B'001× | B'0010 | B'00 | 11 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other than | n B'x×00 | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'01 | B'01 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | ×: Don't care Notes: 1. TIOCA4 input when MD3 to MD0 = B'0000 or B'01 $\times$ and IOA3 to IOA0 = B'10 $\times$ . - 2. $\overline{IRQ12}$ input when ITS12 = 1. - 3. TIOCB4 output disabled. # • P23/PO3/TIOCD3/TxD4/(IRQ11) The pin function is switched as shown below according to the combination of the TPU channel 3 settings (by bits MD3 to MD0 in TMDR\_3, bits IOD3 to IOD0 in TIORL\_3, and bits CCLR2 to CCLR0 in TCR\_3), bit NDER3 in NDERL, bit TE in SCR of SCI\_4, bit P23DDR, and bit ITS11 in ITSR. | TE | | 1 | | | | | | |------------------------|-----------------------|----------------|------------|------------|-------------|--|--| | TPU channel 3 settings | (1) in table<br>below | (2 | _ | | | | | | P23DDR | _ | 0 | 1 | 1 | _ | | | | NDER3 | _ | _ | 0 | 1 | _ | | | | Pin function | TIOCD3 output | P23 input | P23 output | PO3 output | TXD4 output | | | | | | TIOCA3 input*1 | | | | | | | | | | | | | | | Notes: 1. TIOCD3 input when MD3 to MD0 = B'0000 and IOD3 to IOD0 = B'10xx. 2. $\overline{IRQ11}$ input when ITS11 = 1. | TPU channel 3 settings | (2) | (1) | (2) | (2) | (1) | (2) | | |------------------------|----------------------------|--------------------------------------------|--------|--------|--------------------------|-------|--| | MD3 to MD0 | B' | 0000 | B'0010 | | B'0011 | | | | IOD3 to IOD0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 | B'xx00 Other than B'xx00 | | | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'110 | B'110 | | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | | ×: Don't care # • P22/PO2/TIOCC3/(<u>IRQ10</u>) The pin function is switched as shown below according to the combination of the TPU channel 3 settings (by bits MD3 to MD0 in TMDR\_3, bits IOC3 to IOC0 in TIORL\_3, and bits CCLR2 to CCLR0 in TCR\_3), bit NDER2 in NDERL, bit P22DDR, and bit ITS10 in ITSR. | TPU channel 3 settings | (1) in table<br>below | (2) in table below | | | | | | |------------------------|-------------------------|--------------------|------------|------------|--|--|--| | P22DDR | _ | 0 | 1 | 1 | | | | | NDER2 | _ | _ | 0 | 1 | | | | | Pin function | TIOCC3 output | P22 input | P22 output | PO2 output | | | | | | | TIOCC3 input*1 | | | | | | | | IRQ10 interrupt input*2 | | | | | | | | TPU channel 3 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|------------------------|----------| | MD3 to MD0 | B'0 | 000 | B'001× | B'0010 | B'00 | 11 | | IOC3 to IOC0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other than | n B'xx00 | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'101 | B'101 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | ×: Don't care Notes: 1. TIOCC3 input when MD3 to MD0 = B'0000 and IOC3 to IOC0 = B'10xx. - 2. $\overline{IRQ10}$ input when ITS10 = 1. - TIOCD3 output disabled. Output disabled and settings (2) effective when BFA = 1 or BFB = 1 in TMDR 3. ## P21/PO1/TIOCB3/(\(\overline{IRQ9}\)) The pin function is switched as shown below according to the combination of the TPU channel 3 settings (by bits MD3 to MD0 in TMDR\_3, bits IOB3 to IOB0 in TIORH\_3, and bits CCLR2 to CCLR0 in TCR\_3), bit NDER1 in NDERL, bit P21DDR, and bit ITS9 in ITSR. | TPU channel 3 settings | (1) in table<br>below | (2) in table below | | | | | | |------------------------|-----------------------|--------------------|----------------|------------|--|--|--| | P21DDR | _ | 0 | 1 | 1 | | | | | NDER1 | _ | _ | 0 | 1 | | | | | Pin function | TIOCB3 output | P21 input | P21 output | PO1 output | | | | | | | TIOCB3 input*1 | | | | | | | | | ĪRQ9 inte | errupt input*2 | | | | | Notes: 1. TIOCB3 input when MD3 to MD0 = B'0000 and IOB3 to IOB0 = $B'10\times\times$ . 2. $\overline{IRQ9}$ input when ITS9 = 1. | TPU channel 3 settings | (2) | (1) | (2) | (2) | (1) | (2) | | |------------------------|----------------------------|--------------------------------------------|--------|--------|--------------------------|-------|--| | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 | B'xx00 Other than B'xx00 | | | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'010 | B'010 | | | Output function | _ | Output<br>compare<br>output | | | PWM mode<br>2 output | _ | | ×: Don't care # • P20/PO0/TIOCA3/(\overline{IRQ8}) The pin function is switched as shown below according to the combination of the TPU channel 3 settings (by bits MD3 to MD0 in TMDR\_3, bits IOA3 to IOA0 in TIORH\_3, and bits CCLR2 to CCLR0 in TCR\_3), bit NDER0 in NDERL, bit P20DDR, and bit ITS8 in ITSR. | TPU channel 3 settings | (1) in table<br>below | (2) in table below | | | | | | | |------------------------|------------------------|--------------------|------------|------------|--|--|--|--| | P20DDR | _ | 0 | 1 | 1 | | | | | | NDER0 | _ | _ | 0 | 1 | | | | | | Pin function | TIOCA3 output | P20 input | P20 output | PO0 output | | | | | | | | TIOCA3 input*1 | | | | | | | | | IRQ8 interrupt input*2 | | | | | | | | | TPU channel 3 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|------------------------|----------| | MD3 to MD0 | B'0 | 000 | B'001× | B'0010 | B'00 | 11 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'x×00 | Other than B'xx00 | Other than | n B'x×00 | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'001 | B'001 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | x: Don't care Notes: 1. TIOCA3 input when MD3 to MD0 = B'0000 and IOA3 to IOA0 = B'10xx. - 2. $\overline{IRQ8}$ input when ITS8 = 1. - 3. TIOCB3 output disabled. #### 10.2.5 Pin Functions for the H8S/2376 Port 2 pins also function as TPU I/Os and interrupt inputs. The correspondence between the register specification and the pin functions is shown below. # • P27/TIOCB5/(<u>IRQ15</u>) The pin function is switched as shown below according to the combination of the TPU channel 5 settings (by bits MD3 to MD0 in TMDR\_5, bits IOB3 to IOB0 in TIOR\_5, and bits CCLR1 and CCLR0 in TCR\_5), bit P27DDR, and bit ITS15 in ITSR. | TPU channel 5 settings | (1) in table below | (2) in table below | | | |------------------------|------------------------|--------------------|------------|--| | P27DDR | _ | 0 | 1 | | | Pin function | TIOCB5 output | P27 input | P27 output | | | | | TIOCB5 input*1 | | | | | IRQ5 interrupt input*2 | | | | Notes: 1. TIOCB5 input when MD3 to MD0 = B'0000 or B'01xx and IOB3 = 1. 2. $\overline{IRQ15}$ input when ITS15 = 1. | TPU channel 5 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|-------------------|-----------------------|------| | MD3 to MD0 | B'0000 | B'0000, B'01×× | | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | | | | CCLR1, CCLR0 | _ | | _ | _ | Other<br>than<br>B'10 | B'10 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | ×: Don't care # • P26/TIOCA5/(<u>IRQ14</u>) The pin function is switched as shown below according to the combination of the TPU channel 5 settings (by bits MD3 to MD0 in TMDR\_5, bits IOA3 to IOA0 in TIOR\_5, and bits CCLR1 and CCLR0 in TCR\_5), bit P26DDR, and bit ITS14 in ITSR. | TPU channel 5 settings | (1) in table below | (2) in table below | | | |------------------------|--------------------|-------------------------|-----------------------|--| | P26DDR | _ | 0 | 1 | | | Pin function | TIOCA5 output | P26 input | P26 output | | | | | TIOCA5 | 5 input* <sup>1</sup> | | | | | IRQ14 interrupt input*2 | | | | TPU channel 5 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-----------------------|------| | MD3 to MD0 | B'0000 | , B'01×× | B'001× | B'0010 | B'00 | 11 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'x×00 | Other than<br>B'xx00 | Other than B'xx00 | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'01 | B'01 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | ×: Don't care Notes: 1. TIOCA5 input when MD3 to MD0 = B'0000 or B'01 $\times$ and IOA3 = 1. - 2. $\overline{IRQ14}$ input when ITS14 = 1. - 3. TIOCB5 output disabled. # • P25/TIOCB4/(IRQ13) The pin function is switched as shown below according to the combination of the TPU channel 4 settings (by bits MD3 to MD0 in TMDR\_4, bits IOB3 to IOB0 in TIOR\_4, and bits CCLR1 and CCLR0 in TCR\_4), bit P25DDR, and bit ITS13 in ITSR. | TPU channel 4 settings | (1) in table below | (2) in table below | | | |------------------------|-------------------------------------|--------------------|------------|--| | P25DDR | _ | 0 | 1 | | | Pin function | TIOCB4 output | P25 input | P25 output | | | | | TIOCB4 | l input*1 | | | | IRQ13 interrupt input* <sup>2</sup> | | | | Notes: 1. TIOCB4 input when MD3 to MD0 = B'0000 or $B'01\times and IOB3$ to $IOB0 = B'10\times and IOB3$ . 2. $\overline{\text{IRQ13}}$ input when ITS13 = 1. | TPU channel 4 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|-----|--------------------------|-----------------------|------| | MD3 to MD0 | B'0000 | B'0000, B'01×× | | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 Other than B'xx00 | | | | CCLR1, CCLR0 | _ | | _ | | Other<br>than<br>B'10 | B'10 | | Output function | _ | Output<br>compare<br>output | | | PWM mode<br>2 output | _ | ×: Don't care # • P24/TIOCA4/RxD4/(\overline{IRQ12}) The pin function is switched as shown below according to the combination of the TPU channel 4 settings (by bits MD3 to MD0 in TMDR\_4, bits IOA3 to IOA0 in TIOR\_4, and bits CCLR1 and CCLR0 in TCR\_4), bit RE in SCR of SCI\_4, bit P24DDR, and bit ITS12 in ITSR. | RE | | 1 | | | |------------------------|-------------------------|------------|------------|------------| | TPU channel 4 settings | (1) in table<br>below | (2) in tab | | | | P24DDR | _ | 0 | 1 | _ | | Pin function | TIOCA4 output | P24 input | P24 output | RXD4 input | | | | TIOCA4 | | | | | IRQ12 interrupt input*2 | | | | | TPU channel 4 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|-----------------------|------| | MD3 to MD0 | B'0000 | , B'01×× | B'001× | B'0010 | B'0011 | | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other than B'xx00 | | | CCLR1, CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'01 | B'01 | | Output function | _ | Output<br>compare<br>output | | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | ×: Don't care Notes: 1. TIOCA4 input when MD3 to MD0 = B'0000 or B'01 $\times$ and IOA3 to IOA0 = B'10 $\times$ . - 2. $\overline{IRQ12}$ input when ITS12 = 1. - 3. TIOCB4 output disabled. # • P23/TIOCD3/TxD4/(\overline{IRQ11}) The pin function is switched as shown below according to the combination of the TPU channel 3 settings (by bits MD3 to MD0 in TMDR\_3, bits IOD3 to IOD0 in TIORL\_3, and bits CCLR2 to CCLR0 in TCR\_3), bit TE in SCR of SCI\_4, bit P23DDR, and bit ITS11 in ITSR. | TE | | 1 | | | | |------------------------|-------------------------------------|--------------------|------------|-------------|--| | TPU channel 3 settings | (1) in table<br>below | (2) in table below | | _ | | | P23DDR | _ | 0 | 1 | _ | | | Pin function | TIOCD3 output | P23 input | P23 output | TXD4 output | | | | | TIOCD3 | | | | | | IRQ11 interrupt input* <sup>2</sup> | | | | | Notes: 1. TIOCD3 input when MD3 to MD0 = B'0000 and IOD3 to IOD0 = B'10xx. 2. $\overline{IRQ11}$ input when ITS11 = 1. | TPU channel 3 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|-----|--------------------------|------------------------|-------| | MD3 to MD0 | B'0 | B'0000 | | | B'0011 | | | IOD3 to IOD0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 Other than B'xx00 | | | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'110 | B'110 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | ×: Don't care # • P22/TIOCC3/(IRQ10) The pin function is switched as shown below according to the combination of the TPU channel 3 settings (by bits MD3 to MD0 in TMDR\_3, bits IOC3 to IOC0 in TIORL\_3, and bits CCLR2 to CCLR0 in TCR\_3), bit P22DDR, and bit ITS10 in ITSR. | TPU channel 3 settings | (1) in table<br>below | (2) in table below | | | | |------------------------|-------------------------------------|--------------------|------------|--|--| | P22DDR | _ | 0 | 1 | | | | Pin function | TIOCC3 output | P22 input | P22 output | | | | | | TIOCC3 input*1 | | | | | | IRQ10 interrupt input* <sup>2</sup> | | | | | | TPU channel 3 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|------------------------|-------| | MD3 to MD0 | B'0 | 000 | B'001× | B'0010 | B'0011 | | | IOC3 to IOC0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other than B'xx00 | | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'101 | B'101 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | | ×: Don't care Notes: 1. TIOCC3 input when MD3 to MD0 = B'0000 and IOC3 to IOC0 = B'10xx. - 2. $\overline{IRQ10}$ input when ITS10 = 1. - TIOCD3 output disabled. Output disabled and settings (2) effective when BFA = 1 or BFB = 1 in TMDR 3. ## P21/TIOCB3/(IRQ9) The pin function is switched as shown below according to the combination of the TPU channel 3 settings (by bits MD3 to MD0 in TMDR\_3, bits IOB3 to IOB0 in TIORH\_3, and bits CCLR2 to CCLR0 in TCR\_3), bit P21DDR, and bit ITS9 in ITSR. | TPU channel 3 settings | (1) in table<br>below | (2) in table below | | | | | | |------------------------|-----------------------|------------------------|-----------------------|--|--|--|--| | P21DDR | _ | 0 | 1 | | | | | | Pin function | TIOCB3 output | P21 input | P21 output | | | | | | | | TIOCB3 | B input* <sup>1</sup> | | | | | | | | IRQ9 interrupt input*2 | | | | | | Notes: 1. TIOCB3 input when MD3 to MD0 = B'0000 and IOB3 to IOB0 = B'10xx. 2. $\overline{IRQ9}$ input when ITS9 = 1. | TPU channel 3 settings | (2) | (1) | (2) | (2) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|--------|------------------------|----------| | MD3 to MD0 | B'0 | 000 | B'0010 | | B'0011 | | | IOB3 to IOB0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | _ | B'xx00 | Other than | n B'xx00 | | CCLR2 to<br>CCLR0 | _ | _ | _ | _ | Other<br>than<br>B'010 | B'010 | | Output function | _ | Output<br>compare<br>output | _ | _ | PWM mode<br>2 output | _ | ×: Don't care # • P20/TIOCA3/(\overline{IRQ8}) The pin function is switched as shown below according to the combination of the TPU channel 3 settings (by bits MD3 to MD0 in TMDR\_3, bits IOA3 to IOA0 in TIORH\_3, and bits CCLR2 to CCLR0 in TCR\_3), bit P20DDR, and bit ITS8 in ITSR. | TPU channel 3 settings | (1) in table below | (2) in table below | | | | | | | | | |------------------------|--------------------|------------------------|------------|--|--|--|--|--|--|--| | P20DDR | _ | 0 | 1 | | | | | | | | | Pin function | TIOCA3 output | P20 input | P20 output | | | | | | | | | | | TIOCAS | B input*1 | | | | | | | | | | | IRQ8 interrupt input*2 | | | | | | | | | | TPU channel 3 settings | (2) | (1) | (2) | (1) | (1) | (2) | |------------------------|----------------------------|--------------------------------------------|--------|---------------------------------------|------------------------|-------| | MD3 to MD0 | B'0 | 000 | B'001× | B'0010 | B'00 | 11 | | IOA3 to IOA0 | B'0000<br>B'0100<br>B'1××× | B'0001 to<br>B'0011<br>B'0101 to<br>B'0111 | B'xx00 | Other than B'xx00 | Other than B'xx00 | | | CCLR2 to<br>CCLR0 | _ | | _ | _ | Other<br>than<br>B'001 | B'001 | | Output function | _ | Output<br>compare<br>output | _ | PWM* <sup>3</sup><br>mode 1<br>output | PWM mode<br>2 output | _ | ×: Don't care Notes: 1. TIOCA3 input when MD3 to MD0 = B'0000 and IOA3 to IOA0 = B'10 $\times$ . - 2. $\overline{IRQ8}$ input when ITS8 = 1. - 3. TIOCB3 output disabled. ## 10.3 Port 3 Port 3 is a 6-bit I/O port that also has other functions. The port 3 has the following registers. - Port 3 data direction register (P3DDR) - Port 3 data register (P3DR) - Port 3 register (PORT3) - Port 3 open drain control register (P3ODR) - Port function control register 2(PFCR2) ## 10.3.1 Port 3 Data Direction Register (P3DDR) The individual bits of P3DDR specify input or output for the pins of port 3. P3DDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | _ | Reserved | | 6 | _ | 0 | _ | These bits are always read as 0 and cannot be modified. | | 5 | P35DDR | 0 | W | When a pin function is specified to a general purpose | | 4 | P34DDR | 0 | W | <ul> <li>I/O, setting this bit to 1 makes the corresponding port</li> <li>1 pin an output pin, while clearing this bit to 0 makes</li> </ul> | | 3 | P33DDR | 0 | W | the pin an input pin. | | 2 | P32DDR | 0 | W | _ | | 1 | P31DDR | 0 | W | _ | | 0 | P30DDR | 0 | W | _ | # 10.3.2 Port 3 Data Register (P3DR) P3DR stores output data for the port 3 pins. | Bit | Bit Name | Initial Value | R/W | Description | | | | | | |-----|----------|---------------|-----|---------------------------------------------------------|--|--|--|--|--| | 7 | _ | 0 | _ | Reserved | | | | | | | 6 | _ | 0 | _ | These bits are always read as 0 and cannot be modified. | | | | | | | 5 | P35DR | 0 | R/W | Output data for a pin is stored when the pin function | | | | | | | 4 | P34DR | 0 | R/W | is specified to a general purpose I/O. | | | | | | | 3 | P33DR | 0 | R/W | | | | | | | | 2 | P32DR | 0 | R/W | - | | | | | | | 1 | P31DR | 0 | R/W | - | | | | | | | 0 | P30DR | 0 | R/W | - | | | | | | # 10.3.3 Port 3 Register (PORT3) PORT3 shows the pin states. PORT3 cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | _ | Reserved | | 6 | _ | 0 | _ | These bits are always read as 0 and cannot be modified. | | 5 | P35 | * | R | If a port 3 read is performed while P3DDR bits are | | 4 | P34 | * | R | set to 1, the P3DR values are read. If a port 1 read is performed while P3DDR bits are cleared to 0, the pin | | 3 | P33 | * | R | states are read. | | 2 | P32 | * | R | - | | 1 | P31 | * | R | - | | 0 | P30 | * | R | | Note: \* Determined by the states of pins P35 to P30. # 10.3.4 Port 3 Open Drain Control Register (P3ODR) P3ODR controls the output status for each port 3 pin. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------| | 7 | _ | 0 | _ | Reserved | | 6 | _ | 0 | _ | These bits are always read as 0 and cannot be modified. | | 5 | P35ODR | 0 | R/W | Setting a P3ODR bit to 1 makes the corresponding | | 4 | P34ODR | 0 | R/W | port 3 pin an NMOS open-drain output pin, while clearing the bit to 0 makes the pin a CMOS output | | 3 | P33ODR | 0 | R/W | pin. | | 2 | P32ODR | 0 | R/W | • | | 1 | P31ODR | 0 | R/W | • | | 0 | P30ODR | 0 | R/W | <del>.</del> | # 10.3.5 Port Function Control Register 2 (PFCR2) P3ODR controls the I/O port. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | All 0 | _ | Reserved | | to<br>4 | | | | These bits are always read as 0 and cannot be modified. | | 3 | ASOE | 1 | R/W | AS Output Enable | | | | | | Selects to enable or disable the AS output pin. | | | | | | 0: PF6 is designated as I/O port | | | | | | 1: PF6 is designated as $\overline{AS}$ output pin | | 2 | LWROE | 1 | R/W | LWR Output Enable | | | | | | Selects to enable or disable the $\overline{\text{LWR}}$ output pin. | | | | | | 0: PF3 is designated as I/O port | | | | | | 1: PF3 is designated as LWR output pin | | 1 | OES* | 1 | R/W | OE Output Select | | | | | | Selects the $\overline{\text{OE}}/\text{CKE}$ output pin port when the OEE bit is set to 1 in DRAMCR (enabling $\overline{\text{OE}}/\text{CKE}$ output). | | | | | | 0: P35 is designated as OE/CKE output pin | | | | | | 1: PH3 is designated as OE/CKE output pin | | 0 | _ | 0 | _ | Reserved | | | | | | This bit is always read as 0. The write value should always be 0. | Note: \* In the H8S/2376, this bit is a reserved bit. This bit is always read as 1. The write value should always be 1. # 10.3.6 Pin Functions for the H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373 Port 3 pins also function as the pins for SCI I/Os, I<sup>2</sup>C output, and a bus control signal output. The correspondence between the register specification and the pin functions is shown below. # • P35/SCK1/SCL0/(OE)/(CKE\*3) The pin function is switched as shown below according to the combination of the ICE bit in ICCRA of I<sup>2</sup>C\_0, C/A bit in SMR of SCI\_1, bits CKE0 and CKE1 in SCR, bits OEE and RMTS2 to RMTS0 in DRAMCR, bit OES in PFCR2, and bit P35DDR. Modes 1, 2, 4, 7 (EXPE = 1) | OEE | 0 | | | | | | | | | | 1 | | | | |-----------------|--------------|---------------|----------------------|----------------|---------------|---------------|--------------|-----------------------------|---|---|--------------|---------------|-----------------------------------|---| | OES | | | _ | _ | | | | 1 | | | | | | 0 | | SDRAM<br>space | _ | | | | | | | _ | _ | | | or | continu-<br>ous<br>SDRAM<br>space | | | ICE | _ 1 | | | | 1 | | 0 1 | | | | 1 | _ | _ | | | CKE1 | | ( | ) | | 1 | _ | 0 1 — | | | | _ | _ | _ | | | C/A | | 0 | | 1 | _ | _ | | 0 | | 1 | | _ | _ | _ | | CKE0 | ( | ) | 1 | _ | _ | _ | ( | ) | 1 | _ | _ | _ | _ | _ | | P35DDR | 0 | 1 | _ | _ | _ | _ | 0 | 0 1 — — — | | | _ | _ | _ | | | Pin<br>function | P35<br>input | P35<br>output | SCK1<br>output<br>*1 | SCK1<br>output | SCK1<br>input | SCL0<br>I/O*2 | P35<br>input | P35 P35 SCK1 SCK1 SCK1 SCL0 | | | OE<br>output | CKE<br>output | | | #### Mode 7 (EXPE = 0) | OEE | <del>-</del> | | | | | | | | | | |--------------|--------------|-----------------------------|------------------------------|------------------------------|---------------|---------------------------|--|--|--|--| | OES | | | _ | _ | | | | | | | | SDRAM space | | | - | _ | | | | | | | | ICE | | | 0 | | | 1 | | | | | | CKE1 | | 0 1 — | | | | | | | | | | C/A | | 0 | | 1 | _ | _ | | | | | | CKE0 | C | ) | 1 | _ | _ | _ | | | | | | P35DDR | 0 | 0 1 — — — — | | | | | | | | | | Pin function | P35<br>input | P35<br>output* <sup>1</sup> | SCK1<br>output* <sup>1</sup> | SCK1<br>output* <sup>1</sup> | SCK1<br>input | SCL0<br>I/O* <sup>2</sup> | | | | | Notes: 1. NMOS open-drain output when P35ODR = 1. - 2. NMOS open-drain output regardless of P35ODR. - 3. Not used in the H8S/2378, H8S/2377, H8S/2375, and H8S/2373. #### P34/SCK0/SCK4/SDA0 The pin function is switched as shown below according to the combination of bit ICE in ICCRA of $I^2C$ 0, bit $C/\overline{A}$ in SMR, bits CKE0 and CKE1 in SCR, and bit P34DDR. | ICE | | 0 | | | | | | | | |--------------|--------------|-----------------|-------------------------|-------------------------|--------------------|---------------|--|--|--| | CKE1 | | | 0 | | 1 | _ | | | | | C/A | | 0 | | 1 | _ | _ | | | | | CKE0 | ( | ) | 1 | _ | _ | _ | | | | | P34DDR | 0 | 1 | _ | _ | _ | _ | | | | | Pin function | P34<br>input | P34<br>output*1 | SCK0/SCK4<br>output*1*3 | SCK0/SCK4<br>output*1*3 | SCK0/SCK4<br>input | SDA0<br>I/O*2 | | | | Notes: 1. NMOS open-drain output when P34ODR = 1. - 2. NMOS open-drain output regardless of P34ODR. - 3. Simultaneous output of SCK0 and SCK4 cannot be set. #### P33/RxD1/SCL1 The pin function is switched as shown below according to the combination of bit ICE in ICCRA of I<sup>2</sup>C 0, bit RE in SCR of SCI 1 and bit P33DDR. | ICE | 0 | | | 1 | |--------------|-----------|------------------------|---|------------| | RE | 0 | | 1 | _ | | P33DDR | 0 1 | | _ | _ | | Pin function | P33 input | P33 input P33 output*1 | | SCL1 I/O*2 | Notes: 1. NMOS open-drain output when P33ODR = 1. 2. NMOS open-drain output regardless of P33ODR. #### P32/RxD0/IrRxD/SDA1 The pin function is switched as shown below according to the combination of bit ICE in ICCRA of I<sup>2</sup>C\_0, bit RE in SCR of SCI\_0 and bit P32DDR. | ICE | 0 | | | 1 | |--------------|-----------|--------------|---------------------|------------| | RE | 0 | | 1 | _ | | P32DDR | 0 1 | | _ | _ | | Pin function | P32 input | P32 output*1 | RxD0/IrRxD<br>input | SDA1 I/O*2 | Notes: 1. NMOS open-drain output when P32ODR = 1. 2. NMOS open-drain output regardless of P32ODR. #### P31/TxD1 The pin function is switched as shown below according to the combination of bit TE in SCR of SCI 1 and bit P31DDR. | TE | C | 1 | | |--------------|-----------|-------------|--------------| | P31DDR | 0 1 | | _ | | Pin function | P31 input | P31 output* | TxD1 output* | Note: \*NMOS open-drain output when P31ODR = 1. #### P30/TxD0/IrTxD The pin function is switched as shown below according to the combination of bit TE in SCR of SCI 0 and bit P30DDR. | TE | | 1 | | |--------------|-----------|-------------|-----------------------| | P30DDR | 0 | 1 | _ | | Pin function | P30 input | P30 output* | RxD0/IrRxD<br>output* | Note: \* NMOS open-drain output when P30ODR = 1. #### **10.3.7 Pin Functions for H8S/2376** Port 3 pins also function as the pins for SCI I/Os and I<sup>2</sup>C output. The correspondence between the register specification and the pin functions is shown below. #### P35/SCK1/SCL0 The pin function is switched as shown below according to the combination of the ICE bit in ICCRA of $I^2C_0$ , $C/\overline{A}$ bit in SMR of SCI\_1, bits CKE0 and CKE1 in SCR, and bit P35DDR. | ICE | | 0 | | | | | |--------------|--------------|---|---|------------------------------|---------------|---------------------------| | CKE1 | | | 0 | | 1 | _ | | C/A | | 0 | | | _ | _ | | CKE0 | 0 | | 1 | _ | _ | _ | | P35DDR | 0 | 1 | _ | _ | _ | _ | | Pin function | P35<br>input | | | SCK1<br>output* <sup>1</sup> | SCK1<br>input | SCL0<br>I/O* <sup>2</sup> | Notes: 1. NMOS open-drain output when P35ODR = 1. 2. NMOS open-drain output regardless of P35ODR. #### P34/SCK0/SCK4/SDA0 The pin function is switched as shown below according to the combination of bit ICE in ICCRA of $I^2C_0$ , bit $C/\overline{A}$ in SMR, bits CKE0 and CKE1 in SCR, and bit P34DDR. | ICE | | | 0 | | | 1 | |--------------|--------------|-----------------|-------------------------|-------------------------|--------------------|---------------| | CKE1 | | | 0 | | 1 | _ | | C/A | 0 1 | | | | _ | _ | | CKE0 | 0 | | 1 | _ | _ | _ | | P34DDR | 0 | 1 | _ | _ | _ | _ | | Pin function | P34<br>input | P34<br>output*1 | SCK0/SCK4<br>output*1*3 | SCK0/SCK4<br>output*1*3 | SCK0/SCK4<br>input | SDA0<br>I/O*2 | Notes: 1. NMOS open-drain output when P34ODR = 1. - 2. NMOS open-drain output regardless of P34ODR. - 3. Simultaneous output of SCK0 and SCK4 cannot be set. #### • P33/RxD1/SCL1 The pin function is switched as shown below according to the combination of bit ICE in ICCRA of $I^2C$ 0, bit RE in SCR of SCI 1 and bit P33DDR. | ICE | 0 | | | 1 | |--------------|-----------|------------------------|---|------------| | RE | 0 | | 1 | _ | | P33DDR | 0 1 | | _ | _ | | Pin function | P33 input | P33 input P33 output*1 | | SCL1 I/O*2 | Notes: 1. NMOS open-drain output when P33ODR = 1. 2. NMOS open-drain output regardless of P33ODR. #### P32/RxD0/IrRxD/SDA1 The pin function is switched as shown below according to the combination of bit ICE in ICCRA of I<sup>2</sup>C\_0, bit RE in SCR of SCI\_0 and bit P32DDR. | ICE | 0 | | | 1 | |--------------|-----------|--------------|---------------------|------------| | RE | 0 | | 1 | _ | | P32DDR | 0 | 1 | _ | _ | | Pin function | P32 input | P32 output*1 | RxD0/IrRxD<br>input | SDA1 I/O*2 | Notes: 1. NMOS open-drain output when P32ODR = 1. 2. NMOS open-drain output regardless of P32ODR. #### P31/TxD1 The pin function is switched as shown below according to the combination of bit TE in SCR of SCI 1 and bit P31DDR. | TE | ( | 1 | | |--------------|-----------|-------------|--------------| | P31DDR | 0 1 | | _ | | Pin function | P31 input | P31 output* | TxD1 output* | Note: \*NMOS open-drain output when P31ODR = 1. #### • P30/TxD0/IrTxD The pin function is switched as shown below according to the combination of bit TE in SCR of SCI 0 and bit P30DDR. | TE | 0 | | 1 | |--------------|-----------|-------------|-----------------------| | P30DDR | 0 | 1 | _ | | Pin function | P30 input | P30 output* | RxD0/IrRxD<br>output* | Note: \*NMOS open-drain output when P30ODR = 1. # 10.4 Port 4 Port 4 is an 8-bit input-only port. Port 4 has the following register. • Port 4 register (PORT4) ## 10.4.1 Port 4 Register (PORT4) PORT4 is an 8-bit read-only register that shows port 4 pin states. PORT4 cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------| | 7 | P47 | * | R | The pin states are always read from this register. | | 6 | P46 | * | R | - | | 5 | P45 | * | R | - | | 4 | P44 | * | R | - | | 3 | P43 | * | R | - | | 2 | P42 | * | R | - | | 1 | P41 | * | R | - | | 0 | P40 | * | R | - | Note: \* Determined by the states of pins P47 to P40. #### 10.4.2 Pin Functions Port 4 also functions as the pins for A/D converter analog input and D/A converter analog output. The correspondence between pins are as follows. #### P47/AN7/DA1\* | Pin function | AN7 input | |--------------|------------| | | DA1 output | Note: \* Not available for the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. #### P46/AN6/DA0\* | Pin function | AN6 input | |--------------|------------| | | DA0 output | Note: \* Not available for the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. #### P45/AN5 | Pin function | AN5 input | |--------------|-----------| |--------------|-----------| #### P44/AN4 | Pin function | AN4 input | |--------------|-----------| |--------------|-----------| #### • P43/AN3 | Pin function | AN3 input | |--------------|-----------| |--------------|-----------| #### • P42/AN2 #### • P41/AN1 #### P40/AN0 | Pin function | AN0 input | |--------------|-----------| |--------------|-----------| ### 10.5 Port 5 Port 5 is a 4-bit I/O port. The port 5 has the following registers. - Port 5 data direction register (P5DDR) - Port 5 data register (P5DR) - Port 5 register (PORT5) #### 10.5.1 Port 5 Data Direction Register (P5DDR) The individual bits of P5DDR specify input or output for the pins of port 5. P5DDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------| | 7 | _ | All 0 | _ | Reserved | | to<br>4 | | | | These bits are always read as 0 and cannot be modified. | | 3 | P53DDR | 0 | W | When a pin function is specified to a general purpose | | 2 | P52DDR | 0 | W | I/O, setting this bit to 1 makes the corresponding port 1 pin an output pin, while clearing this bit to 0 makes | | 1 | P51DDR | 0 | W | the pin an input pin. | | 0 | P50DDR | 0 | W | - | # 10.5.2 Port 5 Data Register (P5DR) P5DR stores output data for the port 5 pins. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|---------------------------------------------------------| | 7 | _ | All 0 | _ | Reserved | | to<br>4 | | | | These bits are always read as 0 and cannot be modified. | | 3 | P53DR | 0 | R/W | Output data for a pin is stored when the pin function | | 2 | P52DR | 0 | R/W | is specified to a general purpose I/O. | | 1 | P51DR | 0 | R/W | - | | 0 | P50DR | 0 | R/W | | #### 10.5.3 Port 5 Register (PORT5) PORT5 shows the pin states. PORT5 cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------| | 7to | _ | Undefined | R | Reserved | | 4 | | | | Undefined values are read from these bits. | | 3 | P53 | * | R | If bits P53 to P50 are read while P5DDR bits are set | | 2 | P52 | * | R | to 1, the P5DR values are read. If a port 5 read is performed while P5DDR bits are cleared to 0, the pin | | 1 | P51 | * | R | states are read. | | 0 | P50 | * | R | - | Note: \* Determined by the states of pins P53 to P50. #### 10.5.4 Pin Functions Port 5 pins also function as the pins for SCI I/Os, A/D converter inputs, and interrupt inputs. The correspondence between the register specification and the pin functions is shown below. # • P53/ADTRG/IRQ3 The pin function is switched as shown below according to the combination of bits TRGS1 and TRGS0 in the A/D control register (ADCR), bit ITS3 in ITSR, and bit P53DDR. | P53DDR | 0 | 1 | | | | | | |--------------|------------------------|------------|--|--|--|--|--| | Pin function | P53 input | P53 output | | | | | | | | ADTRG input*1 | | | | | | | | | IRQ3 interrupt input*2 | | | | | | | Notes: 1. ADTRG input when TRGS1 = TRGS0 = 1. 2. $\overline{IRQ3}$ input when ITS3 = 0. # • P52/SCK2/IRQ2 The pin function is switched as shown below according to the combination of bit C/A in SMR of SCI 2, bits CKE0 and CKE1 in SCR, bit ITS2 in ITSR, and bit P52DDR. | CKE1 | | 1 | | | | |--------------|--------------|---------------|-------------|-------------|---------------| | C/A | | 0 | | 1 | _ | | CKE0 | ( | ) | 1 | _ | _ | | P52DDR | 0 | 1 | _ | _ | _ | | Pin function | P52<br>input | P52<br>output | SCK2 output | SCK2 output | SCK2<br>input | | | | | | | | Note: $*\overline{IRQ2}$ input when ITS2 = 0. # • P51/RxD2/IRQ1 The pin function is switched as shown below according to the combination of bit RE in SCR of SCI\_2, bit ITS1 in ITSR, and bit P51DDR. | RE | ( | 1 | | | | | |--------------|-----------------------|---|------------|--|--|--| | P51DDR | 0 | _ | | | | | | Pin function | P51 input P51 output | | RxD2 input | | | | | | IRQ1 interrupt input* | | | | | | Note: $*\overline{IRQ1}$ input when ITS1 = 0. # • P50/TxD2/<del>IRQ0</del> The pin function is switched as shown below according to the combination of bit TE in SCR of SCI 2, bit ITS0 in ITSR, and bit P50DDR. | TE | ( | 1 | | | | | |--------------|-----------------------|---|------------|--|--|--| | P50DDR | 0 | _ | | | | | | Pin function | P50 input P50 output | | TxD2 input | | | | | | IRQ0 interrupt input* | | | | | | Note: $*\overline{IRQ0}$ input when ITS0 = 0. #### 10.6 Port 6 Port 6 is a 6-bit I/O port that also has other functions. The port 6 has the following registers. - Port 6 data direction register (P6DDR) - Port 6 data register (P6DR) - Port 6 register (PORT6) #### 10.6.1 Port 6 Data Direction Register (P6DDR) The individual bits of P6DDR specify input or output for the pins of port 6. P6DDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |------|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | All 0 | _ | Reserved | | 5 | P65DDR | 0 | W | When a pin function is specified to a general purpose | | 4 | P64DDR | 0 | W | I/O, setting this bit to 1 makes the corresponding port 1 pin an output pin, while clearing this bit to 0 makes | | 3 | P63DDR | 0 | W | the pin an input pin. | | 2 | P62DDR | 0 | W | - | | 1 | P61DDR | 0 | W | - | | 0 | P60DDR | 0 | W | - | #### 10.6.2 Port 6 Data Register (P6DR) P6DR stores output data for the port 6 pins. | Bit | Bit Name | Initial Value | R/W | Description | |------|----------|---------------|-----|---------------------------------------------------------| | 7, 6 | _ | All 0 | _ | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | 5 | P65DR | 0 | R/W | An output data for a pin is stored when the pin | | 4 | P64DR | 0 | R/W | function is specified to a general purpose I/O. | | 3 | P63DR | 0 | R/W | - | | 2 | P62DR | 0 | R/W | - | | 1 | P61DR | 0 | R/W | - | | 0 | P60DR | 0 | R/W | - | #### 10.6.3 Port 6 Register (PORT6) PORT6 shows the pin states. PORT6 cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |------|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | Undefined | _ | Reserved | | | | | | These bits are reserved, if read they will return an undefined value. | | 5 | P65 | * | R | If a port 6 read is performed while P6DDR bits are | | 4 | P64 | * | R | set to 1, the P6DR values are read. If a port 6 read is performed while P6DDR bits are cleared to 0, the pin | | 3 | P63 | * | R | states are read. | | 2 | P62 | * | R | | | 1 | P61 | * | R | | | 0 | P60 | * | R | | Note: \* Determined by the states of pins P65 to P60. # 10.6.4 Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373 Port 6 pins also function as 8-bit timer I/Os, interrupt inputs, and DMAC I/Os. The correspondence between the register specification and the pin functions is shown below. # • P65/TMO1/DACK1/IRQ13 The pin function is switched as shown below according to the combination of bit SAE1 in DMABCRH of the DMAC, bits OS3 to OS0 in TCSR\_1 of the 8-bit timer, bit P65DDR, and bit ITS13 in ITSR. | SAE1 | | 0 | 1 | | |--------------|----------------------------|----|------------------------|-----------------| | OS3 to OS0 | Al | 10 | Not<br>all 0 | _ | | P65DDR | 0 1 | | _ | _ | | Pin function | ction P65 P65 input output | | TMO1<br>output | DACK1<br>output | | | | | IRQ13 interrupt input* | | Note: $*\overline{IRQ13}$ interrupt input when ITS13 = 0. #### • P64/TMO0/DACK0/IRQ12 The pin function is switched as shown below according to the combination of bit SAE0 in DMABCRH of the DMAC, bits OS3 to OS0 in TCSR\_0 of the 8-bit timer, bit P64DDR, and bit ITS12 in ITSR. | SAE1 | | 0 | 1 | | | | |--------------|------------------------|----|----------------|-----------------|--|--| | OS3 to OS0 | All | 10 | Not<br>all 0 | _ | | | | P64DDR | 0 1 | | _ | _ | | | | Pin function | P64 P64 input output | | TMO0<br>output | DACK0<br>output | | | | | IRQ12 interrupt input* | | | | | | Note: $*\overline{IRQ12}$ interrupt input when ITS12 = 0. #### • P63/TMCI1/TEND1/IRQ11 The pin function is switched as shown below according to the combination of bit TEE1 in DMATCR of the DMAC, bit P63DDR, and bit ITS11 in ITSR. | TEE1 | 0 | | 1 | |--------------|---------------------------------------------------------------|---------------|-----------------| | P63DDR | 0 | 1 | _ | | Pin function | P63<br>input | P63<br>output | TEND1<br>output | | | IRQ11 interrupt input* <sup>1</sup> TMCI1 input* <sup>2</sup> | | | | | | | | Notes: 1. $\overline{IRQ11}$ interrupt input when ITS11 = 0. 2. When used as the external clock input pin for the TMR, its pin function should be specified to the external clock input by the CKS2 to CKS0 bits in TCR\_1. # • P62/TMCI0/TEND0/IRQ10 The pin function is switched as shown below according to the combination of bit TEE0 in DMATCR of the DMAC, bit P62DDR, and bit ITS10 in ITSR. | TEE0 | 0 | | 1 | |--------------|---------------------------|---------------|-----------------| | P62DDR | 0 1 | | _ | | Pin function | P62<br>input | P62<br>output | TEND0<br>output | | | IRQ10 interrupt input*1 | | t*1 | | | TMCI0 input* <sup>2</sup> | | | Notes: 1. $\overline{IRQ10}$ interrupt input when ITS10 = 0. 2. When used as the external clock input pin for the TMR, its pin function should be specified to the external clock input by the CKS2 to CKS0 bits in TCR\_0. ## • P61/TMRI1/DREQ1/IRQ9 The pin function is switched as shown below according to the combination of bit P61DDR and bit ITS9 in ITSR. | P61DDR | 0 | 1 | | | |--------------|----------------------------|--------------------------|--|--| | Pin function | P61 input | P61 output | | | | | TMRI1 input*1 DREQ1 input | | | | | | | | | | | | ĪRQ9 interi | rupt input* <sup>2</sup> | | | Notes: 1. When used as the counter reset input pin for the TMR, both the CCLR1 and CCLR0 bits in TCR 1 should be set to 1. 2. $\overline{IRQ9}$ interrupt input when ITS9 = 0. # • P60/TMRI0/DREQ0/IRQ8 The pin function is switched as shown below according to the combination of bit and bit ITS8 in ITSR. | P60DDR | 0 | 1 | | | |--------------|------------------------------------|------------|--|--| | Pin function | P60 input | P60 output | | | | | TMRI0 input*1 | | | | | | DREQ0 input | | | | | | IRQ8 interrupt input* <sup>2</sup> | | | | Notes: 1. When used as the counter reset input pin for the TMR, both the CCLR1 and CCLR0 bits in TCR\_0 should be set to 1. 2. $\overline{IRQ8}$ interrupt input when ITS8 = 0. #### 10.6.5 **Pin Functions for H8S/2376** Port 6 pins also function as 8-bit timer I/Os and interrupt inputs. The correspondence between the register specification and the pin functions is shown below. ## P65/TMO1/IRQ13 The pin function is switched as shown below according to the combination of bit SAE1 in DMABCRH of the DMAC, bits OS3 to OS0 in TCSR\_1 of the 8-bit timer, bit P65DDR, and bit ITS13 in ITSR. | OS3 to OS0 | All 0 | | Not all 0 | |--------------|------------------------|--|-------------| | P65DDR | 0 1 | | _ | | Pin function | P65 input P65 output | | TMO1 output | | | IRQ13 interrupt input* | | | Note: $*\overline{IRQ13}$ interrupt input when ITS13 = 0. ## • P64/TMO0/<del>IRQ12</del> The pin function is switched as shown below according to the combination of bits OS3 to OS0 in TCSR\_0 of the 8-bit timer, bit P64DDR, and bit ITS12 in ITSR. | OS3 to OS0 | All 0 | | Not all 0 | |--------------|------------------------|--|-------------| | P64DDR | 0 1 | | _ | | Pin function | P64 input P64output | | TMO0 output | | | IRQ12 interrupt input* | | | Note: \*IRQ12 interrupt input when ITS12 = 0. # • P63/TMCI1/IRQ11 The pin function is switched as shown below according to the combination of bit P63DDR and bit ITS11 in ITSR. | P63DDR | 0 | 1 | | |--------------|---------------------------|------------|--| | Pin function | P63 input | P63 output | | | | IRQ11 interrupt input*1 | | | | | TMCI1 input* <sup>2</sup> | | | Notes: 1. $\overline{IRQ11}$ interrupt input when ITS11 = 0. 2. When used as the external clock input pin for the TMR, its pin function should be specified to the external clock input by the CKS2 to CKS0 bits in TCR\_1. ### • P62/TMCI0/IRO10 The pin function is switched as shown below according to the combination of bit P62DDR, and bit ITS10 in ITSR. | P62DDR | 0 | 1 | | | |--------------|---------------------------|------------|--|--| | Pin function | P62 input | P62 output | | | | | IRQ10 interrupt input*1 | | | | | | TMCI0 input* <sup>2</sup> | | | | Notes: 1. $\overline{IRQ10}$ interrupt input when ITS10 = 0. 2. When used as the external clock input pin for the TMR, its pin function should be specified to the external clock input by the CKS2 to CKS0 bits in TCR\_0. # • P61/TMRI1/IRQ9 The pin function is switched as shown below according to the combination of bit P61DDR and bit ITS9 in ITSR. | P61DDR | 0 | 1 | | | |--------------|------------------------|------------|--|--| | Pin function | P61 input | P61 output | | | | | TMRI1 input*1 | | | | | | IRQ9 interrupt input*2 | | | | Notes: 1. When used as the counter reset input pin for the TMR, both the CCLR1 and CCLR0 bits in TCR\_1 should be set to 1. 2. $\overline{IRQ9}$ interrupt input when ITS9 = 0. # • P60/TMRI0/IRQ8 The pin function is switched as shown below according to the combination of bit and bit ITS8 in ITSR. | P60DDR | 0 | 1 | | |--------------|------------------------------------|------------|--| | Pin function | P60 input | P60 output | | | | TMRI0 input*1 | | | | | IRQ8 interrupt input* <sup>2</sup> | | | Notes: 1. When used as the counter reset input pin for the TMR, both the CCLR1 and CCLR0 bits in TCR\_0 should be set to 1. 2. $\overline{IRQ8}$ interrupt input when ITS8 = 0. #### 10.7 Port 8 Port 8 is a 6-bit I/O port that also has other functions. The port 8 has the following registers. - Port 8 data direction register (P8DDR) - Port 8 data register (P8DR) - Port 8 register (PORT8) #### 10.7.1 Port 8 Data Direction Register (P8DDR) The individual bits of P8DDR specify input or output for the pins of port 8. P8DDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |------|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | 0 | _ | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | 5 | P85DDR | 0 | W | When a pin function is specified to a general purpose | | 4 | P84DDR | 0 | W | <ul> <li>I/O, setting this bit to 1 makes the corresponding port</li> <li>1 pin an output pin, while clearing this bit to 0 makes</li> </ul> | | 3 | P83DDR | 0 | W | the pin an input pin. | | 2 | P82DDR | 0 | W | - | | 1 | P81DDR | 0 | W | _ | | 0 | P80DDR | 0 | W | _ | # 10.7.2 Port 8 Data Register (P8DR) P8DR stores output data for the port 8 pins. | Bit | Bit Name | Initial Value | R/W | Description | |------|----------|---------------|-----|---------------------------------------------------------| | 7, 6 | _ | 0 | _ | Reserved | | | | | | These bits are always read as 0 and cannot be modified. | | 5 | P85DR | 0 | R/W | Output data for a pin is stored when the pin function | | 4 | P84DR | 0 | R/W | is specified to a general purpose I/O. | | 3 | P83DR | 0 | R/W | | | 2 | P82DR | 0 | R/W | _ | | 1 | P81DR | 0 | R/W | - | | 0 | P80DR | 0 | R/W | _ | # 10.7.3 Port 8 Register (PORT8) PORT8 shows the pin states. PORT8 cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |------|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------| | 7, 6 | _ | Undefined | _ | Reserved | | | | | | These bits are reserved, if read they will return an undefined value. | | 5 | P85 | * | R | If a port 8 read is performed while P8DDR bits are | | 4 | P84 | * | R | set to 1, the P8DR values are read. If a port 8 read is performed while P8DDR bits are cleared to 0, the pin | | 3 | P83 | * | R | states are read. | | 2 | P82 | * | R | - | | 1 | P81 | * | R | - | | 0 | P80 | * | R | - | Note: \* Determined by the states of pins P85 to P80. # 10.7.4 Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373 Port 8 pins also function as SCI I/Os, interrupt inputs, and EXDMAC I/Os. The correspondence between the register specification and the pin functions is shown below. # • P85/EDACK3\*/(IRQ5)/SCK3 The pin function is switched as shown below according to the combination of bit AMS in EDMDR 3 of the EXDMAC, bit $C/\overline{A}$ in SMR in SCI 3, bit P85DDR, and bit ITS5 in ITSR. Note: \* Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. Modes 1, 2, 4, 7 (EXPE = 1) | AMS | | 1 | | | | | |--------------|-----------------------|---|----------------|----------------|---------------|------------------| | CKE1 | | _ | | | | | | C/A | | 0 | | 1 | _ | _ | | CKE0 | ( | 0 | 1 | _ | _ | _ | | P85DDR | 0 1 | | _ | _ | _ | _ | | Pin function | P85 P85 input output | | SCK3<br>output | SCK3<br>output | SCK3<br>input | EDACK3<br>output | | | IRQ5 interrupt input* | | | | | | Note: $*\overline{IRQ5}$ input when ITS5 = 1. Mode 7 (EXPE = 0) | AMS | | | | | | | |--------------|-----------------------|---------------|----------------|----------------|---------------|--| | CKE1 | | 1 | | | | | | C/A | | _ | | | | | | CKE0 | ( | ) | 1 | _ | _ | | | P85DDR | 0 | 1 | _ | _ | _ | | | Pin function | P85<br>input | P85<br>output | SCK3<br>output | SCK3<br>output | SCK3<br>input | | | | IRQ5 interrupt input* | | | | | | Note: \* IRQ5 input when ITS5 = 1. #### • P84/<u>EDACK2</u>\*/(<u>IRO4</u>) The pin function is switched as shown below according to the combination of bit AMS in EDMDR 2 of the EXDMAC, bit P84DDR, and bit ITS4 in ITSR. Note: \* Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. Modes 1, 2, 4, 7 (EXPE = 1) | AMS | 0 | | 1 | | |--------------|----------------------------|--|---------------|--| | P84DDR | 0 1 | | _ | | | Pin function | P84 input P84 input/output | | EDACK2 output | | | | IRQ4 interrupt input* | | | | Note: \* $\overline{IRQ4}$ input when ITS4 = 1. Mode 7 (EXPE = 0) | AMS | _ | | | | | | |--------------|-----------------------|--|--|--|--|--| | P84DDR | 0 1 | | | | | | | Pin function | P84 input P84 output | | | | | | | | IRQ4 interrupt input* | | | | | | Note: \* $\overline{IRQ4}$ input when ITS4 = 1. #### • P83/ETEND3\*/(IRQ3)/RXD3 The pin function is switched as shown below according to the combination of bit ETENDE in EDMDR 3 of the EXDMAC, bit RE in SCR of SCI 3, bit P83DDR, and bit ITS3 in ITSR. Note: \* Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. Modes 1, 2, 4, 7 (EXPE = 1) | ETENDE | | 1 | | | | | |--------------|-----------------------|------------|-------------|---------------|--|--| | RE | | 0 | 1 | _ | | | | P83DDR | 0 1 | | _ | _ | | | | Pin function | P83 input | P83 output | RXD3 output | ETEND3 output | | | | | IRQ3 interrupt input* | | | | | | Note: \* IRQ3 input when ITS4 = 1. #### Mode 7 (EXPE = 0) | ETENDE | _ | | | | | | |--------------|-----------------------|--|---|------------|--|--| | RE | 0 1 | | | | | | | P83DDR | 0 1 | | _ | | | | | Pin function | P83 input P83 output | | | RXD3 input | | | | | ĪRQ3 interrupt input* | | | | | | Note: \* IRQ3 input when ITS3 = 1. # • P82/<u>ETEND2</u>\*/(<u>IRQ2</u>) The pin function is switched as shown below according to the combination of bit ETENDE in EDMDR\_2 of the EXDMAC, bit P82DDR, and bit ITS2 in ITSR. Note: \* Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. Modes 1, 2, 4, 7 (EXPE = 1) | ETENDE | 0 | | 1 | | |--------------|-----------------------|--|---------------|--| | P82DDR | 0 1 | | _ | | | Pin function | P82 input P82 output | | ETEND2 output | | | | IRQ2 interrupt input* | | | | Note: \* IRQ2 input when ITS2 = 1. # Mode 7 (EXPE = 0) | ETENDE | _ | | | | | | |--------------|-----------------------|--|--|--|--|--| | P82DDR | 0 1 | | | | | | | Pin function | P82 input P82 output | | | | | | | | IRQ2 interrupt input* | | | | | | Note: \* IRQ2 input when ITS2 = 1. # • P81/EDREQ3\*/(IRQ1)/TxD3 The pin function is switched as shown below according to the combination of bit TE in SCR of SCI 3, bit P81DDR and bit ITS1 in ITSR. Note: \* Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. | TE | | 1 | | | |--------------|----------------------|-----------------------|-------------|--| | P81DDR | 0 1 | | _ | | | Pin function | P81 input P81 output | | TxD3 output | | | | EDREQ3 input | | | | | | | IRQ1 interrupt input* | | | Note: \* IRQ1 input when ITS1 = 1. # • P80/<u>EDREQ2</u>\*/(<u>IRQ0</u>) The pin function is switched as shown below according to the combination of bit P80DDR and bit ITS0 in ITSR. Note: \* Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. | P80DDR | 0 | 1 | | | | | | |--------------|-----------------------|------------|--|--|--|--|--| | Pin function | P80 input | P80 output | | | | | | | | EDREQ2 input | | | | | | | | | IRQ0 interrupt input* | | | | | | | Note: $*\overline{IRQ0}$ input when ITS0 = 1. #### **10.7.5** Pin Functions for H8S/2376 Port 8 pins also function as SCI I/Os, and interrupt inputs. The correspondence between the register specification and the pin functions is shown below. ## • P85/(<del>IRQ5</del>)/SCK3 The pin function is switched as shown below according to the combination of bit $C/\overline{A}$ in SMR in SCI\_3, bit P85DDR, and bit ITS5 in ITSR. | CKE1 | | 1 | | | | |-----------------------|--------------|---------------|----------------|----------------|---------------| | C/A | 0 1 | | | | _ | | CKE0 | 0 | | 1 | _ | _ | | P85DDR | 0 | 1 | _ | _ | _ | | Pin function | P85<br>input | P85<br>output | SCK3<br>output | SCK3<br>output | SCK3<br>input | | IRQ5 interrupt input* | | | | | | Note: $*\overline{IRQ5}$ input when ITS5 = 1. ### • P84/(<del>IRO4</del>) The pin function is switched as shown below according to the combination of bit P84DDR and bit ITS4 in ITSR. | P84DDR | 0 | 1 | | |--------------|-----------------------|------------|--| | Pin function | P84 input | P84 output | | | | IRQ4 interrupt input* | | | Note: \* TRQ4 input when ITS4 = 1. ## • P83/(<del>IRQ3</del>)/RXD3 The pin function is switched as shown below according to the combination of bit RE in SCR of SCI 3, bit P83DDR, and bit ITS3 in ITSR. | RE | ( | 1 | | |--------------|-----------------------|------------|-----------| | P83DDR | 0 | 1 | _ | | Pin function | P83 input | P83 output | RXD3input | | | IRQ3 interrupt input* | | | Note: \* $\overline{IRQ3}$ input when ITS3 = 1. # • P82/(<del>IRQ2</del>) The pin function is switched as shown below according to the combination of bit P82DDR and bit ITS2 in ITSR. | P82DDR | 0 | 1 | | |--------------|-----------------------|------------|--| | Pin function | P82 input | P82 output | | | | IRQ2 interrupt input* | | | Note: \* IRQ2 input when ITS2 = 1. # • P81/(<del>IRQ1</del>)/TXD3 The pin function is switched as shown below according to the combination of bit TE in SCR of SCI\_3, bit P81DDR and bit ITS1 in ITSR. | TE | 0 | | 1 | |--------------|-----------------------|---|-------------| | P81DDR | 0 | 1 | _ | | Pin function | P81 input P81 output | | TXD3 output | | | IRQ1 interrupt input* | | | Note: $*\overline{IRQ1}$ input when ITS1 = 1. #### • P80/(<u>IRQ0</u>) The pin function is switched as shown below according to the combination of bit P80DDR and bit ITS0 in ITSR. | P80DDR | 0 | 1 | | |--------------|-----------------------|------------|--| | Pin function | P80 input | P80 output | | | | IRQ0 interrupt input* | | | Note: \* IRQ0 input when ITS0 = 1. #### 10.8 Port 9 Port 9 is an 8-bit input-only port. Port 4 has the following register. • Port 9 register (PORT4) #### 10.8.1 Port 9 Register (PORT9) PORT9 is an 8-bit read-only register that shows port 4 pin states. PORT9 cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|------------------------------------------------------| | 7 | P97 | * | R | The pin states are always read when a port 9 read is | | 6 | P96 | * | R | performed. | | 5 | P95 | * | R | - | | 4 | P99 | * | R | - | | 3 | P93 | * | R | - | | 2 | P92 | * | R | - | | 1 | P91 | * | R | - | | 0 | P90 | * | R | - | Note: \* Determined by the states of pins P97 to P90. #### 10.8.2 Pin Functions Port 9 also functions as the pins for A/D converter analog input and D/A converter analog output. The correspondence between pins are as follows. #### P97/AN15/DA5\* | Pin function | AN15 input | |--------------|------------| | | DA5 output | Note: \* Not available for the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. #### P96/AN14/DA4\* | Pin function | AN14 input | |--------------|------------| | | DA4 output | Note: \* Not available for the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. | • P95/AN13/DA3 | | | |----------------|------------|--| | Pin function | AN13 input | | | | DA3 output | | | • P94/AN12/DA2 | | | | Pin function | AN12 input | | | | DA2 output | | | • P93/AN11 | | | | Pin function | AN11 input | | | • P92/AN10 | | | | | 451401 | | | Pin function | AN10 input | | | • P91/AN9 | AN10 input | | | Pin function | AN8 input | |--------------|-----------| |--------------|-----------| #### 10.9 Port A Port A is an 8-bit I/O port that also has other functions. The port A has the following registers. - Port A data direction register (PADDR) - Port A data register (PADR) - Port A register (PORTA) - Port A pull-up MOS control register (PAPCR) - Port A open-drain control register (PAODR) - Port function control register 1 (PFCR1) #### 10.9.1 Port A Data Direction Register (PADDR) The individual bits of PADDR specify input or output for the pins of port A. PADDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PA7DDR | 0 | W | Modes 1 and 2 | | 6 | PA6DDR | 0 | W | Pins PA4 to PA0 are address outputs regardless of | | 5 | PA5DDR | 0 | W | the PADDR settings. | | 4 | PA4DDR | 0 | W | <ul> <li>For pins PA7 to PA5, when the corresponding bit of</li> <li>A23E to A21E is set to 1, setting a PADDR bit to 1</li> </ul> | | 3 | PA3DDR | 0 | W | makes the corresponding port A pin an address | | 2 | PA2DDR | 0 | W | output, while clearing the bit to 0 makes the pin an input port. Clearing one of bits A23E to A21E to 0 | | 1 | PA1DDR | 0 | W | makes the corresponding port A pin an I/O port, and | | 0 | PA0DDR | 0 | W | its function can be switched with PADDR. | | | | | | <ul> <li>Modes 7 (when EXPE = 1) and 4</li> </ul> | | | | | | When the corresponding bit of A23E to A16E is set to 1, setting a PADDR bit to 1 makes the corresponding port A pin an address output, while clearing the bit to 0 makes the pin an input port. Clearing one of bits A23E to A16E to 0 makes the corresponding port A pin an I/O port, and its function can be switched with PADDR. | | | | | | <ul><li>Mode 7 (when EXPE = 0)</li></ul> | | | | | | Port A is an I/O port, and its pin functions can be switched with PADDR. | # 10.9.2 Port A Data Register (PADR) PADR stores output data for the port A pins. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------| | 7 | PA7DR | 0 | R/W | Output data for a pin is stored when the pin function | | 6 | PA6DR | 0 | R/W | is specified to a general purpose I/O. | | 5 | PA5DR | 0 | R/W | - | | 4 | PA4DR | 0 | R/W | | | 3 | PA3DR | 0 | R/W | - | | 2 | PA2DR | 0 | R/W | - | | 1 | PA1DR | 0 | R/W | - | | 0 | PA0DR | 0 | R/W | | # 10.9.3 Port A Register (PORTA) PORTA shows port A pin states. PORTA cannot be modified. | Bit | Bit Nam | e Initial Value | R/W | Description | |-----|---------|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PA7 | <u></u> * | R | If a port A read is performed while PADDR bits are | | 6 | PA6 | * | R | <ul> <li>set to 1, the PADR values are read. If a port A read is</li> <li>performed while PADDR bits are cleared to 0, the pin</li> </ul> | | 5 | PA5 | * | R | states are read. | | 4 | PA4 | * | R | | | 3 | PA3 | * | R | _ | | 2 | PA2 | * | R | _ | | 1 | PA1 | * | R | _ | | 0 | PA0 | * | R | - | | - | FAU | _~~ | Γ | | Note: \* Determined by the states of pins PA7 to PA0. #### 10.9.4 Port A Pull-Up MOS Control Register (PAPCR) PAPCR controls the input pull-up MOS function. Bits 7 to 5 are valid in modes 1 and 2 and all the bits are valid in modes 4 and 7. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------| | 7 | PA7PCR | 0 | R/W | When PADDR = 0 (input port), setting the | | 6 | PA6PCR | 0 | R/W | <ul> <li>corresponding bit to 1 turns on the input pull-up MC</li> <li>for that pin.</li> </ul> | | 5 | PA5PCR | 0 | R/W | - Tot that pin. | | 4 | PA4PCR | 0 | R/W | • | | 3 | PA3PCR | 0 | R/W | | | 2 | PA2PCR | 0 | R/W | | | 1 | PA1PCR | 0 | R/W | • | | 0 | PA0PCR | 0 | R/W | | # 10.9.5 Port A Open Drain Control Register (PAODR) PAODR specifies an output type of port A. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|------------------------------------------------------------------------------------------------------------| | 7 | PA7ODR | 0 | R/W | When not specified for address output, setting the | | 6 | PA6ODR | 0 | R/W | corresponding bit to 1 specifies a pin output type to NMOS open-drain output, while clearing this bit to 0 | | 5 | PA5ODR | 0 | R/W | specifies that to CMOS output. | | 4 | PA4ODR | 0 | R/W | - | | 3 | PA3ODR | 0 | R/W | | | 2 | PA2ODR | 0 | R/W | | | 1 | PA10DR | 0 | R/W | - | | 0 | PA0ODR | 0 | R/W | - | # 10.9.6 Port Function Control Register 1 (PFCR1) PFCR1 performs I/O port control. Bits 7 to 5 are valid in modes 1 and 2 and all the bits are valid in modes 4 and 7. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------| | 7 | A23E | 1 | R/W | Address 23 Enable | | | | | | Enables or disables output for address output 23 (A23). | | | | | | 0: DR output when PA7DDR = 1 | | | | | | 1: A23 output when PA7DDR = 1 | | 6 | A22E | 1 | R/W | Address 22 Enable | | | | | | Enables or disables output for address output 22 (A22). | | | | | | 0: DR output when PA6DDR = 1 | | | | | | 1: A22 output when PA6DDR = 1 | | 5 | A21E | 1 | R/W | Address 21 Enable | | | | | | Enables or disables output for address output 21 (A21). | | | | | | 0: DR output when PA5DDR = 1 | | | | | | 1: A21 output when PA5DDR = 1 | | 4 | A20E | 1 | R/W | Address 20 Enable | | | | | | Enables or disables output for address output 20 (A20). | | | | | | 0: DR output when PA4DDR = 1 | | | | | | 1: A20 output when PA4DDR = 1 | | 3 | A19E | 1 | R/W | Address 19 Enable | | | | | | Enables or disables output for address output 19 (A19). | | | | | | 0: DR output when PA3DDR = 1 | | | | | | 1: A19 output when PA3DDR = 1 | | 2 | A18E | 1 | R/W | Address 18 Enable | | | | | | Enables or disables output for address output 18 (A18). | | | | | | 0: DR output when PA2DDR = 1 | | | | | | 1: A18 output when PA2DDR = 1 | | 1 | A17E | 1 | R/W | Address 17 Enable | | | | | | Enables or disables output for address output 17 (A17). | | | | | | 0: DR output when PA1DDR = 1 | | | | | | 1: A17 output when PA1DDR = 1 | | 0 | A16E | 1 | R/W | Address 16 Enable | | | | | | Enables or disables output for address output 16 (A16). | | | | | | 0: DR output when PA0DDR = 1 | | | | | | 1: A16 output when PA0DDR = 1 | #### 10.9.7 Pin Functions Port A pins also function as the pins for address outputs and interrupt inputs. The correspondence between the register specification and the pin functions is shown below. # • PA7/A23/\overline{\overline{IRQ7}}, PA6/A22/\overline{\overline{IRQ6}}, PA5/A21/\overline{\overline{IRQ5}} The pin function is switched as shown below according to the operating mode, bit EXPE, bits A23E to A21E, bits ITS7 to ITS5 in ITSR, and bit PADDR. | Operating mode | | 1, : | 2, 4 | | 7 | | | | | | |-----------------|-------------------------------|------|--------------------------------------------------|---|-----------------------|---|---|---|---|---| | EXPE | | = | _ | | 0 1 | | | | | | | AxxE | 0 1 | | _ | | 0 | | 1 | | | | | PAnDDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Pin<br>function | PA PA PA Address input output | | PA PA PA PA PA Address input output input output | | | | | | | | | | | | | Ī | IRQn interrupt input* | | | | | | xx = 23 to 21, n = 7 to 5 Note: $*\overline{IRQn}$ input when ITSn = 0. #### PA4/A20/IRQ4 The pin function is switched as shown below according to the operating mode, bit EXPE, bit A20E and bit PA4DDR. | Operating mode | 1, 2 | | 2 | 1 | | 7 | | | | | | |-----------------|-----------------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------| | EXPE | _ | | _ | _ | | ( | 0 1 | | | | | | A20E | _ | ( | ) | , | 1 | | | 0 | | 1 | | | PA4DDR | _ | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Pin<br>function | A20<br>output | PA4<br>input | PA4<br>output | PA4<br>input | A20<br>output | PA4<br>input | PA4<br>output | PA4<br>input | PA4<br>output | PA4<br>input | A20<br>output | | | IRQ4 interrupt input* | | | | | | | | | | | Note: $*\overline{IRQ4}$ input when ITS4 = 0. #### PA3/A19, PA2/A18, PA1/A17, PA20/A16 The pin function is switched as shown below according to the operating mode, bit EXPE, bits A19E to A16E, and bit PADDR. | Operating mode | 1, 2 | | 4 | 1 | | 7 | | | | | | |-----------------|-------------------|-------------|--------------|-------------|----------------|-------------|--------------|-------------|--------------|-------------|----------------| | EXPE | _ | | _ | _ | | 0 1 | | | | | | | AxxE | _ | ( | ) | | 1 | _ | | 0 | | 1 | | | PAnDDR | _ | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Pin<br>function | Address<br>output | PA<br>input | PA<br>output | PA<br>input | Address output | PA<br>input | PA<br>output | PA<br>input | PA<br>output | PA<br>input | Address output | xx = 19 to 16, n = 3 to 0 # 10.9.8 Port A Input Pull-Up MOS States Port A has a built-in input pull-up MOS function that can be controlled by software. This input pull-up MOS function can be used by pins PA7 to PA5 in modes 1, 2, 5, and 6, and by all pins in modes 4, and 7. input pull-up MOS can be specified as on or off on a bit-by-bit basis. Table 10.3 summarizes the Input Pull-Up MOS states. Table 10.3 Input Pull-Up MOS States (Port A) | Mode | | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------|------------|----------|--------------------------|--------------------------|------------------------| | 4, 7 | PA7 to PA0 | Off | Off | On/Off | On/Off | | 1, 2 | PA7 to PA5 | | | On/Off | On/Off | | | PA4 to PA0 | <u> </u> | | Off | Off | Legend: Off: Input pull-up MOS is always off. On/Off: On when PADDR = 0 and PAPCR = 1; otherwise off. # 10.10 Port B Port B is an 8-bit I/O port that also has other functions. The port B has the following registers. - Port B data direction register (PBDDR) - Port B data register (PBDR) - Port B register (PORTB) - Port B pull-up MOS control register (PBPCR) #### 10.10.1 Port B Data Direction Register (PBDDR) The individual bits of PBDDR specify input or output for the pins of port B. PBDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------| | 7 | PB7DDR | 0 | W | Modes 1 and 2 | | 6 | PB6DDR | 0 | W | Port B pins are address outputs regardless of the | | 5 | PB5DDR | 0 | W | PBDDR settings. | | 4 | PB4DDR | 0 | W | <ul><li>Modes 7 (when EXPE = 1) and 4</li></ul> | | 3 | PB3DDR | 0 | W | <ul> <li>Setting a PBDDR bit to 1 makes the corresponding</li> <li>port B pin an address output, while clearing the bit to</li> </ul> | | 2 | PB2DDR | 0 | W | 0 makes the pin an input port. | | 1 | PB1DDR | 0 | W | <ul><li>Modes 7 (when EXPE = 0)</li></ul> | | 0 | PB0DDR | 0 | W | Port B is an I/O port, and its pin functions can be switched with PBDDR. | # 10.10.2 Port B Data Register (PBDR) PBDR is stores output data for the port B pins. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------| | 7 | PB7DR | 0 | R/W | An output data for a pin is stored when the pin | | 6 | PB6DR | 0 | R/W | function is specified to a general purpose I/O. | | 5 | PB5DR | 0 | R/W | | | 4 | PB4DR | 0 | R/W | | | 3 | PB3DR | 0 | R/W | - | | 2 | PB2DR | 0 | R/W | - | | 1 | PB1DR | 0 | R/W | _ | | 0 | PB0DR | 0 | R/W | | # 10.10.3 Port B Register (PORTB) PORTB shows port B pin states. PORTB cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------| | 7 | PB7 | * | R | If this register is read is while PBDDR bits are set to | | 6 | PB6 | * | R | 1, the PBDR values are read. If a port B read is performed while PBDDR bits are cleared to 0, the pin | | 5 | PB5 | * | R | states are read. | | 4 | PB4 | * | R | - | | 3 | PB3 | * | R | - | | 2 | PB2 | * | R | - | | 1 | PB1 | * | R | - | | 0 | PB0 | * | R | - | Note: \* Determined by the states of pins PB7 to PB0. #### 10.10.4 Port B Pull-Up MOS Control Register (PBPCR) PBPCR controls the on/off state of input pull-up MOS of port B. PBPCR is valid in modes 4 and 7. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------| | 7 | PB7PCR | 0 | R/W | When PBDDR = 0 (input port), setting the | | 6 | PB6PCR | 0 | R/W | <ul><li>corresponding bit to 1 turns on the input pull-up MC</li><li>for that pin.</li></ul> | | 5 | PB5PCR | 0 | R/W | - Tor that pin. | | 4 | PB4PCR | 0 | R/W | - | | 3 | PB3PCR | 0 | R/W | | | 2 | PB2PCR | 0 | R/W | | | 1 | PB1PCR | 0 | R/W | - | | 0 | PB0PCR | 0 | R/W | | #### 10.10.5 Pin Functions Port B pins also function as the pins for address outputs. The correspondence between the register specification and the pin functions is shown below. • PB7/A15, PB6/A14, PB5/A13, PB4/A12, PB3/A11, PB2/A10, PB1/A9, PB0/A8 The pin function is switched as shown below according to the operating mode, bit EXPE, and bit PBDDR. | Operating mode | 1, 2 | 4 | 4 | 7 | | | | | |----------------|----------------|-------------------|---|-------------|--------------|-------------|----------------|--| | EXPE | _ | - | _ | ( | 0 | 1 | | | | PBDDR | _ | 0 | 1 | 0 | 1 | 0 | 1 | | | Pin function | Address output | PB Address output | | PB<br>input | PB<br>output | PB<br>input | Address output | | #### 10.10.6 Port B Input Pull-Up MOS States Port B has a built-in input pull-up MOS function that can be controlled by software. This input pull-up MOS function can be used in modes 4 and 7. Input pull-up MOS can be specified as on or off on a bit-by-bit basis. In modes 4 and 7, when a PBDDR bit is cleared to 0, setting the corresponding PBPCR bit to 1 turns on the input pull-up MOS for that pin. Table 10.4 summarizes the input pull-up MOS states. Table 10.4 Input Pull-Up MOS States (Port B) | Mode | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------|-------|--------------------------|--------------------------|------------------------| | 1, 2 | Off | Off | Off | Off | | 4, 7 | | | On/Off | On/Off | Legend: Off: Input pull-up MOS is always off. On/Off: On when PBDDR = 0 and PBPCR = 1; otherwise off. #### 10.11 Port C Port C is an 8-bit I/O port that also has other functions. The port C has the following registers. - Port C data direction register (PCDDR) - Port C data register (PCDR) - Port C register (PORTC) - Port C pull-up MOS control register (PCPCR) ### 10.11.1 Port C Data Direction Register (PCDDR) The individual bits of PCDDR specify input or output for the pins of port C. PCDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------| | 7 | PC7DDR | 0 | W | Modes 1 and 2 | | 6 | PC6DDR | 0 | W | Port C pins are address outputs regardless of the | | 5 | PC5DDR | 0 | W | PCDDR settings. | | 4 | PC4DDR | 0 | W | Modes 7 (when EXPE = 1)and 4 | | 3 | PC3DDR | 0 | W | <ul> <li>Setting a PCDDR bit to 1 makes the corresponding</li> <li>port C pin an address output, while clearing the bit to</li> </ul> | | 2 | PC2DDR | 0 | W | 0 makes the pin an input port. | | 1 | PC1DDR | 0 | W | <ul><li>Mode 7 (when EXPE = 0)</li></ul> | | 0 | PC0DDR | 0 | W | Port C is an I/O port, and its pin functions can be switched with PCDDR. | # 10.11.2 Port C Data Register (PCDR) PCDR stores output data for the port C pins. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------| | 7 | PC7DR | 0 | R/W | Output data for a pin is stored when the pin function | | 6 | PC6DR | 0 | R/W | is specified to a general purpose I/O. | | 5 | PC5DR | 0 | R/W | - | | 4 | PC4DR | 0 | R/W | | | 3 | PC3DR | 0 | R/W | - | | 2 | PC2DR | 0 | R/W | | | 1 | PC1DR | 0 | R/W | | | 0 | PC0DR | 0 | R/W | _ | # 10.11.3 Port C Register (PORTC) PORTC is shows port C pin states. PORTC cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------| | 7 | PC7 | * | R | If a port C read is performed while PCDDR bits are | | 6 | PC6 | * | R | <ul> <li>set to 1, the PCDR values are read. If a port C read</li> <li>is performed while PCDDR bits are cleared to 0, the</li> </ul> | | 5 | PC5 | * | R | pin states are read. | | 4 | PC4 | * | R | - | | 3 | PC3 | * | R | - | | 2 | PC2 | * | R | - | | 1 | PC1 | * | R | - | | 0 | PC0 | * | R | - | Note: \* Determined by the states of pins PC7 to PC0. #### 10.11.4 Port C Pull-Up MOS Control Register (PCPCR) PCPCR controls the on/off state of input pull-up MOS of port C. PCPCR is valid in modes 4 and 7. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------| | 7 | PC7PCR | 0 | R/W | When PCDDR = 0 (input port), setting the | | 6 | PC6PCR | 0 | R/W | corresponding bit to 1 turns on the input pull-up MOS for that pin. | | 5 | PC5PCR | 0 | R/W | To that pin | | 4 | PC4PCR | 0 | R/W | | | 3 | PC3PCR | 0 | R/W | | | 2 | PC2PCR | 0 | R/W | | | 1 | PC1PCR | 0 | R/W | - | | 0 | PC0PCR | 0 | R/W | _ | #### 10.11.5 Pin Functions Port C pins also function as the pins for address outputs. The correspondence between the register specification and the pin functions is shown below. PC7/A7, PC6/A6, PC5/A5, PC4/A4, PC3/A3, PC2/A2, PC1/A1, PC0/A0 The pin function is switched as shown below according to the operating mode, bit EXPE, and bit PCDDR. | Operating mode | 1, 2 | 2 | 4 | 7 | | | | | |----------------|-------------------|-------------------|---|-------------|--------------|-------------|----------------|--| | EXPE | _ | _ | _ | ( | ) | 1 | | | | PCDDR | _ | 0 | 1 | 0 | 1 | 0 | 1 | | | Pin function | Address<br>output | PC Address output | | PC<br>input | PC<br>output | PC<br>input | Address output | | #### 10.11.6 Port C Input Pull-Up MOS States Port C has a built-in input pull-up MOS function that can be controlled by software. This input pull-up MOS function can be used in modes 4 and 7. Input pull-up MOS can be specified as on or off on a bit-by-bit basis. In modes 4 and 7, when a PCDDR bit is cleared to 0, setting the corresponding PCPCR bit to 1 turns on the input pull-up MOS for that pin. Table 10.5 summarizes the input pull-up MOS states. Table 10.5 Input Pull-Up MOS States (Port C) | Mode | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |------|-------|--------------------------|--------------------------|------------------------| | 1, 2 | Off | Off | Off | Off | | 4, 7 | _ | | On/Off | On/Off | Legend: Off: Input pull-up MOS is always off. On/Off: On when PCDDR = 0 and PCPCR = 1; otherwise off. #### 10.12 Port D Port D is an 8-bit I/O port that also has other functions. The port D has the following registers. - Port D data direction register (PDDDR) - Port D data register (PDDR) - Port D register (PORTD) - Port D pull-up MOS control register (PDPCR) #### 10.12.1 Port D Data Direction Register (PDDDR) The individual bits of PDDDR specify input or output for the pins of port D. PDDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------| | 7 | PD7DDR | 0 | W | <ul> <li>Modes 7 (when EXPE = 1), 1, 2, and 4</li> </ul> | | 6 | PD6DDR | 0 | W | Port D is automatically designated for data | | 5 | PD5DDR | 0 | W | input/output. | | 4 | PD4DDR | 0 | W | • Mode 7 (when EXPE = 0) | | 3 | PD3DDR | 0 | W | <ul> <li>Port D is an I/O port, and its pin functions can be<br/>switched with PDDDR.</li> </ul> | | 2 | PD2DDR | 0 | W | _ omionod with BBBIC. | | 1 | PD1DDR | 0 | W | _ | | 0 | PD0DDR | 0 | W | _ | #### 10.12.2 Port D Data Register (PDDR) PDDR stores output data for the port D pins. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------| | 7 | PD7DR | 0 | R/W | Output data for a pin is stored when the pin function | | 6 | PD6DR | 0 | R/W | is specified to a general purpose I/O. | | 5 | PD5DR | 0 | R/W | • | | 4 | PD4DR | 0 | R/W | • | | 3 | PD3DR | 0 | R/W | • | | 2 | PD2DR | 0 | R/W | • | | 1 | PD1DR | 0 | R/W | <del>.</del> | | 0 | PD0DR | 0 | R/W | <del>.</del> | | | | | | | # 10.12.3 Port D Register (PORTD) PORTD shows port D pin states. PORTD cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------| | 7 | PD7 | * | R | If a port D read is performed while PDDDR bits are | | 6 | PD6 | * | R | set to 1, the PDDR values are read. If a port D read is performed while PDDDR bits are cleared to 0, the | | 5 | PD5 | * | R | pin states are read. | | 4 | PD4 | * | R | | | 3 | PD3 | * | R | | | 2 | PD2 | * | R | | | 1 | PD1 | * | R | - | | 0 | PD0 | * | R | _ | Note: \* Determined by the states of pins PD7 to PD0. # 10.12.4 Port D Pull-up Control Register (PDPCR) PDPCR controls on/off states of the input pull-up MOS of port D. PDPCR is valid in mode 7. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------| | 7 | PD7PCR | 0 | R/W | When PDDDR = 0 (input port), the input pull-up MOS | | 6 | PD6PCR | 0 | R/W | of the input pin is on when the corresponding bit is set to 1. | | 5 | PD5PCR | 0 | R/W | | | 4 | PD4PCR | 0 | R/W | | | 3 | PD3PCR | 0 | R/W | | | 2 | PD2PCR | 0 | R/W | | | 1 | PD1PCR | 0 | R/W | _ | | 0 | PD0PCR | 0 | R/W | | #### 10.12.5 Pin Functions Port D pins also function as the pins for data I/Os. The correspondence between the register specification and the pin functions is shown below. PD7/D15, PD6/D14, PD5/D13, PD4/D12, PD3/D11, PD2/D10, PD1/D9, PD0/D8 The pin function is switched as shown below according to the operating mode, bit EXPE, and bit PDDDR. | Operating mode | 1, 2, 4 | 7 | | | |----------------|----------|----------|-----------|----------| | EXPE | _ | 0 | | 1 | | PDDDR | _ | 0 | 1 | _ | | Pin function | Data I/O | PD input | PD output | Data I/O | #### 10.12.6 Port D Input Pull-Up MOS States Port D has a built-in input pull-up MOS function that can be controlled by software. This input pull-up MOS function can be used in mode 7. Input pull-up MOS can be specified as on or off on a bit-by-bit basis. In mode 7, when a PDDDR bit is cleared to 0, setting the corresponding PDPCR bit to 1 turns on the input pull-up MOS for that pin. Table 10.6 summarizes the input pull-up MOS states. Table 10.6 Input Pull-Up MOS States (Port D) | Mode | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |---------|-------|--------------------------|--------------------------|------------------------| | 1, 2, 4 | Off | Off | Off | Off | | 7 | _ | | On/Off | On/Off | Legend: OFF: Input pull-up MOS is always off. On/Off: On when PDDDR = 0 and PDPCR = 1; otherwise off. ### 10.13 Port E Port E is an 8-bit I/O port that also has other functions. The port E has the following registers. - Port E data direction register (PEDDR) - Port E data register (PEDR) - Port E register (PORTE) - Port E pull-up MOS control register (PEPCR) #### 10.13.1 Port E Data Direction Register (PEDDR) The individual bits of PEDDR specify input or output for the pins of port E. PEDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PE7DDR | 0 | W | • Modes 1, 2, and 4 | | 6 | PE6DDR | 0 | W | When 8-bit bus mode is selected, port E functions as | | 5 | PE5DDR | 0 | W | an I/O port. The pin states can be changed with PEDDR. | | 4 | PE4DDR | 0 | W | When 16-bit bus mode is selected, port E is | | 3 | PE3DDR | 0 | W | designated for data input/output. | | 2 | PE2DDR | 0 | W | For details on 8-bit and 16-bit bus modes, see | | 1 | PE1DDR | 0 | W | section 6, Bus Controller (BSC). | | 0 | PE0DDR | 0 | W | <ul><li>Mode 7 (when EXPE = 1)</li></ul> | | | | | | When 8-bit bus mode is selected, port E functions as an I/O port. Setting a PEDDR bit to 1 makes the corresponding port E pin an output port, while clearing the bit to 0 makes the pin an input port. | | | | | When 16-bit bus mode is selected, port E is designated for data input/output. | | | | | | | <ul><li>Mode 7 (when EXPE = 0)</li></ul> | | | | | | Port E is an I/O port, and its pin functions can be switched with PEDDR. | | | | | | | ## 10.13.2 Port E Data Register (PEDR) PEDR stores output data for the port E pins. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------| | 7 | PE7DR | 0 | R/W | Output data for a pin is stored when the pin function | | 6 | PE6DR | 0 | R/W | is specified to a general purpose I/O. | | 5 | PE5DR | 0 | R/W | - | | 4 | PE4DR | 0 | R/W | | | 3 | PE3DR | 0 | R/W | - | | 2 | PE2DR | 0 | R/W | - | | 1 | PE1DR | 0 | R/W | _ | | 0 | PE0DR | 0 | R/W | _ | ## 10.13.3 Port E Register (PORTE) PORTE shows port E pin states. PORTE cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------| | 7 | PE7 | * | R | If a port E read is performed while PEDDR bits are | | 6 | PE6 | * | R | set to 1, the PEDR values are read. If a port E read is performed while PEDDR bits are cleared to 0, the pin | | 5 | PE5 | * | R | states are read. | | 4 | PE4 | * | R | - | | 3 | PE3 | * | R | - | | 2 | PE2 | * | R | - | | 1 | PE1 | * | R | - | | 0 | PE0 | * | R | - | Note: \* Determined by the states of pins PE7 to PE0. #### 10.13.4 Port E Pull-up Control Register (PEPCR) PEPCR controls on/off states of the input pull-up MOS of port E. PEPCR is valid in 8-bit bus mode. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------| | 7 | PE7PCR | 0 | R/W | When PEDDR = 0 (input port), the input pull-up MOS | | 6 | PE6PCR | 0 | R/W | of the input pin is on when the corresponding bit is set to 1. | | 5 | PE5PCR | 0 | R/W | | | 4 | PE4PCR | 0 | R/W | | | 3 | PE3PCR | 0 | R/W | | | 2 | PE2PCR | 0 | R/W | | | 1 | PE1PCR | 0 | R/W | | | 0 | PE0PCR | 0 | R/W | _ | #### 10.13.5 Pin Functions Port E pins also function as the pins for data I/Os. The correspondence between the register specification and the pin functions is shown below. PE7/D7, PE6/D6, PE5/D5, PE4/D4, PE3/D3, PE2/D2, PE1/D1, PE0/D0 The pin function is switched as shown below according to the operating mode, bus mode, bit EXPE, and bit PEDDR. | Operating mode | 1, 2, 4 | | | 7 | | | | | |----------------|--------------------------|--------------|--------------------------------|-------------|--------------|--------------------------|--------------|-----------------------------------| | Bus mode | All areas<br>8-bit space | | At least one area 16-bit space | _ | | All areas<br>8-bit space | | At least one area<br>16-bit space | | EXPE | _ | | _ | 0 | | , | 1 | 1 | | PEDDR | 0 | 1 | _ | 0 | 1 | 0 | 1 | _ | | Pin function | PE<br>input | PE<br>output | Data I/O | PE<br>input | PE<br>output | PE<br>input | PE<br>output | Data I/O | #### 10.13.6 Port E Input Pull-Up MOS States Port E has a built-in input pull-up MOS function that can be controlled by software. This input pull-up MOS function can be used in 8-bit bus mode. Input pull-up MOS can be specified as on or off on a bit-by-bit basis. In 8-bit bus mode, when a PEDDR bit is cleared to 0, setting the corresponding PEPCR bit to 1 turns on the input pull-up MOS for that pin. Table 10.7 summarizes the input pull-up MOS states. **Table 10.7 Input Pull-Up MOS States (Port E)** | Mode | | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | In Other<br>Operations | |---------|------------|-------|--------------------------|--------------------------|------------------------| | 1, 2, 4 | 8-bit bus | Off | Off | On/Off | On/Off | | | 16-bit bus | | | Off | Off | #### Legend: Off: Input pull-up MOS is always off. On/Off: On when PEDDR = 0 and PEPCR = 1; otherwise off. #### 10.14 Port F Port F is an 8-bit I/O port that also has other functions. The port F has the following registers. For details on the port function control register 2, refer to section 10.3.5, Port Function Control Register 2 (PFCR2). - Port F data direction register (PFDDR) - Port F data register (PFDR) - Port F register (PORTF) - Port Function Control Register 2 (PFCR2) #### **10.14.1** Port F Data Direction Register (PFDDR) The individual bits of PFDDR specify input or output for the pins of port F. PFDDR cannot be read; if it is, an undefined value will be read. | • | H8S/2378R Group. | H8S/2378. | H8S/2377. | and H8S/2375 | |---|------------------|-----------|-----------|--------------| | | | | | | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PF7DDR | 1/0* | W | • Modes 7 (when EXPE = 1), 1, 2, and 4 | | 6 | PF6DDR | 0 | W | Pin PF7 functions as the φ output pin when the | | 5 | PF5DDR | 0 | W | <ul> <li>corresponding PFDDR bit is set to 1, and as an input</li> <li>port when the bit is cleared to 0.</li> </ul> | | 4 | PF4DDR | 0 | W | Pin PF6 functions as the $\overline{AS}$ output pin when ASOE is | | 3 | PF3DDR | 0 | W | set to 1. When ASOE is cleared to 0, pin PF6 is an I/O | | 2 | PF2DDR | 0 | W | port and its function can be switched with PF6DDR. | | 1 | PF1DDR | 0 | W | <ul> <li>Pins PF5 and PF4 are automatically designated as</li> <li>bus control outputs (RD and HWR).</li> </ul> | | 0 | PF0DDR | 0 | W Pin PF3 functions as the LWR output pin whe LWROE is set to 1. When LWROE is cleared PF3 is an I/O port and its function can be swit with PF3DDR. | | | | | | | Pins PF2 to PF0 function as bus control input/output pins (LCAS, UCAS, and WAIT) when the appropriate bus controller settings are made. Otherwise, these pins are output ports when PFDDR is set to 1 and are input ports when PFDDR is cleared to 0. | | | | | | <ul><li>Mode 7 (when EXPE = 0)</li></ul> | | | | | | Pin PF7 functions as the $\phi$ output pin when the corresponding PFDDR bit is set to 1, and as an input port when the bit is cleared to 0. | | | | | | Pins PF6 to PF0 are I/O ports, and their functions can be switched with PFDDR. | Note: \* PF7DDR is initialized to 1 in modes 1, 2, and 4, and to 0 in mode 7. | | TTO | 0 10 | 27 | |---|-----|------|----| | • | HX | S/2 | 31 | | Bit | Bit Name | Initial Value | R/W | Description | | | |------|------------------------------------------------------------------------------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7 | PF7DDR | 1/0* | W | <ul> <li>Modes 7 (when EXPE = 1), 1, 2, and 4</li> </ul> | | | | 6 | PF6DDR | 0 | W | Pin PF7 functions as the φ output pin when the | | | | 5 | PF5DDR | 0 | W | <ul> <li>corresponding PFDDR bit is set to 1, and as an input</li> <li>port when the bit is cleared to 0.</li> </ul> | | | | 4 | PF4DDR | 0 | W | Pin PF6 functions as the AS output pin when ASOE is | | | | 3 | PF3DDR | 0 | W | set to 1. When ASOE is cleared to 0, pin PF6 is an I/O | | | | 2 | PF2DDR | 0 | W | port and its function can be switched with PF6DDR. | | | | 1 | PF1DDR | 0 | W | <ul> <li>Pins PF5 and PF4 are automatically designated as</li> <li>bus control outputs (RD and HWR).</li> </ul> | | | | 0 | PF0DDR | 0 | W | Pin PF3 functions as the LWR output pin when LWROE is set to 1. When LWROE is cleared to 0, pin PF3 is an I/O port and its function can be switched with PF3DDR. | | | | | | | | Pins PF2 and PF1 are output ports when PFDDR is set to 1 and are input ports when PFDDR is cleared to 0. | | | | | | | | Pin PF0 functions as bus control input pin (WAIT) when the appropriate bus controller settings are made. Otherwise, this pin is an output port when the corresponding PFDDR bit is set to 1, and an input port when the bit is cleared to 0. | | | | | | | | <ul><li>Mode 7 (when EXPE = 0)</li></ul> | | | | | | | | Pin PF7 functions as the $\phi$ output pin when the corresponding PFDDR bit is set to 1, and as an input port when the bit is cleared to 0. | | | | | | | | Pins PF6 to PF0 are I/O ports, and their functions can be switched with PFDDR. | | | | Note | Note: * PF7DDR is initialized to 1 in modes 1, 2, and 4, and to 0 in mode 7. | | | | | | ## 10.14.2 Port F Data Register (PFDR) PFDR stores output data for the port F pins. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------| | 7 | PF7DR | 0 | R/W | Output data for a pin is stored when the pin function | | 6 | PF6DR | 0 | R/W | is specified to a general purpose I/O. | | 5 | PF5DR | 0 | R/W | | | 4 | PF4DR | 0 | R/W | | | 3 | PF3DR | 0 | R/W | - | | 2 | PF2DR | 0 | R/W | | | 1 | PF1DR | 0 | R/W | _ | | 0 | PF0DR | 0 | R/W | | ## 10.14.3 Port F Register (PORTF) PORTF shows port F pin states. PORTF cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------| | 7 | PF7 | * | R | If a port F read is performed while PFDDR bits are | | 6 | PF6 | * | R | set to 1, the PFDR values are read. If a port F read is performed while PFDDR bits are cleared to 0, the pin | | 5 | PF5 | * | R | states are read. | | 4 | PF4 | * | R | | | 3 | PF3 | * | R | - | | 2 | PF2 | * | R | - | | 1 | PF1 | * | R | - | | 0 | PF0 | * | R | - | | | | | | | Note: \* Determined by the states of pins PF7 to PF0. # 10.14.4 Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373 Port F pins also function as the pins for external interrupt inputs, bus control signal I/Os, and system clock outputs $(\phi)$ . The correspondence between the register specification and the pin functions is shown below. #### PF7/φ The pin function is switched as shown below according to bit PF7DDR. | Operating mode | 1, 2, 4, 7 | | | | |----------------|------------|----------|--|--| | PFDDR | 0 | 1 | | | | Pin function | PF7 input | φ output | | | #### PF6/AS The pin function is switched as shown below according to the operating mode, bit EXPE, bit ASOE, and bit PF6DDR. | Operating mode | 1, 2, 4 | | | 7 | | | | | |----------------|-----------|-----------|---------------|-----------|---------------|-----------|-----------|---------------| | EXPE | _ | | | 0 1 | | | | | | ASOE | 1 | 0 | | _ | | 1 | ( | ) | | PF6DDR | _ | 0 | 1 | 0 | 1 | _ | 0 | 1 | | Pin function | AS output | PF6 input | PF6<br>output | PF6 input | PF6<br>output | AS output | PF6 input | PF6<br>output | #### PF5/RD The pin function is switched as shown below according to the operating mode, bit EXPE, and bit PF5DDR. | Operating mode | 1, 2, 4 | 7 | | | | | |----------------|-----------|-----------|------------|-----------|--|--| | EXPE | _ | ( | ) | 1 | | | | PF5DDR | _ | 0 | 1 | _ | | | | Pin function | RD output | PF5 input | PF5 output | RD output | | | ### • PF4/<del>HWR</del> The pin function is switched as shown below according to the operating mode, bit EXPE, and bit PF4DDR. | Operating mode | 1, 2, 4 | 7 | | | | | |----------------|------------|-----------|------------|------------|--|--| | EXPE | _ | | 0 | 1 | | | | PF4DDR | _ | 0 | 1 | _ | | | | Pin function | HWR output | PF4 input | PF4 output | HWR output | | | ### • PF3/\overline{LWR} The pin function is switched as shown below according to the operating mode, bit EXPE, bit LWROE, and bit PF3DDR. | Operating mode | 1, 2, 4 | | | 7 | | | | | |----------------|---------------|--------------|---------------|-----------|---------------|------------|-----------|------------| | EXPE | _ | | | C | 0 1 | | | | | LWROD | 1 | ( | ) | _ | | 1 | 0 | | | PF3DDR | _ | 0 | 1 | 0 | 1 | _ | 0 | 1 | | Pin function | LWR<br>output | PF3<br>input | PF3<br>output | PF3 input | PF3<br>output | LWR output | PF3 input | PF3 output | ## • PF2/<del>LCAS</del>/<del>IRQ15</del>/DQML\*<sup>2</sup> The pin function is switched as shown below according to the combination of the operating mode, bit EXPE, bits RMTS2 to RMTS0 in DRAMCR, bits ABW5 to ABW2 in ABWCR, and bit PF2DDR. | Operating mode | 1, 2, 4 | | | 3* <sup>2</sup> , 7 | | | | | | |-----------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------|---------------------|---------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------|--| | EXPE | | _ | | C | ) | | 1 | | | | Areas<br>2 to 5 | Any DRAM / synchro- nous DRAM*2 space area is 16-bit bus space | All DRAM/<br>synchrono<br>DRAM*2 s<br>areas are<br>space, or a<br>5 are all no<br>space | ous<br>pace<br>8-bit bus<br>areas 2 to | _ | - | Any DRAM/ synchro- nous DRAM*2 space area is 16-bit bus space | All DRAM/<br>synchrono<br>DRAM*2 s<br>areas are<br>space, or a<br>5 are all no<br>space | pus<br>pace<br>8-bit bus<br>areas 2 to | | | PF2DDR | | 0 | 1 | 0 | 1 | | 0 | 1 | | | Pin function | DQML*2<br>output | PF2 input | PF2<br>output | PF2 input | PF2<br>output | DQML *2 output | PF2 input | PF2<br>output | | | | | | I | RQ15 inter | rupt input* | , I | | | | Notes: 1. IRQ15 interrupt input when bit ITS15 is cleared to 0 in ITSR. 2. Not used in H8S/2378, H8S/2377, H8S/2375, and H8S/2373. ### • PF1/UCAS/IRQ14/DQMU\*<sup>2</sup> The pin function is switched as shown below according to the combination of the operating mode, bit EXPE, bits RMTS2 to RMTS0 in DRAMCR, and bit PF1DDR. | Operating mode | 1, 2, 4 | | | 7 | | | | | | |-----------------|------------------------------------------------------------------------------------------|-------------------------|---------------|-----------|---------------|------------------------------------------------------------------------------------------|-------------------------|---------------|--| | EXPE | | _ | | C | ) | | 1 | | | | Areas<br>2 to 5 | Any of<br>areas 2<br>to 5 is<br>DRAM/<br>synchro-<br>nous<br>DRAM <sup>*2</sup><br>space | Areas 2 to<br>normal sp | | _ | - | Any of<br>areas 2<br>to 5 is<br>DRAM/<br>synchro-<br>nous<br>DRAM <sup>*2</sup><br>space | Areas 2 to<br>normal sp | | | | PF1DDR | | 0 | 1 | 0 | 1 | | 0 | 1 | | | Pin function | UCAS/<br>(DQMU)*2<br>output | PF1 input | PF1<br>output | PF1 input | PF1<br>output | UCAS/<br>(DQMU)*2<br>output | PF1 input | PF1<br>output | | | | | | | IRQ14 in | terrupt*1 | | | | | Notes: 1. IRQ14 interrupt input when bit ITS14 in ITSR is cleared to 0. 2. Not used in H8S/2378, H8S/2377, H8S/2375, and H8S/2373. #### • PF0/WAIT The pin function is switched as shown below according to the operating mode, bit EXPE, bit WAITE in BCR, and bit PF0DDR. | Operating mode | | 1, 2, 4 | , 4 7 | | | | | | |----------------|-----------|---------------|---------------|--------------|---------------|-----------|------------|------------| | EXPE | _ | | | ( | 0 1 | | | | | WAITE | 0 | ) | 1 | _ | _ | C | ) | 1 | | PF0DDR | 0 | 1 | _ | 0 | 1 | 0 | 1 | _ | | Pin function | PF0 input | PF0<br>output | WAIT<br>input | PF0<br>input | PF0<br>output | PF0 input | PF0 output | WAIT input | #### **10.14.5** Pin Functions for H8S/2376 Port F pins also function as the pins for external interrupt inputs, bus control signal I/Os, and system clock outputs $(\phi)$ . The correspondence between the register specification and the pin functions is shown below. #### PF7/φ The pin function is switched as shown below according to bit PF7DDR. | Operating mode | 1, 2, 4, 7 | | | | |----------------|------------|----------|--|--| | PFDDR | 0 | 1 | | | | Pin function | PF7 input | φ output | | | #### PF6/AS The pin function is switched as shown below according to the operating mode, bit EXPE, bit ASOE, and bit PF6DDR. | Operating mode | 1, 2, 4 | | | 7 | | | | | |----------------|--------------|-----------|---------------|--------------|---------------|-----------|-----------|------------| | EXPE | _ | | | ( | 0 1 | | | | | ASOE | 1 | C | ) | _ | | 1 | ( | ) | | PF6DDR | _ | 0 | 1 | 0 | 1 | _ | 0 | 1 | | Pin function | AS<br>output | PF6 input | PF6<br>output | PF6<br>input | PF6<br>output | AS output | PF6 input | PF6 output | #### PF5/RD The pin function is switched as shown below according to the operating mode, bit EXPE, and bit PF5DDR. | Operating mode | 1, 2, 4 | 7 | | | | | |----------------|-----------|-----------|------------|-----------|--|--| | EXPE | _ | ( | 1 | | | | | PF5DDR | _ | 0 | 1 | _ | | | | Pin function | RD output | PF5 input | PF5 output | RD output | | | #### PF4/HWR The pin function is switched as shown below according to the operating mode, bit EXPE, and bit PF4DDR. | Operating mode | 1, 2, 4 | 7 | | | | | |----------------|------------|-----------|------------|------------|--|--| | EXPE | _ | ( | 1 | | | | | PF4DDR | _ | 0 | 1 | _ | | | | Pin function | HWR output | PF4 input | PF4 output | HWR output | | | ### • PF3/\overline{LWR} The pin function is switched as shown below according to the operating mode, bit EXPE, bit LWROE, and bit PF3DDR. | Operating mode | | 1, 2, 4 | | 7 | | | | | | | | |----------------|---------------|--------------|---------------|-----------|---------------|------------|-----------|------------|--|--|--| | EXPE | | _ | | C | ) | 1 | | | | | | | LWROD | 1 | ( | ) | _ | _ | 1 | ( | 0 | | | | | PF3DDR | | 0 | 1 | 0 | 1 | _ | 0 | 1 | | | | | Pin function | LWR<br>output | PF3<br>input | PF3<br>output | PF3 input | PF3<br>output | LWR output | PF3 input | PF3 output | | | | ## • PF2/IRQ15 The pin function is switched as shown below according to the PF2DDR. | PF2DDR | 0 | 1 | | | | | | | | |--------------|------------------------|------------|--|--|--|--|--|--|--| | Pin function | PF2 input | PF2 output | | | | | | | | | | IRQ15 interrupt input* | | | | | | | | | Note: \* IRQ15 interrupt input when bit ITS15 is cleared to 0 in ITSR. ### • PF1/IRQ14 The pin function is switched as shown below according to the PF1DDR. | PF1DDR | 0 | 1 | | | | | | | | | |--------------|------------------------|------------|--|--|--|--|--|--|--|--| | Pin function | PF1 input | PF1 output | | | | | | | | | | | IRQ14 interrupt input* | | | | | | | | | | Note: \* IRQ14 interrupt input when bit ITS14 in ITSR is cleared to 0. ### • PF0/WAIT The pin function is switched as shown below according to the operating mode, bit EXPE, bit WAITE in BCR, and bit PF0DDR. | Operating mode | | 1, 2, 4 | | 7 | | | | | | | | |----------------|-----------|---------------|---------------|-----------|---------------|-----------|------------|---------------|--|--|--| | EXPE | | _ | | C | ) | 1 | | | | | | | WAITE | 0 | ) | 1 | _ | _ | ( | 1 | | | | | | PF0DDR | 0 1 | | _ | 0 | 1 | 0 | 1 | _ | | | | | Pin function | PF0 input | PF0<br>output | WAIT<br>input | PF0 input | PF0<br>output | PF0 input | PF0 output | WAIT<br>input | | | | #### 10.15 Port G Port G is a 7-bit I/O port that also has other functions. The port G has the following registers. - Port G data direction register (PGDDR) - Port G data register (PGDR) - Port G register (PORTG) - Port Function Control Register 0 (PFCR0) #### 10.15.1 Port G Data Direction Register (PGDDR) The individual bits of PGDDR specify input or output for the pins of port G. PGDDR cannot be read; if it is, an undefined value will be read. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | _ | Reserved | | 6 | PG6DDR | 0 | W | • Modes 7 (when EXPE = 1), 1, 2, and 4 | | 5 | PG5DDR | 0 | W | Pins PG6 to PG4 function as bus control input/output | | 4 | PG4DDR | 0 | W | <ul> <li>pins (BREQO, BACK, and BREQ) when the</li> <li>appropriate bus controller settings are made.</li> </ul> | | 3 | PG3DDR | 0 | W | Otherwise, these pins are I/O ports, and their | | 2 | PG2DDR | 0 | W | functions can be switched with PGDDR. | | 1 | PG1DDR | 0 | W | When the $\overline{CS}$ output enable bits (CS3E to CS0E) are | | 0 | PG0DDR | 1/0* | W | <ul> <li>set to 1, pins PG3 to PG0 function as CS output pins<br/>when the corresponding PGDDR bit is set to 1, and<br/>as input ports when the bit is cleared to 0. When<br/>CS3E to CS0E are cleared to 0, pins PG3 to PG0 are<br/>I/O ports, and their functions can be switched with<br/>PGDDR.</li> </ul> | | | | | | <ul><li>Mode 7 (when EXPE = 0)</li></ul> | | | | | | Pins PG6 to PG0 are I/O ports, and their functions can be switched with PGDDR. | Note: \*PG0DDR is initialized to 1 in modes 1 and 2, and to 0 in modes 4 and 7. ### 10.15.2 Port G Data Register (PGDR) PGDR stores output data for the port G pins. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------| | 7 | _ | 0 | _ | Reserved | | | | | | This bit is always read as 0, and cannot be modified. | | 6 | PG6DR | 0 | R/W | An output data for a pin is stored when the pin | | 5 | PG5DR | 0 | R/W | function is specified to a general purpose I/O. | | 4 | PG4DR | 0 | R/W | • | | 3 | PG3DR | 0 | R/W | <del>.</del> | | 2 | PG2DR | 0 | R/W | <del>.</del> | | 1 | PG1DR | 0 | R/W | <del>.</del> | | 0 | PG0DR | 0 | R/W | • | ## 10.15.3 Port G Register (PORTG) PORTG shows port G pin states. PORTG cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------| | 7 | _ | Undefined | _ | Reserved | | | | | | If this bit is read, it will return an undefined value. | | 6 | PG6 | * | R | If a port G read is performed while PGDDR bits are | | 5 | PG5 | * | R | set to 1, the PGDR values are read. If a port G read is performed while PGDDR bits are cleared to 0, the | | 4 | PG4 | * | R | pin states are read. | | 3 | PG3 | * | R | - | | 2 | PG2 | * | R | - | | 1 | PG1 | * | R | - | | 0 | PG0 | * | R | - | Note: \* Determined by the states of pins PG6 to PG0. #### 10.15.4 Port Function Control Register 0 (PFCR0) PFCR0 performs I/O port control. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------| | 7 | CS7E | 1 | R/W | CS7 to CS0 Enable | | 6 | CS6E | 1 | R/W | These bits enable or disable the corresponding CSn | | 5 | CS5E | 1 | R/W | output. | | 4 | CS4E | 1 | R/W | 0: Pin is designated as I/O port | | 3 | CS3E | 1 | R/W | 1: Pin is designated as CSn output pin | | 2 | CS2E | 1 | R/W | (n = 7 to 0) | | 1 | CS1E | 1 | R/W | - | | 0 | CS0E | 1 | R/W | - | # 10.15.5 Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373\* Port G pins also function as the pins for bus control signal I/Os. The correspondence between the register specification and the pin functions is shown below. Note: \* Only modes 1 and 2 are supported on ROM-less versions. ## • PG6/BREQ The pin function is switched as shown below according to the operating mode, bit EXPE, bit BRLE, and bit PG6DDR. | Operating mode | | 1, 2, 4 | | 7 | | | | | | | |----------------|--------------|---------------|---------------|-----------|---------------|--------------|---------------|------------|--|--| | EXPE | | _ | | 0 | ) | 1 | | | | | | BRLE | ( | 0 | 1 | _ | _ | ( | 0 | 1 | | | | PG6DDR | 0 | 1 | _ | 0 | 1 | 0 | 1 | _ | | | | Pin function | PG6<br>input | PG6<br>output | BREQ<br>input | PG6 input | PG6<br>output | PG6<br>input | PG6<br>output | BREQ input | | | ### • PG5/BACK The pin function is switched as shown below according to the operating mode, bit EXPE, bit BRLE, and bit PG5DDR. | Operating mode | | 1, 2, 4 | | 7 | | | | | | | |-----------------|-----------|---------------|----------------|--------------|---------------|-----------|---------------|-------------|--|--| | EXPE | | _ | | 0 | | | 1 | | | | | BRLE | 0 | | 1 | _ | | C | ) | 1 | | | | PG5DDR | 0 1 | | _ | 0 | 1 | 0 | 1 | _ | | | | Pin<br>function | PG5 input | PG5<br>output | BACK<br>output | PG5<br>input | PG5<br>output | PG5 input | PG5<br>output | BACK output | | | ### PG4/BREQO The pin function is switched as shown below according to the operating mode, bit EXPE, bit BRLE, bit BREQO, and bit PG4DDR. | Operating mode | 1, 2, 4 | | | | | 7 | | | | | | | | |-----------------|--------------|---------------|--------------|---------------|-----------------|--------------|---------------|--------------|---------------|-----------|---------------|--------------|--| | EXPE | _ | | | | | ( | 0 1 | | | | | | | | BRLE | ( | 0 1 | | | | _ | | 0 | | 1 | | | | | BREQO | _ | _ | ( | 0 | 1 | _ | | _ | | 0 | | 1 | | | PG4DDR | 0 | 1 | 0 | 1 | | 0 | 1 | 0 | 1 | 0 | 1 | _ | | | Pin<br>function | PG4<br>input | PG4<br>output | PG4<br>input | PG4<br>output | BREQO<br>output | PG4<br>input | PG4<br>output | PG4<br>input | PG4<br>output | PG4 input | PG4<br>output | BREQO output | | #### • PG3/CS3/RAS3/CAS\* The pin function is switched as shown below according to the operating mode, bit PG3DDR, bit CS3E, and bits RMTS2 to RMTS0. | Operating mode | | | | 1, 2 | 2, 4 | | 7 | | | | | | | | |-------------------|-----|---------------|--------------|--------------------|----------------------------|------------------------------------------------------|--------------|---------------|--------------|---------------|---------------------------|---------------|----------------------------|------------------------------------------------------| | EXPE | | | | _ | _ | | ( | 0 1 | | | | | | | | CS3E | 0 1 | | | | | | - | - | | 0 | | | 1 | | | RMTS2 to<br>RMTS0 | - | _ | | 3 is in<br>I space | Area 3 is in<br>DRAM space | Areas 2 to 5<br>are in<br>synchronous<br>DRAM* space | _ | | _ | | Area 3 is in normal space | | Area 3 is in<br>DRAM space | Areas 2 to 5<br>are in<br>synchronous<br>DRAM* space | | PG3DDR | 0 | 1 | 0 | 1 | _ | _ | 0 | 1 | 0 | 1 | 0 | 1 | _ | _ | | Pin function | | PG3<br>output | PG3<br>input | CS3<br>output | RAS3 output | CAS* output | PG3<br>input | PG3<br>output | PG3<br>input | PG3<br>output | PG3<br>input | CS3<br>output | RAS3 output | CAS* output | Note: \* Not used in H8S/2378, H8S/2377, H8S/2375, and H8S/2373. #### • PG2/CS2/RAS2/RAS The pin function is switched as shown below according to the operating mode, bit PG2DDR, bit CS2E, and bits RMTS2 to RMTS0. | Operating mode | | 1, 2, 4 | | | | | | 7 | | | | | | | |-------------------|---|---------------|--------------|--------------------|-------------|------------------------------------------------------|--------------|---------------|--------------|---------------|--------------|--------------------|----------------------------|------------------------------------------------------| | EXPE | | _ | | | | | | 0 1 | | | | | | | | CS2E | ( | 0 1 | | | | | | _ 0 1 | | | | | | | | RMTS2 to<br>RMTS0 | - | _ | | 2 is in<br>I space | | Areas 2 to 5<br>are in<br>synchronous<br>DRAM* space | - | _ | | _ | | 2 is in<br>I space | Area 2 is in<br>DRAM space | Areas 2 to 5<br>are in<br>synchronous<br>DRAM* space | | PG2DDR | 0 | 1 | 0 | 1 | _ | _ | 0 | 1 | 0 | 1 | 0 | 1 | _ | _ | | Pin function | _ | PG2<br>output | PG2<br>input | CS2<br>output | RAS2 output | RAS* output | PG2<br>input | PG2<br>output | PG2<br>input | PG2<br>output | PG2<br>input | CS2<br>output | RAS2 output | RAS* output | Note: \* Not used in H8S/2378, H8S/2377, H8S/2375, and H8S/2373. ### • PG1/CS1, PG0/CS0 The pin function is switched as shown below according to the operating mode, bit EXPE, bit CSnE, and bit PGnDDR. | Operating mode | | 1, 2 | 2, 4 | | 7 | | | | | | | |----------------|-------------------------------------------|------|------|--------------|---------------|--------------|---------------|--------------|---------------|---|--| | EXPE | | _ | _ | | ( | 0 1 | | | | | | | CSnE | 0 1 | | | | _ | _ 0 | | 0 | 1 | | | | PGnDDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | | Pin function | PG2 PG2 PG2 CSn input output input output | | | PG2<br>input | PG2<br>output | PG2<br>input | PG2<br>output | PG2<br>input | CSn<br>output | | | (n = 1 or 0) #### 10.15.6 Pin Functions for H8S/2376 Port G pins also function as the pins for bus control signal I/Os. The correspondence between the register specification and the pin functions is shown below. #### • PG6/BREQ The pin function is switched as shown below according to the operating mode, bit EXPE, bit BRLE, and bit PG6DDR. | Operating mode | | 1, 2, 4 | | 7 | | | | | | |-----------------|--------------|---------------|---------------|--------------|---------------|-----------|---------------|------------|--| | EXPE | | _ | | ( | 0 1 | | | | | | BRLE | 0 | | 1 | _ | _ | | ) | 1 | | | PG6DDR | 0 | 1 | _ | 0 | 1 | 0 | 1 | _ | | | Pin<br>function | PG6<br>input | PG6<br>output | BREQ<br>input | PG6<br>input | PG6<br>output | PG6 input | PG6<br>output | BREQ input | | #### • PG5/BACK The pin function is switched as shown below according to the operating mode, bit EXPE, bit BRLE, and bit PG5DDR. | Operating mode | | 1, 2, 4 | | 7 | | | | | | |-----------------|--------------|---------------|----------------|-----------|---------------|-----------|---------------|-------------|--| | EXPE | | _ | | 0 | 0 1 | | | | | | BRLE | 0 | | 1 | _ | _ | 0 1 | | | | | PG5DDR | 0 | 1 | _ | 0 | 1 | 0 | 1 | _ | | | Pin<br>function | PG5<br>input | PG5<br>output | BACK<br>output | PG5 input | PG5<br>output | PG5 input | PG5<br>output | BACK output | | ### • PG4/BREQO The pin function is switched as shown below according to the operating mode, bit EXPE, bit BRLE, bit BREQO, and bit PG4DDR. | Operating mode | | 1, 2, 4 | | | | | 7 | | | | | | | |-----------------|--------------|---------------|--------------|---------------|-----------------|--------------|---------------|--------------|---------------|-----------|---------------|--------------|--| | EXPE | | | | | | | 0 1 | | | | | | | | BRLE | 0 1 | | | - | _ 0 1 | | | | | | | | | | BREQO | - | _ | ( | ) | 1 | _ | | _ | _ | ( | ) | 1 | | | PG4DDR | 0 | 1 | 0 | 1 | _ | 0 | 1 | 0 | 1 | 0 | 1 | _ | | | Pin<br>function | PG4<br>input | PG4<br>output | PG4<br>input | PG4<br>output | BREQO<br>output | PG4<br>input | PG4<br>output | PG4<br>input | PG4<br>output | PG4 input | PG4<br>output | BREQO output | | ### PG3/CS3 The pin function is switched as shown below according to the operating mode, bit PG3DDR, and bit CS3E. | Operating mode | | 1, 2 | 2, 4 | | 7 | | | | | | | |-----------------|-----------|---------------|-----------|---------------|-----------|---------------|-----------|------------|-----------|------------|--| | EXPE | | _ | _ | | C | 0 1 | | | | | | | CS3E | ( | 0 | | 1 | | _ | | 0 | | 1 | | | PG3DDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | | Pin<br>function | PG3 input | PG3<br>output | PG3 input | CS3<br>output | PG3 input | PG3<br>output | PG3 input | PG3 output | PG3 input | CS3 output | | ### • PG2/CS2 The pin function is switched as shown below according to the operating mode, bit PG2DDR, and bit CS2E. | Operating mode | | 1 | , 2, 4 | | 7 | | | | | | |----------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|-----------|---------------| | EXPE | | | _ | | 0 1 | | | | | | | CS2E | 0 1 | | _ | | 0 | | 1 | | | | | PG2DDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Pin function | PG2<br>input | PG2<br>output | PG2<br>input | CS2<br>output | PG2<br>input | PG2<br>output | PG2<br>input | PG2<br>output | PG2 input | CS2<br>output | ## • PG1/<del>CS1</del>, PG0/<del>CS0</del> The pin function is switched as shown below according to the operating mode, bit EXPE, bit CSnE, and bit PGnDDR. | Operating mode | | 1, 2 | 2, 4 | | 7 | | | | | | | |----------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|-----------|------------|--| | EXPE | | _ | _ | | 0 1 | | | | | | | | CSnE | 0 | | 1 | | _ | | ( | ) | | 1 | | | PGnDDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | | Pin function | PG2<br>input | PG2<br>output | PG2<br>input | CSn<br>output | PG2<br>input | PG2<br>output | PG2<br>input | PG2<br>output | PG2 input | CSn output | | (n =1 or 0) #### 10.16 Port H Port H is a 4-bit I/O port that also has other functions. The port H has the following registers. For details on the port function control register 0, refer to section 10.15.4, Port Function Control Register 0 (PFCR0), and for details on the port function control register 2, refer to section 10.3.5, Port Function Control Register 2 (PFCR2). - Port H data direction register (PHDDR) - Port H data register (PHDR) - Port H register (PORTH) - Port Function Control Register 0 (PFCR0) - Port Function Control Register 2 (PFCR2) #### 10.16.1 Port H Data Direction Register (PHDDR) The individual bits of PHDDR specify input or output for the pins of port H. PHDDR cannot be read; if it is, an undefined value will be read. ## • H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373\*<sup>3</sup> Description Reserved | Bit | Bit Name | Initial Value | R/W | |-----|----------|---------------|-----| | 7 | _ | All 0 | _ | | to | | | | | 4 | | | | | 3 | PH3DDR | 0 | W | | 2 | PH2DDR | 0 | W | | 1 | PH1DDR | 0 | W | | 0 | PH0DDR | 0 | W | | | | | | Modes 7 (when EXPE = 1), 1, 2, and 4 When the $\overline{\text{OE}}$ output enable bit (OEE) and $\overline{\text{OE}}$ output select bit (OES) are set to 1, pin PH3 functions as the $\overline{\text{OE}}$ output pin. Otherwise, when bit CS7E is set to 1, pin PH3 functions as a $\overline{\text{CS}}$ output pin when the corresponding PH3DDR bit is set to 1, and as an input port when the bit is cleared to 0. When bit CS7E is cleared to 0, pin PH3 is an I/O port, and its function can be switched with PH3DDR. When areas 2 to 5 are specified as continuous SDRAM space\* $^1$ , $\overline{\text{OE}}$ output is CKE output. When bit CS6E is set to 1, setting bit PH2DDR makes pin PH2 function as the $\overline{\text{CS6}}$ output pin and as an I/O port when the bit is cleared to 0. When bit CS6E is cleared to 0, pin PH2 is an I/O port, and its function can be switched with PH2DDR. Pin PH1 functions as the SDRAM $\phi^{*1}$ output pin when the input level of the DCTL pin $^{*2}$ is high. Pin PH1 functions as the $\overline{\text{CS5}}$ output pin when the input level of the DCTL pin $^{*2}$ is low, area 5 is specified as normal space, and bit PH1DDR is set to 1; if the bit is cleared to 0, pin PH1 functions as an I/O port. When bit CS5E is cleared to 0, pin PH1 is an I/O port, and its function can be switched with PH1DDR. When area 5 is specified as DRAM space and bit CS5E is set to 1, pin PH1 functions as the $\overline{\text{RAS5}}$ output pin and as an I/O port when the bit is cleared to 0. Pin PH0 functions as the $\overline{\text{CS4}}$ output pin when area 4 is specified as normal space and bit PH0DDR is set to 1; if the bit is cleared to 0, pin PH0 functions as an I/O port. When bit CS4E is cleared to 0, pin PH0 is an I/O port, and its function can be switched with PH0DDR. When area 4 is specified as DRAM space and bit CS5E is set to 1, pin PH0 functions as the $\overline{\text{RAS4}}$ output pin and as an I/O port when the bit is cleared to 0. When areas 2 to 5 are specified as continuous SDRAM\*<sup>2</sup>, pin PH0 functions as the $\overline{\text{WE}}$ output pin and as an I/O port when the bit is cleared to 0. Mode 7 (when EXPE = 0) Pins PH3 to PH0 are I/O ports, and their functions can be switched with PHDDR. Pin PH1 functions as the SDRAMφ output pin when the input level of the DCTL pin is high. When the input level of the DCTL pin is low, pin PH1 is an I/O port and its function can be switched with PHDDR. Notes: 1. Not used in H8S/2378, H8S/2377, H8S/2375, and H8S/2373. - 2. When SDRAM interface is not used, input a low-level signal on the DCTL pin. - Only modes 1 and 2 are supported on ROM-less versions. | • | Н | Q | C. | 1 | 37 | 76 | |---|---|---|----|---|----|----| | | | | | | | | | Bit | Bit Name | Initial Value | R/W | Description | |-----------|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to<br>4 | _ | All 0 | _ | Reserved | | 3 | PH3DDR | 0 | W | <ul> <li>Modes 7 (when EXPE = 1), 1, 2, and 4</li> </ul> | | 2 | PH2DDR | 0 | W | When bit CS7E is set to 1, pin PH3 functions as a $\overline{\text{CS}}$ | | 1 | PH1DDR | 0 | W | <ul> <li>output pin when the corresponding PH3DDR bit is set to 1,</li> <li>and as an input port when the bit is cleared to 0. When bit</li> </ul> | | 0 | PH0DDR | 0 | W | CS7E is cleared to 0, pin PH3 is an I/O port, and its function can be switched with PH3DDR. | | | | | | When bit CS6E is set to 1, setting bit PH2DDR makes pin PH2 function as the $\overline{\text{CS6}}$ output pin and as an I/O port when the bit is cleared to 0. When bit CS6E is cleared to 0, pin PH2 is an I/O port, and its function can be switched with PH2DDR. | | | | | | Pin PH1 functions as the $\overline{\text{CS5}}$ output pin when bit CS5E is set to 1 and bit PH1DDR is set to 1; if the bit is cleared to 0, pin PH1 functions as an I/O port. When bit CS5E is cleared to 0, pin PH1 is an I/O port, and its function can be switched with PH1DDR. | | | | | | Pin PH0 functions as the $\overline{\text{CS4}}$ output pin when bit CS4E is set to 1 and bit PH0DDR is set to 1; if the bit is cleared to 0, pin PH0 functions as an I/O port. When bit CS4E is cleared to 0, pin PH0 is an I/O port, and its function can be switched with PH0DDR. | | | | | | <ul><li>Mode 7 (when EXPE = 0)</li></ul> | | | | | | Pins PH3 to PH0 are I/O ports, and their functions can be switched with PHDDR. | ## 10.16.2 Port H Data Register (PHDR) PHDR stores output data for the port H pins. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|----------------------------------------------------------------------------| | 7 | _ | All 0 | _ | Reserved | | to<br>4 | | | | These bits are reserved; they are always read as 0 and cannot be modified. | | 3 | PH3DR | 0 | R/W | Output data for a pin is stored when the pin function | | 2 | PH2DR | 0 | R/W | is specified to a general purpose I/O. | | 1 | PH1DR | 0 | R/W | - | | 0 | PH0DR | 0 | R/W | - | ## 10.16.3 Port H Register (PORTH) PORTH shows port H pin states. PORTH cannot be modified. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|----------------------------------------------------------------------------------------------------------| | 7 | _ | Undefined | _ | Reserved | | to<br>4 | | | | If these bits are read, they will return an undefined value. | | 3 | PH3 | * | R | If a port H read is performed while PHDDR bits are | | 2 | PH2 | * | R | set to 1, the PHDR values are read. If a port H read is performed while PHDDR bits are cleared to 0, the | | 1 | PH1 | * | R | pin states are read. | | 0 | PH0 | * | R | | Note: \* Determined by the states of pins PH3 to PH0. ## 10.16.4 Pin Functions for H8S/2378R Group, H8S/2378, H8S/2377, H8S/2375, and H8S/2373\* Port H pins also function as bus control signal I/Os and interrupt inputs. The correspondence between the register specification and the pin functions is shown below. Note: \* Only modes 1 and 2 are supported on ROM-less versions. ### • PH3/CS7/OE/CKE\*<sup>2</sup>/(IRO7) The pin function is switched as shown below according to the operating mode, bit EXPE, bit OEE, bit OES, bit CS7E, and bit PH3DDR. | Operating mode | | | | | | 1, 2, 4 | | | | | | | | | | | 7 | | | | | | |-----------------|--------------|---|-----------------------|---|---|---------|-----------------|-------------------------------------------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|----------------------------------------|-------------------------------------------------|---|---| | EXPE | | | | | | _ | | | | | | 0 | | | | | | 1 | | | | | | ŌEE | | ( | 0 1 | | | | | | - | _ | | ( | ) | | | | | 1 | | | | | | ŌES | | - | _ 0 1 | | | | | 1 | - | _ | | ( | ) | | | | | 1 | | | | | | Area<br>2 to 5 | | = | space chron<br>or DRA | | | | | syn-<br>chronous<br>DRAM<br>space* <sup>2</sup> | = | - | | = | - | | | = | = | | Normal<br>space<br>or<br>DRAM<br>space | syn-<br>chronous<br>DRAM<br>space* <sup>2</sup> | | | | CS7E | | 0 | | 1 | | 0 | | 1 | _ | _ | - | _ | ( | ) | | 1 | | 0 | | 1 | _ | _ | | PH3DDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | _ | _ | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | _ | _ | | Pin<br>function | PH3<br>input | | | | | | CKE*2<br>output | PH3<br>input | PH3<br>output | PH3<br>input | PH3<br>output | PH3<br>input | CS7<br>output | PH3<br>input | PH3<br>output | PH3<br>input | CS7<br>output | OE<br>output | CKE*2<br>output | | | | | | | | | | | | | <u> </u> | IRQ7 | input*1 | | | | | | | | | | | | | Notes: 1. IRQ7 interrupt input pin when bit ITS7 is set to 1 in ITSR 2. Not used in H8S/2378, H8S/2377, H8S/2375, and H8S/2373. ## • PH2/CS6/(IRQ6) The pin function is switched as shown below according to the operating mode, bit EXPE, bit CS6E, and bit PH2DDR. | Operating mode | | 1, 2 | 2, 4 | | | | 7 | | | | |----------------|--------------|---------------|--------------|---------------|-----------------------|---------------|--------------|---------------|--------------|---------------| | EXPE | | _ | - | | ( | ) | | 1 | | | | CS6E | ( | 0 | | 1 | _ | _ | ( | 0 | , | 1 | | PH2DDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Pin function | PH2<br>input | PH2<br>output | PH2<br>input | CS6<br>output | PH2<br>input | PH2<br>output | PH2<br>input | PH2<br>output | PH2<br>input | CS6<br>output | | | _ | | | <u> </u> | IRQ6 interrupt input* | | | | | | Note: \* IRQ6 interrupt input pin when bit ITS6 is set to 1 in ITSR. #### • PH1/<del>CS5</del>/<del>RAS5</del>/SDRAM $\phi^{*2}$ The pin function is switched as shown below according to the operating mode, DCTL pin, bit EXPE, bit CS5E, bits RMTS2 to RMTS0, and bit PH1DDR. | DCTL*1 | | | | | | | | C | ) | | | | | | | | 1 | |----------------|--------------|-------------------------|--|---------|---|----------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|--------|---------------------|---| | Operating mode | | | | 1, 2, 4 | | | | | | | | 7 | | | | | _ | | EXPE | | | | | | | | | ) | | | | 1 | | | | _ | | Area 5 | | Normal space DRAM space | | | | | | - | _ | | Norma | space | | DI | RAM sp | ace | _ | | DCTL | | | | | | | | C | ) | | | | | | | | 1 | | CS5E | ( | ) | | 1 | ( | 0 | 1 | - | _ | ( | 0 | | 1 | ( | 0 | 1 | _ | | PH1DDR | 0 | 0 1 0 1 0 1 - | | | | | _ | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | _ | _ | | Pin function | PH1<br>input | | | | | RAS5<br>output | PH1<br>input | PH1<br>output | PH1<br>input | PH1<br>output | PH1<br>input | CS5<br>output | PH1<br>input | PH1<br>output | | SDRAM* <sup>2</sup> | | Notes: 1. When SDRAM interface is not used, input a low-level signal on the DCTL pin. 2. Not used in H8S/2378, H8S/2377, H8S/2375, and H8S/2373. #### PH0/CS4/RAS4/WE\* The pin function is switched as shown below according to the operating mode, bit EXPE, bit CS4E, bits RMTS2 to RMTS0, and bit PH0DDR. | Operating mode | | | 1, | 2, 4 | | | | | | | 7 | | | | |----------------|--------------|---------------|-------|---------|---------------|------------------------------------|--------------|---------------|--------------|---------------|--------------|---------------|----------------|------------------------------------| | EXPE | | | | | | ( | 0 | | | | 1 | | | | | Area 4 | | _ | Norma | l space | DRAM<br>space | Syn-<br>chronous<br>DRAM*<br>space | | _ | | - | Norma | l space | DRAM<br>space | Syn-<br>chronous<br>DRAM*<br>space | | CS4E | ( | ) | | | 1 | | - | _ | | 0 | | | 1 | | | PH0DDR | 0 | 1 | 0 | 0 1 — — | | | | 1 | 0 | 1 | 0 | 1 | _ | _ | | Pin function | PH0<br>input | PH0<br>output | | | | | PH0<br>input | PH0<br>output | PH0<br>input | PH0<br>output | PH0<br>input | CS4<br>output | RAS4<br>output | WE*<br>output | Note: \* Not used in H8S/2378, H8S/2377, H8S/2375, and H8S/2373. #### 10.16.5 Pin Functions for H8S/2376 Port H pins also function as bus control signal I/Os and interrupt inputs. The correspondence between the register specification and the pin functions is shown below. ### • PH3/CS7/(IRQ7) The pin function is switched as shown below according to the operating mode, bit EXPE, bit CS7E and bit PH3DDR. | Operating mode | | 1, | 2, 4 | | | | - | 7 | | | |----------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------| | EXPE | | - | | | ( | ) | | 1 | 1 | | | CS7E | ( | ) | | 1 | _ | _ | ( | ) | 1 | | | PH3DDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Pin function | PH3<br>input | PH3<br>output | PH3<br>input | CS7<br>output | PH3<br>input | PH3<br>output | PH3<br>input | PH3<br>output | PH3<br>input | CS7<br>output | | | | | | | IRQ7 | 'input* | | | | | Note: \* IRQ7 interrupt input pin when bit ITS7 is set to 1 in ITSR #### PH2/CS6/(IRQ6) The pin function is switched as shown below according to the operating mode, bit EXPE, bit CS6E, and bit PH2DDR. | Operating mode | | 1, 2 | 2, 4 | | | | | 7 | | | |----------------|--------------|---------------|--------------|---------------|-----------------------|---------------|--------------|---------------|-----------|------------| | EXPE | | _ | _ | | ( | ) | | | 1 | | | CS6E | ( | 0 | | 1 | _ | _ | ( | ) | | 1 | | PH2DDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Pin function | PH2<br>input | PH2<br>output | PH2<br>input | CS6<br>output | PH2<br>input | PH2<br>output | PH2<br>input | PH2<br>output | PH2 input | CS6 output | | | | | | | IRQ6 interrupt input* | | | | | | Note: \* IRQ6 interrupt input pin when bit ITS6 is set to 1 in ITSR. #### PH1/CS5 The pin function is switched as shown below according to the operating mode, bit EXPE, bit CS5E, and bit PH1DDR. | Operating mode | | 1, 2, | , 4 | | | | | 7 | | | |----------------|--------------|---------------|--------------|---------------|--------------|---------------|--------------|---------------|-----------|---------------| | EXPE | | | - | | ( | ) | | | 1 | | | CS5E | ( | ) | | 1 | _ | _ | ( | ) | 1 | | | PH1DDR | 0 1 0 1 | | | | 0 | 1 | 0 | 1 | 0 | 1 | | Pin function | PH1<br>input | PH1<br>output | PH1<br>input | CS5<br>output | PH1<br>input | PH1<br>output | PH1<br>input | PH1<br>output | PH1 input | CS5<br>output | ## PH0/CS4 The pin function is switched as shown below according to the operating mode, bit EXPE, bit CS4E, and bit PH0DDR. | Operating mode | | 1, 2 | 2, 4 | | | | | 7 | | | |----------------|------------------------------|------|------|---|--------------|---------------|--------------|---------------|-----------|------------| | EXPE | | _ | _ | | | 0 | | | 1 | | | CS4E | 0 1 | | | | | _ | ( | ) | , | 1 | | PH0DDR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | Pin function | PH0 PH0 PH0 CS4 input output | | | | PH0<br>input | PH0<br>output | PH0<br>input | PH0<br>output | PH0 input | CS4 output | ## Section 11 16-Bit Timer Pulse Unit (TPU) This LSI has an on-chip 16-bit timer pulse unit (TPU) that comprises six 16-bit timer channels. The function list of the 16-bit timer unit and its block diagram are shown in table 11.1 and figure 11.1, respectively. #### 11.1 Features - Maximum 16-pulse input/output - Selection of 8 counter input clocks for each channel - The following operations can be set for each channel: Waveform output at compare match Input capture function Counter clear operation Synchronous operations: Multiple timer counters (TCNT) can be written to simultaneously Simultaneous clearing by compare match and input capture possible Register simultaneous input/output possible by counter synchronous operation Maximum of 15-phase PWM output possible by combination with synchronous operation - Buffer operation settable for channels 0 and 3 - Phase counting mode settable independently for each of channels 1, 2, 4, and 5 - Cascaded operation - Fast access via internal 16-bit bus - 26 interrupt sources - Automatic transfer of register data - Programmable pulse generator (PPG\*) output trigger can be generated - A/D converter conversion start trigger can be generated - Module stop mode can be set Note: \* Not supported by the H8S/2376. **Table 11.1 TPU Functions** | Item | | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | |---------------------------|---------------|-------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------| | Count cloc | S <b>k</b> | φ/1<br>φ/4<br>φ/16<br>φ/64<br>TCLKA<br>TCLKB<br>TCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>TCLKA<br>TCLKB | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/1024<br>ΤCLKA<br>ΤCLKB | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>φ/1024<br>φ/4096<br>TCLKA | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/1024<br>ΤCLKA<br>TCLKC | φ/1<br>φ/4<br>φ/16<br>φ/64<br>φ/256<br>ΤCLKA<br>ΤCLKC<br>ΤCLKD | | General re<br>(TGR) | egisters | TGRA_0<br>TGRB_0 | TGRA_1<br>TGRB_1 | TGRA_2<br>TGRB_2 | TGRA_3<br>TGRB_3 | TGRA_4<br>TGRB_4 | TGRA_5<br>TGRB_5 | | General re<br>buffer regi | | TGRC_0<br>TGRD_0 | _ | _ | TGRC_3<br>TGRD_3 | _ | _ | | I/O pins | | TIOCA0<br>TIOCB0<br>TIOCC0<br>TIOCD0 | TIOCA1<br>TIOCB1 | TIOCA2<br>TIOCB2 | TIOCA3<br>TIOCB3<br>TIOCC3<br>TIOCD3 | TIOCA4<br>TIOCB4 | TIOCA5<br>TIOCB5 | | Counter cl<br>function | ear | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | TGR<br>compare<br>match or<br>input<br>capture | | Compare | 0 output | 0 | 0 | 0 | 0 | 0 | 0 | | match<br>output | 1 output | 0 | 0 | 0 | 0 | 0 | 0 | | output | Toggle output | 0 | 0 | 0 | 0 | 0 | 0 | | Input captor function | ure | 0 | 0 | 0 | 0 | 0 | 0 | | Synchrono operation | ous | 0 | 0 | 0 | 0 | 0 | 0 | | PWM mod | le | 0 | 0 | 0 | 0 | 0 | 0 | | Phase cou<br>mode | ınting | _ | 0 | 0 | _ | 0 | 0 | | Buffer ope | ration | 0 | _ | _ | 0 | _ | _ | | Item | Channel 0 | Channel 1 | Channel 2 | Channel 3 | Channel 4 | Channel 5 | |-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------| | DTC<br>activation | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | TGR<br>compare<br>match or<br>input capture | | DMAC* activation | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | | A/D<br>converter<br>trigger | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | TGRA<br>compare<br>match or<br>input capture | | PPG*<br>trigger | TGRA/<br>TGRB<br>compare<br>match or<br>input capture | TGRA/<br>TGRB<br>compare<br>match or<br>input capture | TGRA/<br>TGRB<br>compare<br>match or<br>input capture | TGRA/<br>TGRB<br>compare<br>match or<br>input capture | _ | _ | | Interrupt sources | 5 sources Compare match or input capture 0A Compare match or input capture 0B Compare match or input capture 0C Compare match or input capture 0C Compare match or input capture 0C Overflow | 4 sources Compare match or input capture 1A Compare match or input capture 1B Overflow Underflow | | match or input capture 3B Compare | 4 sources Compare match or input capture 4A Compare match or input capture 4B Overflow Underflow | match or input capture 5A Compare match or input capture 5B Overflow | Legend: ○ : Possible— : Not possible Note: \* Not supported by the H8S/2376. Figure 11.1 Block Diagram of TPU ## 11.2 Input/Output Pins **Table 11.2 Pin Configuration** | Channel | Symbol | I/O | Function | |---------|--------|-------|--------------------------------------------------------------------------------| | All | TCLKA | Input | External clock A input pin (Channel 1 and 5 phase counting mode A phase input) | | | TCLKB | Input | External clock B input pin (Channel 1 and 5 phase counting mode B phase input) | | | TCLKC | Input | External clock C input pin (Channel 2 and 4 phase counting mode A phase input) | | | TCLKD | Input | External clock D input pin (Channel 2 and 4 phase counting mode B phase input) | | 0 | TIOCA0 | I/O | TGRA_0 input capture input/output compare output/PWM output pin | | | TIOCB0 | I/O | TGRB_0 input capture input/output compare output/PWM output pin | | | TIOCC0 | I/O | TGRC_0 input capture input/output compare output/PWM output pin | | | TIOCD0 | I/O | TGRD_0 input capture input/output compare output/PWM output pin | | 1 | TIOCA1 | I/O | TGRA_1 input capture input/output compare output/PWM output pin | | | TIOCB1 | I/O | TGRB_1 input capture input/output compare output/PWM output pin | | 2 | TIOCA2 | I/O | TGRA_2 input capture input/output compare output/PWM output pin | | | TIOCB2 | I/O | TGRB_2 input capture input/output compare output/PWM output pin | | 3 | TIOCA3 | I/O | TGRA_3 input capture input/output compare output/PWM output pin | | | TIOCB3 | I/O | TGRB_3 input capture input/output compare output/PWM output pin | | | TIOCC3 | I/O | TGRC_3 input capture input/output compare output/PWM output pin | | | TIOCD3 | I/O | TGRD_3 input capture input/output compare output/PWM output pin | | 4 | TIOCA4 | I/O | TGRA_4 input capture input/output compare output/PWM output pin | | | TIOCB4 | I/O | TGRB_4 input capture input/output compare output/PWM output pin | | 5 | TIOCA5 | I/O | TGRA_5 input capture input/output compare output/PWM output pin | | | TIOCB5 | I/O | TGRB_5 input capture input/output compare output/PWM output pin | ## 11.3 Register Descriptions The TPU has the following registers in each channel. - Timer control register\_0 (TCR\_0) - Timer mode register\_0 (TMDR\_0) - Timer I/O control register H\_0 (TIORH\_0) - Timer I/O control register L\_0 (TIORL\_0) - Timer interrupt enable register\_0 (TIER\_0) - Timer status register 0 (TSR 0) - Timer counter\_0 (TCNT\_0) - Timer general register A\_0 (TGRA\_0) - Timer general register B\_0 (TGRB\_0) - Timer general register C\_0 (TGRC\_0) - Timer general register D\_0 (TGRD\_0) - Timer control register\_1 (TCR\_1) - Timer mode register 1 (TMDR 1) - Timer I/O control register 1 (TIOR 1) - Timer interrupt enable register 1 (TIER 1) - Timer status register\_1 (TSR\_1) - Timer counter\_1 (TCNT\_1) - Timer general register A\_1 (TGRA\_1) - Timer general register B\_1 (TGRB\_1) - Timer control register\_2 (TCR\_2) - Timer mode register\_2 (TMDR\_2) - Timer I/O control register\_2 (TIOR\_2) - Timer interrupt enable register\_2 (TIER\_2) - Timer status register\_2 (TSR\_2) - Timer counter 2 (TCNT 2) - Timer general register A\_2 (TGRA\_2) - Timer general register B\_2 (TGRB\_2) - Timer control register\_3 (TCR\_3) - Timer mode register 3 (TMDR 3) - Timer I/O control register H\_3 (TIORH\_3) - Timer I/O control register L\_3 (TIORL\_3) - Timer interrupt enable register\_3 (TIER\_3) - Timer status register\_3 (TSR\_3) - Timer counter\_3 (TCNT\_3) Rev. 4.00, 02/04, page 546 of 1088 - Timer general register A\_3 (TGRA\_3) - Timer general register B\_3 (TGRB\_3) - Timer general register C 3 (TGRC 3) - Timer general register D 3 (TGRD 3) - Timer control register 4 (TCR 4) - Timer mode register 4 (TMDR 4) - Timer I/O control register \_4 (TIOR\_4) - Timer interrupt enable register\_4 (TIER\_4) - Timer status register\_4 (TSR\_4) - Timer counter\_4 (TCNT\_4) - Timer general register A\_4 (TGRA\_4) - Timer general register B\_4 (TGRB\_4) - Timer control register\_5 (TCR\_5) - Timer mode register\_5 (TMDR\_5) - Timer I/O control register\_5 (TIOR\_5) - Timer interrupt enable register 5 (TIER 5) - Timer status register\_5 (TSR\_5) - Timer counter\_5 (TCNT\_5) - Timer general register A\_5 (TGRA\_5) - Timer general register B\_5 (TGRB\_5) ### Common Registers - Timer start register (TSTR) - Timer synchronous register (TSYR) ### 11.3.1 Timer Control Register (TCR) The TCR registers control the TCNT operation for each channel. The TPU has a total of six TCR registers, one for each channel. TCR register settings should be made only when TCNT operation is stopped. | Bit | Bit Name | Initial Value | R/W | Description | |--------|----------------|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CCLR2 | 0 | R/W | Counter Clear 2 to 0 | | 6<br>5 | CCLR1<br>CCLR0 | 0<br>0 | R/W<br>R/W | These bits select the TCNT counter clearing source. See tables 11.3 and 11.4 for details. | | 4 | CKEG1 | 0 | R/W | Clock Edge 1 and 0 | | 3 | CKEG0 | 0 | R/W | These bits select the input clock edge. When the input clock is counted using both edges, the input clock period is halved (e.g. $\phi/4$ both edges = $\phi/2$ rising edge). If phase counting mode is used on channels 1, 2, 4, and 5, this setting is ignored and the phase counting mode setting has priority. Internal clock edge selection is valid when the input clock is $\phi/4$ or slower. This setting is ignored if the input clock is $\phi/1$ , or when overflow/underflow of another channel is selected. | | | | | | 00: Count at rising edge | | | | | | 01: Count at falling edge | | | | | | 1x: Count at both edges | | | | | | Legend: x: Don't care | | 2 | TPSC2 | 0 | R/W | Time Prescaler 2 to 0 | | 0 | TPSC1<br>TPSC0 | 0 | R/W<br>R/W | These bits select the TCNT counter clock. The clock source can be selected independently for each channel. See tables 11.5 to 11.10 for details. | Table 11.3 CCLR2 to CCLR0 (Channels 0 and 3) | Channel | Bit 7<br>CCLR2 | Bit 6<br>CCLR1 | Bit 5<br>CCLR0 | Description | |---------|----------------|----------------|----------------|---------------------------------------------------------------------------------------------------------------------------| | 0, 3 | 0 | 0 | 0 | TCNT clearing disabled | | | | | 1 | TCNT cleared by TGRA compare match/input capture | | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation* <sup>1</sup> | | | 1 | 0 | 0 | TCNT clearing disabled | | | | | 1 | TCNT cleared by TGRC compare match/input capture* <sup>2</sup> | | | | 1 | 0 | TCNT cleared by TGRD compare match/input capture*2 | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation* <sup>1</sup> | Notes: 1. Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. 2. When TGRC or TGRD is used as a buffer register, TCNT is not cleared because the buffer register setting has priority, and compare match/input capture does not occur. Table 11.4 CCLR2 to CCLR0 (Channels 1, 2, 4, and 5) | Channel | Bit 7<br>Reserved | Bit 6<br>*2 CCLR1 | Bit 5<br>CCLR0 | Description | |------------|-------------------|-------------------|----------------|---------------------------------------------------------------------------------------------------------------------------| | 1, 2, 4, 5 | 0 | 0 | 0 | TCNT clearing disabled | | | | | 1 | TCNT cleared by TGRA compare match/input capture | | | | 1 | 0 | TCNT cleared by TGRB compare match/input capture | | | | | 1 | TCNT cleared by counter clearing for another channel performing synchronous clearing/ synchronous operation* <sup>1</sup> | Notes: 1. Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1. 2. Bit 7 is reserved in channels 1, 2, 4, and 5. It is always read as 0 and cannot be modified. Table 11.5 TPSC2 to TPSC0 (Channel 0) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 0 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on $\phi/64$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | External clock: counts on TCLKC pin input | | | | | 1 | External clock: counts on TCLKD pin input | Table 11.6 TPSC2 to TPSC0 (Channel 1) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 1 | 0 | 0 | 0 | Internal clock: counts on φ/1 | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on φ/16 | | | | | 1 | Internal clock: counts on φ/64 | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | Internal clock: counts on φ/256 | | | | | 1 | Counts on TCNT2 overflow/underflow | Note: This setting is ignored when channel 1 is in phase counting mode. Table 11.7 TPSC2 to TPSC0 (Channel 2) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 2 | 0 | 0 | 0 | Internal clock: counts on \$\phi/1\$ | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on \$\phi/64\$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKB pin input | | | | 1 | 0 | External clock: counts on TCLKC pin input | | | | | 1 | Internal clock: counts on | Note: This setting is ignored when channel 2 is in phase counting mode. Table 11.8 TPSC2 to TPSC0 (Channel 3) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 3 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ | | | | | 1 | Internal clock: counts on $\phi/4$ | | | | 1 | 0 | Internal clock: counts on \$\phi/16\$ | | | | | 1 | Internal clock: counts on \$\phi/64\$ | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | Internal clock: counts on \$\phi\$/1024 | | | | 1 | 0 | Internal clock: counts on \$\phi/256\$ | | | | | 1 | Internal clock: counts on \$\phi/4096\$ | Table 11.9 TPSC2 to TPSC0 (Channel 4) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 4 | 0 | 0 | 0 | Internal clock: counts on $\phi/1$ | | | | | 1 | Internal clock: counts on φ/4 | | | | 1 | 0 | Internal clock: counts on $\phi/16$ | | | | | 1 | Internal clock: counts on φ/64 | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKC pin input | | | | 1 | 0 | Internal clock: counts on $\phi/1024$ | | | | | 1 | Counts on TCNT5 overflow/underflow | Note: This setting is ignored when channel 4 is in phase counting mode. Table 11.10 TPSC2 to TPSC0 (Channel 5) | Channel | Bit 2<br>TPSC2 | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Description | |---------|----------------|----------------|----------------|-------------------------------------------| | 5 | 0 | 0 | 0 | Internal clock: counts on φ/1 | | | | | 1 | Internal clock: counts on φ/4 | | | | 1 | 0 | Internal clock: counts on φ/16 | | | | | 1 | Internal clock: counts on φ/64 | | | 1 | 0 | 0 | External clock: counts on TCLKA pin input | | | | | 1 | External clock: counts on TCLKC pin input | | | | 1 | 0 | Internal clock: counts on φ/256 | | | | | 1 | External clock: counts on TCLKD pin input | Note: This setting is ignored when channel 5 is in phase counting mode. ### 11.3.2 Timer Mode Register (TMDR) TMDR registers are used to set the operating mode for each channel. The TPU has six TMDR registers, one for each channel. TMDR register settings should be made only when TCNT operation is stopped. | Bit | Bit Name | Initial Value | R/W | Description | |--------|------------|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 1 | _ | Reserved | | 6 | _ | 1 | _ | These bits are always read as 1 and cannot be modified. | | 5 | BFB | 0 | R/W | Buffer Operation B | | | | | | Specifies whether TGRB is to operate in the normal way, or TGRB and TGRD are to be used together for buffer operation. When TGRD is used as a buffer register, TGRD input capture/output compare is not generated. In channels 1, 2, 4, and 5, which have no TGRD, bit 5 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: TGRB operates normally | | | | | | TGRB and TGRD used together for buffer operation | | 4 | BFA | 0 | R/W | Buffer Operation A | | | | | | Specifies whether TGRA is to operate in the normal way, or TGRA and TGRC are to be used together for buffer operation. When TGRC is used as a buffer register, TGRC input capture/output compare is not generated. In channels 1, 2, 4, and 5, which have no TGRC, bit 4 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: TGRA operates normally | | | | | | TGRA and TGRC used together for buffer operation | | 3 | MD3 | 0 | R/W | Modes 3 to 0 | | 2<br>1 | MD2<br>MD1 | 0<br>0 | R/W<br>R/W | These bits are used to set the timer operating mode. | | 0 | MD0 | 0 | R/W | MD3 is a reserved bit. The write value should always be 0. See table 11.11 for details. | #### **Table 11.11 MD3 to MD0** | Bit 3<br>MD3* <sup>1</sup> | Bit 2<br>MD2* <sup>2</sup> | Bit 1<br>MD1 | Bit 0<br>MD0 | Description | |----------------------------|----------------------------|--------------|--------------|-----------------------| | 0 | 0 | 0 | 0 | Normal operation | | | | | 1 | Reserved | | | | 1 | 0 | PWM mode 1 | | | | | 1 | PWM mode 2 | | | 1 | 0 | 0 | Phase counting mode 1 | | | | | 1 | Phase counting mode 2 | | | | 1 | 0 | Phase counting mode 3 | | | | | 1 | Phase counting mode 4 | | 1 | × | × | × | _ | Legend: x: Don't care Notes: 1. MD3 is a reserved bit. In a write, it should always be written with 0. 2. Phase counting mode cannot be set for channels 0 and 3. In this case, 0 should always be written to MD2. ### 11.3.3 Timer I/O Control Register (TIOR) TIOR registers control the TGR registers. The TPU has eight TIOR registers, two each for channels 0 and 3, and one each for channels 1, 2, 4, and 5. Care is required since TIOR is affected by the TMDR setting. The initial output specified by TIOR is valid when the counter is stopped (the CST bit in TSTR is cleared to 0). Note also that, in PWM mode 2, the output at the point at which the counter is cleared to 0 is specified. When TGRC or TGRD is designated for buffer operation, this setting is invalid and the register operates as a buffer register. # TIORH\_0, TIOR\_1, TIOR\_2, TIORH\_3, TIOR\_4, TIOR\_5 | Bit | Bit Name | Initial<br>Value | R/W | Description | |-----|----------|------------------|-----|-----------------------------------------------------| | 7 | IOB3 | 0 | R/W | I/O Control B3 to B0 | | 6 | IOB2 | 0 | R/W | Specify the function of TGRB. | | 5 | IOB1 | 0 | R/W | For details, see tables 11.12, 11.14, 11.15, 11.16, | | 4 | IOB0 | 0 | R/W | 11.18, and 11.19. | | 3 | IOA3 | 0 | R/W | I/O Control A3 to A0 | | 2 | IOA2 | 0 | R/W | Specify the function of TGRA. | | 1 | IOA1 | 0 | R/W | For details, see tables 11.20, 11.22, 11.23, 11.24, | | 0 | IOA0 | 0 | R/W | 11.26, and 11.27. | # TIORL\_0, TIORL\_3 | | | Initial | | | |-----|----------|---------|-----|------------------------------------------| | Bit | Bit Name | Value | R/W | Description | | 7 | IOD3 | 0 | R/W | I/O Control D3 to D0 | | 6 | IOD2 | 0 | R/W | Specify the function of TGRD. | | 5 | IOD1 | 0 | R/W | For details, see tables 11.13 and 11.17. | | 4 | IOD0 | 0 | R/W | Tor details, see tables 11.15 and 11.17. | | 3 | IOC3 | 0 | R/W | I/O Control C3 to C0 | | 2 | IOC2 | 0 | R/W | Specify the function of TGRC. | | 1 | IOC1 | 0 | R/W | For details, see tables 11.21 and 11.25 | | 0 | IOC0 | 0 | R/W | 1 of details, see tables 11.21 and 11.25 | Table 11.12 TIORH\_0 | | | | | Description | n | |---------------|---------------|---------------|---------------|--------------------|---------------------------------------------------------------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_0<br>Function | TIOCB0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | = | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCB0 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCB0 pin | | | | | | | Input capture at falling edge | | | | 1 | × | = | Capture input source is TIOCB0 pin | | | | | | | Input capture at both edges | | | 1 | × | × | _ | Capture input source is channel 1/count clock Input capture at TCNT_1 count- up/count-down* | Note: \*When bits TPSC2 to TPSC0 in TCR\_1 are set to B'000 and φ/1 is used as the TCNT\_1 count clock, this setting is invalid and input capture is not generated. Table 11.13 TIORL\_0 | | | | | Description | 1 | |---------------|---------------|---------------|---------------|--------------------|-----------------------------------------------| | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | TGRD_0<br>Function | TIOCD0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register*2 | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | = | Output disabled | | | | | 1 | = | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCD0 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register*2 | Capture input source is TIOCD0 pin | | | | | | | Input capture at falling edge | | | | 1 | × | = | Capture input source is TIOCD0 pin | | | | | | | Input capture at both edges | | | 1 | × | × | = | Capture input source is channel 1/count clock | | | | | | | Input capture at TCNT_1 count-up/count-down*1 | Notes: 1. When bits TPSC2 to TPSC0 in TCR\_1 are set to B'000 and φ/1 is used as the TCNT\_1 count clock, this setting is invalid and input capture is not generated. 2. When the BFB bit in TMDR\_0 is set to 1 and TGRD\_0 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 11.14 TIOR\_1 | | | | | Description | ı | |---------------|---------------|---------------|---------------|--------------------|-------------------------------------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_1<br>Function | TIOCB1 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | = | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | = | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCB1 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCB1 pin | | | | | | | Input capture at falling edge | | | | 1 | × | = | Capture input source is TIOCB1 pin | | | | | | | Input capture at both edges | | | 1 | × | × | _ | TGRC_0 compare match/input capture | | | | | | | Input capture at generation of TGRC_0 compare match/input capture | Table 11.15 TIOR\_2 | | | | | Description | 1 | |---------------|---------------|---------------|---------------|--------------------|------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_2<br>Function | TIOCB2 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | - | Output disabled | | | | | 1 | - | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | - | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | × | 0 | 0 | Input | Capture input source is TIOCB2 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCB2 pin | | | | | | | Input capture at falling edge | | | | 1 | × | _ | Capture input source is TIOCB2 pin | | | | | | | Input capture at both edges | Table 11.16 TIORH\_3 | | | | | Description | 1 | |---------------|---------------|---------------|---------------|--------------------|-----------------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_3<br>Function | TIOCB3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | <del>-</del> | Output disabled | | | | | 1 | <del>-</del> | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 output | | | | | | _ | 1 output at compare match | | | | | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCB3 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCB3 pin | | | | | | | Input capture at falling edge | | | | 1 | × | <del>-</del> | Capture input source is TIOCB3 pin | | | | | | | Input capture at both edges | | | 1 | × | × | | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down* | Note: \*When bits TPSC2 to TPSC0 in TCR\_4 are set to B'000 and φ/1 is used as the TCNT\_4 count clock, this setting is invalid and input capture is not generated. Table 11.17 TIORL\_3 | | | | | Description | 1 | |---------------|---------------|---------------|---------------|--------------------|-----------------------------------------------| | Bit 7<br>IOD3 | Bit 6<br>IOD2 | Bit 5<br>IOD1 | Bit 4<br>IOD0 | TGRD_3<br>Function | TIOCD3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register*2 | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCD3 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register*2 | Capture input source is TIOCD3 pin | | | | | | | Input capture at falling edge | | | | 1 | × | _ | Capture input source is TIOCD3 pin | | | | | | | Input capture at both edges | | | 1 | × | × | _ | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down*1 | Deceription Legend: x: Don't care Notes: 1. When bits TPSC2 to TPSC0 in TCR\_4 are set to B'000 and φ/1 is used as the TCNT\_4 count clock, this setting is invalid and input capture is not generated. 2. When the BFB bit in TMDR\_3 is set to 1 and TGRD\_3 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 11.18 TIOR\_4 | | | | | Description | | |---------------|---------------|---------------|---------------|--------------------|-------------------------------------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_4<br>Function | TIOCB4 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | = | Output disabled | | | | | 1 | = | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | = | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | = | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCB4 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCB4 pin | | | | | | | Input capture at falling edge | | | | 1 | × | = | Capture input source is TIOCB4 pin | | | | | | | Input capture at both edges | | | 1 | × | × | _ | Capture input source is TGRC_3 compare match/input capture | | | | | | | Input capture at generation of TGRC_3 compare match/input capture | Table 11.19 TIOR\_5 | | | | | Description | 1 | |---------------|---------------|---------------|---------------|--------------------|------------------------------------| | Bit 7<br>IOB3 | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | TGRB_5<br>Function | TIOCB5 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | = | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | = | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | = | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | = | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | × | 0 | 0 | Input | Capture input source is TIOCB5 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCB5 pin | | | | | | | Input capture at falling edge | | | | 1 | × | _ | Capture input source is TIOCB5 pin | | | | | | | Input capture at both edges | Table 11.20 TIORH\_0 | | | | | Description | | |---------------|---------------|---------------|---------------|--------------------|-----------------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_0<br>Function | TIOCA0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>-</del> | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | <del>-</del> | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | <del>-</del> | Output disabled | | | | | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | <del>-</del> | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | <del>-</del> | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCA0 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCA0 pin | | | | | | | Input capture at falling edge | | | | 1 | × | _ | Capture input source is TIOCA0 pin | | | | | | | Input capture at both edges | | | 1 | × | × | _ | Capture input source is channel 1/count clock | | | | | | | Input capture at TCNT_1 count-up/count-down | Table 11.21 TIORL\_0 | | | | | Description | 1 | |---------------|---------------|---------------|---------------|--------------------|-----------------------------------------------| | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | TGRC_0<br>Function | TIOCC0 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register* | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | _ | Initial output is 1 output | | | | | | _ | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 output | | | | | | _ | 1 output at compare match | | | | | 1 | | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCC0 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register* | Capture input source is TIOCC0 pin | | | | | | _ | Input capture at falling edge | | | | 1 | × | _ | Capture input source is TIOCC0 pin | | | | | | _ | Input capture at both edges | | | 1 | × | × | | Capture input source is channel 1/count clock | | | | | | | Input capture at TCNT_1 count-up/count-down | Deceription Legend: x: Don't care Note: \*When the BFA bit in TMDR\_0 is set to 1 and TGRC\_0 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 11.22 TIOR\_1 | | | | | Description | 1 | |---------------|---------------|---------------|---------------|--------------------|-----------------------------------------------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_1<br>Function | TIOCA1 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>-</del> | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | <del>-</del> | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | = | Output disabled | | | | | 1 | = | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | = | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | <del>-</del> | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCA1 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCA1 pin | | | | | | | Input capture at falling edge | | | | 1 | × | _ | Capture input source is TIOCA1 pin | | | | | | | Input capture at both edges | | | 1 | × | × | _ | Capture input source is TGRA_0 compare match/input capture | | | | | | | Input capture at generation of channel 0/TGRA_0 compare match/input capture | Table 11.23 TIOR\_2 | | | | | Description | 1 | |---------------|---------------|---------------|---------------|--------------------|------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_2<br>Function | TIOCA2 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | = | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | = | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | = | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | = | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | × | 0 | 0 | Input | Capture input source is TIOCA2 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCA2 pin | | | | | | | Input capture at falling edge | | | | 1 | × | _ | Capture input source is TIOCA2 pin | | | | | | | Input capture at both edges | Table 11.24 TIORH\_3 | | | | | Description | | |---------------|---------------|---------------|---------------|--------------------|-----------------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_3<br>Function | TIOCA3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | <del>-</del> | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | <del>-</del> | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | _ | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | <del>-</del> | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | <del>-</del> | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCA3 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCA3 pin | | | | | | | Input capture at falling edge | | | | 1 | × | _ | Capture input source is TIOCA3 pin | | | | | | | Input capture at both edges | | | 1 | × | × | _ | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down | Table 11.25 TIORL\_3 | | | | | Description | 1 | |---------------|---------------|---------------|---------------|--------------------|-----------------------------------------------| | Bit 3<br>IOC3 | Bit 2<br>IOC2 | Bit 1<br>IOC1 | Bit 0<br>IOC0 | TGRC_3<br>Function | TIOCC3 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register* | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | _ | Initial output is 1 output | | | | | | _ | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 1 output | | | | | | _ | 1 output at compare match | | | | | 1 | | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCC3 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register* | Capture input source is TIOCC3 pin | | | | | | | Input capture at falling edge | | | | 1 | × | _ | Capture input source is TIOCC3 pin | | | | | | _ | Input capture at both edges | | | 1 | × | × | | Capture input source is channel 4/count clock | | | | | | | Input capture at TCNT_4 count-up/count-down | Deceription Legend: x: Don't care Note: \*When the BFA bit in TMDR\_3 is set to 1 and TGRC\_3 is used as a buffer register, this setting is invalid and input capture/output compare is not generated. Table 11.26 TIOR\_4 | | | | | Description | | |---------------|---------------|---------------|---------------|--------------------|-------------------------------------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_4<br>Function | TIOCA4 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | = | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | = | Output disabled | | | | | 1 | = | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | = | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | _ | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | 0 | 0 | 0 | Input | Capture input source is TIOCA4 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Capture input source is TIOCA4 pin | | | | | | | Input capture at falling edge | | | | 1 | × | = | Capture input source is TIOCA4 pin | | | | | | | Input capture at both edges | | | 1 | × | × | _ | Capture input source is TGRA_3 compare match/input capture | | | | | | | Input capture at generation of TGRA_3 compare match/input capture | Table 11.27 TIOR\_5 | | | | | Description | ı | |---------------|---------------|---------------|---------------|--------------------|------------------------------------| | Bit 3<br>IOA3 | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | TGRA_5<br>Function | TIOCA5 Pin Function | | 0 | 0 | 0 | 0 | Output | Output disabled | | | | | 1 | compare | Initial output is 0 output | | | | | | register | 0 output at compare match | | | | 1 | 0 | _ | Initial output is 0 output | | | | | | | 1 output at compare match | | | | | 1 | - | Initial output is 0 output | | | | | | | Toggle output at compare match | | | 1 | 0 | 0 | _ | Output disabled | | | | | 1 | - | Initial output is 1 output | | | | | | | 0 output at compare match | | | | 1 | 0 | - | Initial output is 1 output | | | | | | | 1 output at compare match | | | | | 1 | - | Initial output is 1 output | | | | | | | Toggle output at compare match | | 1 | × | 0 | 0 | Input | Input capture source is TIOCA5 pin | | | | | | capture | Input capture at rising edge | | | | | 1 | register | Input capture source is TIOCA5 pin | | | | | | | Input capture at falling edge | | | | 1 | × | - | Input capture source is TIOCA5 pin | | | | | | | Input capture at both edges | # 11.3.4 Timer Interrupt Enable Register (TIER) TIER registers control enabling or disabling of interrupt requests for each channel. The TPU has six TIER registers, one for each channel. | Bit | Bit Name | Initial value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TTGE | 0 | R/W | A/D Conversion Start Request Enable | | | | | | Enables or disables generation of A/D conversion start requests by TGRA input capture/compare match. | | | | | | 0: A/D conversion start request generation disabled | | | | | | 1: A/D conversion start request generation enabled | | 6 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1 and cannot be modified. | | 5 | TCIEU | 0 | R/W | Underflow Interrupt Enable | | | | | | Enables or disables interrupt requests (TCIU) by the TCFU flag when the TCFU flag in TSR is set to 1 in channels 1, 2, 4, and 5. In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: Interrupt requests (TCIU) by TCFU disabled | | | | | | 1: Interrupt requests (TCIU) by TCFU enabled | | 4 | TCIEV | 0 | R/W | Overflow Interrupt Enable | | | | | | Enables or disables interrupt requests (TCIV) by the TCFV flag when the TCFV flag in TSR is set to 1. | | | | | | 0: Interrupt requests (TCIV) by TCFV disabled | | | | | | 1: Interrupt requests (TCIV) by TCFV enabled | | 3 | TGIED | 0 | R/W | TGR Interrupt Enable D | | | | | | Enables or disables interrupt requests (TGID) by the TGFD bit when the TGFD bit in TSR is set to 1 in channels 0 and 3. In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: Interrupt requests (TGID) by TGFD bit disabled | | | | | | 1: Interrupt requests (TGID) by TGFD bit enabled | | Bit | Bit Name | Initial value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TGIEC | 0 | R/W | TGR Interrupt Enable C | | | | | | Enables or disables interrupt requests (TGIC) by the TGFC bit when the TGFC bit in TSR is set to 1 in channels 0 and 3. In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | | | | | | 0: Interrupt requests (TGIC) by TGFC bit disabled | | | | | | 1: Interrupt requests (TGIC) by TGFC bit enabled | | 1 | TGIEB | 0 | R/W | TGR Interrupt Enable B | | | | | | Enables or disables interrupt requests (TGIB) by the TGFB bit when the TGFB bit in TSR is set to 1. | | | | | | 0: Interrupt requests (TGIB) by TGFB bit disabled | | | | | | 1: Interrupt requests (TGIB) by TGFB bit enabled | | 0 | TGIEA | 0 | R/W | TGR Interrupt Enable A | | | | | | Enables or disables interrupt requests (TGIA) by the TGFA bit when the TGFA bit in TSR is set to 1. | | | | | | 0: Interrupt requests (TGIA) by TGFA bit disabled | | | | | | 1: Interrupt requests (TGIA) by TGFA bit enabled | # 11.3.5 Timer Status Register (TSR) TSR registers indicate the status of each channel. The TPU has six TSR registers, one for each channel. | Bit | Bit Name | Initial value | R/W | Description | |-----|----------|---------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TCFD | 1 | R | Count Direction Flag | | | | | | Status flag that shows the direction in which TCNT counts in channels 1, 2, 4, and 5. In channels 0 and 3, bit 7 is reserved. It is always read as 1 and cannot be modified. | | | | | | 0: TCNT counts down | | | | | | 1: TCNT counts up | | 6 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1 and cannot be modified. | | 5 | TCFU | 0 | R/(W)* <sup>1</sup> | Underflow Flag | | | | | | Status flag that indicates that TCNT underflow has occurred when channels 1, 2, 4, and 5 are set to phase counting mode. In channels 0 and 3, bit 5 is reserved. It is always read as 0 and cannot be modified. | | | | | | [Setting condition] | | | | | | When the TCNT value underflows (changes from H'0000 to H'FFFF) | | | | | | [Clearing condition] | | | | | | When 0 is written to TCFU after reading TCFU = 1 | | 4 | TCFV | 0 | R/(W)*1 | Overflow Flag | | | | | | Status flag that indicates that TCNT overflow has occurred. | | | | | | [Setting condition] | | | | | | When the TCNT value overflows (changes from H'FFFF to H'0000) | | | | | | [Clearing condition] | | | | | | When 0 is written to TCFV after reading TCFV = 1 | | Bit | Bit Name | Initial value | R/W | Description | |-----|----------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | TGFD | 0 | R/(W)*1 | Input Capture/Output Compare Flag D | | | | | | Status flag that indicates the occurrence of TGRD input capture or compare match in channels 0 and 3. | | | | | | In channels 1, 2, 4, and 5, bit 3 is reserved. It is always read as 0 and cannot be modified. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRD while TGRD is<br/>functioning as output compare register</li> </ul> | | | | | | <ul> <li>When TCNT value is transferred to TGRD by<br/>input capture signal while TGRD is functioning<br/>as input capture register</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by TGID interrupt while<br/>DISEL bit of MRB in DTC is 0</li> </ul> | | | | | | When 0 is written to TGFD after reading TGFD | | | | | | = 1 | | 2 | TGFC | 0 | R/(W)*1 | Input Capture/Output Compare Flag C | | | | | | Status flag that indicates the occurrence of TGRC input capture or compare match in channels 0 and 3. | | | | | | In channels 1, 2, 4, and 5, bit 2 is reserved. It is always read as 0 and cannot be modified. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRC while TGRC is</li> </ul> | | | | | | functioning as output compare register | | | | | | <ul> <li>When TCNT value is transferred to TGRC by<br/>input capture signal while TGRC is functioning<br/>as input capture register</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by TGIC interrupt while<br/>DISEL bit of MRB in DTC is 0</li> </ul> | | | | | | <ul> <li>When 0 is written to TGFC after reading TGFC</li> <li>= 1</li> </ul> | | Bit | Bit Name | Initial value | R/W | Description | |-----|----------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TGFB | 0 | R/(W)*1 | Input Capture/Output Compare Flag B | | | | | | Status flag that indicates the occurrence of TGRB input capture or compare match. | | | | | | [Setting conditions] | | | | | | <ul> <li>When TCNT = TGRB while TGRB is functioning<br/>as output compare register</li> </ul> | | | | | | <ul> <li>When TCNT value is transferred to TGRB by<br/>input capture signal while TGRB is functioning<br/>as input capture register</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by TGIB interrupt while<br/>DISEL bit of MRB in DTC is 0</li> </ul> | | | | | | <ul> <li>When 0 is written to TGFB after reading TGFB</li> <li>= 1</li> </ul> | | 0 | TGFA | 0 | R/(W)*1 | Input Capture/Output Compare Flag A | | | | | | Status flag that indicates the occurrence of TGRA input capture or compare match. | | | | | | [Setting conditions] | | | | | | When TCNT = TGRA while TGRA is functioning | | | | | | as output compare register | | | | | | When TCNT value is transferred to TGRA by input capture signal while TGRA is functioning as input capture register | | | | | | [Clearing conditions] | | | | | | <ul> <li>When DTC is activated by TGIA interrupt while<br/>DISEL bit of MRB in DTC is 0</li> </ul> | | | | | | <ul> <li>When DMAC is activated by TGIA interrupt<br/>while DTE bit of DMABCR in DTC is 0*2</li> </ul> | | | | | | <ul> <li>When 0 is written to TGFA after reading TGFA</li> <li>= 1</li> </ul> | Notes: 1. Only 0 can be written, for flag clearing. 2. Not supported by the H8S/2376. #### 11.3.6 Timer Counter (TCNT) The TCNT registers are 16-bit readable/writable counters. The TPU has six TCNT counters, one for each channel. The TCNT counters are initialized to H'0000 by a reset, or in hardware standby mode. The TCNT counters cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit. #### 11.3.7 Timer General Register (TGR) The TGR registers are 16-bit readable/writable registers with a dual function as output compare and input capture registers. The TPU has 16 TGR registers, four each for channels 0 and 3 and two each for channels 1, 2, 4, and 5. TGRC and TGRD for channels 0 and 3 can also be designated for operation as buffer registers. The TGR registers cannot be accessed in 8-bit units; they must always be accessed as a 16-bit unit. TGR buffer register combinations are TGRA–TGRC and TGRB–TGRD. #### 11.3.8 Timer Start Register (TSTR) TSTR selects operation/stoppage for channels 0 to 5. When setting the operating mode in TMDR or setting the count clock in TCR, first stop the TCNT counter. | Bit | Bit Name | Initial value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 0 | _ | Reserved | | 6 | _ | 0 | _ | The write value should always be 0. | | 5 | CST5 | 0 | R/W | Counter Start 5 to 0 | | 4 | CST4 | 0 | R/W | These bits select operation or stoppage for TCNT. | | 3 | CST3 | 0 | R/W | • | | 2 | CST2 | 0 | R/W | If 0 is written to the CST bit during operation with the | | 1 | CST1 | 0 | R/W | TIOC pin designated for output, the counter stops but | | 0 | CST0 | 0 | R/W | the TIOC pin output compare output level is retained. If TIOR is written to when the CST bit is cleared to 0, the pin output level will be changed to the set initial output value. | | | | | | 0: TCNT_5 to TCNT_0 count operation is stopped | | | | | | 1: TCNT_5 to TCNT_0 performs count operation | ### 11.3.9 Timer Synchronous Register (TSYR) TSYR selects independent operation or synchronous operation for the TCNT counters of channels 0 to 5. A channel performs synchronous operation when the corresponding bit in TSYR is set to 1. | Bit | Bit Name | Initial value | R/W | Description | | | |-----|----------|--------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------|--|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | _ | R/W | Reserved | | | | 6 | _ | _ | R/W | The write value should always be 0. | | | | 5 | SYNC5 | 0 | R/W | Timer Synchronization 5 to 0 | | | | 4 | SYNC4 | 0 | R/W | These bits select whether operation is independent of | | | | 3 | SYNC3 | 0 | R/W | or synchronized with other channels. | | | | 2 | SYNC2 | 0 | R/W | · | | | | 1 | SYNC1 | 0 | R/W | When synchronous operation is selected, | | | | 0 | SYNC0 | 0 | R/W | synchronous presetting of multiple channels, and synchronous clearing through counter clearing on another channel are possible. | | | | | | | | | | To set synchronous operation, the SYNC bits for at least two channels must be set to 1. To set synchronous clearing, in addition to the SYNC bit, the TCNT clearing source must also be set by means of bits CCLR2 to CCLR0 in TCR. | | | | | | <ol> <li>TCNT_5 to TCNT_0 operates independently<br/>(TCNT presetting /clearing is unrelated to<br/>other channels)</li> </ol> | | | | | | 1: TCNT_5 to TCNT_0 performs synchronous operation (TCNT synchronous presetting/ synchronous clearing is possible) | | | | | ## 11.4 Operation #### 11.4.1 Basic Functions Each channel has a TCNT and TGR register. TCNT performs up-counting, and is also capable of free-running operation, periodic counting, and external event counting. Each TGR can be used as an input capture register or output compare register. **Counter Operation:** When one of bits CST0 to CST5 is set to 1 in TSTR, the TCNT counter for the corresponding channel starts counting. TCNT can operate as a free-running counter, periodic counter, and so on. Example of count operation setting procedure Figure 11.2 shows an example of the count operation setting procedure. Figure 11.2 Example of Counter Operation Setting Procedure 2. Free-running count operation and periodic count operation Immediately after a reset, the TPU's TCNT counters are all designated as free-running counters. When the relevant bit in TSTR is set to 1 the corresponding TCNT counter starts upcount operation as a free-running counter. When TCNT overflows (changes from H'FFFF to H'0000), the TCFV bit in TSR is set to 1. If the value of the corresponding TCIEV bit in TIER is 1 at this point, the TPU requests an interrupt. After overflow, TCNT starts counting up again Figure 11.3 illustrates free-running counter operation. from H'0000. Figure 11.3 Free-Running Counter Operation When compare match is selected as the TCNT clearing source, the TCNT counter for the relevant channel performs periodic count operation. The TGR register for setting the period is designated as an output compare register, and counter clearing by compare match is selected by means of bits CCLR2 to CCLR0 in TCR. After the settings have been made, TCNT starts count-up operation as a periodic counter when the corresponding bit in TSTR is set to 1. When the count value matches the value in TGR, the TGF bit in TSR is set to 1 and TCNT is cleared to H'0000. If the value of the corresponding TGIE bit in TIER is 1 at this point, the TPU requests an interrupt. After a compare match, TCNT starts counting up again from H'0000. Figure 11.4 illustrates periodic counter operation. Figure 11.4 Periodic Counter Operation Waveform Output by Compare Match: The TPU can perform 0, 1, or toggle output from the corresponding output pin using a compare match. Example of setting procedure for waveform output by compare match Figure 11.5 shows an example of the setting procedure for waveform output by a compare match. Figure 11.5 Example of Setting Procedure for Waveform Output by Compare Match #### 2. Examples of waveform output operation Figure 11.6 shows an example of 0 output/1 output. In this example, TCNT has been designated as a free-running counter, and settings have been made so that 1 is output by compare match A, and 0 is output by compare match B. When the set level and the pin level match, the pin level does not change. Figure 11.6 Example of 0 Output/1 Output Operation Figure 11.7 shows an example of toggle output. In this example TCNT has been designated as a periodic counter (with counter clearing performed by compare match B), and settings have been made so that output is toggled by both compare match A and compare match B. Figure 11.7 Example of Toggle Output Operation **Input Capture Function:** The TCNT value can be transferred to TGR on detection of the TIOC pin input edge. Rising edge, falling edge, or both edges can be selected as the detection edge. For channels 0, 1, 3, and 4, it is also possible to specify another channel's counter input clock or compare match signal as the input capture source. Note: When another channel's counter input clock is used as the input capture input for channels 0 and 3, $\phi/1$ should not be selected as the counter input clock used for input capture input. Input capture will not be generated if $\phi/1$ is selected. 1. Example of setting procedure for input capture operation Figure 11.8 shows an example of the setting procedure for input capture operation. Figure 11.8 Example of Setting Procedure for Input Capture Operation 2. Example of input capture operation Figure 11.9 shows an example of input capture operation. In this example both rising and falling edges have been selected as the TIOCA pin input capture input edge, falling edge has been selected as the TIOCB pin input capture input edge, and counter clearing by TGRB input capture has been designated for TCNT. Figure 11.9 Example of Input Capture Operation ## 11.4.2 Synchronous Operation In synchronous operation, the values in multiple TCNT counters can be rewritten simultaneously (synchronous presetting). Also, multiple of TCNT counters can be cleared simultaneously (synchronous clearing) by making the appropriate setting in TCR. Synchronous operation enables TGR to be incremented with respect to a single time base. Channels 0 to 5 can all be designated for synchronous operation. **Example of Synchronous Operation Setting Procedure:** Figure 11.10 shows an example of the synchronous operation setting procedure. - [2] When the TCNT counter of any of the channels designated for synchronous operation is written to, the same value is simultaneously written to the other TCNT counters. - [3] Use bits CCLR2 to CCLR0 in TCR to specify TCNT clearing by input capture/output compare, etc. - [4] Use bits CCLR2 to CCLR0 in TCR to designate synchronous clearing for the counter clearing source. - [5] Set to 1 the CST bits in TSTR for the relevant channels, to start the count operation. Figure 11.10 Example of Synchronous Operation Setting Procedure **Example of Synchronous Operation:** Figure 11.11 shows an example of synchronous operation. In this example, synchronous operation and PWM mode 1 have been designated for channels 0 to 2, TGRB\_0 compare match has been set as the channel 0 counter clearing source, and synchronous clearing has been set for the channel 1 and 2 counter clearing source. Three-phase PWM waveforms are output from pins TIOCA0, TIOCA1, and TIOCA2. At this time, synchronous presetting, and synchronous clearing by TGRB\_0 compare match, is performed for channel 0 to 2 TCNT counters, and the data set in TGRB\_0 is used as the PWM cycle. For details on PWM modes, see section 11.4.5, PWM Modes. Figure 11.11 Example of Synchronous Operation ## 11.4.3 Buffer Operation Buffer operation, provided for channels 0 and 3, enables TGRC and TGRD to be used as buffer registers. Buffer operation differs depending on whether TGR has been designated as an input capture register or a compare match register. Table 11.28 shows the register combinations used in buffer operation. **Table 11.28 Register Combinations in Buffer Operation** | Channel | Timer General Register | Buffer Register | |---------|------------------------|-----------------| | 0 | TGRA_0 | TGRC_0 | | | TGRB_0 | TGRD_0 | | 3 | TGRA_3 | TGRC_3 | | | TGRB_3 | TGRD_3 | • When TGR is an output compare register When a compare match occurs, the value in the buffer register for the corresponding channel is transferred to the timer general register. This operation is illustrated in figure 11.12. Figure 11.12 Compare Match Buffer Operation • When TGR is an input capture register When input capture occurs, the value in TCNT is transferred to TGR and the value previously held in the timer general register is transferred to the buffer register. This operation is illustrated in figure 11.13. Figure 11.13 Input Capture Buffer Operation **Example of Buffer Operation Setting Procedure:** Figure 11.14 shows an example of the buffer operation setting procedure. Figure 11.14 Example of Buffer Operation Setting Procedure #### **Examples of Buffer Operation:** #### 1. When TGR is an output compare register Figure 11.15 shows an operation example in which PWM mode 1 has been designated for channel 0, and buffer operation has been designated for TGRA and TGRC. The settings used in this example are TCNT clearing by compare match B, 1 output at compare match A, and 0 output at compare match B. As buffer operation has been set, when compare match A occurs the output changes and the value in buffer register TGRC is simultaneously transferred to timer general register TGRA. This operation is repeated each time compare match A occurs. For details on PWM modes, see section 11.4.5, PWM Modes. Figure 11.15 Example of Buffer Operation (1) #### 2. When TGR is an input capture register Figure 11.16 shows an operation example in which TGRA has been designated as an input capture register, and buffer operation has been designated for TGRA and TGRC. Counter clearing by TGRA input capture has been set for TCNT, and both rising and falling edges have been selected as the TIOCA pin input capture input edge. As buffer operation has been set, when the TCNT value is stored in TGRA upon occurrence of input capture A, the value previously stored in TGRA is simultaneously transferred to TGRC. Figure 11.16 Example of Buffer Operation (2) ## 11.4.4 Cascaded Operation In cascaded operation, two 16-bit counters for different channels are used together as a 32-bit counter. This function works by counting the channel 1 (channel 4) counter clock at overflow/underflow of TCNT\_2 (TCNT\_5) as set in bits TPSC2 to TPSC0 in TCR. Underflow occurs only when the lower 16-bit TCNT is in phase-counting mode. Table 11.29 shows the register combinations used in cascaded operation. Note: When phase counting mode is set for channel 1 or 4, the counter clock setting is invalid and the counter operates independently in phase counting mode. Table 11.29 Cascaded Combinations | Combination | Upper 16 Bits | Lower 16 Bits | | |------------------|---------------|---------------|--| | Channels 1 and 2 | TCNT_1 | TCNT_2 | | | Channels 4 and 5 | TCNT_4 | TCNT_5 | | **Example of Cascaded Operation Setting Procedure:** Figure 11.17 shows an example of the setting procedure for cascaded operation. Figure 11.17 Cascaded Operation Setting Procedure **Examples of Cascaded Operation:** Figure 11.18 illustrates the operation when counting upon TCNT\_2 overflow/underflow has been set for TCNT\_1, TGRA\_1 and TGRA\_2 have been designated as input capture registers, and the TIOC pin rising edge has been selected. When a rising edge is input to the TIOCA1 and TIOCA2 pins simultaneously, the upper 16 bits of the 32-bit data are transferred to TGRA 1, and the lower 16 bits to TGRA 2. Figure 11.18 Example of Cascaded Operation (1) Figure 11.19 illustrates the operation when counting upon TCNT\_2 overflow/underflow has been set for TCNT\_1, and phase counting mode has been designated for channel 2. TCNT\_1 is incremented by TCNT\_2 overflow and decremented by TCNT\_2 underflow. Figure 11.19 Example of Cascaded Operation (2) #### 11.4.5 **PWM Modes** In PWM mode, PWM waveforms are output from the output pins. 0, 1, or toggle output can be selected as the output level in response to compare match of each TGR. Settings of TGR registers can output a PWM waveform in the range of 0-% to 100-% duty cycle. Designating TGR compare match as the counter clearing source enables the cycle to be set in that register. All channels can be designated for PWM mode independently. Synchronous operation is also possible. There are two PWM modes, as described below. #### PWM mode 1 PWM output is generated from the TIOCA and TIOCC pins by pairing TGRA with TGRB and TGRC with TGRD. The outputs specified by bits IOA3 to IOA0 and IOC3 to IOC0 in TIOR are output from the TIOCA and TIOCC pins at compare matches A and C, respectively. The outputs specified by bits IOB3 to IOB0 and IOD3 to IOD0 in TIOR are output at compare matches B and D, respectively. The initial output value is the value set in TGRA or TGRC. If the set values of paired TGRs are identical, the output value does not change when a compare match occurs. In PWM mode 1, a maximum 8-phase PWM output is possible. #### PWM mode 2. PWM output is generated using one TGR as the cycle register and the others as duty cycle registers. The output specified in TIOR is performed by means of compare matches. Upon counter clearing by a synchronization register compare match, the output value of each pin is the initial value set in TIOR. If the set values of the cycle and duty cycle registers are identical, the output value does not change when a compare match occurs. In PWM mode 2, a maximum 15-phase PWM output is possible by combined use with synchronous operation. The correspondence between PWM output pins and registers is shown in table 11.30. Table 11.30 PWM Output Registers and Output Pins **Output Pins** | Channel | Registers | PWM Mode 1 | PWM Mode 2 | |---------|-----------|------------|------------| | 0 | TGRA_0 | TIOCA0 | TIOCA0 | | | TGRB_0 | | TIOCB0 | | | TGRC_0 | TIOCC0 | TIOCC0 | | | TGRD_0 | | TIOCD0 | | 1 | TGRA_1 | TIOCA1 | TIOCA1 | | | TGRB_1 | | TIOCB1 | | 2 | TGRA_2 | TIOCA2 | TIOCA2 | | | TGRB_2 | | TIOCB2 | | 3 | TGRA_3 | TIOCA3 | TIOCA3 | | | TGRB_3 | | TIOCB3 | | | TGRC_3 | TIOCC3 | TIOCC3 | | | TGRD_3 | | TIOCD3 | | 4 | TGRA_4 | TIOCA4 | TIOCA4 | | | TGRB_4 | | TIOCB4 | | 5 | TGRA_5 | TIOCA5 | TIOCA5 | | | TGRB_5 | | TIOCB5 | Note: In PWM mode 2, PWM output is not possible for the TGR register in which the cycle is set. **Example of PWM Mode Setting Procedure:** Figure 11.20 shows an example of the PWM mode setting procedure. Figure 11.20 Example of PWM Mode Setting Procedure **Examples of PWM Mode Operation:** Figure 11.21 shows an example of PWM mode 1 operation. In this example, TGRA compare match is set as the TCNT clearing source, 0 is set for the TGRA initial output value and output value, and 1 is set as the TGRB output value. In this case, the value set in TGRA is used as the cycle, and the values set in TGRB registers as the duty cycle. Figure 11.21 Example of PWM Mode Operation (1) Figure 11.22 shows an example of PWM mode 2 operation. In this example, synchronous operation is designated for channels 0 and 1, TGRB\_1 compare match is set as the TCNT clearing source, and 0 is set for the initial output value and 1 for the output value of the other TGR registers (TGRA\_0 to TGRD\_0, TGRA\_1), to output a 5-phase PWM waveform. In this case, the value set in TGRB\_1 is used as the cycle, and the values set in the other TGRs as the duty cycle. Figure 11.22 Example of PWM Mode Operation (2) Figure 11.23 shows examples of PWM waveform output with 0% duty cycle and 100% duty cycle in PWM mode. Figure 11.23 Example of PWM Mode Operation (3) #### 11.4.6 Phase Counting Mode In phase counting mode, the phase difference between two external clock inputs is detected and TCNT is incremented/decremented accordingly. This mode can be set for channels 1, 2, 4, and 5. When phase counting mode is set, an external clock is selected as the counter input clock and TCNT operates as an up/down-counter regardless of the setting of bits TPSC2 to TPSC0 and bits CKEG1 and CKEG0 in TCR. However, the functions of bits CCLR1 and CCLR0 in TCR, and of TIOR, TIER, and TGR are valid, and input capture/compare match and interrupt functions can be used. This can be used for two-phase encoder pulse input. When overflow occurs while TCNT is counting up, the TCFV flag in TSR is set; when underflow occurs while TCNT is counting down, the TCFU flag is set. The TCFD bit in TSR is the count direction flag. Reading the TCFD flag provides an indication of whether TCNT is counting up or down. Table 11.31 shows the correspondence between external clock pins and channels. **Table 11.31 Clock Input Pins in Phase Counting Mode** | External Clock Pins | | k Pins | |---------------------------------------------------|---------|---------| | Channels | A-Phase | B-Phase | | When channel 1 or 5 is set to phase counting mode | TCLKA | TCLKB | | When channel 2 or 4 is set to phase counting mode | TCLKC | TCLKD | **Example of Phase Counting Mode Setting Procedure:** Figure 11.24 shows an example of the phase counting mode setting procedure. Figure 11.24 Example of Phase Counting Mode Setting Procedure **Examples of Phase Counting Mode Operation:** In phase counting mode, TCNT counts up or down according to the phase difference between two external clocks. There are four modes, according to the count conditions. #### 1. Phase counting mode 1 Figure 11.25 shows an example of phase counting mode 1 operation, and table 11.32 summarizes the TCNT up/down-count conditions. Figure 11.25 Example of Phase Counting Mode 1 Operation Table 11.32 Up/Down-Count Conditions in Phase Counting Mode 1 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | <b>Operation</b> Up-count | | |---------------------------------------------------|---------------------------------------------------|---------------------------|--| | High level | | | | | Low level | +_ | | | | | Low level | | | | 7_ | High level | | | | High level | ₹_ | Down-count | | | Low level | <u>_</u> | | | | | High level | | | | 7_ | Low level | | | # Legend: : Rising edge ## 2. Phase counting mode 2 Figure 11.26 shows an example of phase counting mode 2 operation, and table 11.33 summarizes the TCNT up/down-count conditions. Figure 11.26 Example of Phase Counting Mode 2 Operation Table 11.33 Up/Down-Count Conditions in Phase Counting Mode 2 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | | |---------------------------------------------------|---------------------------------------------------|------------|--| | High level | | Don't care | | | Low level | 7_ | Don't care | | | <u>_</u> | Low level | Don't care | | | 7_ | High level | Up-count | | | High level | 7_ | Don't care | | | Low level | | Don't care | | | <u></u> | High level | Don't care | | | Ŧ | Low level | Down-count | | # Legend: : Rising edge : Falling edge ## 3. Phase counting mode 3 Figure 11.27 shows an example of phase counting mode 3 operation, and table 11.34 summarizes the TCNT up/down-count conditions. Figure 11.27 Example of Phase Counting Mode 3 Operation Table 11.34 Up/Down-Count Conditions in Phase Counting Mode 3 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation | | |---------------------------------------------------|---------------------------------------------------|------------|--| | High level | | Don't care | | | Low level | <b>-</b> | Don't care | | | | Low level | Don't care | | | 7_ | High level | Up-count | | | High level | <b>-</b> | Down-count | | | Low level | | Don't care | | | | High level | Don't care | | | 7_ | Low level | Don't care | | ## Legend: : Rising edge : Falling edge ## 4. Phase counting mode 4 Figure 11.28 shows an example of phase counting mode 4 operation, and table 11.35 summarizes the TCNT up/down-count conditions. Figure 11.28 Example of Phase Counting Mode 4 Operation TOL I/D (Ob a see als 4 and 5) Table 11.35 Up/Down-Count Conditions in Phase Counting Mode 4 | TCLKA (Channels 1 and 5) TCLKC (Channels 2 and 4) | TCLKB (Channels 1 and 5) TCLKD (Channels 2 and 4) | Operation Up-count | | |---------------------------------------------------|---------------------------------------------------|--------------------|--| | High level | | | | | Low level | <b>T</b> _ | | | | | Low level | Don't care | | | 7_ | High level | | | | High level | Ŧ | Down-count | | | Low level | | | | | <u></u> | High level | Don't care | | | 7_ | Low level | | | | | | | | ## Legend: : Rising edge : Falling edge TOLICA (Observation 4 see 4 5) **Phase Counting Mode Application Example:** Figure 11.29 shows an example in which phase counting mode is designated for channel 1, and channel 1 is coupled with channel 0 to input servo motor 2-phase encoder pulses in order to detect the position or speed. Channel 1 is set to phase counting mode 1, and the encoder pulse A-phase and B-phase are input to TCLKA and TCLKB. Channel 0 operates with TCNT counter clearing by TGRC\_0 compare match; TGRA\_0 and TGRC\_0 are used for the compare match function, and are set with the speed control cycle and position control cycle. TGRB\_0 is used for input capture, with TGRB\_0 and TGRD\_0 operating in buffer mode. The channel 1 counter input clock is designated as the TGRB\_0 input capture source, and detection of the pulse width of 2-phase encoder 4-multiplication pulses is performed. TGRA\_1 and TGRB\_1 for channel 1 are designated for input capture, channel 0 TGRA\_0 and TGRC\_0 compare matches are selected as the input capture source, and the up/down-counter values for the control cycles are stored. This procedure enables accurate position/speed detection to be achieved. Figure 11.29 Phase Counting Mode Application Example ## 11.5 Interrupt Sources There are three kinds of TPU interrupt source: TGR input capture/compare match, TCNT overflow, and TCNT underflow. Each interrupt source has its own status flag and enable/disable bit, allowing generation of interrupt request signals to be enabled or disabled individually. When an interrupt request is generated, the corresponding status flag in TSR is set to 1. If the corresponding enable/disable bit in TIER is set to 1 at this time, an interrupt is requested. The interrupt request is cleared by clearing the status flag to 0. Relative channel priorities can be changed by the interrupt controller, but the priority order within a channel is fixed. For details, see section 5, Interrupt Controller. Table 11.36 lists the TPU interrupt sources. **Table 11.36 TPU Interrupts** | Channel | Name | Interrupt Source | Interrupt<br>Flag | DTC<br>Activation | DMAC*<br>Activation | |---------|-------|------------------------------------|-------------------|-------------------|---------------------| | 0 | TGI0A | TGRA_0 input capture/compare match | TGFA_0 | Possible | Possible | | | TGI0B | TGRB_0 input capture/compare match | TGFB_0 | Possible | Not possible | | | TGI0C | TGRC_0 input capture/compare match | TGFC_0 | Possible | Not possible | | | TGI0D | TGRD_0 input capture/compare match | TGFD_0 | Possible | Not possible | | | TGI0E | TCNT_0 overflow | TCFV_0 | Not possible | Not possible | | 1 | TGI1A | TGRA_1 input capture/compare match | TGFA_1 | Possible | Possible | | | TGI1B | TGRB_1 input capture/compare match | TGFB_1 | Possible | Not possible | | | TCI1V | TCNT_1 overflow | TCFV_1 | Not possible | Not possible | | | TCI1U | TCNT_1 underflow | TCFU_1 | Not possible | Not possible | | 2 | TGI2A | TGRA_2 input capture/compare match | TGFA_2 | Possible | Possible | | | TGI2B | TGRB_2 input capture/compare match | TGFB_2 | Possible | Not possible | | | TCI2V | TCNT_2 overflow | TCFV_2 | Not possible | Not possible | | | TCI2U | TCNT_2 underflow | TCFU_2 | Not possible | Not possible | | 3 | TGI3A | TGRA_3 input capture/compare match | TGFA_3 | Possible | Possible | | | TGI3B | TGRB_3 input capture/compare match | TGFB_3 | Possible | Not possible | | | TGI3C | TGRC_3 input capture/compare match | TGFC_3 | Possible | Not possible | | | TGI3D | TGRD_3 input capture/compare match | TGFD_3 | Possible | Not possible | | | TCI3V | TCNT_3 overflow | TCFV_3 | Not possible | Not possible | | 4 | TGI4A | TGRA_4 input capture/compare match | TGFA_4 | Possible | Possible | | | TGI4B | TGRB_4 input capture/compare match | TGFB_4 | Possible | Not possible | | | TCI4V | TCNT_4 overflow | TCFV_4 | Not possible | Not possible | | | TCI4U | TCNT_4 underflow | TCFU_4 | Not possible | Not possible | | 5 | TGI5A | TGRA_5 input capture/compare match | TGFA_5 | Possible | Possible | | | TGI5B | TGRB_5 input capture/compare match | TGFB_5 | Possible | Not possible | | | TCI5V | TCNT_5 overflow | TCFV_5 | Not possible | Not possible | | | TCI5U | TCNT_5 underflow | TCFU_5 | Not possible | Not possible | Notes: This table shows the initial state immediately after a reset. The relative channel priorities can be changed by the interrupt controller. <sup>\*</sup> Not supported by the H8S/2376. **Input Capture/Compare Match Interrupt:** An interrupt is requested if the TGIE bit in TIER is set to 1 when the TGF flag in TSR is set to 1 by the occurrence of a TGR input capture/compare match on a particular channel. The interrupt request is cleared by clearing the TGF flag to 0. The TPU has 16 input capture/compare match interrupts, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. **Overflow Interrupt:** An interrupt is requested if the TCIEV bit in TIER is set to 1 when the TCFV flag in TSR is set to 1 by the occurrence of TCNT overflow on a channel. The interrupt request is cleared by clearing the TCFV flag to 0. The TPU has six overflow interrupts, one for each channel. **Underflow Interrupt:** An interrupt is requested if the TCIEU bit in TIER is set to 1 when the TCFU flag in TSR is set to 1 by the occurrence of TCNT underflow on a channel. The interrupt request is cleared by clearing the TCFU flag to 0. The TPU has four underflow interrupts, one each for channels 1, 2, 4, and 5. ## 11.6 DTC Activation The DTC can be activated by the TGR input capture/compare match interrupt for a channel. For details, see section 9, Data Transfer Controller (DTC). A total of 16 TPU input capture/compare match interrupts can be used as DTC activation sources, four each for channels 0 and 3, and two each for channels 1, 2, 4, and 5. ## 11.7 DMAC Activation The DMAC can be activated by the TGRA input capture/compare match interrupt for a channel. For details, see section 7, DMA Controller (DMAC). In the TPU, a total of six TGRA input capture/compare match interrupts can be used as DMAC activation sources, one for each channel. Note: Not supported by the H8S/2376. ## 11.8 A/D Converter Activation The A/D converter can be activated by the TGRA input capture/compare match for a channel. If the TTGE bit in TIER is set to 1 when the TGFA flag in TSR is set to 1 by the occurrence of a TGRA input capture/compare match on a particular channel, a request to start A/D conversion is sent to the A/D converter. If the TPU conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started. In the TPU, a total of six TGRA input capture/compare match interrupts can be used as A/D converter conversion start sources, one for each channel. ## 11.9 Operation Timing #### 11.9.1 Input/Output Timing **TCNT Count Timing:** Figure 11.30 shows TCNT count timing in internal clock operation, and figure 11.31 shows TCNT count timing in external clock operation. Figure 11.30 Count Timing in Internal Clock Operation Figure 11.31 Count Timing in External Clock Operation **Output Compare Output Timing:** A compare match signal is generated in the final state in which TCNT and TGR match (the point at which the count value matched by TCNT is updated). When a compare match signal is generated, the output value set in TIOR is output at the output compare output pin. After a match between TCNT and TGR, the compare match signal is not generated until the (TIOC pin) TCNT input clock is generated. Figure 11.32 shows output compare output timing. Figure 11.32 Output Compare Output Timing **Input Capture Signal Timing:** Figure 11.33 shows input capture signal timing. Figure 11.33 Input Capture Input Signal Timing **Timing for Counter Clearing by Compare Match/Input Capture:** Figure 11.34 shows the timing when counter clearing by compare match occurrence is specified, and figure 11.35 shows the timing when counter clearing by input capture occurrence is specified. Figure 11.34 Counter Clear Timing (Compare Match) Figure 11.35 Counter Clear Timing (Input Capture) **Buffer Operation Timing:** Figures 11.36 and 11.37 show the timings in buffer operation. Figure 11.36 Buffer Operation Timing (Compare Match) Figure 11.37 Buffer Operation Timing (Input Capture) #### 11.9.2 Interrupt Signal Timing **TGF Flag Setting Timing in Case of Compare Match:** Figure 11.38 shows the timing for setting of the TGF flag in TSR by compare match occurrence, and the TGI interrupt request signal timing. Figure 11.38 TGI Interrupt Timing (Compare Match) **TGF Flag Setting Timing in Case of Input Capture:** Figure 11.39 shows the timing for setting of the TGF flag in TSR by input capture occurrence, and the TGI interrupt request signal timing. Figure 11.39 TGI Interrupt Timing (Input Capture) **TCFV Flag/TCFU Flag Setting Timing:** Figure 11.40 shows the timing for setting of the TCFV flag in TSR by overflow occurrence, and the TCIV interrupt request signal timing. Figure 11.41 shows the timing for setting of the TCFU flag in TSR by underflow occurrence, and the TCIU interrupt request signal timing. Figure 11.40 TCIV Interrupt Setting Timing Figure 11.41 TCIU Interrupt Setting Timing **Status Flag Clearing Timing:** After a status flag is read as 1 by the CPU, it is cleared by writing 0 to it. When the DTC or DMAC\* is activated, the flag is cleared automatically. Figure 11.42 shows the timing for status flag clearing by the CPU, and figure 11.43 shows the timing for status flag clearing by the DTC or DMAC\*. Note: \* Not supported by the H8S/2376. Figure 11.42 Timing for Status Flag Clearing by CPU Figure 11.43 Timing for Status Flag Clearing by DTC/DMAC Activation ## 11.10 Usage Notes #### 11.10.1 Module Stop Mode Setting TPU operation can be disabled or enabled using the module stop control register. The initial setting is for TPU operation to be halted. Register access is enabled by clearing module stop mode. For details, refer to section 24, Power-Down Modes. #### 11.10.2 Input Clock Restrictions The input clock pulse width must be at least 1.5 states in the case of single-edge detection, and at least 2.5 states in the case of both-edge detection. The TPU will not operate properly with a narrower pulse width. In phase counting mode, the phase difference and overlap between the two input clocks must be at least 1.5 states, and the pulse width must be at least 2.5 states. Figure 11.44 shows the input clock conditions in phase counting mode. Figure 11.44 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode #### 11.10.3 Caution on Cycle Setting When counter clearing by compare match is set, TCNT is cleared in the final state in which it matches the TGR value (the point at which the count value matched by TCNT is updated). Consequently, the actual counter frequency is given by the following formula: $$f = \frac{\phi}{(N+1)}$$ Where f: Counter frequency φ: Operating frequency N: TGR set value #### 11.10.4 Contention between TCNT Write and Clear Operations If the counter clearing signal is generated in the T<sub>2</sub> state of a TCNT write cycle, TCNT clearing takes precedence and the TCNT write is not performed. Figure 11.45 shows the timing in this case. Figure 11.45 Contention between TCNT Write and Clear Operations ## 11.10.5 Contention between TCNT Write and Increment Operations If incrementing occurs in the T2 state of a TCNT write cycle, the TCNT write takes precedence and TCNT is not incremented. Figure 11.46 shows the timing in this case. Figure 11.46 Contention between TCNT Write and Increment Operations ## 11.10.6 Contention between TGR Write and Compare Match If a compare match occurs in the T<sub>2</sub> state of a TGR write cycle, the TGR write takes precedence and the compare match signal is disabled. A compare match also does not occur when the same value as before is written. Figure 11.47 shows the timing in this case. Figure 11.47 Contention between TGR Write and Compare Match ## 11.10.7 Contention between Buffer Register Write and Compare Match If a compare match occurs in the $T_2$ state of a TGR write cycle, the data transferred to TGR by the buffer operation will be the data prior to the write. Figure 11.48 shows the timing in this case. Figure 11.48 Contention between Buffer Register Write and Compare Match ## 11.10.8 Contention between TGR Read and Input Capture If the input capture signal is generated in the $T_1$ state of a TGR read cycle, the data that is read will be the data after input capture transfer. Figure 11.49 shows the timing in this case. Figure 11.49 Contention between TGR Read and Input Capture ## 11.10.9 Contention between TGR Write and Input Capture If the input capture signal is generated in the $T_2$ state of a TGR write cycle, the input capture operation takes precedence and the write to TGR is not performed. Figure 11.50 shows the timing in this case. Figure 11.50 Contention between TGR Write and Input Capture #### 11.10.10 Contention between Buffer Register Write and Input Capture If the input capture signal is generated in the $T_2$ state of a buffer register write cycle, the buffer operation takes precedence and the write to the buffer register is not performed. Figure 11.51 shows the timing in this case. Figure 11.51 Contention between Buffer Register Write and Input Capture # 11.10.11 Contention between Overflow/Underflow and Counter Clearing If overflow/underflow and counter clearing occur simultaneously, the TCFV/TCFU flag in TSR is not set and TCNT clearing takes precedence. Figure 11.52 shows the operation timing when a TGR compare match is specified as the clearing source, and H'FFFF is set in TGR. Figure 11.52 Contention between Overflow and Counter Clearing #### 11.10.12 Contention between TCNT Write and Overflow/Underflow If there is an up-count or down-count in the $T_2$ state of a TCNT write cycle, when overflow/underflow occurs, the TCNT write takes precedence and the TCFV/TCFU flag in TSR is not set. Figure 11.53 shows the operation timing when there is contention between TCNT write and overflow. Figure 11.53 Contention between TCNT Write and Overflow #### 11.10.13 Multiplexing of I/O Pins In this LSI, the TCLKA input pin is multiplexed with the TIOCC0 I/O pin, the TCLKB input pin with the TIOCD0 I/O pin, the TCLKC input pin with the TIOCB1 I/O pin, and the TCLKD input pin with the TIOCB2 I/O pin. When an external clock is input, compare match output should not be performed from a multiplexed pin. #### 11.10.14 Interrupts and Module Stop Mode If module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DMAC\* or DTC activation source. Interrupts should therefore be disabled before entering module stop mode. Note: \* Not supported by the H8S/2376. # Section 12 Programmable Pulse Generator (PPG) The programmable pulse generator (PPG) provides pulse outputs by using the 16-bit timer pulse unit (TPU) as a time base. The PPG pulse outputs are divided into 4-bit groups (groups 3 to 0) that can operate both simultaneously and independently. The block diagram of PPG is shown in figure 12.1 #### 12.1 Features - 16-bit output data - Four output groups - Selectable output trigger signals - Non-overlap mode - Can operate together with the data transfer controller (DTC) and the DMA controller (DMAC) - Settable inverted output - Module stop mode can be set Note: The PPG is not supported by the H8S/2376. Figure 12.1 Block Diagram of PPG ## 12.2 Input/Output Pins Table 12.1 shows the PPG pin configuration. **Table 12.1 Pin Configuration** | PO15 Ou | tput | Group 3 pulse output | |---------|------|----------------------| | | | Croup o paloo catpat | | PO14 Ou | tput | | | PO13 Ou | tput | | | PO12 Ou | tput | | | PO11 Ou | tput | Group 2 pulse output | | PO10 Ou | tput | | | PO9 Ou | tput | | | PO8 Ou | tput | | | PO7 Ou | tput | Group 1 pulse output | | PO6 Ou | tput | | | PO5 Ou | tput | | | PO4 Ou | tput | | | PO3 Ou | tput | Group 0 pulse output | | PO2 Ou | tput | | | PO1 Ou | tput | | | PO0 Ou | tput | | ## 12.3 Register Descriptions The PPG has the following registers. - Next data enable register H (NDERH) - Next data enable register L (NDERL) - Output data register H (PODRH) - Output data register L (PODRL) - Next data register H (NDRH) - Next data register L (NDRL) - PPG output control register (PCR) - PPG output mode register (PMR) ## 12.3.1 Next Data Enable Registers H, L (NDERH, NDERL) NDERH, NDERL enable or disable pulse output on a bit-by-bit basis. For outputting pulse by the PPG, set the corresponding DDR to 1. ## **NDERH** | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------------------------------------------------------| | 7 | NDER15 | 0 | R/W | Next Data Enable 15 to 8 | | 6 | NDER14 | 0 | R/W | When a bit is set to 1, the value in the | | 5 | NDER13 | 0 | R/W | corresponding NDRH bit is transferred to the PODRH bit by the selected output trigger. Values | | 4 | NDER12 | 0 | R/W | are not transferred from NDRH to PODRH for | | 3 | NDER11 | 0 | R/W | cleared bits. | | 2 | NDER10 | 0 | R/W | | | 1 | NDER9 | 0 | R/W | | | 0 | NDER8 | 0 | R/W | | #### **NDERL** | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------| | 7 | NDER7 | 0 | R/W | Next Data Enable 7 to 0 | | 6 | NDER6 | 0 | R/W | When a bit is set to 1, the value in the | | 5 | NDER5 | 0 | R/W | corresponding NDRL bit is transferred to the | | 4 | NDER4 | 0 | R/W | PODRL bit by the selected output trigger. Values are not transferred from NDRL to PODRL for | | 3 | NDER3 | 0 | R/W | cleared bits. | | 2 | NDER2 | 0 | R/W | | | 1 | NDER1 | 0 | R/W | | | 0 | NDER0 | 0 | R/W | | ## 12.3.2 Output Data Registers H, L (PODRH, PODRL) PODRH and PODRL store output data for use in pulse output. A bit that has been set for pulse output by NDER is read-only and cannot be modified. ## **PODRH** | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------| | 7 | POD15 | 0 | R/W | Output Data Register 15 to 8 | | 6 | POD14 | 0 | R/W | For bits which have been set to pulse output by | | 5 | POD13 | 0 | R/W | NDERH, the output trigger transfers NDRH values to this register during PPG operation. While | | 4 | POD12 | 0 | R/W | NDERH is set to 1, the CPU cannot write to this | | 3 | POD11 | 0 | R/W | register. While NDERH is cleared, the initial output | | 2 | POD10 | 0 | R/W | value of the pulse can be set. | | 1 | POD9 | 0 | R/W | | | 0 | POD8 | 0 | R/W | | #### **PODRL** | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------| | 7 | POD7 | 0 | R/W | Output Data Register 7 to 0 | | 6 | POD6 | 0 | R/W | For bits which have been set to pulse output by | | 5 | POD5 | 0 | R/W | NDERL, the output trigger transfers NDRL values | | 4 | POD4 | 0 | R/W | to this register during PPG operation. While NDERL is set to 1, the CPU cannot write to this | | 3 | POD3 | 0 | R/W | register. While NDERL is cleared, the initial output | | 2 | POD2 | 0 | R/W | value of the pulse can be set. | | 1 | POD1 | 0 | R/W | | | 0 | POD0 | 0 | R/W | | #### 12.3.3 Next Data Registers H, L (NDRH, NDRL) NDRH, NDRL store the next data for pulse output. The NDR addresses differ depending on whether pulse output groups have the same output trigger or different output triggers. #### **NDRH** If pulse output groups 2 and 3 have the same output trigger, all eight bits are mapped to the same address and can be accessed at one time, as shown below. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------| | 7 | NDR15 | 0 | R/W | Next Data Register 15 to 8 | | 6 | NDR14 | 0 | R/W | The register contents are transferred to the | | 5 | NDR13 | 0 | R/W | corresponding PODRH bits by the output trigger specified with PCR. | | 4 | NDR12 | 0 | R/W | specified with r Civ. | | 3 | NDR11 | 0 | R/W | | | 2 | NDR10 | 0 | R/W | | | 1 | NDR9 | 0 | R/W | | | 0 | NDR8 | 0 | R/W | | If pulse output groups 2 and 3 have different output triggers, upper 4 bits and lower 4 bits are mapped to the different addresses as shown below. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|--------------------------------------------------------------------| | 7 | NDR15 | 0 | R/W | Next Data Register 15 to 12 | | 6 | NDR14 | 0 | R/W | The register contents are transferred to the | | 5 | NDR13 | 0 | R/W | corresponding PODRH bits by the output trigger specified with PCR. | | 4 | NDR12 | 0 | R/W | specified with FOK. | | 3 | _ | All 1 | _ | Reserved | | to<br>0 | | | | 1 is always read and write is disabled. | | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|--------------------------------------------------------------------| | 7 | _ | All 1 | _ | Reserved | | to<br>4 | | | | 1 is always read and write is disabled. | | 3 | NDR11 | 0 | R/W | Next Data Register 11 to 8 | | 2 | NDR10 | 0 | R/W | The register contents are transferred to the | | 1 | NDR9 | 0 | R/W | corresponding PODRH bits by the output trigger specified with PCR. | | 0 | NDR8 | 0 | R/W | specified with FCK. | #### **NDRL** If pulse output groups 0 and 1 have the same output trigger, all eight bits are mapped to the same address and can be accessed at one time, as shown below. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------| | 7 | NDR7 | 0 | R/W | Next Data Register 7 to 0 | | 6 | NDR6 | 0 | R/W | The register contents are transferred to the | | 5 | NDR5 | 0 | R/W | corresponding PODRL bits by the output trigger specified with PCR. | | 4 | NDR4 | 0 | R/W | specified with PCK. | | 3 | NDR3 | 0 | R/W | | | 2 | NDR2 | 0 | R/W | | | 1 | NDR1 | 0 | R/W | | | 0 | NDR0 | 0 | R/W | | If pulse output groups 0 and 1 have different output triggers, upper 4 bits and lower 4 bits are mapped to the different addresses as shown below. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|--------------------------------------------------------------------| | 7 | NDR7 | 0 | R/W | Next Data Register 7 to 4 | | 6 | NDR6 | 0 | R/W | The register contents are transferred to the | | 5 | NDR5 | 0 | R/W | corresponding PODRL bits by the output trigger specified with PCR. | | 4 | NDR4 | 0 | R/W | specified with TOK. | | 3 | _ | All 1 | _ | Reserved | | to<br>0 | | | | 1 is always read and write is disabled. | | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|------------------------------------------------| | 7 | _ | All 1 | _ | Reserved | | to<br>4 | | | | 1 is always read and write is disabled. | | 3 | NDR3 | 0 | R/W | Next Data Register 3 to 0 | | 2 | NDR2 | 0 | R/W | The register contents are transferred to the | | 1 | NDR1 | 0 | R/W | corresponding PODRL bits by the output trigger | | 0 | NDR0 | 0 | R/W | specified with PCR. | ## 12.3.4 PPG Output Control Register (PCR) PCR selects output trigger signals on a group-by-group basis. For details on output trigger selection, refer to section 12.3.5, PPG Output Mode Register (PMR). | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|------------------------------------------------| | 7 | G3CMS1 | 1 | R/W | Group 3 Compare Match Select 1 and 0 | | 6 | G3CMS0 | 1 | R/W | Select output trigger of pulse output group 3. | | | | | | 00: Compare match in TPU channel 0 | | | | | | 01: Compare match in TPU channel 1 | | | | | | 10: Compare match in TPU channel 2 | | | | | | 11: Compare match in TPU channel 3 | | 5 | G2CMS1 | 1 | R/W | Group 2 Compare Match Select 1 and 0 | | 4 | G2CMS0 | 1 | R/W | Select output trigger of pulse output group 2. | | | | | | 00: Compare match in TPU channel 0 | | | | | | 01: Compare match in TPU channel 1 | | | | | | 10: Compare match in TPU channel 2 | | | | | | 11: Compare match in TPU channel 3 | | 3 | G1CMS1 | 1 | R/W | Group 1 Compare Match Select 1 and 0 | | 2 | G1CMS0 | 1 | R/W | Select output trigger of pulse output group 1. | | | | | | 00: Compare match in TPU channel 0 | | | | | | 01: Compare match in TPU channel 1 | | | | | | 10: Compare match in TPU channel 2 | | | | | | 11: Compare match in TPU channel 3 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|------------------------------------------------| | 1 | G0CMS1 | 1 | R/W | Group 0 Compare Match Select 1 and 0 | | 0 | G0CMS0 | 1 | R/W | Select output trigger of pulse output group 0. | | | | | | 00: Compare match in TPU channel 0 | | | | | | 01: Compare match in TPU channel 1 | | | | | | 10: Compare match in TPU channel 2 | | | | | | 11: Compare match in TPU channel 3 | #### 12.3.5 PPG Output Mode Register (PMR) PMR selects the pulse output mode of the PPG for each group. If inverted output is selected, a low-level pulse is output when PODRH is 1 and a high-level pulse is output when PODRH is 0. If non-overlapping operation is selected, PPG updates its output values at compare match A or B of the TPU that becomes the output trigger. For details, refer to section 12.4.4, Non-Overlapping Pulse Output. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------| | 7 | G3INV | 1 | R/W | Group 3 Inversion | | | | | | Selects direct output or inverted output for pulse output group 3. | | | | | | 0: Inverted output | | | | | | 1: Direct output | | 6 | G2INV | 1 | R/W | Group 2 Inversion | | | | | | Selects direct output or inverted output for pulse output group 2. | | | | | | 0: Inverted output | | | | | | 1: Direct output | | 5 | G1INV | 1 | R/W | Group 1 Inversion | | | | | | Selects direct output or inverted output for pulse output group 1. | | | | | | 0: Inverted output | | | | | | 1: Direct output | | 4 | G0INV | 1 | R/W | Group 0 Inversion | | | | | | Selects direct output or inverted output for pulse output group 0. | | | | | | 0: Inverted output | | | | | | 1: Direct output | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------| | 3 | G3NOV | 0 | R/W | Group 3 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 3. | | | | | | Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | <ol> <li>Non-overlapping operation (output values<br/>updated at compare match A or B in the selected<br/>TPU channel)</li> </ol> | | 2 | G2NOV | 0 | R/W | Group 2 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 2. | | | | | | Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | <ol> <li>Non-overlapping operation (output values<br/>updated at compare match A or B in the selected<br/>TPU channel)</li> </ol> | | 1 | G1NOV | 0 | R/W | Group 1 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 1. | | | | | | Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | <ol> <li>Non-overlapping operation (output values<br/>updated at compare match A or B in the selected<br/>TPU channel)</li> </ol> | | 0 | G0NOV | 0 | R/W | Group 0 Non-Overlap | | | | | | Selects normal or non-overlapping operation for pulse output group 0. | | | | | | Normal operation (output values updated at compare match A in the selected TPU channel) | | | | | | Non-overlapping operation (output values updated at compare match A or B in the selected TPU channel) | ## 12.4 Operation Figure 12.2 shows an overview diagram of the PPG. PPG pulse output is enabled when the corresponding bits in P1DDR, P2DDR, and NDER are set to 1. An initial output value is determined by its corresponding PODR initial setting. When the compare match event specified by PCR occurs, the corresponding NDR bit contents are transferred to PODR to update the output values. Sequential output of data of up to 16 bits is possible by writing new output data to NDR before the next compare match. Figure 12.2 Overview Diagram of PPG #### 12.4.1 Output Timing If pulse output is enabled, NDR contents are transferred to PODR and output when the specified compare match event occurs. Figure 12.3 shows the timing of these operations for the case of normal output in groups 2 and 3, triggered by compare match A. Figure 12.3 Timing of Transfer and Output of NDR Contents (Example) #### 12.4.2 Sample Setup Procedure for Normal Pulse Output Figure 12.4 shows a sample procedure for setting up normal pulse output. Figure 12.4 Setup Procedure for Normal Pulse Output (Example) #### 12.4.3 Example of Normal Pulse Output (Example of Five-Phase Pulse Output) Figure 12.5 shows an example in which pulse output is used for cyclic five-phase pulse output. Figure 12.5 Normal Pulse Output Example (Five-Phase Pulse Output) - Set up TGRA in TPU which is used as the output trigger to be an output compare register. Set a cycle in TGRA so the counter will be cleared by compare match A. Set the TGIEA bit in TIER to 1 to enable the compare match/input capture A (TGIA) interrupt. - 2. Write H'F8 in P1DDR and NDERH, and set the G3CMS1, G3CMS0, G2CMS1, and G2CMS0 bits in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Write output data H'80 in NDRH. - 3. The timer counter in the TPU channel starts. When compare match A occurs, the NDRH contents are transferred to PODRH and output. The TGIA interrupt handling routine writes the next output data (H'C0) in NDRH. - 4. Five-phase pulse output (one or two phases active at a time) can be obtained subsequently by writing H'40, H'60, H'20, H'30, H'10, H'18, H'08, H'88... at successive TGIA interrupts. If the DTC or DMAC is set for activation by the TGIA interrupt, pulse output can be obtained without imposing a load on the CPU. #### 12.4.4 Non-Overlapping Pulse Output During non-overlapping operation, transfer from NDR to PODR is performed as follows: - NDR bits are always transferred to PODR bits at compare match A. - At compare match B, NDR bits are transferred only if their value is 0. Bits are not transferred if their value is 1. Figure 12.6 illustrates the non-overlapping pulse output operation. Figure 12.6 Non-Overlapping Pulse Output Therefore, 0 data can be transferred ahead of 1 data by making compare match B occur before compare match A. The NDR contents should not be altered during the interval from compare match B to compare match A (the non-overlap margin). This can be accomplished by having the TGIA interrupt handling routine write the next data in NDR, or by having the TGIA interrupt activate the DTC or DMAC. Note, however, that the next data must be written before the next compare match B occurs. Figure 12.7 shows the timing of this operation. Figure 12.7 Non-Overlapping Operation and NDR Write Timing #### 12.4.5 Sample Setup Procedure for Non-Overlapping Pulse Output Figure 12.8 shows a sample procedure for setting up non-overlapping pulse output. Figure 12.8 Setup Procedure for Non-Overlapping Pulse Output (Example) # 12.4.6 Example of Non-Overlapping Pulse Output (Example of Four-Phase Complementary Non-Overlapping Output) Figure 12.9 shows an example in which pulse output is used for four-phase complementary non-overlapping pulse output. Figure 12.9 Non-Overlapping Pulse Output Example (Four-Phase Complementary) - Set up the TPU channel to be used as the output trigger channel so that TGRA and TGRB are output compare registers. Set the trigger period in TGRB and the non-overlap margin in TGRA, and set the counter to be cleared by compare match B. Set the TGIEA bit in TIER to 1 to enable the TGIA interrupt. - 2. Write H'FF in P1DDR and NDERH, and set the G3CMS1, G3CMS0, G2CMS1, and G2CMS0 bits in PCR to select compare match in the TPU channel set up in the previous step to be the output trigger. Set the G3NOV and G2NOV bits in PMR to 1 to select non-overlapping output. Write output data H'95 in NDRH. - 3. The timer counter in the TPU channel starts. When a compare match with TGRB occurs, outputs change from 1 to 0. When a compare match with TGRA occurs, outputs change from 0 - to 1 (the change from 0 to 1 is delayed by the value set in TGRA). The TGIA interrupt handling routine writes the next output data (H'65) in NDRH. - 4. Four-phase complementary non-overlapping pulse output can be obtained subsequently by writing H'59, H'56, H'95... at successive TGIA interrupts. - If the DTC or DMAC is set for activation by the TGIA interrupt, pulse output can be obtained without imposing a load on the CPU. #### 12.4.7 Inverted Pulse Output If the G3INV, G2INV, G1INV, and G0INV bits in PMR are cleared to 0, values that are the inverse of the PODR contents can be output. Figure 12.10 shows the outputs when G3INV and G2INV are cleared to 0, in addition to the settings of figure 12.9. Figure 12.10 Inverted Pulse Output (Example) #### 12.4.8 Pulse Output Triggered by Input Capture Pulse output can be triggered by TPU input capture as well as by compare match. If TGRA functions as an input capture register in the TPU channel selected by PCR, pulse output will be triggered by the input capture signal. Figure 12.11 shows the timing of this output. Figure 12.11 Pulse Output Triggered by Input Capture (Example) ## 12.5 Usage Notes ## 12.5.1 Module Stop Mode Setting PPG operation can be disabled or enabled using the module stop control register. The initial value is for PPG operation to be halted. Register access is enabled by clearing module stop mode. For details, refer to section 24, Power-Down Modes. ## 12.5.2 Operation of Pulse Output Pins Pins PO0 to PO15 are also used for other peripheral functions such as the TPU. When output by another peripheral function is enabled, the corresponding pins cannot be used for pulse output. Note, however, that data transfer from NDR bits to PODR bits takes place, regardless of the usage of the pins. Pin functions should be changed only under conditions in which the output trigger event will not occur. ## Section 13 8-Bit Timers (TMR) This LSI has an on-chip 8-bit timer module with two channels operating on the basis of an 8-bit counter. The 8-bit timer module can be used to count external events and be used as a multifunction timer in a variety of applications, such as generation of counter reset, interrupt requests, and pulse output with an arbitrary duty cycle using a compare-match signal with two registers. #### 13.1 Features - Selection of four clock sources - The counters can be driven by one of three internal clock signals ( $\phi/8$ , $\phi/64$ , or $\phi/8192$ ) or an external clock input - Selection of three ways to clear the counters The counters can be cleared on compare match A or B, or by an external reset signal - Timer output control by a combination of two compare match signals The timer output signal in each channel is controlled by a combination of two independent compare match signals, enabling the timer to generate output waveforms with an arbitrary duty cycle or PWM output - Provision for cascading of two channels (TMR\_0 and TMR\_1) Operation as a 16-bit timer is possible, using TMR\_0 for the upper 8 bits and TMR\_1 for the lower 8 bits (16-bit count mode) - TMR\_1 can be used to count TMR\_0 compare matches (compare match count mode) - Three independent interrupts Compare match A and B and overflow interrupts can be requested independently - A/D converter conversion start trigger can be generated Figure 13.1 shows a block diagram of the 8-bit timer module (TMR\_0 and TMR\_1). Figure 13.1 Block Diagram of 8-Bit Timer Module ## 13.2 Input/Output Pins Table 13.1 shows the pin configuration of the 8-bit timer module. **Table 13.1 Pin Configuration** | Channel | Name | Symbol | I/O | Function | |---------|-----------------------|--------|--------|-----------------------------------| | 0 | Timer output pin TMO0 | | Output | Outputs at compare match | | | Timer clock input pin | TMCI0 | Input | Inputs external clock for counter | | | Timer reset input pin | TMRI0 | Input | Inputs external reset to counter | | 1 | Timer output pin | TMO1 | Output | Outputs at compare match | | | Timer clock input pin | TMCI1 | Input | Inputs external clock for counter | | | Timer reset input pin | TMRI1 | Input | Inputs external reset to counter | ## 13.3 Register Descriptions The 8-bit timer module has the following registers. For details on the module stop control register, refer to section 24.1.2, Module Stop Control Registers H and L (MSTPCRH, MSTPCRL). - Timer counter\_0 (TCNT\_0) - Time constant register A 0 (TCORA 0) - Time constant register B\_0 (TCORB\_0) - Timer control register\_0 (TCR\_0) - Timer control/status register\_0 (TCSR\_0) - Timer counter\_1 (TCNT\_1) - Time constant register A\_1 (TCORA\_1) - Time constant register B\_1 (TCORB\_1) - Timer control register\_1 (TCR\_1) - Timer control/status register\_1 (TCSR\_1) ## **13.3.1** Timer Counter (TCNT) TCNT is 8-bit up-counter. TCNT\_0 and TCNT\_1 comprise a single 16-bit register so they can be accessed together by a word transfer instruction. Bits CKS2 to CKS0 in TCR are used to select a clock. TCNT can be cleared by an external reset input or by a compare match signal A or B. Which signal is to be used for clearing is selected by bits CCLR1 and CCLR0 in TCR. When TCNT overflows from H'FF to H'00, OVF in TCSR is set to 1. TCNT is initialized to H'00. #### 13.3.2 Time Constant Register A (TCORA) TCORA is 8-bit readable/writable register. TCORA\_0 and TCORA\_1 comprise a single 16-bit register so they can be accessed together by a word transfer instruction. The value in TCORA is continually compared with the value in TCNT. When a match is detected, the corresponding CMFA flag in TCSR is set to 1. Note, however, that comparison is disabled during the $T_2$ state of a TCORA write cycle. The timer output from the TMO pin can be freely controlled by this compare match signal (compare match A) and the settings of bits OS1 and OS0 in TCSR. TCORA is initialized to H'FF. #### 13.3.3 Time Constant Register B (TCORB) TCORB is 8-bit readable/writable register. TCORB\_0 and TCORB\_1 comprise a single 16-bit register so they can be accessed together by a word transfer instruction. TCORB is continually compared with the value in TCNT. When a match is detected, the corresponding CMFB flag in TCSR is set to 1. Note, however, that comparison is disabled during the T<sub>2</sub> state of a TCOBR write cycle. The timer output from the TMO pin can be freely controlled by this compare match signal (compare match B) and the settings of bits OS3 and OS2 in TCSR. TCORB is initialized to HFF. #### 13.3.4 Timer Control Register (TCR) TCR selects the clock source and the time at which TCNT is cleared, and controls interrupts. | Bit | Bit Name | Initial Value | R/W | Description | |--------|--------------|---------------|------------|----------------------------------------------------------------------------------------------------------------| | 7 | CMIEB | 0 | R/W | Compare Match Interrupt Enable B | | | | | | Selects whether CMFB interrupt requests (CMIB) are enabled or disabled when the CMFB flag in TCSR is set to 1. | | | | | | 0: CMFB interrupt requests (CMIB) are disabled | | | | | | 1: CMFB interrupt requests (CMIB) are enabled | | 6 | CMIEA | 0 | R/W | Compare Match Interrupt Enable A | | | | | | Selects whether CMFA interrupt requests (CMIA) are enabled or disabled when the CMFA flag in TCSR is set to 1. | | | | | | 0: CMFA interrupt requests (CMIA) are disabled | | | | | | 1: CMFA interrupt requests (CMIA) are enabled | | 5 | OVIE | 0 | R/W | Timer Overflow Interrupt Enable | | | | | | Selects whether OVF interrupt requests (OVI) are enabled or disabled when the OVF flag in TCSR is set to 1. | | | | | | 0: OVF interrupt requests (OVI) are disabled | | | | | | 1: OVF interrupt requests (OVI) are enabled | | 4 | CCLR1 | 0 | R/W | Counter Clear 1 and 0 | | 3 | CCLR0 | 0 | R/W | These bits select the method by which TCNT is cleared. | | | | | | 00: Clearing is disabled | | | | | | 01: Clear by compare match A | | | | | | 10: Clear by compare match B | | | | | | 11: Clear by rising edge of external reset input | | 2 | CKS2 | 0 | R/W | Clock Select 2 to 0 | | 1<br>0 | CKS1<br>CKS0 | 0<br>0 | R/W<br>R/W | These bits select the clock input to TCNT and count condition. See table 13.2. | Table 13.2 Clock Input to TCNT and Count Condition | | | TCR | | | |---------|---------------|---------------|---------------|----------------------------------------------------------| | Channel | Bit 2<br>CKS2 | Bit 1<br>CKS1 | Bit 0<br>CKS0 | | | TMR_0 | 0 | 0 | 0 | Clock input disabled | | | | | 1 | Internal clock, counted at falling edge of φ/8 | | | | 1 | 0 | Internal clock, counted at falling edge of φ/64 | | | | | 1 | Internal clock, counted at falling edge of φ/8192 | | | 1 | 0 | 0 | Count at TCNT_1 overflow signal* | | TMR_1 | 0 | 0 | 0 | Clock input disabled | | | | | 1 | Internal clock, counted at falling edge of φ/8 | | | | 1 | 0 | Internal clock, counted at falling edge of φ/64 | | | | | 1 | Internal clock, counted at falling edge of φ/8192 | | | 1 | 0 | 0 | Count at TCNT_0 compare match A* | | All | 1 | 0 | 1 | External clock, counted at rising edge | | | | 1 | 0 | External clock, counted at falling edge | | | | 1 | 1 | External clock, counted at both rising and falling edges | Note: \* If the count input of TMR\_0 is the TCNT\_1 overflow signal and that of TMR\_1 is the TCNT\_0 compare match signal, no incrementing clock is generated. Do not use this setting. ## 13.3.5 Timer Control/Status Register (TCSR) TCSR displays status flags, and controls compare match output. $TCSR\_0$ | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|---------------------------------------------------------------------------------------| | 7 | CMFB | 0 | R/(W)* | Compare Match Flag B | | | | | | [Setting condition] | | | | | | <ul> <li>Set when TCNT matches TCORB</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>Cleared by reading CMFB when CMFB = 1,<br/>then writing 0 to CMFB</li> </ul> | | | | | | When DTC is activated by CMIB interrupt<br>while DISEL bit of MRB in DTC is 0 | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|----------------------------------------------------------------------------------------------------| | 6 | CMFA | 0 | R/(W)* | Compare Match Flag A | | | | | | [Setting condition] | | | | | | Set when TCNT matches TCORA | | | | | | [Clearing conditions] | | | | | | <ul> <li>Cleared by reading CMFA when CMFA = 1,<br/>then writing 0 to CMFA</li> </ul> | | | | | | <ul> <li>When DTC is activated by CMIA interrupt<br/>while DISEL bit of MRB in DTC is 0</li> </ul> | | 5 | OVF | 0 | R/(W)* | Timer Overflow Flag | | | | | | [Setting condition] | | | | | | Set when TCNT overflows from H'FF to H'00 | | | | | | [Clearing condition] | | | | | | Cleared by reading OVF when OVF = 1, then writing 0 to OVF | | 4 | ADTE | 0 | R/W | A/D Trigger Enable | | | | | | Selects enabling or disabling of A/D converter start requests by compare match A. | | | | | | A/D converter start requests by compare<br>match A are disabled | | | | | | A/D converter start requests by compare match A are enabled | | 3 | OS3 | 0 | R/W | Output Select 3 and 2 | | 2 | OS2 | 0 | R/W | These bits select a method of TMO pin output when compare match B of TCORB and TCNT occurs. | | | | | | 00: No change when compare match B occurs | | | | | | 01: 0 is output when compare match B occurs | | | | | | 10: 1 is output when compare match B occurs | | | | | | <ol> <li>Output is inverted when compare match B occurs (toggle output)</li> </ol> | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------| | 1 | OS1 | 0 | R/W | Output Select 1 and 0 | | 0 | OS0 | 0 | R/W | These bits select a method of TMO pin output when compare match A of TCORA and TCNT occurs. | | | | | | 00: No change when compare match A occurs | | | | | | 01: 0 is output when compare match A occurs | | | | | | 10: 1 is output when compare match A occurs | | | | | | <ol> <li>Output is inverted when compare match A occurs (toggle output)</li> </ol> | Note: Only 0 can be written to bits 7 to 5, to clear these flags. TCSR\_1 | ICSN | <b>\_</b> 1 | | | | |------|-------------|---------------|--------|----------------------------------------------------------------------------------------------------| | Bit | Bit Name | Initial Value | R/W | Description | | 7 | CMFB | 0 | R/(W)* | Compare Match Flag B | | | | | | [Setting condition] | | | | | | <ul> <li>Set when TCNT matches TCORB</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>Cleared by reading CMFB when CMFB = 1,<br/>then writing 0 to CMFB</li> </ul> | | | | | | <ul> <li>When DTC is activated by CMIB interrupt<br/>while DISEL bit of MRB in DTC is 0</li> </ul> | | 6 | CMFA | 0 | R/(W)* | Compare Match Flag A | | | | | | [Setting condition] | | | | | | <ul> <li>Set when TCNT matches TCORA</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>Cleared by reading CMFA when CMFA = 1,<br/>then writing 0 to CMFA</li> </ul> | | | | | | <ul> <li>When DTC is activated by CMIA interrupt<br/>while DISEL bit of MRB in DTC is 0</li> </ul> | | 5 | OVF | 0 | R/(W)* | Timer Overflow Flag | | | | | | [Setting condition] | | | | | | <ul> <li>Set when TCNT overflows from H'FF to H'00</li> </ul> | | | | | | [Clearing condition] | | | | | | <ul> <li>Cleared by reading OVF when OVF = 1,<br/>then writing 0 to OVF</li> </ul> | | Bit | Bit Name | Initial Value | R/W | Description | |-----|-----------|---------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------| | 4 | _ | 1 | R | Reserved | | | | | | This bit is always read as 1 and cannot be modified. | | 3 | OS3 | 0 | R/W | Output Select 3 and 2 | | 2 | 2 OS2 0 | 0 | R/W | These bits select a method of TMO pin output when compare match B of TCORB and TCNT occurs. | | | | | | 00: No change when compare match B occurs | | | | | | 01: 0 is output when compare match B occurs | | | | | | 10: 1 is output when compare match B occurs | | | | | | <ol> <li>Output is inverted when compare match B occurs (toggle output)</li> </ol> | | 1 | OS1 | 0 | R/W | Output Select 1 and 0 | | 0 | OS0 0 R/W | These bits select a method of TMO pin output when compare match A of TCORA and TCNT occurs. | | | | | | | | 00: No change when compare match A occurs | | | | | | 01: 0 is output when compare match A occurs | | | | | | 10: 1 is output when compare match A occurs | | | | | | <ol> <li>Output is inverted when compare match A occurs (toggle output)</li> </ol> | Note: \* Only 0 can be written to bits 7 to 5, to clear these flags. ## 13.4 Operation ## 13.4.1 Pulse Output Figure 13.2 shows an example that the 8-bit timer is used to generate a pulse output with a selected duty cycle. The control bits are set as follows: - [1] In TCR, bit CCLR1 is cleared to 0 and bit CCLR0 is set to 1 so that the timer counter is cleared at a TCORA compare match. - [2] In TCSR, bits OS3 to OS0 are set to B'0110, causing the output to change to 1 at a TCORA compare match and to 0 at a TCORB compare match. With these settings, the 8-bit timer provides output of pulses at a rate determined by TCORA with a pulse width determined by TCORB. No software intervention is required. Figure 13.2 Example of Pulse Output ## 13.5 Operation Timing #### 13.5.1 TCNT Incrementation Timing Figure 13.3 shows the count timing for internal clock input. Figure 13.4 shows the count timing for external clock signal. Note that the external clock pulse width must be at least 1.5 states for incrementation at a single edge, and at least 2.5 states for incrementation at both edges. The counter will not increment correctly if the pulse width is less than these values. Figure 13.3 Count Timing for Internal Clock Input Figure 13.4 Count Timing for External Clock Input #### 13.5.2 Timing of CMFA and CMFB Setting when Compare-Match Occurs The CMFA and CMFB flags in TCSR are set to 1 by a compare match signal generated when the TCOR and TCNT values match. The compare match signal is generated at the last state in which the match is true, just before the timer counter is updated. Therefore, when TCOR and TCNT match, the compare match signal is not generated until the next incrementation clock input. Figure 13.5 shows this timing. Figure 13.5 Timing of CMF Setting #### 13.5.3 Timing of Timer Output when Compare-Match Occurs When compare match A or B occurs, the timer output changes as specified by bits OS3 to OS0 in TCSR. Figure 13.6 shows the timing when the output is set to toggle at compare match A. Figure 13.6 Timing of Timer Output #### 13.5.4 Timing of Compare Match Clear TCNT is cleared when compare match A or B occurs, depending on the setting of the CCLR1 and CCLR0 bits in TCR. Figure 13.7 shows the timing of this operation. Figure 13.7 Timing of Compare Match Clear #### 13.5.5 Timing of TCNT External Reset TCNT is cleared at the rising edge of an external reset input, depending on the settings of the CCLR1 and CCLR0 bits in TCR. The clear pulse width must be at least 1.5 states. Figure 13.8 shows the timing of this operation. Figure 13.8 Timing of Clearance by External Reset #### 13.5.6 Timing of Overflow Flag (OVF) Setting The OVF in TCSR is set to 1 when TCNT overflows (changes from H'FF to H'00). Figure 13.9 shows the timing of this operation. Figure 13.9 Timing of OVF Setting ## 13.6 Operation with Cascaded Connection If bits CKS2 to CKS0 in either TCR\_0 or TCR\_1 are set to B'100, the 8-bit timers of the two channels are cascaded. With this configuration, a single 16-bit timer could be used (16-bit counter mode) or compare matches of the 8-bit channel 0 could be counted by the timer of channel 1 (compare match count mode). In this case, the timer operates as below. #### 13.6.1 16-Bit Counter Mode When bits CKS2 to CKS0 in TCR\_0 are set to B'100, the timer functions as a single 16-bit timer with channel 0 occupying the upper 8 bits and channel 1 occupying the lower 8 bits. - [1] Setting of compare match flags - The CMF flag in TCSR\_0 is set to 1 when a 16-bit compare match event occurs. - The CMF flag in TCSR\_1 is set to 1 when a lower 8-bit compare match event occurs. - [2] Counter clear specification - If the CCLR1 and CCLR0 bits in TCR\_0 have been set for counter clear at compare match, the 16-bit counters (TCNT\_0 and TCNT\_1 together) are cleared when a 16-bit compare match event occurs. The 16-bit counters (TCNT0 and TCNT1 together) are cleared even if counter clear by the TMRI0 pin has also been set. - The settings of the CCLR1 and CCLR0 bits in TCR\_1 are ignored. The lower 8 bits cannot be cleared independently. - [3] Pin output - Control of output from the TMO0 pin by bits OS3 to OS0 in TCSR\_0 is in accordance with the 16-bit compare match conditions. - Control of output from the TMO1 pin by bits OS3 to OS0 in TCSR\_1 is in accordance with the lower 8-bit compare match conditions. ## 13.6.2 Compare Match Count Mode When bits CKS2 to CKS0 in TCR\_1 are B'100, TCNT\_1 counts compare match A's for channel 0. Channels 0 and 1 are controlled independently. Conditions such as setting of the CMF flag, generation of interrupts, output from the TMO pin, and counter clear are in accordance with the settings for each channel. ## 13.7 Interrupt Sources #### 13.7.1 Interrupt Sources and DTC Activation There are three 8-bit timer interrupt sources: CMIA, CMIB, and OVI. Their relative priorities are shown in table 13.3. Each interrupt source is set as enabled or disabled by the corresponding interrupt enable bit in TCR or TCSR, and independent interrupt requests are sent for each to the interrupt controller. It is also possible to activate the DTC by means of CMIA and CMIB interrupts. **Table 13.3 8-Bit Timer Interrupt Sources** | Name | Interrupt Source | Interrupt Flag | DTC Activation | Priority | |-------|-----------------------|----------------|----------------|------------| | CMIA0 | TCORA_0 compare match | CMFA | Possible | High | | CMIB0 | TCORB_0 compare match | CMFB | Possible | — <b>↑</b> | | OVI0 | TCNT_0 overflow | OVF | Not possible | Low | | CMIA1 | TCORA_1 compare match | CMFA | Possible | High | | CMIB1 | TCORB_1 compare match | CMFB | Possible | <b>↑</b> | | OVI1 | TCNT_1 overflow | OVF | Not possible | Low | #### 13.7.2 A/D Converter Activation The A/D converter can be activated only by TMR\_0 compare match A. If the ADTE bit in TCSR0 is set to 1 when the CMFA flag is set to 1 by the occurrence of TMR\_0 compare match A, a request to start A/D conversion is sent to the A/D converter. If the 8-bit timer conversion start trigger has been selected on the A/D converter side at this time, A/D conversion is started. # 13.8 Usage Notes #### 13.8.1 Contention between TCNT Write and Clear If a timer counter clock pulse is generated during the $T_2$ state of a TCNT write cycle, the clear takes priority, so that the counter is cleared and the write is not performed. Figure 13.10 shows this operation. Figure 13.10 Contention between TCNT Write and Clear #### 13.8.2 Contention between TCNT Write and Increment If a timer counter clock pulse is generated during the $T_2$ state of a TCNT write cycle, the write takes priority and the counter is not incremented. Figure 13.11 shows this operation. Figure 13.11 Contention between TCNT Write and Increment ### 13.8.3 Contention between TCOR Write and Compare Match During the $T_2$ state of a TCOR write cycle, the TCOR write has priority and the compare match signal is inhibited even if a compare match event occurs as shown in figure 13.12. When using the TMR, ICR input capture is in contention with compare match in the same way as writes to the TCOR. In such cases input capture has precedence and the compare match signal is inhibited. Figure 13.12 Contention between TCOR Write and Compare Match ## 13.8.4 Contention between Compare Matches A and B If compare match events A and B occur at the same time, the 8-bit timer operates in accordance with the priorities for the output statuses set for compare match A and compare match B, as shown in table 13.4. **Table 13.4** Timer Output Priorities | Output Setting | Priority | |----------------|----------| | Toggle output | High | | 1 output | | | 0 output | | | No change | Low | ## 13.8.5 Switching of Internal Clocks and TCNT Operation TCNT may increment erroneously when the internal clock is switched over. Table 13.5 shows the relationship between the timing at which the internal clock is switched (by writing to the CKS1 and CKS0 bits) and the TCNT operation. When the TCNT clock is generated from an internal clock, the falling edge of the internal clock pulse is detected. If clock switching causes a change from high to low level, as shown in case 3 in table 13.5, a TCNT clock pulse is generated on the assumption that the switchover is a falling edge. This increments TCNT. The erroneous incrementation can also happen when switching between internal and external clocks. Table 13.5 Switching of Internal Clock and TCNT Operation | No. | Timing of Switchover<br>by Means of CKS1<br>and CKS0 Bits | . TCNT Clock Operation | |-----|-----------------------------------------------------------|-------------------------| | 1 | Switching from low to low*1 | Clock before switchover | | | | Clock after switchover | | | | TCNT clock | | | | TCNT N N + 1 | | | | CKS bit write | | 2 | Switching from low to high* <sup>2</sup> | Clock before switchover | | | | Clock after switchover | | | | TCNT clock | | | | TCNT N N+1 N+2 | | | | CKS bit write | Notes: 1. Includes switching from low to stop, and from stop to low. - 2. Includes switching from stop to high. - 3. Includes switching from high to stop. - Generated on the assumption that the switchover is a falling edge; TCNT is incremented. ### 13.8.6 Mode Setting with Cascaded Connection If 16-bit counter mode and compare match count mode are specified at the same time, input clocks for TCNT\_0 and TCNT\_1 are not generated, and the counter stops. Do not specify 16-bit counter and compare match count modes simultaneously. ### 13.8.7 Interrupts in Module Stop Mode If module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DTC and DMAC activation source. Interrupts should therefore be disabled before entering module stop mode. # Section 14 Watchdog Timer (WDT) The watchdog timer (WDT) is an 8-bit timer that outputs an overflow signal (WDTOVF) if a system crash prevents the CPU from writing to the timer counter, thus allowing it to overflow. At the same time, the WDT can also generate an internal reset signal. When this watchdog function is not needed, the WDT can be used as an interval timer. In interval timer operation, an interval timer interrupt is generated each time the counter overflows. The block diagram of the WDT is shown in figure 14.1. #### 14.1 Features - Selectable from eight counter input clocks - Switchable between watchdog timer mode and interval timer mode In watchdog timer mode • If the counter overflows, the WDT outputs WDTOVF. It is possible to select whether or not the entire chip is reset at the same time. In interval timer mode • If the counter overflows, the WDT generates an interval timer interrupt (WOVI). Figure 14.1 Block Diagram of WDT # 14.2 Input/Output Pin Table 14.1 shows the WDT pin configuration. **Table 14.1 Pin Configuration** | Name | Symbol | I/O | Function | |-------------------------|--------|--------|--------------------------------------------------------| | Watchdog timer overflow | WDTOVF | Output | Outputs counter overflow signal in watchdog timer mode | # 14.3 Register Descriptions The WDT has the following three registers. To prevent accidental overwriting, TCSR, TCNT, and RSTCSR have to be written to in a method different from normal registers. For details, refer to section 14.6.1, Notes on Register Access. - Timer counter (TCNT) - Timer control/status register (TCSR) - Reset control/status register (RSTCSR) ## 14.3.1 Timer Counter (TCNT) TCNT is an 8-bit readable/writable up-counter. TCNT is initialized to H'00 when the TME bit in TCSR is cleared to 0. ## 14.3.2 Timer Control/Status Register (TCSR) TCSR selects the clock source to be input to TCNT, and the timer mode. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|--------------------------------------------------------------------------------------------------------------------------------| | 7 | OVF | 0 | R/(W)* | Overflow Flag | | | | | | Indicates that TCNT has overflowed in interval timer mode. Only a write of 0 is permitted, to clear the flag. | | | | | | [Setting condition] | | | | | | When TCNT overflows in interval timer mode (changes from H'FF to H'00) | | | | | | When internal reset request generation is selected in watchdog timer mode, OVF is cleared automatically by the internal reset. | | | | | | [Clearing conditions] | | | | | | Cleared by reading TCSR when OVF = 1, then writing 0 to OVF | | 6 | WT/IT | 0 | R/W | Timer Mode Select | | | | | | Selects whether the WDT is used as a watchdog timer or interval timer. | | | | | | 0: Interval timer mode | | | | | | When TCNT overflows, an interval timer interrupt (WOVI) is requested. | | | | | | 1: Watchdog timer mode | | | | | | When TCNT overflows, the $\overline{\text{WDTOVF}}$ signal is output. | | 5 | TME | 0 | R/W | Timer Enable | | | | | | When this bit is set to 1, TCNT starts counting. When this bit is cleared, TCNT stops counting and is initialized to H'00. | | 4 | _ | 1 | _ | Reserved | | 3 | _ | 1 | _ | These bits are always read as 1 and cannot be modified. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------| | 2 | CKS2 | 0 | R/W | Clock Select 2 to 0 | | 1 | CKS1 | 0 | R/W | Selects the clock source to be input to TCNT. The | | 0 | CKS0 | 0 | R/W | overflow frequency for $\phi$ = 20 MHz is enclosed in parentheses. | | | | | | 000: Clock φ/2 (frequency: 25.6 μs) | | | | | | 001: Clock φ/64 (frequency: 819.2 μs) | | | | | | 010: Clock φ/128 (frequency: 1.6 ms) | | | | | | 011: Clock φ/512 (frequency: 6.6 ms) | | | | | | 100: Clock φ/2048 (frequency: 26.2 ms) | | | | | | 101: Clock φ/8192 (frequency: 104.9 ms) | | | | | | 110: Clock φ/32768 (frequency: 419.4 ms) | | | | | | 111: Clock φ/131072 (frequency: 1.68 s) | Note: \*Only a write of 0 is permitted, to clear the flag. ### 14.3.3 Reset Control/Status Register (RSTCSR) RSTCSR controls the generation of the internal reset signal when TCNT overflows, and selects the type of internal reset signal. RSTCSR is initialized to H'1F by a reset signal from the $\overline{RES}$ pin, but not by the WDT internal reset signal caused by overflows. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------| | 7 | WOVF | 0 | R/(W)* | Watchdog Timer Overflow Flag | | | | | | This bit is set when TCNT overflows in watchdog timer mode. This bit cannot be set in interval timer mode, and only 0 can be written. | | | | | | [Setting condition] | | | | | | Set when TCNT overflows (changed from H'FF to H'00) in watchdog timer mode | | | | | | [Clearing condition] | | | | | | Cleared by reading RSTCSR when WOVF = 1, and then writing 0 to WOVF | | 6 | RSTE | 0 | R/W | Reset Enable | | | | | | Specifies whether or not a reset signal is generated in the chip if TCNT overflows during watchdog timer operation. | | | | | | Reset signal is not generated even if TCNT overflows (Though this LSI is not reset, TCNT and TCSR in WDT are reset) | | | | | | 1: Reset signal is generated if TCNT overflows | | 5 | _ | 0 | R/W | Reserved | | | | | | Can be read and written, but does not affect operation. | | 4 | _ | All 1 | _ | Reserved | | to<br>0 | | | | These bits are always read as 1 and cannot be modified. | Note: \*Only a write of 0 is permitted, to clear the flag. ## 14.4 Operation #### 14.4.1 Watchdog Timer Mode To use the WDT as a watchdog timer mode, set the WT/IT and TME bits in TCSR to 1. If TCNT overflows without being rewritten because of a system crash or other error, the WDTOVF signal is output. This ensures that TCNT does not overflow while the system is operating normally. Software must prevent TCNT overflows by rewriting the TCNT value (normally be writing H'00) before overflow occurs. This WDTOVF signal can be used to reset the chip internally in watchdog timer mode. If TCNT overflows when 1 is set in the RSTE bit in RSTCSR, a signal that resets this LSI internally is generated at the same time as the $\overline{\text{WDTOVF}}$ signal. If a reset caused by a signal input to the $\overline{\text{RES}}$ pin occurs at the same time as a reset caused by a WDT overflow, the $\overline{\text{RES}}$ pin reset has priority and the WOVF bit in RSTCSR is cleared to 0. The $\overline{\text{WDTOVF}}$ signal is output for 132 states when RSTE = 1, and for 130 states when RSTE = 0. The internal reset signal is output for 518 states. When TCNT overflows in watchdog timer mode, the WOVF bit in RSTCSR is set to 1. If TCNT overflows when 1 is set in the RSTE bit in RSTCSR, an internal reset signal is generated to the entire chip. Figure 14.2 Operation in Watchdog Timer Mode #### 14.4.2 Interval Timer Mode To use the WDT as an interval timer, set the WT/IT bit to 0 and TME bit in TCSR to 1. When the WDT is used as an interval timer, an interval timer interrupt (WOVI) is generated each time the TCNT overflows. Therefore, an interrupt can be generated at intervals. When the TCNT overflows in interval timer mode, an interval timer interrupt (WOVI) is requested at the same time the OVF bit in the TCSR is set to 1. Figure 14.3 Operation in Interval Timer Mode ## 14.5 Interrupt Source During interval timer mode operation, an overflow generates an interval timer interrupt (WOVI). The interval timer interrupt is requested whenever the OVF flag is set to 1 in TCSR. OVF must be cleared to 0 in the interrupt handling routine. **Table 14.2 WDT Interrupt Source** | Name | Interrupt Source | Interrupt Flag | DTC Activation | |------|------------------|----------------|----------------| | WOVI | TCNT overflow | OVF | Impossible | # 14.6 Usage Notes ## 14.6.1 Notes on Register Access The watchdog timer's TCNT, TCSR, and RSTCSR registers differ from other registers in being more difficult to write to. The procedures for writing to and reading these registers are given below. ## Writing to TCNT, TCSR, and RSTCSR TCNT and TCSR must be written to by a word transfer instruction. They cannot be written to by a byte transfer instruction. TCNT and TCSR both have the same write address. Therefore, satisfy the relative condition shown in figure 14.4 to write to TCNT or TCSR. The transfer instruction writes the lower byte data to TCNT or TCSR according to the satisfied condition. Rev. 4.00, 02/04, page 670 of 1088 To write to RSTCSR, execute a word transfer instruction for address H'FFBE. A byte transfer instruction cannot perform writing to RSTCSR. The method of writing 0 to the WOVF bit differs from that of writing to the RSTE bit. To write 0 to the WOVF bit, satisfy the lower condition shown in figure 14.4. If satisfied, the transfer instruction clears the WOVF bit to 0, but has no effect on the RSTE bit. To write to the RSTE bit, satisfy the above condition shown in figure 14.4. If satisfied, the transfer instruction writes the value in bit 6 of the lower byte into the RSTE bit, but has no effect on the WOVF bit. Figure 14.4 Writing to TCNT, TCSR, and RSTCSR ## Reading TCNT, TCSR, and RSTCSR These registers are read in the same way as other registers. The read addresses are H'FFBC for TCSR, H'FFBD for TCNT, and H'FFBF for RSTCSR. #### 14.6.2 Contention between Timer Counter (TCNT) Write and Increment If a timer counter clock pulse is generated during the next cycle after the $T_2$ state of a TCNT write cycle, the write takes priority and the timer counter is not incremented. Figure 14.5 shows this operation. Figure 14.5 Contention between TCNT Write and Increment #### 14.6.3 Changing Value of CKS2 to CKS0 If bits CKS2 to CKS0 in TCSR are written to while the WDT is operating, errors could occur in the incrementation. Software must stop the watchdog timer (by clearing the TME bit to 0) before changing the value of bits CKS2 to CKS0. ## 14.6.4 Switching between Watchdog Timer Mode and Interval Timer Mode If the mode is switched from watchdog timer to interval timer, while the WDT is operating, errors could occur in the incrementation. Software must stop the watchdog timer (by clearing the TME bit to 0) before switching the mode. ## 14.6.5 Internal Reset in Watchdog Timer Mode This LSI is not reset internally if TCNT overflows while the RSTE bit is cleared to 0 during watchdog timer mode operation, but TCNT and TCSR of the WDT are reset. TCNT, TCSR, and RSTCR cannot be written to while the WDTOVF signal is low. Also note that a read of the WOVF flag is not recognized during this period. To clear the WOVF flag, therefore, read TCSR after the $\overline{\text{WDTOVF}}$ signal goes high, then write 0 to the WOVF flag. # 14.6.6 System Reset by WDTOVF Signal If the $\overline{WDTOVF}$ output signal is input to the $\overline{RES}$ pin, the chip will not be initialized correctly. Make sure that the $\overline{WDTOVF}$ signal is not input logically to the $\overline{RES}$ pin. To reset the entire system by means of the $\overline{WDTOVF}$ signal, use the circuit shown in figure 14.6. Figure 14.6 Circuit for System Reset by WDTOVF Signal (Example) # Section 15 Serial Communication Interface (SCI, IrDA) This LSI has five independent serial communication interface (SCI) channels. The SCI can handle both asynchronous and clocked synchronous serial communication. Serial data communication can be carried out with standard asynchronous communication chips such as a Universal Asynchronous Receiver/Transmitter (UART) or Asynchronous Communication Interface Adapter (ACIA). A function is also provided for serial communication between processors (multiprocessor communication function) in asynchronous mode. The SCI also supports an IC card (Smart Card) interface conforming to ISO/IEC 7816-3 (Identification Card) as an asynchronous serial communication interface extension function. One of the five SCI channels (SCI\_0) can generate an IrDA communication waveform conforming to IrDA specification version 1.0. Figure 15.1 shows a block diagram of the SCI. #### 15.1 Features - Choice of asynchronous or clocked synchronous serial communication mode - Full-duplex communication capability - The transmitter and receiver are mutually independent, enabling transmission and reception to be executed simultaneously. Double-buffering is used in both the transmitter and the receiver, enabling continuous transmission and continuous reception of serial data. - On-chip baud rate generator allows any bit rate to be selected External clock can be selected as a transfer clock source (except for in Smart Card interface mode). - Choice of LSB-first or MSB-first transfer (except in the case of asynchronous mode 7-bit data) - Four interrupt sources - Four interrupt sources transmit-end, transmit-data-empty, receive-data-full, and receive error that can issue requests. The transmit-data-empty interrupt and receive data full interrupts can activate the data transfer controller (DTC) or DMA controller (DMAC)\*. - Module stop mode can be set Note: \* Not supported by the H8S/2376. #### Asynchronous mode - Data length: 7 or 8 bits - Stop bit length: 1 or 2 bits - Parity: Even, odd, or none - Receive error detection: Parity, overrun, and framing errors - Break detection: Break can be detected by reading the RxD pin level directly in case of a framing error - Average transfer rate generator (only for H8S/2378R Group): The following transfer rate can be selected (SCI\_2 only) - 115.152 or 460.606 kbps at 10.667 MHz operation - 115.196, 460.784, or 720 kbps at 16 MHz operation - 720 kbps at 32 MHz operation ### Clocked Synchronous mode - Data length: 8 bits - Receive error detection: Overrun errors detected #### Smart Card Interface - Automatic transmission of error signal (parity error) in receive mode - Error signal detection and automatic data retransmission in transmit mode - Direct convention and inverse convention both supported Figure 15.1 Block Diagram of SCI ## 15.2 Input/Output Pins Table 15.1 shows the pin configuration of the serial communication interface. **Table 15.1 Pin Configuration** | Channel | Pin Name* | I/O | Function | |---------|------------|--------|----------------------------------------------| | 0 | SCK0 | I/O | Channel 0 clock input/output | | | RxD0/IrRxD | Input | Channel 0 receive data input (normal/IrDA) | | | TxD0/IrTxD | Output | Channel 0 transmit data output (normal/IrDA) | | 1 | SCK1 | I/O | Channel 1 clock input/output | | | RxD1 | Input | Channel 1 receive data input | | | TxD1 | Output | Channel 1 transmit data output | | 2 | SCK2 | I/O | Channel 2 clock input/output | | | RxD2 | Input | Channel 2 receive data input | | | TxD2 | Output | Channel 2 transmit data output | | 3 | SCK3 | I/O | Channel 3 clock input/output | | | RxD3 | Input | Channel 3 receive data input | | | TxD3 | Output | Channel 3 transmit data output | | 4 | SCK4 | I/O | Channel 4 clock input/output | | | RxD4 | Input | Channel 4 receive data input | | | TxD4 | Output | Channel 4 transmit data output | Note: \*Pin names SCK, RxD, and TxD are used in the text for all channels, omitting the channel designation. # 15.3 Register Descriptions The SCI has the following registers. The serial mode register (SMR), serial status register (SSR), and serial control register (SCR) are described separately for normal serial communication interface mode and Smart Card interface mode because their bit functions partially differ. - Receive shift register\_0 (RSR\_0) - Transmit shift register\_0 (TSR\_0) - Receive data register\_0 (RDR\_0) - Transmit data register\_0 (TDR\_0) - Serial mode register\_0 (SMR\_0) - Serial control register\_0 (SCR\_0) - Serial status register\_0 (SSR\_0) - Smart card mode register\_0 (SCMR\_0) Rev. 4.00, 02/04, page 678 of 1088 - Bit rate register 0 (BRR 0) - IrDA control register 0 (IrCR 0) - Receive shift register 1 (RSR 1) • - Transmit shift register 1 (TSR 1) • - Receive data register 1 (RDR 1) - Transmit data register 1 (TDR 1) - Serial mode register\_1 (SMR\_1) - Serial control register\_1 (SCR\_1) - Serial status register\_1 (SSR\_1) - Smart card mode register\_1 (SCMR\_1) • - Bit rate register\_1 (BRR\_1) • - Receive shift register\_2 (RSR\_2) • - Transmit shift register\_2 (TSR\_2) - Receive data register\_2 (RDR\_2) - Transmit data register\_2 (TDR\_2) - Serial mode register 2 (SMR 2) - Serial control register\_2 (SCR\_2) - Serial status register 2 (SSR 2) - Smart card mode register 2 (SCMR 2) • - Bit rate register\_2 (BRR\_2) • - Serial extension mode register\_2 (SEMR\_2) - Receive shift register\_3 (RSR\_3) - Transmit shift register\_3 (TSR\_3) - Receive data register\_3 (RDR\_3) • - Transmit data register\_3 (TDR\_3) • - Serial mode register\_3 (SMR\_3) • - Serial control register\_3 (SCR\_3) • - Serial status register\_3 (SSR\_3) • - Smart card mode register\_3 (SCMR\_3) - Bit rate register\_3 (BRR\_3) - Receive shift register\_4 (RSR\_4) - Transmit shift register\_4 (TSR\_4) • - Receive data register\_4 (RDR\_4) • - Transmit data register\_4 (TDR\_4) • - Serial mode register\_4 (SMR\_4) - Serial control register\_4 (SCR\_4) - Serial status register\_4 (SSR\_4) - Smart card mode register 4 (SCMR 4) - Bit rate register 4 (BRR 4) #### 15.3.1 Receive Shift Register (RSR) RSR is a shift register used to receive serial data that is input to the RxD pin and convert it into parallel data. When one byte of data has been received, it is transferred to RDR automatically. RSR cannot be directly accessed by the CPU. #### 15.3.2 Receive Data Register (RDR) RDR is an 8-bit register that stores receive data. When the SCI has received one byte of serial data, it transfers the received serial data from RSR to RDR where it is stored. After this, RSR is receive-enabled. Since RSR and RDR function as a double buffer in this way, enables continuous receive operations to be performed. After confirming that the RDRF bit in SSR is set to 1, read RDR for only once. RDR cannot be written to by the CPU. #### 15.3.3 Transmit Data Register (TDR) TDR is an 8-bit register that stores transmit data. When the SCI detects that TSR is empty, it transfers the transmit data written in TDR to TSR and starts transmission. The double-buffered structures of TDR and TSR enable continuous serial transmission. If the next transmit data has already been written to TDR during serial transmission, the SCI transfers the written data to TSR to continue transmission. Although TDR can be read or written to by the CPU at all times, to achieve reliable serial transmission, write transmit data to TDR for only once after confirming that the TDRE bit in SSR is set to 1. ## 15.3.4 Transmit Shift Register (TSR) TSR is a shift register that transmits serial data. To perform serial data transmission, the SCI first transfers transmit data from TDR to TSR, then sends the data to the TxD pin starting. TSR cannot be directly accessed by the CPU. ## 15.3.5 Serial Mode Register (SMR) SMR is used to set the SCI's serial transfer format and select the on-chip baud rate generator clock source. Some bit functions of SMR differ in normal serial communication interface mode and Smart Card interface mode. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | C/Ā | 0 | R/W | Communication Mode | | | | | | 0: Asynchronous mode | | | | | | 1: Clocked synchronous mode | | 6 | CHR | 0 | R/W | Character Length (enabled only in asynchronous mode) | | | | | | 0: Selects 8 bits as the data length. | | | | | | <ol> <li>Selects 7 bits as the data length. LSB-first is<br/>fixed and the MSB (bit 7) of TDR is not<br/>transmitted in transmission.</li> </ol> | | | | | | In clocked synchronous mode, a fixed data length of 8 bits is used. | | 5 | PE | 0 | R/W | Parity Enable (enabled only in asynchronous mode) | | | | | | When this bit is set to 1, the parity bit is added to transmit data before transmission, and the parity bit is checked in reception. For a multiprocessor format, parity bit addition and checking are not performed regardless of the PE bit setting. | | 4 | O/Ē | 0 | R/W | Parity Mode (enabled only when the PE bit is 1 in asynchronous mode) | | | | | | 0: Selects even parity. | | | | | | 1: Selects odd parity. | | 3 | STOP | 0 | R/W | Stop Bit Length (enabled only in asynchronous mode) | | | | | | Selects the stop bit length in transmission. | | | | | | 0: 1 stop bit | | | | | | 1: 2 stop bits | | | | | | In reception, only the first stop bit is checked regardless of the STOP bit setting. If the second stop bit is 0, it is treated as the start bit of the next transmit character. | | 2 | MP | 0 | R/W | Multiprocessor Mode (enabled only in asynchronous mode) | | | | | | When this bit is set to 1, the multiprocessor communication function is enabled. The PE bit and O/Ē bit settings are invalid in multiprocessor mode. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CKS1 | 0 | R/W | Clock Select 1 and 0: | | 0 | CKS0 | 0 | R/W | These bits select the clock source for the on-chip baud rate generator. | | | | | | 00: φ clock (n = 0) | | | | | | 01: φ/4 clock (n = 1) | | | | | | 10: φ/16 clock (n = 2) | | | | | | 11: φ/64 clock (n = 3) | | | | | | For the relation between the bit rate register setting and the baud rate, see section 15.3.9, Bit Rate Register (BRR). n is the decimal display of the value of n in BRR (see section 15.3.9, Bit Rate Register (BRR)). | Smart Card Interface Mode (When SMIF in SCMR is 1) | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | GM | 0 | R/W | GSM Mode | | | | | | When this bit is set to 1, the SCI operates in GSM mode. In GSM mode, the timing of the TEND setting is advanced by 11.0 etu (Elementary Time Unit: the time for transfer of 1 bit), and clock output control mode addition is performed. For details, refer to section 15.7.8, Clock Output Control. | | 6 | BLK | 0 | R/W | When this bit is set to 1, the SCI operates in block transfer mode. For details on block transfer mode, refer to section 15.7.3, Block Transfer Mode. | | 5 | PE | 0 | R/W | Parity Enable (enabled only in asynchronous mode) | | | | | | When this bit is set to 1, the parity bit is added to transmit data before transmission, and the parity bit is checked in reception. In Smart Card interface mode, this bit must be set to 1. | | 4 | O/Ē | 0 | R/W | Parity Mode (enabled only when the PE bit is 1 in asynchronous mode) | | | | | | 0: Selects even parity. | | | | | | 1: Selects odd parity. | | | | | | For details on setting this bit in Smart Card interface mode, refer to section 15.7.2, Data Format (Except for Block Transfer Mode). | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | BCP1 | 0 | R/W | Basic Clock Pulse 1 and 0 | | 2 | BCP0 | 0 | R/W | These bits select the number of basic clock periods in a 1-bit transfer interval on the Smart Card interface. | | | | | | 00: 32 clock (S = 32) | | | | | | 01: 64 clock (S = 64) | | | | | | 10: 372 clock (S = 372) | | | | | | 11: 256 clock (S = 256) | | | | | | For details, refer to section 15.7.4, Receive Data Sampling Timing and Reception Margin. S stands for the value of S in BRR (see section 15.3.9, Bit Rate Register (BRR)). | | 1 | CKS1 | 0 | R/W | Clock Select 1 and 0: | | 0 | CKS0 | 0 | R/W | These bits select the clock source for the on-chip baud rate generator. | | | | | | 00: φ clock (n = 0) | | | | | | 01: φ/4 clock (n = 1) | | | | | | 10: φ/16 clock (n = 2) | | | | | | 11: φ/64 clock (n = 3) | | | | | | For the relation between the bit rate register setting and the baud rate, see section 15.3.9, Bit Rate Register (BRR). n is the decimal display of the value of n in BRR (see section 15.3.9, Bit Rate Register (BRR)). | ### 15.3.6 Serial Control Register (SCR) SCR performs enabling or disabling of SCI transfer operations and interrupt requests, and selection of the transfer/receive clock source. For details on interrupt requests, refer to section 15.9, Interrupt Sources. Some bit functions of SCR differ in normal serial communication interface mode and Smart Card interface mode. Normal Serial Communication Interface Mode (When SMIF in SCMR is 0) | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TIE | 0 | R/W | Transmit Interrupt Enable | | | | | | When this bit is set to 1, TXI interrupt request is enabled. | | | | | | TXI interrupt request cancellation can be performed by reading 1 from the TDRE flag, then clearing it to 0, or clearing the TIE bit to 0. | | 6 | RIE | 0 | R/W | Receive Interrupt Enable | | | | | | When this bit is set to 1, RXI and ERI interrupt requests are enabled. | | | | | | RXI and ERI interrupt request cancellation can be performed by reading 1 from the RDRF flag, or the FER, PER, or ORER flag, then clearing the flag to 0, or by clearing the RIE bit to 0. | | 5 | TE | 0 | R/W | Transmit Enable | | | | | | When this bit s set to 1, transmission is enabled. In this state, serial transmission is started when transmit data is written to TDR and the TDRE flag in SSR is cleared to 0. SMR setting must be performed to decide the transfer format before setting the TE bit to 1. | | | | | | The TDRE flag in SSR is fixed at 1 if transmission is disabled by clearing this bit to 0. | | 4 | RE | 0 | R/W | Receive Enable | | | | | | When this bit is set to 1, reception is enabled. | | | | | | Serial reception is started in this state when a start<br>bit is detected in asynchronous mode or serial<br>clock input is detected in clocked synchronous<br>mode. SMR setting must be performed to decide<br>the transfer format before setting the RE bit to 1. | | | | | | Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags, which retain their states. | | Bit | Bit Name | Initial Value | R/W | Description | | | |------|-----------------------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 3 | MPIE | 0 | R/W | Multiprocessor Interrupt Enable (enabled only when the MP bit in SMR is 1 in asynchronous mode) | | | | | | | | When this bit is set to 1, receive data in which the multiprocessor bit is 0 is skipped, and setting of the RDRF, FER, and ORER status flags in SSR is prohibited. On receiving data in which the multiprocessor bit is 1, this bit is automatically cleared and normal reception is resumed. For details, refer to section 15.5, Multiprocessor Communication Function. | | | | | | | | When receive data including MPB = 0 in SSR is received, receive data transfer from RSR to RDR, receive error detection, and setting of the RDRF, FER, and ORER flags in SSR, is not performed. When receive data including MPB = 1 is received, the MPB bit in SSR is set to 1, the MPIE bit is cleared to 0 automatically, and generation of RXI and ERI interrupts (when the TIE and RIE bits in SCR are set to 1) and FER and ORER flag setting is enabled. | | | | 2 | TEIE | 0 | R/W | Transmit End Interrupt Enable | | | | | | | | When this bit is set to 1, TEI interrupt request is enabled. TEI cancellation can be performed by reading 1 from the TDRE flag in SSR, then clearing it to 0 and clearing the TEND flag to 0, or by clearing the TEIE bit to 0. | | | | 1 | CKE1 | 0 | R/W | Clock Enable 1 and 0 | | | | 0 | CKE0 | 0 | R/W | Selects the clock source and SCK pin function. | | | | | | | | Asynchronous mode | | | | | | | | 00: On-chip baud rate generator SCK pin functions as I/O port | | | | | | | | 01: On-chip baud rate generator<br>(Outputs a clock of the same frequency as the<br>bit rate from the SCK pin.) | | | | | | | | 1x: External clock<br>(Inputs a clock with a frequency 16 times the<br>bit rate from the SCK pin.) | | | | | | | | Clocked synchronous mode | | | | | | | | 0x: Internal clock (SCK pin functions as clock output) | | | | | | | | 1x: External clock (SCK pin functions as clock input) | | | | Lege | Legend: x: Don't care | | | | | | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TIE | 0 | R/W | Transmit Interrupt Enable | | | | | | When this bit is set to 1, TXI interrupt request is enabled. TXI interrupt request cancellation can be performed by reading 1 from the TDRE flag, then clearing it to 0, or clearing the TIE bit to 0. | | 6 | RIE | 0 | R/W | Receive Interrupt Enable | | | | | | When this bit is set to 1, RXI and ERI interrupt requests are enabled. | | | | | | RXI and ERI interrupt request cancellation can be performed by reading 1 from the RDRF flag, or the FER, PER, or ORER flag, then clearing the flag to 0, or by clearing the RIE bit to 0. | | 5 | TE | 0 | R/W | Transmit Enable | | | | | | When this bit is set to 1, transmission is enabled. In this state, serial transmission is started when transmit data is written to TDR and the TDRE flag in SSR is cleared to 0. SMR setting must be performed to decide the transfer format before setting the TE bit to 1. | | | | | | The TDRE flag in SSR is fixed at 1 if transmission is disabled by clearing this bit to 0. | | 4 | RE | 0 | R/W | Receive Enable | | | | | | When this bit is set to 1, reception is enabled. Serial reception is started in this state when a start bit is detected in asynchronous mode or serial clock input is detected in clocked synchronous mode. SMR setting must be performed to decide the transfer format before setting the RE bit to 1. | | | | | | Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags, which retain their states. | | 3 | MPIE | 0 | R/W | Multiprocessor Interrupt Enable (enabled only when the MP bit in SMR is 1 in asynchronous mode) | | - | | | | Write 0 to this bit in Smart Card interface mode. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TEIE | 0 | R/W | Transmit End Interrupt Enable | | | | | | Write 0 to this bit in Smart Card interface mode. | | 1 | CKE1 | 0 | R/W | Clock Enable 1 and 0 | | 0 | CKE0 | 0 | R/W | Enables or disables clock output from the SCK pin. The clock output can be dynamically switched in GSM mode. For details, refer to section 15.7.8, Clock Output Control. | | | | | | When the GM bit in SMR is 0: | | | | | | 00: Output disabled (SCK pin can be used as an I/O port pin) | | | | | | 01: Clock output | | | | | | 1x: Reserved | | | | | | When the GM bit in SMR is 1: | | | | | | 00: Output fixed low | | | | | | 01: Clock output | | | | | | 10: Output fixed high | | | | | | 11: Clock output | Legend: x: Don't care ### 15.3.7 Serial Status Register (SSR) SSR is a register containing status flags of the SCI and multiprocessor bits for transfer. 1 cannot be written to flags TDRE, RDRF, ORER, PER, and FER; they can only be cleared. Some bit functions of SSR differ in normal serial communication interface mode and Smart Card interface mode. Normal Serial Communication Interface Mode (When SMIF in SCMR is 0) | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TDRE | 1 | R/(W)* | Transmit Data Register Empty | | | | | | Indicates whether TDR contains transmit data. | | | | | | [Setting conditions] | | | | | | When the TE bit in SCR is 0 | | | | | | <ul> <li>When data is transferred from TDR to TSR,<br/>and data writing to TDR is enabled.</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE</li> <li>= 1</li> </ul> | | | | | | <ul> <li>When the DMAC or DTC is activated by a TXI interrupt request and transfers data to TDR</li> </ul> | | 6 | RDRF | 0 | R/(W)* | Receive Data Register Full | | | | | | Indicates that the received data is stored in RDR. | | | | | | [Setting condition] | | | | | | <ul> <li>When serial reception ends normally and<br/>receive data is transferred from RSR to RDR</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to RDRF after reading RDRF</li> <li>= 1</li> </ul> | | | | | | <ul> <li>When the DMAC or DTC is activated by an<br/>RXI interrupt and transferred data from RDR</li> </ul> | | | | | | The RDRF flag is not affected and retains its previous value when the RE bit in SCR is cleared to 0. Exercise care because if reception of the next data is completed while the RDRF flag is set to 1, an overrun error occurs and receive data will be lost. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|------------------------------------------------------------------------------------------------------| | 5 | ORER | 0 | R/(W)* | Overrun Error | | | | | | Indicates that an overrun error occurred while receiving and the reception has ended abnormally. | | | | | | [Setting condition] | | | | | | <ul> <li>When the next serial reception is completed<br/>while RDRF = 1</li> </ul> | | | | | | The receive data prior to the overrun error is retained in RDR, and the data received | | | | | | subsequently is lost. Also, subsequent serial reception cannot be continued while the ORER | | | | | | flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. | | | | | | [Clearing condition] | | | | | | <ul> <li>When 0 is written to ORER after reading<br/>ORER = 1</li> </ul> | | | | | | The ORER flag is not affected and retains its previous state when the RE bit in SCR is cleared to 0. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | FER | 0 | R/(W)* | Framing Error | | | | | | Indicates that a framing error occurred while receiving in asynchronous mode and the reception has ended abnormally. | | | | | | [Setting condition] | | | | | | • When the stop bit is 0 | | | | | | In 2-stop-bit mode, only the first stop bit is checked for a value of 0; the second stop bit is not checked. If a framing error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Also, subsequent serial reception cannot be continued while the FER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. | | | | | | [Clearing condition] | | | | | | <ul> <li>When 0 is written to FER after reading FER =</li> <li>1</li> </ul> | | | | | | The FER flag is not affected and retains its previous state when the RE bit in SCR is cleared to 0. | | Bit | Bit Name | Initial Value | R/W | Description | |------|------------------|---------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | PER | 0 | R/(W)* | Parity Error | | | | | | Indicates that a parity error occurred while receiving in asynchronous mode and the reception has ended abnormally. | | | | | | [Setting condition] | | | | | | <ul> <li>When a parity error is detected during reception</li> </ul> | | | | | | If a parity error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Also, subsequent serial reception cannot be continued while the PER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. [Clearing condition] | | | | | | <ul> <li>When 0 is written to PER after reading PER =</li> </ul> | | | | | | 1 | | | | | | The PER flag is not affected and retains its previous state when the RE bit in SCR is cleared to 0. | | 2 | TEND | 1 | R | Transmit End | | | | | | [Setting conditions] | | | | | | <ul> <li>When the TE bit in SCR is 0</li> </ul> | | | | | | <ul> <li>When TDRE = 1 at transmission of the last bit<br/>of a 1-byte serial transmit character</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE</li> <li>= 1</li> </ul> | | | | | | <ul> <li>When the DMAC or DTC is activated by a TXI interrupt and writes data to TDR</li> </ul> | | 1 | MPB | 0 | R | Multiprocessor Bit | | | | | | MPB stores the multiprocessor bit in the receive data. When the RE bit in SCR is cleared to 0 its previous state is retained. | | 0 | MPBT | 0 | R/W | Multiprocessor Bit Transfer | | | | | | MPBT sets the multiprocessor bit to be added to the transmit data. | | Note | : *Only 0 can be | e written, to clear | r the flag. | | Note: \*Only 0 can be written, to clear the flag. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TDRE | 1 | R/(W)* | Transmit Data Register Empty | | | | | | Indicates whether TDR contains transmit data. | | | | | | [Setting conditions] | | | | | | When the TE bit in SCR is 0 | | | | | | <ul> <li>When data is transferred from TDR to TSR,<br/>and data writing to TDR is enabled.</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to TDRE after reading TDRE</li> <li>= 1</li> </ul> | | | | | | When the DMAC or DTC is activated by a TXI | | | | | | interrupt request and transfers data to TDR | | 6 | RDRF | 0 | R/(W)* | Receive Data Register Full | | | | | | Indicates that the received data is stored in RDR. | | | | | | [Setting condition] | | | | | | <ul> <li>When serial reception ends normally and<br/>receive data is transferred from RSR to RDR</li> </ul> | | | | | | [Clearing conditions] | | | | | | <ul> <li>When 0 is written to RDRF after reading RDRF</li> <li>= 1</li> </ul> | | | | | | When the DMAC or DTC is activated by an<br>RXI interrupt and transferred data from RDR | | | | | | The RDRF flag is not affected and retains its previous value when the RE bit in SCR is cleared to 0. Exercise care because if reception of the next data is completed while the RDRF flag is set to 1, an overrun error occurs and receive data will be lost. | | Bit | Bit Name | Initial Value | R/W | Description | | | | | | | |-----|----------|---------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 5 | ORER | 0 | R/(W)* | Overrun Error | | | | | | | | | | | | Indicates that an overrun error occurred while receiving and the reception has ended abnormally. | | | | | | | | | | | | [Setting condition] | | | | | | | | | | | | When the next serial reception is completed whill RDRF = 1 | | | | | | | | | | | | The receive data prior to the overrun error is retained in RDR, and the data received subsequently is lost. Also, subsequent serial reception cannot be continued while the ORER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. [Clearing condition] When 0 is written to ORER after reading ORER = 1 The ORER flag is not affected and retains its previous state when the RE bit in SCR is | | | | | | | | | | | | cleared to 0. | | | | | | | | 4 | ERS | 0 | R/(W)* | Error Signal Status | | | | | | | | | | | | [Setting condition] | | | | | | | | | | | | <ul> <li>When the low level of the error signal is sampled</li> </ul> | | | | | | | | | | | | [Clearing conditions] | | | | | | | | | | | | <ul> <li>When 0 is written to ERS after reading ERS =</li> <li>1</li> </ul> | | | | | | | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | PER | 0 | R/(W)* | Parity Error | | | | | | Indicates that a parity error occurred while receiving in asynchronous mode and the reception has ended abnormally. | | | | | | [Setting condition] | | | | | | <ul> <li>When a parity error is detected during reception</li> </ul> | | | | | | If a parity error occurs, the receive data is transferred to RDR but the RDRF flag is not set. Also, subsequent serial reception cannot be continued while the PER flag is set to 1. In clocked synchronous mode, serial transmission cannot be continued, either. | | | | | | [Clearing condition] | | | | | | <ul> <li>When 0 is written to PER after reading PER =</li> <li>1</li> </ul> | | | | | | <ul> <li>The PER flag is not affected and retains its<br/>previous state when the RE bit in SCR is<br/>cleared to 0.</li> </ul> | | Bit | Bit Name | Initial Value | R/W | Description | | | | | | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 2 | TEND | 1 | R | Transmit End | | | | | | | | | | | This bit is set to 1 when no error signal has been sent back from the receiving end and the next transmit data is ready to be transferred to TDR. | | | | | | | | | | | [Setting conditions] | | | | | | | | | | | • When the TE bit in SCR is 0 and the ERS bit is also 0 | | | | | | | | | | | <ul> <li>If the ERS bit is 0 and the TDRE bit is 1 after<br/>the specified interval after transmission of 1-<br/>byte data</li> </ul> | | | | | | | | | | | Timing to set this bit differs according to the register settings. | | | | | | | | | | | GM = 0, BLK = 0: 2.5 etu after transmission | | | | | | | | | | | GM = 0, BLK = 1: 1.5 etu after transmission | | | | | | | | | | | GM = 1, BLK = 0: 1.0 etu after transmission | | | | | | | | | | | GM = 1, BLK = 1: 1.0 etu after transmission | | | | | | | | | | | [Clearing conditions] | | | | | | | | | | | <ul> <li>When 0 is written to TEND after reading TEND</li> <li>= 1</li> </ul> | | | | | | | | | | | <ul> <li>When the DMAC or DTC is activated by a TXI interrupt and writes data to TDR</li> </ul> | | | | | | | 1 | MPB | 0 | R | Multiprocessor Bit | | | | | | | | | | | This bit is not used in Smart Card interface mode. | | | | | | | 0 | MPBT | 0 | R/W | Multiprocessor Bit Transfer | | | | | | | | | | | Write 0 to this bit in Smart Card interface mode. | | | | | | Note: \*Only 0 can be written, to clear the flag. # 15.3.8 Smart Card Mode Register (SCMR) SCMR selects Smart Card interface mode and its format. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | All 1 | _ | Reserved | | to<br>4 | | | | These bits are always read as 1. | | 3 | SDIR | 0 | R/W | Smart Card Data Transfer Direction | | | | | | Selects the serial/parallel conversion format. | | | | | | 0: LSB-first in transfer | | | | | | 1: MSB-first in transfer | | | | | | The bit setting is valid only when the transfer data format is 8 bits. For 7-bit data, LSB-first is fixed. | | 2 | SINV | 0 | R/W | Smart Card Data Invert | | | | | | Specifies inversion of the data logic level. The SINV bit does not affect the logic level of the parity bit. To invert the parity bit, invert the $O/\overline{E}$ bit in SMR. | | | | | | TDR contents are transmitted as they are. Receive data is stored as it is in RDR. | | | | | | <ol> <li>TDR contents are inverted before being<br/>transmitted. Receive data is stored in inverted<br/>form in RDR.</li> </ol> | | 1 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1. | | 0 | SMIF | 0 | R/W | Smart Card Interface Mode Select | | | | | | This bit is set to 1 to make the SCI operate in Smart Card interface mode. | | | | | | Normal asynchronous mode or clocked<br>synchronous mode | | | | | | 1: Smart card interface mode | ### 15.3.9 Bit Rate Register (BRR) BRR is an 8-bit register that adjusts the bit rate. As the SCI performs baud rate generator control independently for each channel, different bit rates can be set for each channel. Table 15.2 shows the relationships between the N setting in BRR and bit rate B for normal asynchronous mode, clocked synchronous mode, and Smart Card interface mode. The initial value of BRR is H'FF, and it can be read or written to by the CPU at all times. Table 15.2 Relationships between N Setting in BRR and Bit Rate B | Mode | Bit Rate | Error | |--------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | Asynchronous<br>Mode | $B = \frac{\phi \times 10^6}{64 \times 2^{2n-1} \times (N+1)}$ | Error (%) = { $\frac{\phi \times 10^6}{B \times 64 \times 2^{2n-1} \times (N+1)} - 1 $ } × 100 | | Clocked<br>Synchronous<br>Mode | $B = \frac{\phi \times 10^6}{8 \times 2^{2n-1} \times (N+1)}$ | | | Smart Card<br>Interface Mode | $B = \frac{\phi \times 10^6}{S \times 2^{2n+1} \times (N+1)}$ | Error (%) = { $\frac{\phi \times 10^6}{B \times S \times 2^{2n+1} \times (N+1)} - 1 } \times 100$ | Note: B: Bit rate (bit/s) N: BRR setting for baud rate generator ( $0 \le N \le 255$ ) n and S: Determined by the SMR settings shown in the following tables. | SI | MR Setting | | SI | SMR Setting | | | | | |------|------------|---|------|-------------|-----|--|--|--| | CKS1 | CKS0 | n | BCP1 | BCP0 | s | | | | | 0 | 0 | 0 | 0 | 0 | 32 | | | | | 0 | 1 | 1 | 0 | 1 | 64 | | | | | 1 | 0 | 2 | 1 | 0 | 372 | | | | | 1 | 1 | 3 | 1 | 1 | 256 | | | | | | | | | | | | | | Table 15.3 shows sample N settings in BRR in normal asynchronous mode. Table 15.4 shows the maximum bit rate for each frequency in normal asynchronous mode. Table 15.6 shows sample N settings in BRR in clocked synchronous mode. Table 15.8 shows sample N settings in BRR in Smart Card interface mode. In Smart Card interface mode, S (the number of basic clock periods in a 1-bit transfer interval) can be selected. For details, refer to section 15.7.4, Receive Data Sampling Timing and Reception Margin. Tables 15.5 and 15.7 show the maximum bit rates with external clock input. Table 15.3 BRR Settings for Various Bit Rates (Asynchronous Mode) # Operating Frequency φ (MHz) | | | 8 | | | 9.830 | 4 | | 10 | | | 12 | | |------------------|---|-----|--------------|---|-------|--------------|---|-----|--------------|---|-----|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 2 | 141 | 0.03 | 2 | 174 | -0.26 | 2 | 177 | -0.25 | 2 | 212 | 0.03 | | 150 | 2 | 103 | 0.16 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | 2 | 155 | 0.16 | | 300 | 1 | 207 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | 2 | 77 | 0.16 | | 600 | 1 | 103 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | 1 | 155 | 0.16 | | 1200 | 0 | 207 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | 1 | 77 | 0.16 | | 2400 | 0 | 103 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | 0 | 155 | 0.16 | | 4800 | 0 | 51 | 0.16 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | 0 | 77 | 0.16 | | 9600 | 0 | 25 | 0.16 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | 0 | 38 | 0.16 | | 19200 | 0 | 12 | 0.16 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | 0 | 19 | -2.34 | | 31250 | 0 | 7 | 0.00 | 0 | 9 | -1.70 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | | 38400 | _ | _ | | 0 | 7 | 0.00 | 0 | 7 | 1.73 | 0 | 9 | -2.34 | # Operating Frequency φ (MHz) | 12.288 | | | | 14 | | | 14.745 | 56 | 16 | | | | |--------|---------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 2 | 217 | 0.08 | 2 | 248 | -0.17 | 3 | 64 | 0.70 | 3 | 70 | 0.03 | | | 2 | 159 | 0.00 | 2 | 181 | 0.16 | 2 | 191 | 0.00 | 2 | 207 | 0.16 | | | 2 | 79 | 0.00 | 2 | 90 | 0.16 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | | | 1 | 159 | 0.00 | 1 | 181 | 0.16 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | | | 1 | 79 | 0.00 | 1 | 90 | 0.16 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | | | 0 | 159 | 0.00 | 0 | 181 | 0.16 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | | | 0 | 79 | 0.00 | 0 | 90 | 0.16 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | | | 0 | 39 | 0.00 | 0 | 45 | -0.93 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | | | 0 | 19 | 0.00 | 0 | 22 | -0.93 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | | | 0 | 11 | 2.40 | 0 | 13 | 0.00 | 0 | 14 | -1.70 | 0 | 15 | 0.00 | | | 0 | 9 | 0.00 | _ | _ | _ | 0 | 11 | 0.00 | 0 | 12 | 0.16 | | | | 2<br>2<br>1<br>1<br>0<br>0<br>0 | n N 2 217 2 159 2 79 1 159 1 79 0 159 0 79 0 39 0 19 0 11 | n N Error (%) 2 217 0.08 2 159 0.00 2 79 0.00 1 159 0.00 0 159 0.00 0 79 0.00 0 39 0.00 0 19 0.00 0 11 2.40 | n N Error (%) n 2 217 0.08 2 2 159 0.00 2 2 79 0.00 2 1 159 0.00 1 1 79 0.00 1 0 159 0.00 0 0 39 0.00 0 0 19 0.00 0 0 11 2.40 0 | n N Error (%) n N 2 217 0.08 2 248 2 159 0.00 2 181 2 79 0.00 2 90 1 159 0.00 1 181 1 79 0.00 1 90 0 159 0.00 0 181 0 79 0.00 0 90 0 39 0.00 0 45 0 19 0.00 0 22 0 11 2.40 0 13 | n N Error (%) n N Error (%) 2 217 0.08 2 248 -0.17 2 159 0.00 2 181 0.16 2 79 0.00 2 90 0.16 1 159 0.00 1 181 0.16 0 159 0.00 0 181 0.16 0 79 0.00 0 90 0.16 0 39 0.00 0 45 -0.93 0 19 0.00 0 22 -0.93 0 11 2.40 0 13 0.00 | n N Error (%) n N Error (%) n 2 217 0.08 2 248 -0.17 3 2 159 0.00 2 181 0.16 2 2 79 0.00 2 90 0.16 2 1 159 0.00 1 181 0.16 1 1 79 0.00 0 181 0.16 0 0 159 0.00 0 90 0.16 0 0 79 0.00 0 45 -0.93 0 0 39 0.00 0 22 -0.93 0 0 19 0.00 0 22 -0.93 0 0 11 2.40 0 13 0.00 0 | n N Error (%) n N Error (%) n N 2 217 0.08 2 248 -0.17 3 64 2 159 0.00 2 181 0.16 2 191 2 79 0.00 2 90 0.16 2 95 1 159 0.00 1 181 0.16 1 191 1 79 0.00 1 90 0.16 1 95 0 159 0.00 0 181 0.16 0 191 0 79 0.00 0 90 0.16 0 95 0 39 0.00 0 45 -0.93 0 47 0 19 0.00 0 22 -0.93 0 23 0 11 2.40 0 13 0.00 0 14 | n N Error (%) n N Error (%) n N Error (%) 2 217 0.08 2 248 -0.17 3 64 0.70 2 159 0.00 2 181 0.16 2 191 0.00 2 79 0.00 2 90 0.16 2 95 0.00 1 159 0.00 1 181 0.16 1 191 0.00 1 79 0.00 1 181 0.16 1 95 0.00 0 159 0.00 0 181 0.16 0 191 0.00 0 79 0.00 0 45 -0.93 0 47 0.00 0 19 0.00 0 22 -0.93 0 23 0.00 0 19 0.00 0 13 0.00 0 14 -1.70 </td <td>n N Error (%) n (%) n 2 217 0.08 2 248 -0.17 3 64 0.70 3 2 159 0.00 2 181 0.16 2 95 0.00 2 1 159 0.00 1 181 0.16 1 191 0.00 0 0 159 0.00 0 181 0.16 0 191 0.00 0 0 39 0.00 0 45 -0.93 <t< td=""><td>n N Error (%) n N Error (%) n N Error (%) n N Error (%) n N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N 2 207 207 207 207 207 200 1 103 103 103 103 103 103 103 103 103 103 103 103 <t< td=""></t<></td></t<></td> | n N Error (%) (%) n 2 217 0.08 2 248 -0.17 3 64 0.70 3 2 159 0.00 2 181 0.16 2 95 0.00 2 1 159 0.00 1 181 0.16 1 191 0.00 0 0 159 0.00 0 181 0.16 0 191 0.00 0 0 39 0.00 0 45 -0.93 <t< td=""><td>n N Error (%) n N Error (%) n N Error (%) n N Error (%) n N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N 2 207 207 207 207 207 200 1 103 103 103 103 103 103 103 103 103 103 103 103 <t< td=""></t<></td></t<> | n N Error (%) n N Error (%) n N Error (%) n N Error (%) n N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N N 2 207 207 207 207 207 200 1 103 103 103 103 103 103 103 103 103 103 103 103 <t< td=""></t<> | | # Operating Frequency φ (MHz) | | | 17.2032 | | | 18 | | | 19.6608 | | | 20 | | | |------------------|---|---------|--------------|---|-----|--------------|---|---------|--------------|---|-----|--------------|--| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | | 110 | 3 | 75 | 0.48 | 3 | 79 | -0.12 | 3 | 86 | 0.31 | 3 | 88 | -0.25 | | | 150 | 2 | 223 | 0.00 | 2 | 233 | 0.16 | 2 | 255 | 0.00 | 3 | 64 | 0.16 | | | 300 | 2 | 111 | 0.00 | 2 | 116 | 0.16 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | | | 600 | 1 | 223 | 0.00 | 1 | 233 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | | 1200 | 1 | 111 | 0.00 | 1 | 116 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | | 2400 | 0 | 223 | 0.00 | 0 | 233 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | | 4800 | 0 | 111 | 0.00 | 0 | 116 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | | 9600 | 0 | 55 | 0.00 | 0 | 58 | -0.69 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | | 19200 | 0 | 27 | 0.00 | 0 | 28 | 1.02 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | | 31250 | 0 | 16 | 1.20 | 0 | 17 | 0.00 | 0 | 19 | -1.70 | 0 | 19 | 0.00 | | | 38400 | 0 | 13 | 0.00 | 0 | 14 | -2.34 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | ## Operating Frequency $\phi$ (MHz) | | 25 | | | | 30 | | | 33 | | <b>34</b> * | | | |------------------|----|-----|--------------|---|-----|--------------|---|-----|--------------|-------------|-----|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 110 | 3 | 110 | -0.02 | 3 | 132 | 0.13 | 3 | 145 | 0.33 | 3 | 150 | -0.05 | | 150 | 3 | 80 | -0.47 | 3 | 97 | -0.35 | 3 | 106 | 0.39 | 3 | 110 | -0.29 | | 300 | 2 | 162 | 0.15 | 2 | 194 | 0.16 | 2 | 214 | -0.07 | 2 | 220 | 0.16 | | 600 | 2 | 80 | -0.47 | 2 | 97 | -0.35 | 2 | 106 | 0.39 | 2 | 110 | -0.29 | | 1200 | 1 | 162 | 0.15 | 1 | 194 | 0.16 | 1 | 214 | -0.07 | 1 | 220 | 0.16 | | 2400 | 1 | 80 | -0.47 | 1 | 97 | -0.35 | 1 | 106 | 0.39 | 1 | 110 | -0.29 | | 4800 | 0 | 162 | 0.15 | 0 | 194 | 0.16 | 0 | 214 | -0.07 | 0 | 220 | 0.16 | | 9600 | 0 | 80 | -0.47 | 0 | 97 | -0.35 | 0 | 106 | 0.39 | 0 | 110 | -0.29 | | 19200 | 0 | 40 | -0.76 | 0 | 48 | -0.35 | 0 | 53 | -0.54 | 0 | 54 | 0.62 | | 31250 | 0 | 24 | 0.00 | 0 | 29 | 0.00 | 0 | 32 | 0.00 | 0 | 33 | 0.00 | | 38400 | 0 | 19 | 1.73 | 0 | 23 | 1.73 | 0 | 26 | -0.54 | 0 | 27 | -1.18 | Note: \*Supported on the H8S/2378 and H8S/2378R only. Table 15.4 Maximum Bit Rate for Each Frequency (Asynchronous Mode) | φ (MHz) | Maximum Bit Rate (bit/s) | n | N | | |---------|--------------------------|---|---|--| | 8 | 250000 | 0 | 0 | | | 9.8304 | 307200 | 0 | 0 | | | 10 | 312500 | 0 | 0 | | | 12 | 375000 | 0 | 0 | | | 12.288 | 384000 | 0 | 0 | | | 14 | 437500 | 0 | 0 | | | 14.7456 | 460800 | 0 | 0 | | | 16 | 500000 | 0 | 0 | | | 17.2032 | 537600 | 0 | 0 | | | 18 | 562500 | 0 | 0 | | | 19.6608 | 614400 | 0 | 0 | | | 20 | 625000 | 0 | 0 | | | 25 | 781250 | 0 | 0 | | | 30 | 937500 | 0 | 0 | | | 33 | 1031250 | 0 | 0 | | | 34* | 1062500 | 0 | 0 | | Note: \*Supported on the H8S/2378 and H8S/2378R only. Table 15.5 Maximum Bit Rate with External Clock Input (Asynchronous Mode) | φ (MHz) | External Input Clock (MHz) | Maximum Bit Rate (bit/s) | |---------|----------------------------|--------------------------| | 8 | 2.0000 | 125000 | | 9.8304 | 2.4576 | 153600 | | 10 | 2.5000 | 156250 | | 12 | 3.0000 | 187500 | | 12.288 | 3.0720 | 192000 | | 14 | 3.5000 | 218750 | | 14.7456 | 3.6864 | 230400 | | 16 | 4.0000 | 250000 | | 17.2032 | 4.3008 | 268800 | | 18 | 4.5000 | 281250 | | 19.6608 | 4.9152 | 307200 | | 20 | 5.0000 | 312500 | | 25 | 6.2500 | 390625 | | 30 | 7.5000 | 468750 | | 33 | 8.2500 | 515625 | | 34* | 8.5000 | 531250 | Note: \*Supported on the H8S/2378 and H8S/2378R only. Table 15.6 BRR Settings for Various Bit Rates (Clocked Synchronous Mode) Operating Frequency $\phi$ (MHz) | | | | | | | <b>U</b> | p 0. a | 9 | 994 | σσ, φ | <b>,</b> | -, | | | | | |---------|----------|-----|---|-----|---|----------|--------|-----|-----|-------|----------|-----|---|-----|---|------------------| | Bit Rat | <u>—</u> | 8 | | 10 | | 16 | | 20 | | 25 | | 30 | | 33 | ; | 34* <sup>1</sup> | | (bit/s) | n | N | n | N | n | N | n | N | n | N | n | N | n | N | n | N | | 110 | | | | | | | | | | | | | | | | | | 250 | 3 | 124 | _ | _ | 3 | 249 | | | | | | | | | | | | 500 | 2 | 249 | _ | _ | 3 | 124 | _ | _ | | | 3 | 233 | | | | | | 1 k | 2 | 124 | _ | _ | 2 | 249 | _ | _ | 3 | 97 | 3 | 116 | 3 | 128 | 3 | 132 | | 2.5 k | 1 | 199 | 1 | 249 | 2 | 99 | 2 | 124 | 2 | 155 | 2 | 187 | 2 | 205 | 2 | 212 | | 5 k | 1 | 99 | 1 | 124 | 1 | 199 | 1 | 249 | 2 | 77 | 2 | 93 | 2 | 102 | 2 | 105 | | 10 k | 0 | 199 | 0 | 249 | 1 | 99 | 1 | 124 | 1 | 155 | 1 | 187 | 1 | 205 | 1 | 212 | | 25 k | 0 | 79 | 0 | 99 | 0 | 159 | 0 | 199 | 0 | 249 | 1 | 74 | 1 | 82 | 1 | 84 | | 50 k | 0 | 39 | 0 | 49 | 0 | 79 | 0 | 99 | 0 | 124 | 0 | 149 | 0 | 164 | 0 | 169 | | 100 k | 0 | 19 | 0 | 24 | 0 | 39 | 0 | 49 | 0 | 62 | 0 | 74 | 0 | 82 | 0 | 84 | | 250 k | 0 | 7 | 0 | 9 | 0 | 15 | 0 | 19 | 0 | 24 | 0 | 29 | 0 | 32 | 0 | 33 | | | | | | | | | | | | | | | | | | | ## Operating Frequency φ (MHz) | Bit Rat | e | 8 | | 10 | | 16 | | 20 | | 25 | | 30 | | 33 | 3 | 34* <sup>1</sup> | |---------|---|---|---|----|---|----|---|----|---|----|---|----|---|----|---|------------------| | (bit/s) | n | N | n | N | n | N | n | N | n | N | n | N | n | N | n | N | | 500 k | 0 | 3 | 0 | 4 | 0 | 7 | 0 | 9 | _ | _ | 0 | 14 | _ | _ | 0 | 16 | | 1 M | 0 | 1 | | | 0 | 3 | 0 | 4 | _ | _ | _ | _ | _ | _ | _ | _ | | 2.5 M | | | 0 | 0* | | | 0 | 1 | _ | _ | 0 | 2 | _ | _ | _ | _ | | 5 M | | | | | | | 0 | 0* | _ | _ | | | _ | | _ | _ | Legend: Blank: Cannot be set. —: Can be set, but there will be a degree of error. \*: Continuous transfer is not possible. Note: 1. Supported on the H8S/2378 and H8S/2378R only. Table 15.7 Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) | φ (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | φ (MHz) | External Input<br>Clock (MHz) | Maximum Bit<br>Rate (bit/s) | |---------|-------------------------------|-----------------------------|---------|-------------------------------|-----------------------------| | 8 | 1.3333 | 1333333.3 | 20 | 3.3333 | 3333333.3 | | 10 | 1.6667 | 1666666.7 | 25 | 4.1667 | 4166666.7 | | 12 | 2.0000 | 2000000.0 | 30 | 5.0000 | 5000000.0 | | 14 | 2.3333 | 2333333.3 | 33 | 5.5000 | 5500000.0 | | 16 | 2.6667 | 2666666.7 | 34* | 5.6667 | 5666666.7 | | 18 | 3.0000 | 3000000.0 | | | | Note: \*Supported on the H8S/2378 and H8S/2378R only. Table 15.8 Examples of Bit Rate for Various BRR Settings (Smart Card Interface Mode) (when n = 0 and S = 372) | Operating Freq | uency o | (MHz) | |----------------|---------|-------| |----------------|---------|-------| | | | 10.0 | 0 | | 10.71 | 36 | | 13.0 | 0 | | 14.28 | 348 | |----------|---|------|-------|---|-------|-------|---|------|-------|---|-------|-------| | Bit Rate | | N | Error | | N | Error | | N | Error | | N. | Error | | (bit/s) | n | N | (%) | n | N | (%) | n | N | (%) | n | N | (%) | | 9600 | 0 | 1 | 30.00 | 0 | 1 | 25.00 | 0 | 1 | 8.99 | 0 | 1 | 0.00 | ## Operating Frequency $\phi$ (MHz) | | | 16.0 | 00 | | 18.0 | 00 | | 20.0 | 0 | | 25.0 | 00 | |------------------|---|------|--------------|---|------|--------------|---|------|--------------|---|------|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 9600 | 0 | 1 | 12.01 | 0 | 2 | 15.99 | 0 | 2 | 6.66 | 0 | 3 | 12.49 | ## Operating Frequency $\phi$ (MHz) | | | 30.0 | 00 | | 33.0 | 0 | | 34.00 | * | |------------------|---|------|--------------|---|------|--------------|---|-------|--------------| | Bit Rate (bit/s) | n | N | Error<br>(%) | n | N | Error<br>(%) | n | N | Error<br>(%) | | 9600 | 0 | 3 | 5.01 | 0 | 4 | 7.59 | 0 | 4 | 4.79 | Note: \*Supported on the H8S/2378 and H8S/2378R only. Table 15.9 Maximum Bit Rate at Various Frequencies (Smart Card Interface Mode) (when S=372) | φ (MHz) | Maximum Bit Rate (bit/s) | n | N | φ (MHz) | Maximum Bit Rate (bit/s) | n | N | |---------|--------------------------|---|---|---------|--------------------------|---|---| | 10.00 | 13441 | 0 | 0 | 20.00 | 26882 | 0 | 0 | | 10.7136 | 14400 | 0 | 0 | 25.00 | 33602 | 0 | 0 | | 13.00 | 17473 | 0 | 0 | 30.00 | 40323 | 0 | 0 | | 14.2848 | 19200 | 0 | 0 | 33.00 | 44355 | 0 | 0 | | 16.00 | 21505 | 0 | 0 | 34.00* | 45699 | 0 | 0 | | 18.00 | 24194 | 0 | 0 | | | | | Note: \*Supported on the H8S/2378 and H8S/2378R only. # 15.3.10 IrDA Control Register (IrCR) IrCR selects the function of SCI\_0. | Bit | Bit Name | Initial Value | R/W | Description | |---------|------------------|---------------|------------|--------------------------------------------------------------------------------------------------| | 7 | IrE | 0 | R/W | IrDA Enable | | | | | | Specifies normal SCI mode or IrDA mode for SCI_0 input/output. | | | | | | 0: Pins TxD0/IrTxD and RxD0/IrRxD function as TxD0 and RxD0 | | | | | | 1: Pins TxD0/IrTxD and RxD0/IrRxD function as IrTxD and IrRxD | | 6 | IrCKS2 | 0 | R/W | IrDA Clock Select 2 to 0 | | 5<br>4 | IrCKS1<br>IrCKS0 | 0<br>0 | R/W<br>R/W | Specifies the high pulse width in IrTxD output pulse encoding when the IrDA function is enabled. | | | | | | 000: Pulse width = $B \times 3/16$ (3/16 of bit rate) | | | | | | 001: Pulse width = $\phi/2$ | | | | | | 010: Pulse width = $\phi/4$ | | | | | | 011: Pulse width = $\phi/8$ | | | | | | 100: Pulse width = $\phi/16$ | | | | | | 101: Pulse width = φ/32 | | | | | | 110: Pulse width = $\phi/64$ | | | | | | 111: Pulse width = φ/128 | | 3 | _ | All 0 | _ | Reserved | | to<br>0 | | | | These bits are always read as 0 and cannot be modified. | # 15.3.11 Serial Extension Mode Register (SEMR) SEMR selects the clock source in asynchronous mode. The basic clock can be automatically set by selecting the average transfer rate. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|---------------------------------------------------------------------------------------------------| | 7 | _ | Undefined | _ | Reserved | | to<br>4 | | | | If these bits are read, an undefined value will be returned and cannot be modified. | | 3 | ABCS | 0 | R/W | Asynchronous basic clock selection (valid only in asynchronous mode) | | | | | | Selects the basic clock for 1-bit period in asynchronous mode. | | | | | | <ol> <li>Operates on a basic clock with a frequency of<br/>16 times the transfer rate.</li> </ol> | | | | | | <ol> <li>Operates on a basic clock with a frequency of 8<br/>times the transfer rate.</li> </ol> | | Bit | Bit Name | Initial Value | R/W | Description | | |-----|--------------|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | ACS2<br>ACS1 | 0 | R/W<br>R/W | Asynchronous clock source selection (valid when CKE1 = 1 in asynchronous mode) | | | 0 | ACS0 | 0 | R/W | Selects the clock source for the average transfer rate. | | | | | | | The basic clock can be automatically set by selecting the average transfer rate in spite of the value of ABCS. | | | | | | | 000: External clock input | | | | | | | <ul> <li>Selects 115.152 kbps which is the average transfer rate dedicated for φ= 10.667 MHz.</li> <li>(Operates on a basic clock with a frequency of 16 times the transfer rate.)</li> </ul> | | | | | | | <ul> <li>Selects 460.606 kbps which is the average transfer rate dedicated for φ= 10.667 MHz.</li> <li>(Operates on a basic clock with a frequency of 8 times the transfer rate.)</li> </ul> | | | | | | | <ul> <li>Selects 720 kbps which is the average transfer rate dedicated for φ = 32 MHz.</li> <li>(Operates on a basic clock with a frequency of 16 times the transfer rate.)</li> </ul> | | | | | | | 100: Reserved | | | | | | | 101: Selects 115.196 kbps which is the average transfer rate dedicated for $\phi$ = 16 MHz (Operates on a basic clock with a frequency of 16 times the transfer rate.) | | | | | | | 110: Selects 460.784 kbps which is the average transfer rate dedicated for $\phi$ = 16 MHz (Operates on a basic clock with a frequency of 16 times the transfer rate.) | | | | | | | <ul> <li>111: Selects 720 kbps which is the average transfer rate dedicated for φ = 16 MHz (Operates on a basic clock with a frequency of 8 times the transfer rate.)</li> </ul> | | | | | | | Note that the average transfer rate does not correspond to the frequency other than 10.667, 16, or 32 MHz. | | | | | | | | | ## 15.4 Operation in Asynchronous Mode Figure 15.2 shows the general format for asynchronous serial communication. One frame consists of a start bit (low level), followed by transfer data, a parity bit, and finally stop bits (high level). In asynchronous serial communication, the transmission line is usually held in the mark state (high level). The SCI monitors the transmission line, and when it goes to the space state (low level), recognizes a start bit and starts serial communication. In asynchronous serial communication, the communication line is usually held in the mark state (high level). The SCI monitors the communication line, and when it goes to the space state (low level), recognizes a start bit and starts serial communication. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication. Both the transmitter and the receiver also have a double-buffered structure, so that data can be read or written during transmission or reception, enabling continuous data transfer. Figure 15.2 Data Format in Asynchronous Communication (Example with 8-Bit Data, Parity, Two Stop Bits) #### 15.4.1 Data Transfer Format Table 15.10 shows the data transfer formats that can be used in asynchronous mode. Any of 12 transfer formats can be selected according to the SMR setting. For details on the multiprocessor bit, refer to section 15.5, Multiprocessor Communication Function. **Table 15.10 Serial Transfer Formats (Asynchronous Mode)** | SMR Settings | | | | Serial Transfer Format and Frame Length | | | |--------------|----|----|------|-----------------------------------------|--|--| | CHR | PE | MP | STOP | 1 2 3 4 5 6 7 8 9 10 11 12 | | | | 0 | 0 | 0 | 0 | S 8-bit data STOP | | | | 0 | 0 | 0 | 1 | S 8-bit data STOP STOP | | | | 0 | 1 | 0 | 0 | S 8-bit data P STOP | | | | 0 | 1 | 0 | 1 | S 8-bit data P STOPSTOP | | | | 1 | 0 | 0 | 0 | S 7-bit data STOP | | | | 1 | 0 | 0 | 1 | S 7-bit data STOP STOP | | | | 1 | 1 | 0 | 0 | S 7-bit data P STOP | | | | 1 | 1 | 0 | 1 | S 7-bit data P STOP STOP | | | | 0 | _ | 1 | 0 | S 8-bit data MPB STOP | | | | 0 | | 1 | 1 | S 8-bit data MPB STOP STOP | | | | 1 | _ | 1 | 0 | S 7-bit data MPB STOP | | | | 1 | _ | 1 | 1 | S 7-bit data MPB STOP STOP | | | Legend: S : Start bit STOP : Stop bit P : Parity bit MPB : Multiprocessor bit ### 15.4.2 Receive Data Sampling Timing and Reception Margin in Asynchronous Mode In asynchronous mode, the SCI operates on a basic clock with a frequency of 16 times the bit rate. In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs internal synchronization. Receive data is latched at the middle of each bit by sampling the data at the rising edge of the 8th pulse of the basic clock as shown in figure 15.3. Thus the reception margin in asynchronous mode is given by formula (1) below. $$M = \{ (0.5 - \frac{1}{2N}) - (L - 0.5) F - \frac{|D - 0.5|}{N} (1 + F) \} \times 100 [\%]$$ ... Formula (1) Where M: Reception Margin N: Ratio of bit rate to clock (N = 16) D: Clock duty cycle (D = 0.5 to 1.0) L: Frame length (L = 9 to 12) F: Absolute value of clock rate deviation Assuming values of F = 0 and D = 0.5 in formula (1), a reception margin is given by formula below. $$M = \{0.5 - 1/(2 \times 16)\} \times 100 \, [\%] = 46.875\%$$ However, this is only the computed value, and a margin of 20% to 30% should be allowed in system design. Figure 15.3 Receive Data Sampling Timing in Asynchronous Mode #### 15.4.3 Clock Either an internal clock generated by the on-chip baud rate generator or an external clock input at the SCK pin can be selected as the SCI's serial clock, according to the setting of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR. When an external clock is input at the SCK pin, the clock frequency should be 16 times the bit rate used. When the SCI is operated on an internal clock, the clock can be output from the SCK pin. The frequency of the clock output in this case is equal to the bit rate, and the phase is such that the rising edge of the clock is in the middle of the transmit data, as shown in figure 15.4. Figure 15.4 Relation between Output Clock and Transfer Data Phase (Asynchronous Mode) ### 15.4.4 SCI Initialization (Asynchronous Mode) Before transmitting and receiving data, you should first clear the TE and RE bits in SCR to 0, then initialize the SCI as shown in figure 15.5. When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change. When the TE bit is cleared to 0, the TDRE flag is set to 1. Note that clearing the RE bit to 0 does not initialize the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. When the external clock is used in asynchronous mode, the clock must be supplied even during initialization. Figure 15.5 Sample SCI Initialization Flowchart #### 15.4.5 Data Transmission (Asynchronous Mode) Figure 15.6 shows an example of the operation for transmission in asynchronous mode. In transmission, the SCI operates as described below. - 1. The SCI monitors the TDRE flag in SSR, and if is cleared to 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - 2. After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit is set to 1 at this time, a transmit data empty interrupt request (TXI) is generated. Because the TXI interrupt routine writes the next transmit data to TDR before transmission of the current transmit data has finished, continuous transmission can be enabled. - 3. Data is sent from the TxD pin in the following order: start bit, transmit data, parity bit or multiprocessor bit (may be omitted depending on the format), and stop bit. - 4. The SCI checks the TDRE flag at the timing for sending the stop bit. - 5. If the TDRE flag is 0, the data is transferred from TDR to TSR, the stop bit is sent, and then serial transmission of the next frame is started. - 6. If the TDRE flag is 1, the TEND flag in SSR is set to 1, the stop bit is sent, and then the "mark state" is entered in which 1 is output. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. Figure 15.7 shows a sample flowchart for transmission in asynchronous mode. Figure 15.6 Example of Operation in Transmission in Asynchronous Mode (Example with 8-Bit Data, Parity, One Stop Bit) Figure 15.7 Sample Serial Transmission Flowchart ### 15.4.6 Serial Data Reception (Asynchronous Mode) Figure 15.8 shows an example of the operation for reception in asynchronous mode. In serial reception, the SCI operates as described below. - 1. The SCI monitors the communication line, and if a start bit is detected, performs internal synchronization, receives receive data in RSR, and checks the parity bit and stop bit. - 2. If an overrun error (when reception of the next data is completed while the RDRF flag is still set to 1) occurs, the ORER bit in SSR is set to 1. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. Receive data is not transferred to RDR. The RDRF flag remains to be set to 1. - 3. If a parity error is detected, the PER bit in SSR is set to 1 and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. - 4. If a framing error (when the stop bit is 0) is detected, the FER bit in SSR is set to 1 and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. - 5. If reception finishes successfully, the RDRF bit in SSR is set to 1, and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an RXI interrupt request is generated. Because the RXI interrupt routine reads the receive data transferred to RDR before reception of the next receive data has finished, continuous reception can be enabled. Figure 15.8 Example of SCI Operation in Reception (Example with 8-Bit Data, Parity, One Stop Bit) Table 15.11 shows the states of the SSR status flags and receive data handling when a receive error is detected. If a receive error is detected, the RDRF flag retains its state before receiving data. Reception cannot be resumed while a receive error flag is set to 1. Accordingly, clear the ORER, FER, PER, and RDRF bits to 0 before resuming reception. Figure 15.9 shows a sample flowchart for serial data reception. Table 15.11 SSR Status Flags and Receive Data Handling ### SSR Status Flag | RDRF* | ORER | FER | PER | Receive Data | Receive Error Type | |-------|------|-----|-----|--------------------|----------------------------------------------| | 1 | 1 | 0 | 0 | Lost | Overrun error | | 0 | 0 | 1 | 0 | Transferred to RDR | Framing error | | 0 | 0 | 0 | 1 | Transferred to RDR | Parity error | | 1 | 1 | 1 | 0 | Lost | Overrun error + framing error | | 1 | 1 | 0 | 1 | Lost | Overrun error + parity error | | 0 | 0 | 1 | 1 | Transferred to RDR | Framing error + parity error | | 1 | 1 | 1 | 1 | Lost | Overrun error + framing error + parity error | Note: \*The RDRF flag retains its state before data reception. Figure 15.9 Sample Serial Reception Data Flowchart (1) Figure 15.9 Sample Serial Reception Data Flowchart (2) ## 15.5 Multiprocessor Communication Function Use of the multiprocessor communication function enables data transfer to be performed among a number of processors sharing communication lines by means of asynchronous serial communication using the multiprocessor format, in which a multiprocessor bit is added to the transfer data. When multiprocessor communication is carried out, each receiving station is addressed by a unique ID code. The serial communication cycle consists of two component cycles: an ID transmission cycle which specifies the receiving station, and a data transmission cycle to the specified receiving station. The multiprocessor bit is used to differentiate between the ID transmission cycle and the data transmission cycle. If the multiprocessor bit is 1, the cycle is an ID transmission cycle, and if the multiprocessor bit is 0, the cycle is a data transmission cycle. Figure 15.10 shows an example of inter-processor communication using the multiprocessor format. The transmitting station first sends communication data with a 1 multiprocessor bit added to the ID code of the receiving station. It then sends transmit data as data with a 0 multiprocessor bit added. When data with a 1 multiprocessor bit is received, the receiving station compares that data with its own ID. The station whose ID matches then receives the data sent next. Stations whose ID does not match continue to skip data until data with a 1 multiprocessor bit is again received. The SCI uses the MPIE bit in SCR to implement this function. When the MPIE bit is set to 1, transfer of receive data from RSR to RDR, error flag detection, and setting the SSR status flags, RDRF, FER, and ORER to 1 are inhibited until data with a 1 multiprocessor bit is received. On reception of receive character with a 1 multiprocessor bit, the MPBR bit in SSR is set to 1 and the MPIE bit is automatically cleared, thus normal reception is resumed. If the RIE bit in SCR is set to 1 at this time, an RXI interrupt is generated. When the multiprocessor format is selected, the parity bit setting is invalid. All other bit settings are the same as those in normal asynchronous mode. The clock used for multiprocessor communication is the same as that in normal asynchronous mode. Figure 15.10 Example of Communication Using Multiprocessor Format (Transmission of Data H'AA to Receiving Station A) ## 15.5.1 Multiprocessor Serial Data Transmission Figure 15.11 shows a sample flowchart for multiprocessor serial data transmission. For an ID transmission cycle, set the MPBT bit in SSR to 1 before transmission. For a data transmission cycle, clear the MPBT bit in SSR to 0 before transmission. All other SCI operations are the same as those in asynchronous mode. Figure 15.11 Sample Multiprocessor Serial Transmission Flowchart ### 15.5.2 Multiprocessor Serial Data Reception Figure 15.13 shows a sample flowchart for multiprocessor serial data reception. If the MPIE bit in SCR is set to 1, data is skipped until data with a 1 multiprocessor bit is received. On receiving data with a 1 multiprocessor bit, the receive data is transferred to RDR. An RXI interrupt request is generated at this time. All other SCI operations are the same as in asynchronous mode. Figure 15.12 shows an example of SCI operation for multiprocessor format reception. Figure 15.12 Example of SCI Operation in Reception (Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit) Figure 15.13 Sample Multiprocessor Serial Reception Flowchart (1) Figure 15.13 Sample Multiprocessor Serial Reception Flowchart (2) ## 15.6 Operation in Clocked Synchronous Mode Figure 15.14 shows the general format for clocked synchronous communication. In clocked synchronous mode, data is transmitted or received in synchronization with clock pulses. One character of communication data consists of 8-bit data. In clocked synchronous serial communication, data on the transmission line is output from one falling edge of the serial clock to the next. In clocked synchronous mode, the SCI receives data in synchronization with the rising edge of the serial clock. After 8-bit data is output, the transmission line holds the MSB state. In clocked synchronous mode, no parity or multiprocessor bit is added. Inside the SCI, the transmitter and receiver are independent units, enabling full-duplex communication by use of a common clock. Both the transmitter and the receiver also have a double-buffered structure, so that data can be read or written during transmission or reception, enabling continuous data transfer. Figure 15.14 Data Format in Clocked Synchronous Communication (For LSB-First) #### 15.6.1 Clock Either an internal clock generated by the on-chip baud rate generator or an external synchronization clock input at the SCK pin can be selected, according to the setting of CKE1 and CKE0 bits in SCR. When the SCI is operated on an internal clock, the serial clock is output from the SCK pin. Eight serial clock pulses are output in the transfer of one character, and when no transfer is performed the clock is fixed high. ### 15.6.2 SCI Initialization (Clocked Synchronous Mode) Before transmitting and receiving data, you should first clear the TE and RE bits in SCR to 0, then initialize the SCI as described in a sample flowchart in figure 15.15. When the operating mode, transfer format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change. When the TE bit is cleared to 0, the TDRE flag is set to 1. Note that clearing the RE bit to 0 does not change the contents of the RDRF, PER, FER, and ORER flags, or the contents of RDR. Figure 15.15 Sample SCI Initialization Flowchart ### 15.6.3 Serial Data Transmission (Clocked Synchronous Mode) Figure 15.16 shows an example of SCI operation for transmission in clocked synchronous mode. In serial transmission, the SCI operates as described below. - 1. The SCI monitors the TDRE flag in SSR, and if is 0, recognizes that data has been written to TDR, and transfers the data from TDR to TSR. - 2. After transferring data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmission. If the TIE bit in SCR is set to 1 at this time, a TXI interrupt request is generated. Because the TXI interrupt routine writes the next transmit data to TDR before transmission of the current transmit data has finished, continuous transmission can be enabled. - 3. 8-bit data is sent from the TxD pin synchronized with the output clock when output clock mode has been specified and synchronized with the input clock when use of an external clock has been specified. - 4. The SCI checks the TDRE flag at the timing for sending the MSB. - 5. If the TDRE flag is cleared to 0, data is transferred from TDR to TSR, and serial transmission of the next frame is started. - 6. If the TDRE flag is set to 1, the TEND flag in SSR is set to 1, and the TxD pin maintains the output state of the last bit. If the TEIE bit in SCR is set to 1 at this time, a TEI interrupt request is generated. The SCK pin is fixed high. Figure 15.17 shows a sample flowchart for serial data transmission. Even if the TDRE flag is cleared to 0, transmission will not start while a receive error flag (ORER, FER, or PER) is set to 1. Make sure to clear the receive error flags to 0 before starting transmission. Note that clearing the RE bit to 0 does not clear the receive error flags. Figure 15.16 Sample SCI Transmission Operation in Clocked Synchronous Mode Figure 15.17 Sample Serial Transmission Flowchart #### 15.6.4 Serial Data Reception (Clocked Synchronous Mode) Figure 15.18 shows an example of SCI operation for reception in clocked synchronous mode. In serial reception, the SCI operates as described below. - 1. The SCI performs internal initialization in synchronization with a synchronization clock input or output, starts receiving data, and stores the received data in RSR. - 2. If an overrun error (when reception of the next data is completed while the RDRF flag is still set to 1) occurs, the ORER bit in SSR is set to 1. If the RIE bit in SCR is set to 1 at this time, an ERI interrupt request is generated. Receive data is not transferred to RDR. The RDRF flag remains to be set to 1. - 3. If reception finishes successfully, the RDRF bit in SSR is set to 1, and receive data is transferred to RDR. If the RIE bit in SCR is set to 1 at this time, an RXI interrupt request is generated. Because the RXI interrupt routine reads the receive data transferred to RDR before reception of the next receive data has finished, continuous reception can be enabled. Figure 15.18 Example of SCI Operation in Reception Transfer cannot be resumed while a receive error flag is set to 1. Accordingly, clear the ORER, FER, PER, and RDRF bits to 0 before resuming reception. Figure 15.19 shows a sample flowchart for serial data reception. Figure 15.19 Sample Serial Reception Flowchart # 15.6.5 Simultaneous Serial Data Transmission and Reception (Clocked Synchronous Mode) Figure 15.20 shows a sample flowchart for simultaneous serial transmit and receive operations. The following procedure should be used for simultaneous serial data transmit and receive operations after the SCI is initialized. To switch from transmit mode to simultaneous transmit and receive mode, after checking that the SCI has finished transmission and the TDRE and TEND flags are set to 1, clear TE to 0. Then simultaneously set TE and RE to 1 with a single instruction. To switch from receive mode to simultaneous transmit and receive mode, after checking that the SCI has finished reception, clear RE to 0. Then after checking that the RDRF and receive error flags (ORER, FER, and PER) are cleared to 0, simultaneously set TE and RE to 1 with a single instruction. Figure 15.20 Sample Flowchart of Simultaneous Serial Transmit and Receive Operations ## 15.7 Operation in Smart Card Interface Mode The SCI supports an IC card (Smart Card) interface conforming to ISO/IEC 7816-3 (Identification Card) as a serial communication interface extension function. Switching between the normal serial communication interface and the Smart Card interface is carried out by means of a register setting. #### 15.7.1 Pin Connection Example Figure 15.21 shows an example of connection with the Smart Card. In communication with an IC card, since both transmission and reception are carried out on a single data transmission line, the TxD pin and RxD pin should be connected with the LSI pin. The data transmission line should be pulled up to the $V_{\rm CC}$ power supply with a resistor. If an IC card is not connected, and the TE and RE bits are both set to 1, closed transmission/reception is possible, enabling self-diagnosis to be carried out. When the clock generated on the SCI is used by an IC card, the SCK pin output is input to the CLK pin of the IC card. This LSI port output is used as the reset signal. Figure 15.21 Schematic Diagram of Smart Card Interface Pin Connections #### 15.7.2 Data Format (Except for Block Transfer Mode) Figure 15.22 shows the transfer data format in Smart Card interface mode. - One frame consists of 8-bit data plus a parity bit in asynchronous mode. - In transmission, a guard time of at least 2 etu (Elementary Time Unit: time for transfer of 1 bit) is left between the end of the parity bit and the start of the next frame. - If a parity error is detected during reception, a low error signal level is output for one etu period, 10.5 etu after the start bit. - If an error signal is sampled during transmission, the same data is retransmitted automatically after the elapse of 2 etu or longer. Figure 15.22 Normal Smart Card Interface Data Format Data transfer with the types of IC cards (direct convention and inverse convention) are performed as described in the following. Figure 15.23 Direct Convention (SDIR = SINV = $O/\overline{E} = 0$ ) As in the above sample start character, with the direct convention type, the logic 1 level corresponds to state Z and the logic 0 level to state A, and transfer is performed in LSB-first order. The start character data above is H'3B. For the direct convention type, clear the SDIR and SINV bits in SCMR to 0. According to the Smart Card regulations, clear the $O/\overline{E}$ bit in SMR to 0 to select even parity mode. Figure 15.24 Inverse Convention (SDIR = SINV = $O/\overline{E} = 1$ ) With the inverse convention type, the logic 1 level corresponds to state A and the logic 0 level to state Z, and transfer is performed in MSB-first order. The start character data above is H'3F. For the inverse convention type, set the SDIR and SINV bits in SCMR to 1. According to the Smart Card regulations, even parity mode is the logic 0 level of the parity bit, and corresponds to state Z. In this LSI, the SINV bit inverts only data bits D7 to D0. Therefore, set the $O/\overline{E}$ bit in SMR to 1 to invert the parity bit for both transmission and reception. #### 15.7.3 Block Transfer Mode Operation in block transfer mode is the same as that in normal Smart Card interface, except for the following points. - In reception, though the parity check is performed, no error signal is output even if an error is detected. However, the PER bit in SSR is set to 1 and must be cleared before receiving the parity bit of the next frame. - In transmission, a guard time of at least 1 etu is left between the end of the parity bit and the start of the next frame. - In transmission, because retransmission is not performed, the TEND flag is set to 1, 11.5 etu after transmission start. - As with the normal Smart Card interface, the ERS flag indicates the error signal status, but since error signal transfer is not performed, this flag is always cleared to 0. #### 15.7.4 Receive Data Sampling Timing and Reception Margin Only the internal clock generated by the on-chip baud rate generator is used as transmit/receive clock in Smart Card interface. In Smart Card interface mode, the SCI operates on a basic clock with a frequency of 32, 64, 372, or 256 times the bit rate (fixed at 16 times in normal asynchronous mode) as determined by bits BCP1 and BCP0. In reception, the SCI samples the falling edge of the start bit using the basic clock, and performs internal synchronization. As shown in figure 15.25, by sampling receive data at the rising-edge of the 16th, 32nd, 186th, or 128th pulse of the basic clock, data can be latched at the middle of the bit. The reception margin is given by the following formula. $$M = \left| (0.5 - \frac{1}{2N}) - (L - 0.5) F - \frac{\left| D - 0.5 \right|}{N} (1 + F) \right| \times 100 [\%]$$ Where M: Reception margin (%) N: Ratio of bit rate to clock (N = 32, 64, 372, and 256) D: Clock duty cycle (D = 0 to 1.0) L: Frame length (L = 10) F: Absolute value of clock frequency deviation Assuming values of F = 0, D = 0.5 and N = 372 in the above formula, the reception margin formula is as follows. $$M = (0.5 - 1/2 \times 372) \times 100\%$$ $$= 49.866\%$$ Rev. 4.00, 02/04, page 734 of 1088 Figure 15.25 Receive Data Sampling Timing in Smart Card Mode (Using Clock of 372 Times the Bit Rate) #### 15.7.5 Initialization Before transmitting and receiving data, initialize the SCI as described below. Initialization is also necessary when switching from transmit mode to receive mode, or vice versa. - 1. Clear the TE and RE bits in SCR to 0. - 2. Clear the error flags ERS, PER, and ORER in SSR to 0. - 3. Set the GM, BLK, O/E, BCP1, BCP0, CKS1, and CKS0 bits in SMR. Set the PE bit to 1. - 4. Set the SMIF, SDIR, and SINV bits in SCMR. When the SMIF bit is set to 1, the TxD and RxD pins are both switched from ports to SCI pins, and are placed in the high-impedance state. - 5. Set the value corresponding to the bit rate in BRR. - 6. Set the CKE0 and CKE1 bits in SCR. Clear the TIE, RIE, TE, RE, MPIE, and TEIE bits to 0. If the CKE0 bit is set to 1, the clock is output from the SCK pin. - 7. Wait at least one bit interval, then set the TIE, RIE, TE, and RE bits in SCR. Do not set the TE bit and RE bit at the same time, except for self-diagnosis. To switch from receive mode to transmit mode, after checking that the SCI has finished reception, initialize the SCI, and clear RE to 0 and set TE to 1. Whether SCI has finished reception can be checked with the RDRF, PER, or ORER flag. To switch from transmit mode to receive mode, after checking that the SCI has finished transmission, initialize the SCI, and clear TE to 0 and set RE to 1. Whether SCI has finished transmission can be checked with the TEND flag. #### 15.7.6 Data Transmission (Except for Block Transfer Mode) As data transmission in Smart Card interface mode involves error signal sampling and retransmission processing, the operations are different from those in normal serial communication interface mode (except for block transfer mode). Figure 15.26 illustrates the retransfer operation when the SCI is in transmit mode. - 1. If an error signal is sampled from the receiving end after transmission of one frame is completed, the ERS bit in SSR is set to 1. If the RIE bit in SCR is set at this time, an ERI interrupt request is generated. The ERS bit in SSR should be cleared to 0 before the next parity bit is sampled. - 2. The TEND bit in SSR is not set for a frame for which an error signal is received. Data is retransferred from TDR to TSR, and retransmitted automatically. - 3. If an error signal is not sent back from the receiving end, the ERS bit in SSR is not set. - 4. Transmission of one frame, including a retransfer, is judged to have been completed, and the TEND bit in SSR is set to 1. If the TIE bit in SCR is set at this time, a TXI interrupt request is generated. Writing transmit data to TDR transfers the next transmit data. Figure 15.28 shows a flowchart for transmission. The sequence of transmit operations can be performed automatically by specifying the DTC or DMAC\* to be activated with a TXI interrupt source. In a transmit operation, the TDRE flag is also set to 1 at the same time as the TEND flag in SSR, and a TXI interrupt will be generated if the TIE bit in SCR has been set to 1. If the TXI request is designated beforehand as a DTC or DMAC\* activation source, the DTC or DMAC\* will be activated by the TXI request, and transfer of the transmit data will be carried out. The TDRE and TEND flags are automatically cleared to 0 when data transfer is performed by the DTC or DMAC\*. In the event of an error, the SCI retransmits the same data automatically. During this period, the TEND flag remains cleared to 0 and the DTC or DMAC\* is not activated. Therefore, the SCI and DTC or DMAC\* will automatically transmit the specified number of bytes in the event of an error, including retransmission. However, the ERS flag is not cleared automatically when an error occurs, and so the RIE bit should be set to 1 beforehand so that an ERI request will be generated in the event of an error, and the ERS flag will be cleared. When performing transfer using the DTC or DMAC\*, it is essential to set and enable the DTC or DMAC\* before carrying out SCI setting. For details on the DTC or DMAC\* setting procedures, refer to section 9, Data Transfer Controller (DTC) or section 7, DMA Controller (DMAC)\*. Note: \* Not supported by the H8S/2376. Figure 15.26 Retransfer Operation in SCI Transmit Mode The timing for setting the TEND flag depends on the value of the GM bit in SMR. The TEND flag generation timing is shown in figure 15.27. Figure 15.27 TEND Flag Generation Timing in Transmission Operation Figure 15.28 Example of Transmission Processing Flow #### 15.7.7 Serial Data Reception (Except for Block Transfer Mode) Data reception in Smart Card interface mode uses the same operation procedure as for normal serial communication interface mode. Figure 15.29 illustrates the retransfer operation when the SCI is in receive mode. - 1. If an error is found when the received parity bit is checked, the PER bit in SSR is automatically set to 1. If the RIE bit in SCR is set at this time, an ERI interrupt request is generated. The PER bit in SSR should be cleared to 0 before the next parity bit is sampled. - 2. The RDRF bit in SSR is not set for a frame in which an error has occurred. - 3. If no error is found when the received parity bit is checked, the PER bit in SSR is not set to 1. - 4. The receive operation is judged to have been completed normally, and the RDRF flag in SSR is automatically set to 1. If the RIE bit in SCR is set at this time, an RXI interrupt request is generated. Figure 15.30 shows a flowchart for reception. The sequence of receive operations can be performed automatically by specifying the DTC or DMAC\* to be activated with an RXI interrupt source. In a receive operation, an RXI interrupt request is generated when the RDRF flag in SSR is set to 1. If the RXI request is designated beforehand as a DTC or DMAC\* activation source, the DTC or DMAC\* will be activated by the RXI request, and transfer of the receive data will be carried out. The RDRF flag is cleared to 0 automatically when data transfer is performed by the DTC or DMAC\*. If an error occurs in receive mode and the ORER or PER flag is set to 1, a transfer error interrupt (ERI) request will be generated, and so the error flag must be cleared to 0. In the event of an error, the DTC or DMAC\* is not activated and receive data is skipped. Therefore, receive data is transferred for only the specified number of bytes in the event of an error. Even when a parity error occurs in receive mode and the PER flag is set to 1, the data that has been received is transferred to RDR and can be read from there. Notes: For details on receive operations in block transfer mode, refer to section 15.4, Operation in Asynchronous Mode. \* Not supported by the H8S/2376. Figure 15.29 Retransfer Operation in SCI Receive Mode Figure 15.30 Example of Reception Processing Flow ## 15.7.8 Clock Output Control When the GM bit in SMR is set to 1, the clock output level can be fixed with bits CKE1 and CKE0 in SCR. At this time, the minimum clock pulse width can be made the specified width. Figure 15.31 shows the timing for fixing the clock output level. In this example, GM is set to 1, CKE1 is cleared to 0, and the CKE0 bit is controlled. Figure 15.31 Timing for Fixing Clock Output Level When turning on the power or switching between Smart Card interface mode and software standby mode, the following procedures should be followed in order to maintain the clock duty cycle. **Powering On:** To secure the clock duty cycle from power-on, the following switching procedure should be followed. - 1. The initial state is port input and high impedance. Use a pull-up resistor or pull-down resistor to fix the potential. - 2. Fix the SCK pin to the specified output level with the CKE1 bit in SCR. - 3. Set SMR and SCMR, and switch to smart card mode operation. - 4. Set the CKE0 bit in SCR to 1 to start clock output. #### When Changing from Smart Card Interface Mode to Software Standby Mode: - 1. Set the data register (DR) and data direction register (DDR) corresponding to the SCK pin to the value for the fixed output state in software standby mode. - 2. Write 0 to the TE bit and RE bit in the serial control register (SCR) to halt transmit/receive operation. At the same time, set the CKE1 bit to the value for the fixed output state in software standby mode. - 3. Write 0 to the CKE0 bit in SCR to halt the clock. - Wait for one serial clock period. During this interval, clock output is fixed at the specified level, with the duty cycle preserved. - 5. Make the transition to the software standby state. ## When Returning to Smart Card Interface Mode from Software Standby Mode: - 1. Exit the software standby state. - 2. Write 1 to the CKE0 bit in SCR and output the clock. Signal generation is started with the normal duty cycle. Figure 15.32 Clock Halt and Restart Procedure ## 15.8 IrDA Operation When the IrDA function is enabled with bit IrE in IrCR, the SCI\_0 TxD0 and RxD0 signals are subjected to waveform encoding/decoding conforming to IrDA specification version 1.0 (IrTxD and IrRxD pins). By connecting these pins to an infrared transceiver/receiver, it is possible to implement infrared transmission/reception conforming to the IrDA specification version 1.0 system. In the IrDA specification version 1.0 system, communication is started at a transfer rate of 9600 bps, and subsequently the transfer rate can be varied as necessary. As the IrDA interface in this LSI does not include a function for varying the transfer rate automatically, the transfer rate setting must be changed by software. Figure 15.33 shows a block diagram of the IrDA function. Figure 15.33 Block Diagram of IrDA **Transmission:** In transmission, the output signal (UART frame) from the SCI is converted to an IR frame by the IrDA interface (see figure 15.34). When the serial data is 0, a high pulse of 3/16 the bit rate (interval equivalent to the width of one bit) is output (initial value). The high-level pulse can be varied according to the setting of bits IrCKS2 to IrCKS0 in IrCR. In the specification, the high pulse width is fixed at a minimum of 1.41 $\mu$ s, and a maximum of $(3/16 + 2.5\%) \times$ bit rate or $(3/16 \times$ bit rate) + 1.08 $\mu$ s. When system clock $\phi$ is 20 MHz, 1.6 $\mu$ s can be set for a high pulse width with a minimum value of 1.41 $\mu$ s. When the serial data is 1, no pulse is output. Figure 15.34 IrDA Transmit/Receive Operations **Reception:** In reception, IR frame data is converted to a UART frame by the IrDA interface, and input to the SCI. When a high pulse is detected, 0 data is output, and if there is no pulse during a one-bit interval, 1 data is output. Note that a pulse shorter than the minimum pulse width of $1.41~\mu s$ will be identified as a 0 signal. **High Pulse Width Selection:** Table 15.12 shows possible settings for bits IrCKS2 to IrCKS0 (minimum pulse width), and operating frequencies of this LSI and bit rates, for making the pulse width shorter than 3/16 times the bit rate in transmission. Table 15.12 Settings of Bits IrCKS2 to IrCKS0 Operating Bit Rate (bps) (Above) /Bit Period $\times$ 3/16 (µs) (Below) Frequency φ (MHz) 78.13 19.53 9.77 4.88 3.26 1.63 9.8304 12.288 14.7456 16.9344 17.2032 19.6608 34\* Legend: Note: \*Supported on the H8S/2378 and H8S/2378R only. <sup>—:</sup> A bit rate setting cannot be made on the SCI side. #### 15.9 Interrupt Sources #### 15.9.1 Interrupts in Normal Serial Communication Interface Mode Table 15.13 shows the interrupt sources in normal serial communication interface mode. A different interrupt vector is assigned to each interrupt source, and individual interrupt sources can be enabled or disabled using the enable bits in SCR. When the TDRE flag in SSR is set to 1, a TXI interrupt request is generated. When the TEND flag in SSR is set to 1, a TEI interrupt request is generated. A TXI interrupt can activate the DTC or DMAC\* to perform data transfer. The TDRE flag is cleared to 0 automatically when data transfer is performed by the DTC or DMAC\*. When the RDRF flag in SSR is set to 1, an RXI interrupt request is generated. When the ORER, PER, or FER flag in SSR is set to 1, an ERI interrupt request is generated. An RXI interrupt request can activate the DTC or DMAC\* to perform data transfer. The RDRF flag is cleared to 0 automatically when data transfer is performed by the DTC or DMAC\*. A TEI interrupt is generated when the TEND flag is set to 1 while the TEIE bit is set to 1. If a TEI interrupt and a TXI interrupt are generated simultaneously, the TXI interrupt has priority for acceptance. However, note that if the TDRE and TEND flags are cleared simultaneously by the TXI interrupt routine, the SCI cannot branch to the TEI interrupt routine later. Note: \* Not supported by the H8S/2376. **Table 15.13 SCI Interrupt Sources** | Channel | Name | Interrupt Source | Interrupt Flag | DTC<br>Activation | DMAC*<br>Activation | Priority | |----------|------|---------------------|----------------|-------------------|---------------------|----------| | 0 ERIO I | | Receive Error | ORER, FER, PER | Not possible | Not possible | High | | | RXI0 | Receive Data Full | RDRF | Possible | Possible | | | | TXI0 | Transmit Data Empty | TDRE | Possible | Possible | - | | | TEI0 | Transmission End | TEND | Not possible | Not possible | - | | 1 | ERI1 | Receive Error | ORER, FER, PER | Not possible | Not possible | - | | | RXI1 | Receive Data Full | RDRF | Possible | Possible | - | | | TXI1 | Transmit Data Empty | TDRE | Possible | Possible | - | | | TEI1 | Transmission End | TEND | Not possible | Not possible | - | | 2 | ERI2 | Receive Error | ORER, FER, PER | Not possible | Not possible | - | | | RXI2 | Receive Data Full | RDRF | Possible | Not possible | - | | | TXI2 | Transmit Data Empty | TDRE | Possible | Not possible | - | | | TEI2 | Transmission End | TEND | Not possible | Not possible | - | | 3 | ERI3 | Receive Error | ORER, FER, PER | Not possible | Not possible | - | | | RXI3 | Receive Data Full | RDRF | Possible | Not possible | - | | | TXI3 | Transmit Data Empty | TDRE | Possible | Not possible | - | | | TEI3 | Transmission End | TEND | Not possible | Not possible | - | | 4 | ERI4 | Receive Error | ORER, FER, PER | Not possible | Not possible | - | | | RXI4 | Receive Data Full | RDRF | Possible | Not possible | - | | | TXI4 | Transmit Data Empty | TDRE | Possible | Not possible | - | | | TEI4 | Transmission End | TEND | Not possible | Not possible | Low | Note: \*Not supported by the H8S/2376. ## 15.9.2 Interrupts in Smart Card Interface Mode Table 15.14 shows the interrupt sources in Smart Card interface mode. The transmit end interrupt (TEI) request cannot be used in this mode. **Table 15.14 Interrupt Sources** | Channel | Name | Interrupt Source | Interrupt Flag | DTC<br>Activation | DMAC*<br>Activation | Priority | |---------|------|--------------------------|----------------|-------------------|---------------------|----------| | 0 | ERI0 | Receive Error, detection | ORER, PER, ERS | Not possible | Not possible | High | | | RXI0 | Receive Data Full | RDRF | Possible | Possible | <b>A</b> | | | TXI0 | Transmit Data Empty | TEND | Possible | Possible | | | 1 | ERI1 | Receive Error, detection | ORER, PER, ERS | Not possible | Not possible | | | | RXI1 | Receive Data Full | RDRF | Possible | Possible | | | | TXI1 | Transmit Data Empty | TEND | Possible | Possible | | | 2 | ERI2 | Receive Error, detection | ORER, PER, ERS | Not possible | Not possible | | | | RXI2 | Receive Data Full | RDRF | Possible | Not possible | | | | TXI2 | Transmit Data Empty | TEND | Possible | Not possible | | | 3 | ERI3 | Receive Error, detection | ORER, PER, ERS | Not possible | Not possible | | | | RXI3 | Receive Data Full | RDRF | Possible | Not possible | | | | TXI3 | Transmit Data Empty | TEND | Possible | Not possible | | | 4 | ERI4 | Receive Error, detection | ORER, PER, ERS | Not possible | Not possible | • | | | RXI4 | Receive Data Full | RDRF | Possible | Not possible | | | | TXI4 | Transmit Data Empty | TEND | Possible | Not possible | Low | Note: \* Not supported by the H8S/2376. In Smart Card interface mode, as in normal serial communication interface mode, transfer can be carried out using the DTC or DMAC\*. In transmit operations, the TDRE flag is also set to 1 at the same time as the TEND flag in SSR, and a TXI interrupt is generated. If the TXI request is designated beforehand as a DTC or DMAC\* activation source, the DTC or DMAC\* will be activated by the TXI request, and transfer of the transmit data will be carried out. The TDRE and TEND flags are automatically cleared to 0 when data transfer is performed by the DTC or DMAC\*. In the event of an error, the SCI retransmits the same data automatically. During this period, the TEND flag remains cleared to 0 and the DTC or DMAC\* is not activated. Therefore, the SCI and DTC or DMAC\* will automatically transmit the specified number of bytes in the event of an error, including retransmission. However, the ERS flag is not cleared automatically when an error occurs, and so the RIE bit should be set to 1 beforehand so that an ERI request will be generated in the event of an error, and the ERS flag will be cleared. When performing transfer using the DTC or DMAC\*, it is essential to set and enable the DTC or DMAC\* before carrying out SCI setting. For details on the DTC or DMAC\* setting procedures, refer to section 9, Data Transfer Controller (DTC) or section 7, DMA Controller (DMAC)\*. In receive operations, an RXI interrupt request is generated when the RDRF flag in SSR is set to 1. If the RXI request is designated beforehand as a DTC or DMAC\* activation source, the DTC or DMAC\* will be activated by the RXI request, and transfer of the receive data will be carried out. The RDRF flag is cleared to 0 automatically when data transfer is performed by the DTC or DMAC\*. If an error occurs, an error flag is set but the RDRF flag is not. Consequently, the DTC or DMAC\* is not activated, but instead, an ERI interrupt request is sent to the CPU. Therefore, the error flag should be cleared. Note: \* The DMAC is not supported by the H8S/2376. #### 15.10 Usage Notes #### 15.10.1 Module Stop Mode Setting SCI operation can be disabled or enabled using the module stop control register. The initial setting is for SCI operation to be halted. Register access is enabled by clearing module stop mode. For details, refer to section 24, Power-Down Modes. #### 15.10.2 Break Detection and Processing When framing error detection is performed, a break can be detected by reading the RxD pin value directly. In a break, the input from the RxD pin becomes all 0s, and so the FER flag is set, and the PER flag may also be set. Note that, since the SCI continues the receive operation after receiving a break, even if the FER flag is cleared to 0, it will be set to 1 again. #### 15.10.3 Mark State and Break Sending When TE is 0, the TxD pin is used as an I/O port whose direction (input or output) and level are determined by DR and DDR. This can be used to set the TxD pin to mark state or send a break during serial data transmission. To maintain the communication line at mark state until TE is set to 1, set both DDR and DR to 1. Since TE is cleared to 0 at this point, the TxD pin becomes an I/O port, and 1 is output from the TxD pin. To send a break during serial transmission, first set DDR to 1 and clear DR to 0, and then clear TE to 0. When TE is cleared to 0, the transmitter is initialized regardless of the current transmission state, the TxD pin becomes an I/O port, and 0 is output from the TxD pin. ## 15.10.4 Receive Error Flags and Transmit Operations (Clocked Synchronous Mode Only) Transmission cannot be started when a receive error flag (ORER, PER, or FER) is set to 1, even if the TDRE flag is cleared to 0. Be sure to clear the receive error flags to 0 before starting transmission. Note also that receive error flags cannot be cleared to 0 even if the RE bit is cleared to 0. #### 15.10.5 Relation between Writes to TDR and the TDRE Flag The TDRE flag in SSR is a status flag that indicates that transmit data has been transferred from TDR to TSR. When the SCI transfers data from TDR to TSR, the TDRE flag is set to 1. Data can be written to TDR regardless of the state of the TDRE flag. However, if new data is written to TDR when the TDRE flag is cleared to 0, the data stored in TDR will be lost since it has not yet been transferred to TSR. It is therefore essential to check that the TDRE flag is set to 1 before writing transmit data to TDR. #### 15.10.6 Restrictions on Use of DMAC\* or DTC - When an external clock source is used as the serial clock, the transmit clock should not be input until at least 5 φ clock cycles after TDR is updated by the DMAC\* or DTC. Misoperation may occur if the transmit clock is input within 4 φ clocks after TDR is updated. (Figure 15.35) - When RDR is read by the DMAC\* or DTC, be sure to set the activation source to the relevant SCI receive-data-full interrupt (RXI). Note: \* The DMAC is not supported by the H8S/2376. Figure 15.35 Example of Synchronous Transmission Using DTC ## **15.10.7** Operation in Case of Mode Transition Transmission Operation should be stopped (by clearing TE, TIE, and TEIE to 0) before making a module stop mode or software standby mode transition. TSR, TDR, and SSR are reset. The output pin states in module stop mode or software standby mode depend on the port settings, and become high-level output after the relevant mode is cleared. If a transition is made during transmission, the data being transmitted will be undefined. When transmitting without changing the transmit mode after the relevant mode is cleared, transmission can be started by setting TE to 1 again, and performing the following sequence: SSR read $\rightarrow$ TDR write $\rightarrow$ TDRE clearance. To transmit with a different transmit mode after clearing the relevant mode, the procedure must be started again from initialization. Figure 15.36 shows a sample flowchart for mode transition during transmission. Port pin states during mode transition are shown in figures 15.37 and 15.38. Operation should also be stopped (by clearing TE, TIE, and TEIE to 0) before making a transition from transmission by DTC transfer to module stop mode or software standby mode transition. To perform transmission with the DTC after the relevant mode is cleared, setting TE and TIE to 1 will set the TXI flag and start DTC transmission. #### Reception Receive operation should be stopped (by clearing RE to 0) before making a module stop mode or software standby mode transition. RSR, RDR, and SSR are reset. If a transition is made during reception, the data being received will be invalid. To continue receiving without changing the reception mode after the relevant mode is cleared, set RE to 1 before starting reception. To receive with a different receive mode, the procedure must be started again from initialization. Figure 15.39 shows a sample flowchart for mode transition during reception. Figure 15.36 Sample Flowchart for Mode Transition during Transmission Figure 15.37 Port Pin States during Mode Transition (Internal Clock, Asynchronous Transmission) Figure 15.38 Port Pin States during Mode Transition (Internal Clock, Synchronous Transmission) Figure 15.39 Sample Flowchart for Mode Transition during Reception ## Section 16 I<sup>2</sup>C Bus Interface2 (IIC2) (Option) An I<sup>2</sup>C bus interface is an option. When using the optional functions, take notice of the following items: 1. For the masked ROM version, W is added to the model name of the product that uses optional functions. For example: HD6432375WFQ For the F-ZTAT version and ROMLESS version, product model names do not depend on optional functions. When using optional functions, contact the Renesas Technology sales office. This LSI has a two-channel I<sup>2</sup>C bus interface. The $I^2C$ bus interface conforms to and provides a subset of the Philips $I^2C$ bus (inter-IC bus) interface functions. The register configuration that controls the $I^2C$ bus differs partly from the Philips configuration, however. Figure 16.1 shows a block diagram of the I<sup>2</sup>C bus interface2. Figure 16.2 shows an example of I/O pin connections to external circuits. #### 16.1 Features - Continuous transmission/reception - Since the shift register, transmit data register, and receive data register are independent from each other, the continuous transmission/reception can be performed. - Start and stop conditions generated automatically in master mode - Selection of acknowledge output levels when receiving - Automatic loading of acknowledge bit when transmitting - Bit synchronization/wait function In master mode, the state of SCL is monitored per bit, and the timing is synchronized automatically If transmission/reception is not yet possible, set the SCL to low until preparations are completed. • Six interrupt sources Transmit-data-empty (including slave-address match), transmit-end, receive-data-full (including slave-address match), arbitration lost, NACK detection, and stop condition detection Direct bus drive Two pins, SCL and SDA pins function as NMOS open-drain outputs. Figure 16.1 Block Diagram of $I^2C$ Bus Interface2 Figure 16.2 External Circuit Connections of I/O Pins ## 16.2 Input/Output Pins Table 16.1 shows the pin configuration of the I<sup>2</sup>C bus interface2. **Table 16.1 Pin Configuration** | Name | Abbreviation | I/O | Function | | |--------------|--------------|-----|----------------------------------|--| | Serial clock | SCL0 | I/O | IIC2_0 serial clock input/output | | | Serial data | SDA0 | I/O | IIC2_0 serial data input/output | | | Serial clock | SCL1 | I/O | IIC2_1 serial clock input/output | | | Serial data | SDA1 | I/O | IIC2_1 serial data input/output | | Note: The pin symbols are represented as SCL and SDA; channel numbers are omitted in this manual. ## **16.3** Register Descriptions The I<sup>2</sup>C bus interface has the following registers. - I<sup>2</sup>C bus control register A\_0 (ICCRA\_0) - I<sup>2</sup>C bus control register B\_0 (ICCRB\_0) - I<sup>2</sup>C bus mode register\_0 (ICMR\_0) - I<sup>2</sup>C bus interrupt enable register\_0 (ICIER\_0) - I<sup>2</sup>C bus status register\_0 (ICSR\_0) - I<sup>2</sup>C bus slave address register\_0 (SAR\_0) - I<sup>2</sup>C bus transmit data register\_0 (ICDRT\_0) - I<sup>2</sup>C bus receive data register\_0 (ICDRR\_0) - I<sup>2</sup>C bus shift register\_0 (ICDRS\_0) - I<sup>2</sup>C bus control register A\_1 (ICCRA\_1) - I<sup>2</sup>C bus control register B\_1 (ICCRB\_1) - I<sup>2</sup>C bus mode register\_1 (ICMR\_1) - I<sup>2</sup>C bus interrupt enable register\_1 (ICIER\_1) - I<sup>2</sup>C bus status register\_1 (ICSR\_1) - I<sup>2</sup>C bus slave address register\_1 (SAR\_1) - I<sup>2</sup>C bus transmit data register\_1 (ICDRT\_1) - I<sup>2</sup>C bus receive data register\_1 (ICDRR\_1) - I<sup>2</sup>C bus shift register\_1 (ICDRS\_1) ## 16.3.1 I<sup>2</sup>C Bus Control Register A (ICCRA) ICCRA is an 8-bit readable/writable register that enables or disables the I<sup>2</sup>C bus interface, controls transmission or reception, and selects master or slave mode, transmission or reception, and transfer clock frequency in master mode. | Bit | Bit Name | Initial Value | R/W | Description | |-------------|----------------------|---------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ICE | 0 | R/W | I <sup>2</sup> C Bus Interface Enable | | | | | | 0: This module is halted. | | | | | | 1: This bit is enabled for transfer operations. (SCL and SDA pins are bus drive state.) | | 6 | RCVD | 0 | R/W | Reception Disable | | | | | | This bit enables or disables the next operation when TRS is 0 and ICDRR is read. | | | | | | 0: Enables next reception | | | | | | 1: Disables next reception | | 5 | MST | 0 | R/W | Master/Slave Select | | 4 | TRS | 0 | R/W | Transmit/Receive Select | | | | | | When arbitration is lost in master mode, MST and TRS are both reset by hardware, causing a transition to slave receive mode. Modification of the TRS bit should be made between transfer frames. In addition, TRS is set to 1 automatically in slave receive mode if the seventh bit of the start condition matches the slave address set in SAR and the eighth bit is set to 1. | | | | | | Operating modes are described below according to MST and TRS combination. | | | | | | 00: Slave receive mode | | | | | | 01: Slave transmit mode | | | | | | 10: Master receive mode | | | | | | 11: Master transmit mode | | 3 | CKS3 | 0 | R/W | Transfer clock select 3 to 0 | | 2<br>1<br>0 | CKS2<br>CKS1<br>CKS0 | 0<br>0<br>0 | R/W<br>R/W<br>R/W | In the master mode, these bits should be set according to the necessary transfer rate (see table 16.2). In the slave mode, they are used to secure the data setup time in transmit mode. The data setup time is 10 tcyc if CKS3 is cleared to 0 and 20 tcyc if CKS3 is set to 1. | Table 16.2 Transfer Rate | | | | | _ | | | | | | | |------|------|------|------|-------|----------|---------------|---------------|----------|---------------|----------------| | CKS3 | CKS2 | CKS1 | CKS0 | • | т | φ =<br>10 MHz | φ =<br>20 MHz | T | φ =<br>33 MHz | φ =<br>34 MHz* | | 0 ( | 0 | 0 | 0 | ф/28 | 286 kHz | 357 kHz | 714 kHz | 893 kHz | 1179 kHz | 1214 kHz | | | | | 1 | φ/40 | 200 kHz | 250 kHz | 500 kHz | 625 kHz | 825 kHz | 850 kHz | | | | 1 | 0 | φ/48 | 167 kHz | 208 kHz | 417 kHz | 521 kHz | 688 kHz | 708 kHz | | | | | 1 | φ/64 | 125 kHz | 156 kHz | 313 kHz | 391 kHz | 516 kHz | 531 kHz | | 7 | 1 | 0 | 0 | ф/168 | 47.6 kHz | 59.5 kHz | 119 kHz | 149 kHz | 196 kHz | 202 kHz | | | | | 1 | ф/100 | 80.0 kHz | 100 kHz | 200 kHz | 250 kHz | 330 kHz | 340 kHz | | | | 1 | 0 | ф/112 | 71.4 kHz | 89.3 kHz | 179 kHz | 223 kHz | 295 kHz | 304 kHz | | | | | 1 | ф/128 | 62.5 kHz | 78.1 kHz | 156 kHz | 195 kHz | 258 kHz | 266 kHz | | 1 ( | 0 | 0 | 0 | φ/56 | 143 kHz | 179 kHz | 357 kHz | 446 kHz | 589 kHz | 607 kHz | | | | | 1 | φ/80 | 100 kHz | 125 kHz | 250 kHz | 313 kHz | 413 kHz | 425 kHz | | | | 1 | 0 | φ/96 | 83.3 kHz | 104 kHz | 208 kHz | 260 kHz | 344 kHz | 354 kHz | | | | | 1 | ф/128 | 62.5 kHz | 78.1 kHz | 156 kHz | 195 kHz | 258 kHz | 266 kHz | | 7 | 1 | 0 | 0 | ф/336 | 23.8 kHz | 29.8 kHz | 59.5 kHz | 74.4 kHz | 98.2 kHz | 101 kHz | | | | | 1 | φ/200 | 40.0 kHz | 50.0 kHz | 100 kHz | 125 kHz | 165 kHz | 170 kHz | | | | 1 | 0 | φ/224 | 35.7 kHz | 44.6 kHz | 89.3 kHz | 112 kHz | 147 kHz | 152 kHz | | | | | 1 | φ/256 | 31.3 kHz | 39.1 kHz | 78.1 kHz | 97.7 kHz | 129 kHz | 133 kHz | Note: \*Supported on the H8S/2378 and H8S/2378R only. ## 16.3.2 I<sup>2</sup>C Bus Control Register B (ICCRB) ICCRB is an 8-bit readable/writable register that issues start/stop conditions, manipulates the SDA pin, monitors the SCL pin, and controls reset in I<sup>2</sup>C control. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BBSY | 0 | R/W | Bus Busy | | | | | | This bit enables to confirm whether the $I^2C$ bus is occupied or released and to issue start and stop conditions in master mode. This bit is set to 1 when the SDA level changes from high to low under the condition of SCL = high, assuming that the start condition has been issued. This bit is cleared to 0 when the SDA level changes from low to high under the condition of SCL = high, assuming that the stop condition has been issued. Write 1 to BBSY and 0 to SCP to issue a start condition. Follow this procedure when also re-transmitting a start condition. Write 0 to BBSY and 0 to SCP to issue a stop condition. To issue a start/stop condition, use the MOV instruction. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | SCP | 1 | W | Start Condition/Stop Condition Prohibit | | | | | | The SCP bit controls the issue of start/stop conditions in master mode. | | | | | | To issue a start condition, write 1 in BBSY and 0 in SCP. A retransmit start condition is issued in the same way. To issue a stop condition, write 0 in BBSY and 0 in SCP. This bit is always read as 1. If 1 is written, the data is not stored. | | 5 | SDAO | 1 | R/W | Monitors the output level of SDA. | | | | | | 0: When reading, SDA pin outputs low. | | | | | | 1: When reading, SDA pin outputs high. | | | | | | The write value must always be 1. | | 4 | _ | 1 | R/W | Reserved | | | | | | The write value must always be 1. | | 3 | SCLO | 1 | R | This bit monitors SCL output level. When reading and SCLO is 1, SCL pin outputs high. When reading and SCLO is 0, SCL pin outputs low. | | 2 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1. | | 1 | IICRST | 0 | R/W | IIC control part reset | | | | | | This bit resets control parts except for I <sup>2</sup> C registers. If this bit is set to 1 when hang-up is occurred because of communication failure during I <sup>2</sup> C operation, I <sup>2</sup> C control part can be reset without setting ports and initializing registers. | | 0 | _ | 1 | _ | Reserved | | | | | | This bit is always read as 1. | ## 16.3.3 I<sup>2</sup>C Bus Mode Register (ICMR) ICMR controls the master mode wait and selects the number of transfer bits. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | MLS | 0 | R/W | MSB-First/LSB-First Select | | | | | | 0: MSB-first | | | | | | 1: LSB-first | | 6 | WAIT | 0 | R/W | Wait Insertion Bit | | | | | | This bit selects whether to insert a wait after data transfer except for the acknowledge bit. When WAIT is set to 1, after the fall of the clock for the final data bit, low period is extended for two transfer clocks. If WAIT is cleared to 0, data and acknowledge bits are transferred consecutively with no wait inserted. | | | | | | The setting of this bit is invalid in slave mode. | | 5 | _ | 1 | _ | Reserved | | 4 | _ | 1 | _ | These bits are always read as 1. | | 3 | BCWP | 1 | R/W | BC Write Protect | | | | | | This bit controls the BC2 to BC0 modifications. When modifying BC2 to BC0, this bit should be cleared to 0 and use the MOV instruction. | | | | | | 0: When writing, values of BC2 to BC0 are set. | | | | | | 1: When reading, 1 is always read. | | | | | | When writing, settings of BC2 to BC0 are invalid. | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | BC2 | 0 | R/W | Bit Counter 2 to 0 | | 1 | BC1 | 0 | R/W | These bits specify the number of bits to be transferred next. | | 0 | BC0 | 0 | R/W | When read, the remaining number of transfer bits is indicated. The data is transferred with one addition acknowledge bit. Bit BC2 to BC0 settings should be made during an interval between transfer frames. If bits BC2 to BC0 are set to a value other than 000, the setting should be made while the SCL line is low. The value returns to 000 at the end of a data transfer, including the acknowledge bit. With the clock synchronous serial format, these bits should not be modified. | | | | | | 000: 9 | | | | | | 001: 2 | | | | | | 010: 3 | | | | | | 011: 4 | | | | | | 100: 5 | | | | | | 101: 6 | | | | | | 110: 7 | | | | | | 111: 8 | # 16.3.4 I<sup>2</sup>C Bus Interrupt Enable Register (ICIER) ICIER is an 8-bit readable/writable register that enables or disables interrupt sources and acknowledge bits, sets acknowledge bits to be transferred, and confirms acknowledge bits to be received. | Bit | Bit Name | Initial Value | R/W | Description | | |-----|----------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | TIE | 0 | R/W | Transmit Interrupt Enable When the TDRE bit in ICSR is set to 1, this bit enables or disables the transmit data empty interrupt (TXI). | | | | | | | | | | | | | | 0: Transmit data empty interrupt request (TXI) is disabled. | | | | | | | 1: Transmit data empty interrupt request (TXI) is enabled. | | | 6 | TEIE | 0 | R/W | Transmit End Interrupt Enable | | | | | | | This bit enables or disables the transmit end interrupt (TEI) at the rising of the ninth clock while the TDRE bit in ICSR is 1. TEI can be canceled by clearing the TEND bit or the TEIE bit to 0. | | | | | | | 0: Transmit end interrupt request (TEI) is disabled. | | | | | | | 1: Transmit end interrupt request (TEI) is enabled. | | | Bit | Bit Name | Initial Value | R/W | Description | | |-----|----------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 5 | RIE | 0 | R/W | Receive interrupt enable | | | | | | | This bit enables or disables the receive data full interrupt request (RXI) when a received data is transferred from ICDRS to ICDRR and the RDRF bit in ICSR is set to 1. RXI can be canceled by clearing the RDRF or RIE bit to 0. | | | | | | | 0: Receive data full interrupt request (RXI) is disabled. | | | | | | | 1: Receive data full interrupt request (RXI) is enabled. | | | 4 | NAKIE | 0 | R/W | NACK receive interrupt enable | | | | | | | This bit enables or disables the NACK receive interrupt request (NAKI) when the NACKF and AL bits in ICSR are set to 1. NAKI can be canceled by clearing the NACKF, AL, or NAKIE bit to 0. | | | | | | | 0: NACK receive interrupt request (NAKI) is disabled. | | | | | | | 1: NACK receive interrupt request (NAKI) is enabled. | | | 3 | STIE | 0 | R/W | Stop condition detection interrupt enable | | | | | | | <ol><li>Stop condition detection interrupt request (STPI) is<br/>disabled.</li></ol> | | | | | | | <ol> <li>Stop condition detection interrupt request (STPI) is<br/>enabled.</li> </ol> | | | 2 | ACKE | 0 | R/W | Acknowledge Bit Judgement Select | | | | | | | <ol> <li>The value of the acknowledge bit is ignored, and<br/>continuous transfer is performed.</li> </ol> | | | | | | | 1: If the acknowledge bit is 1, continuous transfer is interrupted. | | | 1 | ACKBR | 0 | R | Receive acknowledge | | | | | | | In transmit mode, this bit stores the acknowledge data that are returned by the receive device. This bit cannot be modified. | | | | | | | 0: Receive acknowledge = 0 | | | | | | | 1: Receive acknowledge = 1 | | | 0 | ACKBT | 0 | R/W | Transmit acknowledge | | | | | | | In receive mode, this bit specifies the bit to be sent at the acknowledge timing. | | | | | | | 0: 0 is sent at the acknowledge timing. | | | | | | | 1: 1 is sent at the acknowledge timing. | | # 16.3.5 I<sup>2</sup>C Bus Status Register (ICSR) ICSR is an 8-bit readable/writable register that performs confirmation of interrupt request flags and status. | Bit | Bit Name | Initial Value | R/W | Description | | | |-----|----------|---------------|-----|-------------------------------------------------------------------------------------------------|--|--| | 7 | TDRE | 0 | R/W | Transmit Data Register Empty | | | | | | | | [Setting condition] | | | | | | | | When data is transferred from ICDRT to ICDRS and | | | | | | | | ICDRT becomes empty | | | | | | | | When TRS has been set | | | | | | | | <ul> <li>When a start condition (including retransmission) has<br/>been issued</li> </ul> | | | | | | | | When a transition from the receive mode to the transmit<br>mode has been made in the slave mode | | | | | | | | [Clearing conditions] | | | | | | | | • When 0 is written in TDRE after reading TDRE = 1 | | | | | | | | When data is written in ICDRT | | | | 6 | TEND | 0 | R/W | Transmit end | | | | | | | | [Setting conditions] | | | | | | | | When the ninth clock of SCL is rose while the TDRE flag is 1 | | | | | | | | [Clearing conditions] | | | | | | | | • When 0 is written in TEND after reading TEND = 1 | | | | | | | | When data is written in ICDRT | | | | 5 | RDRF | 0 | R/W | Receive Data Register Full | | | | | | | | [Setting condition] | | | | | | | | <ul> <li>When a received data is transferred from ICDRS to<br/>ICDRR</li> </ul> | | | | | | | | [Clearing conditions] | | | | | | | | • When 0 is written in RDRF after reading RDRF = 1 | | | | | | | | When data is read from ICDRR | | | | 4 | NACKF | 0 | R/W | No acknowledge detection flag | | | | | | | | [Setting condition] | | | | | | | | When no acknowledge is detected from the receive | | | | | | | | device in transmission while the ACKE bit in ICIER is 1 | | | | | | | | [Clearing condition] | | | | | | | | When 0 is written in NACKF after reading NACKF = 1 | | | | Bit | Bit Name | Initial Value | R/W | Description | | | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 3 | STOP | 0 | R/W | Stop condition detection flag | | | | | | | | [Setting condition] | | | | | | | | When a stop condition is detected after frame transfer | | | | | | | | [Clearing condition] | | | | | | | | • When 0 is written in STOP after reading STOP = 1 | | | | 2 | AL | 0 | R/W | Arbitration Lost Flag | | | | | | | | This flag indicates that arbitration was lost in master mode. | | | | | | | | When two or more master devices attempt to seize the bus at nearly the same time, if the I <sup>2</sup> C bus interface detects data differing from the data it sent, it sets AL to 1 to indicate that the bus has been taken by another master. | | | | | | | | [Setting conditions] | | | | | | | | <ul> <li>If the internal SDA and SDA pin disagree at the rise of<br/>SCL in master transmit mode</li> </ul> | | | | | | | | When the SDA pin outputs high in master mode while a<br>start condition is detected | | | | | | | | [Clearing condition] | | | | | | | | • When 0 is written in AL/OVE after reading AL/OVE=1 | | | | 1 | AAS | 0 | R/W | Slave Address Recognition Flag | | | | | | | | In slave receive mode, this flag is set to 1 if the first frame following a start condition matches bits SVA6 to SVA0 in SAR. | | | | | | | | [Setting condition] | | | | | | | | When the slave address is detected in slave receive | | | | | | | | mode | | | | | | | | When the general call address is detected in slave receive mode. | | | | | | | | [Clearing condition] | | | | | | | | When 0 is written in AAS after reading AAS=1 | | | | 0 | ADZ | 0 | R/W | General Call Address Recognition Flag | | | | | | | | This bit is valid in slave receive mode. | | | | | | | | [Setting condition] | | | | | | | | When the general call address is detected in slave receive mode | | | | | | | | [Clearing conditions] | | | | | | | | When 0 is written in ADZ after reading ADZ=1 | | | #### 16.3.6 Slave address register (SAR) SAR is an 8-bit readable/writable register that sets slave address. When the chip is in slave mode, if the upper 7 bits of SAR match the upper 7 bits of the first frame received after a start condition, the chip operates as the slave device. | Bit | Bit Name | Initial Value | R/W | Description | | |------|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 to | SVA6 to | All 0 | R/W | Slave Address 6 to 0 | | | 1 | SVA0 | | | These bits set a unique address in bits SVA6 to SVA0, differing form the addresses of other slave devices connected to the I <sup>2</sup> C bus. | | | 0 | _ | 0 | R/W | Reserved | | | | | | | This bit is readable/writable. The write value must always be 0. | | ### 16.3.7 I<sup>2</sup>C Bus Transmit Data Register (ICDRT) ICDRT is an 8-bit readable/writable register that stores the transmit data. When ICDRT detects the space in the I<sup>2</sup>C bus shift register (ICDRS), it transfers the transmit data which is written in ICDRT to ICDRS and starts transferring data. If the next transfer data is written to ICDRT during transferring data of ICDRS, continuous transfer is possible. The initial value of ICDRT is HFF. ### 16.3.8 I<sup>2</sup>C Bus Receive Data Register (ICDRR) ICDRR is an 8-bit register that stores the receive data. When data of one byte is received, ICDRR transfers the received data from ICDRS to ICDRR and the next data can be received. ICDRR is a receive-only register, therefore the CPU cannot be written to this register. The initial value of ICDRR is H'FF. ### 16.3.9 I<sup>2</sup>C Bus Shift Register (ICDRS) ICDRS is a register that is used to transfer/receive data. In transmission, data is transferred from ICDRT to ICDRS and the data is sent from the SDA pin. In reception, data is transferred from ICDRS to ICDRR after data of one byte is received. This register cannot be read from the CPU. ## 16.4 Operation #### 16.4.1 I<sup>2</sup>C Bus Format Figure 16.3 shows the $I^2C$ bus formats. Figure 16.4 shows the $I^2C$ bus timing. The first frame following a start condition always consists of 8 bits. Figure 16.3 I<sup>2</sup>C Bus Formats Figure 16.4 I<sup>2</sup>C Bus Timing #### Legend: S: Start condition. The master device drives SDA from high to low while SCL is high. SLA: Slave address $R/\overline{W}$ : Indicates the direction of data transfer: from the slave device to the master device when $R/\overline{W}$ is 1, or from the master device to the slave device when $R/\overline{W}$ is 0. A: Acknowledge. The receiving device drives SDA to low. DATA: Transferred data P: Stop condition. The master device drives SDA from low to high while SCL is high. #### **16.4.2** Master Transmit Operation In I<sup>2</sup>C bus format master transmit mode, the master device outputs the transmit clock and transmit data, and the slave device returns an acknowledge signal. The transmission procedure and operations in master transmit mode are described below. - 1. Set the ICE bit in ICCRA to 1. Set the WAIT bit in ICMR and the CKS3 to CKS0 bits in ICCR1 to 1. (Initial setting) - 2. Read the BBSY flag in ICCRB to confirm that the bus is free. Set the MST and TRS bits in ICCRA to select master transmit mode. Then, write 1 to BBSY and 0 to SCP using MOV instruction. (Start condition issued) This generates the start condition. - 3. After confirming that TDRE in ICSR has been set, write the transmit data (the first byte data show the slave address and R/W) to ICDRT. After this, when TDRE is cleared to 0, data is transferred from ICDRT to ICDRS. TDRE is set again. - 4. When transmission of one byte data is completed while TDRE is 1, TEND in ICSR is set to 1 at the rise of the 9th transmit clock pulse. Read the ACKBR bit in ICIER, and confirm that the slave device has been selected. Then, write second byte data to ICDRT, and clear TDRE and TEND. When ACKBR is 1, the slave device has not been acknowledged, so issue the stop condition. To issue the stop condition, write 0 to BBSY and SCP using MOV instruction. SCL is fixed low until the transmit data is prepared or the stop condition is issued. - 5. The transmit data after the second byte is written to ICDRT every time TDRE is set, thus clearing TDRE. - 6. Write the number of bytes to be transmitted to ICDRT. Wait until TEND is set (the end of last byte data transmission) while TDRE is 1, or wait for NACK (NACKF in ICSR = 1) from the receive device while ACKE in ICIER is 1. Then, issue the stop condition to clear TEND or NACKF. - 7. When the STOP bit in ICSR is set to 1, the operation returns to the slave receive mode. Figure 16.5 Master Transmit Mode Operation Timing 1 Figure 16.6 Master Transmit Mode Operation Timing 2 #### **16.4.3** Master Receive Operation In master receive mode, the master device outputs the receive clock, receives data from the slave device, and returns an acknowledge signal. The reception procedure and operations in master receive mode are shown below. - 1. Clear the TEND bit in ICSR to 0, then clear the TRS bit in ICCRA to 0 to switch from master transmit mode to master receive mode. Then, clear the TDRE bit to 0. - 2. When ICDRR is read (dummy data read), reception is started, and the receive clock is output, and data received, in synchronization with the internal clock. The master device outputs the level specified by ACKBT in ICIER to SDA, at the 9th receive clock pulse. - 3. After the reception of first frame data is completed, the RDRF bit in ICST is set to 1 at the rise of 9th receive clock pulse. At this time, the received data is read by reading ICDRR. - 4. The continuous reception is performed by reading ICDRR and clearing RDRF to 0 every time RDRF is set. If 8th receive clock pulse falls after reading ICDRR by the other processing while RDRF is 1, SCL is fixed low until ICDRR is read. - 5. If next frame is the last receive data, set the RCVD bit in ICCR1 to 1 before reading ICDRR. This enables the issuance of the stop condition after the next reception. - 6. When the RDRF bit is set to 1 at rise of the 9th receive clock pulse, read ICDRR. Then, clear RCVD. - 7. When the STOP bit in ICSR is set to 1, read ICDRR and clear RDRF to 0. Then clear the RCVD bit to 0. - 8. The operation returns to the slave receive mode. Figure 16.7 Master Receive Mode Operation Timing 1 Figure 16.8 Master Receive Mode Operation Timing 2 #### **16.4.4** Slave Transmit Operation In slave transmit mode, the slave device outputs the transmit data, while the master device outputs the receive clock and returns an acknowledge signal. The transmission procedure and operations in slave transmit mode are described below. - Set the ICE bit in ICCRA to 1. Set the MLS and WAIT bits in ICMR and the CKS3 to CKS0 bits in ICCRA to 1. (Initial setting) Set the MST and TRS bits in ICCRA to select slave receive mode, and wait until the slave address matches. - 2. When the slave address matches in the first frame following detection of the start condition, the slave device outputs the level specified by ACKBT in ICIER to SDA, at the rise of the 9th clock pulse. At this time, if the 8th bit data (R/W) is 1, the TRS in ICCRA and TDRE in ICSR are set to 1, and the mode changes to slave transmit mode automatically. The continuous transmission is performed by clearing TDRE after writing transmit data to ICDRT every time TDRE is set. - 3. If TDRE is set after writing last transmit data to ICDRT, wait until TEND in ICSR is set to 1, with TDRE = 1. When TEND is set, clear TEND. - 4. Clear TRS for the end processing, and read ICDRR (dummy read). SCL is free. - 5. Clear TDRE. Figure 16.9 Slave Transmit Mode Operation Timing 1 Figure 16.10 Slave Transmit Mode Operation Timing 2 ### 16.4.5 Slave Receive Operation In slave receive mode, the master device outputs the transmit clock and transmit data, and the slave device returns an acknowledge signal. The reception procedure and operations in slave receive mode are described below. - Set the ICE bit in ICCRA to 1. Set the MLS and WAIT bits in ICMR and the CKS3 to CKS0 bits in ICCRA to 1. (Initial setting) Set the MST and TRS bits in ICCRA to select slave receive mode, and wait until the slave address matches. - 2. When the slave address matches in the first frame following detection of the start condition, the slave device outputs the level specified by ACKBT in ICIER to SDA, at the rise of the 9th clock pulse. At the same time, RDRF in ICSR is set to read ICDRR (dummy read) and RDRF is cleared. (Since the read data show the slave address and R/W, it is not used.) - 3. Clear RDRF after reading ICDRR every time RDRF is set. If 8th receive clock pulse falls while RDRF is 1, SCL is fixed low until ICDRR is read. The change of the acknowledge before reading ICDRR, to be returned to the master device, is reflected to the next transmit frame. #### 4. The last byte data is read by reading ICDRR. Figure 16.11 Slave Receive Mode Operation Timing 1 Figure 16.12 Slave Receive Mode Operation Timing 2 #### 16.4.6 Noise Canceler The logic levels at the SCL and SDA pins are routed through noise cancelers before being latched internally. Figure 16.13 shows a block diagram of the noise canceler circuit. The noise canceler consists of two cascaded latches and a match detector. The SCL (or SDA) input signal is sampled on the system clock, but is not passed forward to the next circuit unless the outputs of both latches agree. If they do not agree, the previous value is held. Figure 16.13 Block Diagram of Noise Canceler ### 16.4.7 Example of Use Flowcharts in respective modes that use the I<sup>2</sup>C bus interface are shown in figures 16.14 to 16.17. Figure 16.14 Sample Flowchart for Master Transmit Mode Figure 16.15 Sample Flowchart for Master Receive Mode Figure 16.16 Sample Flowchart for Slave Transmit Mode Figure 16.17 Sample Flowchart for Slave Receive Mode ## 16.5 Interrupt Request There are six interrupt requests in this module; transmit data empty, transmit end, receive data full, NACK detection, STOP recognition, and arbitration lost. Table 16.3 shows the contents of each interrupt request. **Table 16.3** Interrupt Requests | Interrupt Request | Abbreviation | Interrupt Condition | |---------------------|--------------|--------------------------------| | Transmit Data Empty | TXI | (TDRE=1) • (TIE=1) | | Transmit End | TEI | (TEND=1) · (TEIE=1) | | Receive Data Full | RXI | (RDRF=1) ⋅ (RIE=1) | | STOP Recognition | STPI | (STOP=1) • (STIE=1) | | NACK Detection | NAKI | {(NACKF=1)+(AL=1)} • (NAKIE=1) | | Arbitration Lost | <u> </u> | | Interrupt exception handling is performed when the interrupt conditions listed in table 16.3 are set to 1 and the CPU is ready to accept interrupts. During exception handling, the interrupt sources should be cleared. Note, however, that TDRE and TEND are automatically cleared by writing transmit data to ICDRT, and RDRF is automatically cleared by reading data from ICDRR. In particular, if TDRE is set at the same time transmit data is written to ICDRT, and then TDRE is cleared again, an extra byte of data may be transmitted. ## 16.6 Bit Synchronous Circuit In master mode, - When SCL is driven to low by the slave device - When the rising speed of SCL is lower by the load of the SCL line (load capacitance or pull-up resistance) This module has a possibility that high level period may be short in the two states described above. Therefore it monitors SCL and communicates by bit with synchronization. Figure 16.18 shows the timing of the bit synchronous circuit and table 16.4 shows the time when SCL output changes from low to Hi-Z then SCL is monitored. Figure 16.18 Timing of the Bit Synchronous Circuit Table 16.4 Time for monitoring SCL | CKS3 | CKS2 | Time for monitoring SCL | |------|------|-------------------------| | 0 | 0 | 7.5 tcyc | | | 1 | 19.5 tcyc | | 1 | 0 | 17.5 tcyc | | | 1 | 41.5 tcyc | ## Section 17 A/D Converter This LSI includes a successive approximation type 10-bit A/D converter that allows up to sixteen analog input channels to be selected. The block diagram of A/D converter is shown in figure 17.1. #### 17.1 Features - 10-bit resolution - Sixteen input channels - Conversion time: 8.1 µs per channel (at 33 MHz operation) - Two kinds of operating modes - Single mode: Single-channel A/D conversion - Scan mode: Continuous A/D conversion on 1 to 4 channels, or 1 to 8 channels - Eight data registers - Conversion results are held in a 16-bit data register for each channel - Sample and hold function - Three kinds of conversion start - Conversion can be started by software, 16-bit timer pulse unit (TPU), conversion start trigger by 8-bit timer (TMR), or external trigger signal. - Interrupt request - A/D conversion end interrupt (ADI) request can be generated - Module stop mode can be set Figure 17.1 Block Diagram of A/D Converter ## 17.2 Input/Output Pins Table 17.1 shows the pin configuration of the A/D converter. The AV<sub>CC</sub> and AV<sub>SS</sub> pins are the power supply pins for the analog block in the A/D converter. The Vref pin is the A/D conversion reference voltage pin. The sixteen analog input pins are divided into two channel sets: channel set 0 (AN0 to AN7) and channel set 1 (AN8 to AN15). **Table 17.1 Pin Configuration** | Pin Name | Symbol | I/O | Function | |--------------------------------|--------|-------|----------------------------------------------------| | Analog power supply pin | AVcc | Input | Analog block power supply | | Analog ground pin | AVss | Input | Analog block ground | | Reference voltage pin | Vref | Input | A/D conversion reference voltage | | Analog input pin 0 | AN0 | Input | Channel set 0 analog inputs | | Analog input pin 1 | AN1 | Input | _ | | Analog input pin 2 | AN2 | Input | _ | | Analog input pin 3 | AN3 | Input | _ | | Analog input pin 4 | AN4 | Input | _ | | Analog input pin 5 | AN5 | Input | _ | | Analog input pin 6 | AN6 | Input | _ | | Analog input pin 7 | AN7 | Input | _ | | Analog input pin 8 | AN12 | Input | Channel set 1 analog inputs | | Analog input pin 9 | AN13 | Input | _ | | Analog input pin 10 | AN14 | Input | _ | | Analog input pin 11 | AN15 | Input | _ | | Analog input pin 12 | AN12 | Input | _ | | Analog input pin 13 | AN13 | Input | _ | | Analog input pin 14 | AN14 | Input | _ | | Analog input pin 15 | AN15 | Input | _ | | A/D external trigger input pin | ADTRG | Input | External trigger input for starting A/D conversion | ### 17.3 Register Description The A/D converter has the following registers. - A/D data register A (ADDRA) - A/D data register B (ADDRB) - A/D data register C (ADDRC) - A/D data register D (ADDRD) - A/D data register E (ADDRE) - A/D data register F (ADDRF) - A/D data register G (ADDRG) - A/D data register H (ADDRH) - A/D control/status register (ADCSR) - A/D control register (ADCR) #### 17.3.1 A/D Data Registers A to H (ADDRA to ADDRH) There are eight 16-bit read-only ADDR registers, ADDRA to ADDRH, used to store the results of A/D conversion. The ADDR registers, which store a conversion result for each channel, are shown in table 17.2. The converted 10-bit data is stored to bits 15 to 6. The lower 6-bit data is always read as 0. The data bus between the CPU and the A/D converter is 16-bit width. The data can be read directly from the CPU. Table 17.2 Analog Input Channels and Corresponding ADDR Registers | Analog I | A/D Data Register which Stores | | |-------------------------|--------------------------------|-------------------| | Channel Set 0 (CH3 = 0) | Channel Set 1 (CH3 = 1) | Conversion Result | | AN0 | AN8 | ADDRA | | AN1 | AN9 | ADDRB | | AN2 | AN10 | ADDRC | | AN3 | AN11 | ADDRD | | AN4 | AN12 | ADDRE | | AN5 | AN13 | ADDRF | | AN6 | AN14 | ADDRG | | AN7 | AN15 | ADDRH | ## 17.3.2 A/D Control/Status Register (ADCSR) ADCSR controls A/D conversion operations. | Bit | Bit Name | Initial Value | R/W | Description | | |-----|----------|---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | ADF | 0 | R/(W)* | A/D End Flag | | | | | | | A status flag that indicates the end of A/D conversion. | | | | | | | [Setting conditions] | | | | | | | When A/D conversion ends in single mode | | | | | | | <ul> <li>When A/D conversion ends on all specified<br/>channels in scan mode</li> </ul> | | | | | | | [Clearing conditions] | | | | | | | <ul> <li>When 0 is written after reading ADF = 1</li> </ul> | | | | | | | <ul> <li>When the DTC or DMAC is activated by an<br/>ADI interrupt and ADDR is read</li> </ul> | | | 6 | ADIE | 0 | R/W | A/D Interrupt Enable | | | | | | | A/D conversion end interrupt (ADI) request enabled when 1 is set | | | 5 | ADST | 0 | R/W | A/D Start | | | | | | | Clearing this bit to 0 stops A/D conversion, and the A/D converter enters wait state. When this bit is set to 1 by software, TPU (trigger), TMR (trigger), or the ADTRG pin, A/D conversion starts. This bit remains set to 1 during A/D conversion. In single mode, cleared to 0 automatically when conversion on the specified channel ends. In scan mode, conversion continues sequentially on the specified channels until this bit is cleared to 0 by a reset, a transition to hardware standby mode or software. | | | 4 | _ | 0 | _ | Reserved | | | | | | | This bit is always read as 0 and cannot be modified. | | | Bit | Bit Name | Initial Value | R/W | Description | | |-----|----------|---------------|-----|----------------------------------------------|----------------------------| | 3 | CH3 | 0 | R/W | Channel select 3 to 0 | | | 2 | CH2 | 0 | R/W | Selects analog input together with bits SCAN | | | 1 | CH1 | 0 | R/W | and SCANS in ADCR | | | 0 | CH0 | 0 | R/W | Set the input channel (ADST = 0). | when conversion is stopped | | | | | | When SCANE = 0 and | $d$ SCANS = $\times$ | | | | | | 0000: AN0 | 1000: AN8 | | | | | | 0001: AN1 | 1001: AN9 | | | | | | 0010: AN2 | 1010: AN10 | | | | | | 0011: AN3 | 1011: AN11 | | | | | | 0100: AN4 | 1100: AN12 | | | | | | 0101: AN5 | 1101: AN13 | | | | | | 0110: AN6 | 1110: AN14 | | | | | | 0111: AN7 | 1111: AN15 | | | | | | When SCANE = 1 and SCANS = 0 | | | | | | | 0000: AN0 | 1000: AN8 | | | | | | 0001: AN0 and AN1 | 1001: AN8 and AN9 | | | | | | 0010: AN0 to AN2 | 1010: AN8 to AN10 | | | | | | 0011: AN0 to AN3 | 1011: AN8 to AN11 | | | | | | 0100: AN4 | 1100: AN12 | | | | | | 0101: AN4 and AN5 | 1101: AN12 and AN13 | | | | | | 0110: AN4 to AN6 | 1110: AN12 to AN14 | | | | | | 0111: AN4 to AN7 | 1111: AN12 to AN15 | | | | | | When SCANE = 1 and | d SCANS = 1 | | | | | | 0000: AN0 | 1000: AN8 | | | | | | 0001: AN0 and AN1 | 1001: AN8 and AN9 | | | | | | 0010: AN0 to AN2 | 1010: AN8 to AN10 | | | | | | 0011: AN0 to AN3 | 1011: AN8 to AN11 | | | | | | 0100: AN0 to AN4 | 1100: AN8 to AN12 | | | | | | 0101: AN0 to AN5 | 1101: AN8 to AN13 | | | | | | 0110: AN0 to AN6 | 1110: AN8 to AN14 | | | | | | 0111: AN0 to AN7 | 1111: AN8 to AN15 | Note: \* Only 0 can be written in bit 7, to clear the flag. Legend: x: Don't care. ## 17.3.3 A/D Control Register (ADCR) ADCR enables A/D conversion start by an external trigger input. | Bit | Bit Name | Initial Value | R/W | Description | | | |-----|----------|---------------|-----|--------------------------------------------------------------------------------------------------|--|--| | 7 | TRGS1 | 0 | R/W | Timer Trigger Select 1 and 0 | | | | 6 | TRGS0 | 0 | R/W | These bits select enabling or disabling of the start of A/D conversion by a trigger signal. | | | | | | | | <ol><li>A/D conversion start by external trigger is<br/>disabled</li></ol> | | | | | | | | 01: A/D conversion start by external trigger (TPU) is enabled | | | | | | | | <ol> <li>A/D conversion start by external trigger (TMR) is enabled</li> </ol> | | | | | | | | <ol> <li>A/D conversion start by external trigger pin (ADTRG) is enabled</li> </ol> | | | | 5 | SCANE | 0 | R/W | Scan Mode | | | | 4 | SCANS | 0 | R/W | Selects single mode or scan mode as the A/D conversion operating mode. | | | | | | | | 0x: Single mode | | | | | | | | <ol> <li>Scan mode. A/D conversion is performed<br/>continuously for channels 1 to 4</li> </ol> | | | | | | | | <ol> <li>Scan mode. A/D conversion is performed<br/>continuously for channels 1 to 8.</li> </ol> | | | | 3 | CKS1 | 0 | R/W | Clock Select 1 to 0 | | | | 2 | CKS0 | 0 | R/W | Sets the A/D conversion time. | | | | | | | | Only set bits CKS1 and CKS0 while conversion is stopped (ADST = 0). | | | | | | | | 00: A/D conversion time = 530 states (max) | | | | | | | | 01: A/D conversion time = 266 states (max) | | | | | | | | 10: A/D conversion time = 134 states (max) | | | | | | | | 11: A/D conversion time = 68 states (max) | | | | 1 | _ | 0 | _ | Reserved | | | | 0 | _ | 0 | _ | These bits are always read as 0 and cannot be modified. | | | Legend: x: Don't care. ### 17.4 Operation The A/D converter operates by successive approximation with 10-bit resolution. It has two operating modes: single mode and scan mode. When changing the operating mode or analog input channel, to prevent incorrect operation, first clear the bit ADST to 0 in ADCSR to halt A/D conversion. The ADST bit can be set at the same time as the operating mode or analog input channel is changed. #### 17.4.1 Single Mode In single mode, A/D conversion is to be performed only once on the specified single channel. Operations are as follows. - 1. A/D conversion is started when the ADST bit in ADCSR is set to 1, according to the software or external trigger input. - 2. When A/D conversion is completed, the result is transferred to the corresponding A/D data register to the channel. - 3. On completion of conversion, the ADF bit in ADCSR is set to 1. If the ADIE bit is set to 1 at this time, an ADI interrupt request is generated. - 4. The ADST bit remains set to 1 during A/D conversion, and is automatically cleared to 0 when conversion ends. When the ADST bit is cleared to 0 during A/D conversion, A/D conversion stops and the A/D converter enters wait state. #### 17.4.2 Scan Mode In scan mode, A/D conversion is to be performed sequentially on the specified channels: maximum four channels or maximum eight channels. Operations are as follows. - 1. When the ADST bit in ADCSR is set to 1 by a software, TPU or external trigger input, A/D conversion starts on the first channel in the group. - The consecutive A/D conversion on maximum four channels (SCANE and SCANS = 10) or on maximum eight channels (SCANE and SCANS = 11) can be selected. When the consecutive A/D conversion is performed on the four channels, the A/D conversion starts on AN0 when CH3 and CH2 = 01, AN4 when CH3 and CH2 = 01, AN8 when CH3 and CH2 = 11. When the consecutive A/D conversion is performed on the eight channels, the A/D conversion starts on AN0 when SH3 = 0 and on AN8 when SH3 = 0. - 2. When A/D conversion for each channel is completed, the result is sequentially transferred to the corresponding A/D data register to each channel. - 3. When conversion of all the selected channels is completed, the ADF bit in ADCSR is set to 1. If the ADIE bit is set to 1 at this time, an ADI interrupt is requested. Conversion of the first channel in the group starts again. 4. The ADST bit is not cleared automatically, and steps [2] to [3] are repeated as long as the ADST bit remains set to 1. When the ADST bit is cleared to 0, A/D conversion stops and the A/D converter enters wait state. If the ADST bit is later set to 1, A/D conversion starts again from the first channel in the group. #### 17.4.3 Input Sampling and A/D Conversion Time The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog input when A/D conversion start delay time ( $t_D$ ) passes after the ADST bit is set to 1, then starts conversion. Figure 17.2 shows the A/D conversion timing. Table 17.3 indicates the A/D conversion time. As indicated in figure 17.2, the A/D conversion time ( $t_{CONV}$ ) includes $t_D$ and the input sampling time ( $t_{SPL}$ ). The length of $t_D$ varies depending on the timing of the write access to ADCSR. The total conversion time therefore varies within the ranges indicated in tables 17.3. In scan mode, the values given in tables 17.3 apply to the first conversion time. The values given in tables 17.4 apply to the second and subsequent conversions. Figure 17.2 A/D Conversion Timing **Table 17.3** A/D Conversion Time (Single Mode) | | | CKS1 = 0 | | | CKS1 = 1 | | | | | | | | | |---------------------------------|-------------------|----------|-----|----------|----------|----------|-----|-----|----------|-----|-----|-----|-----| | | | CKS0 = 0 | | CKS0 = 1 | | CKS0 = 0 | | | CKS0 = 1 | | | | | | Item | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | A/D conversion start delay time | t <sub>D</sub> | 18 | _ | 33 | 10 | _ | 17 | 6 | _ | 9 | 4 | _ | 5 | | Input sampling time | t <sub>SPL</sub> | _ | 127 | _ | _ | 63 | _ | _ | 31 | _ | _ | 15 | _ | | A/D conversion time | t <sub>CONV</sub> | 515 | _ | 530 | 259 | _ | 266 | 131 | _ | 134 | 67 | _ | 68 | Note: Values in the table are the number of states. **Table 17.4** A/D Conversion Time (Scan Mode) | CKS1 | CKS0 | Conversion Time (State) | |------|------|-------------------------| | 0 | 0 | 512 (Fixed) | | | 1 | 256 (Fixed) | | 1 | 0 | 128 (Fixed) | | | 1 | 64 (Fixed) | ### 17.4.4 External Trigger Input Timing A/D conversion can be externally triggered. When the TRGS1 and TRGS0 bits are set to 11 in ADCR, external trigger input is enabled at the ADTRG pin. A falling edge at the ADTRG pin sets the ADST bit to 1 in ADCSR, starting A/D conversion. Other operations, in both single and scan modes, are the same as when the bit ADST has been set to 1 by software. Figure 17.3 shows the timing. Figure 17.3 External Trigger Input Timing ## 17.5 Interrupt Source The A/D converter generates an A/D conversion end interrupt (ADI) at the end of A/D conversion. Setting the ADIE bit to 1 enables an ADI interrupt requests while the bit ADF in ADCSR is set to 1 after A/D conversion is completed. The DTC or DMAC\* can be activated by an ADI interrupt. Having the converted data read by the DTC or DMAC\* in response to an ADI interrupt enables continuous conversion to be achieved without imposing a load on software. Note: \* Not supported by the H8S/2376. Table 17.5 A/D Converter Interrupt Source | Name | Interrupt Source | Interrupt Flag | DTC Activation | DMAC* Activation | |------|-------------------|----------------|----------------|------------------| | ADI | End of conversion | ADF | Possible | Possible | | | | | | | Note: \* Not supported by the H8S/2376. # 17.6 A/D Conversion Accuracy Definitions This LSI's A/D conversion accuracy definitions are given below. - Resolution - The number of A/D converter digital output codes - Quantization error - The deviation inherent in the A/D converter, given by 1/2 LSB (see figure 17.4). - Offset error - The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from the minimum voltage value B'0000000000 (H'000) to B'0000000001 (H'001) (see figure 17.5). #### Full-scale error The deviation of the analog input voltage value from the ideal A/D conversion characteristic when the digital output changes from B'1111111110 (H'3FE) to B'1111111111 (H'3FF) (see figure 17.5). #### Nonlinearity error The error with respect to the ideal A/D conversion characteristic between the zero voltage and the full-scale voltage. Does not include the offset error, full-scale error, or quantization error (see figure 17.5). #### Absolute precision The deviation between the digital value and the analog input value. Includes the offset error, full-scale error, quantization error, and nonlinearity error. Figure 17.4 A/D Conversion Accuracy Definitions Figure 17.5 A/D Conversion Accuracy Definitions ### 17.7 Usage Notes #### 17.7.1 Module Stop Mode Setting Operation of the A/D converter can be disabled or enabled using the module stop control register. The initial setting is for operation of the A/D converter to be halted. Register access is enabled by clearing module stop mode. For details, refer to section 24, Power-Down Modes. ### 17.7.2 Permissible Signal Source Impedance This LSI's analog input is designed so that conversion precision is guaranteed for an input signal for which the signal source impedance is $5~k\Omega$ or less. This specification is provided to enable the A/D converter's sample-and-hold circuit input capacitance to be charged within the sampling time; if the sensor output impedance exceeds $5~k\Omega$ , charging may be insufficient and it may not be possible to guarantee the A/D conversion accuracy. However, if a large capacitance is provided externally for conversion in single mode, the input load will essentially comprise only the internal input resistance of $10~k\Omega$ , and the signal source impedance is ignored. However, since a low-pass filter effect is obtained in this case, it may not be possible to follow an analog signal with a large differential coefficient (e.g., $5~mV/\mu s$ or greater) (see figure 17.6). When converting a high-speed analog signal or conversion in scan mode, a low-impedance buffer should be inserted. Figure 17.6 Example of Analog Input Circuit #### 17.7.3 Influences on Absolute Precision Adding capacitance results in coupling with GND, and therefore noise in GND may adversely affect absolute precision. Be sure to make the connection to an electrically stable GND such as AVss. Care is also required to insure that filter circuits do not communicate with digital signals on the mounting board, so acting as antennas. ### 17.7.4 Setting Range of Analog Power Supply and Other Pins If conditions shown below are not met, the reliability of the device may be adversely affected. - Analog input voltage range The voltage applied to analog input pin ANn during A/D conversion should be in the range AVss ≤ AVn ≤ Vref. - Relation between AVcc, AVss and Vcc, Vss As the relationship between AVcc, AVss and Vcc, Vss, set AVcc ≥ Vcc and AVss = Vss. If the A/D converter is not used, the AVcc and AVss pins must not be left open. - Vref setting range The reference voltage at the Vref pin should be set in the range $Vref \le AVcc$ . #### 17.7.5 Notes on Board Design In board design, digital circuitry and analog circuitry should be as mutually isolated as possible, and layout in which digital circuit signal lines and analog circuit signal lines cross or are in close proximity should be avoided as far as possible. Failure to do so may result in incorrect operation of the analog circuitry due to inductance, adversely affecting A/D conversion values. Also, digital circuitry must be isolated from the analog input signals (AN0 to AN15), analog reference power supply (Vref), and analog power supply (AVcc) by the analog ground (AVss). Also, the analog ground (AVss) should be connected at one point to a stable digital ground (Vss) on the board. #### 17.7.6 Notes on Noise Countermeasures A protection circuit connected to prevent damage due to an abnormal voltage such as an excessive surge at the analog input pins (AN0 to AN15) should be connected between AVcc and AVss as shown in figure 17.7. Also, the bypass capacitors connected to AVcc and the filter capacitor connected to AN0 to AN15 must be connected to AVss. If a filter capacitor is connected, the input currents at the analog input pins (AN0 to AN15) are averaged, and so an error may arise. Also, when A/D conversion is performed frequently, as in scan mode, if the current charged and discharged by the capacitance of the sample-and-hold circuit in the A/D converter exceeds the current input via the input impedance ( $R_{\rm in}$ ), an error will arise in the analog input pin voltage. Careful consideration is therefore required when deciding the circuit constants. Figure 17.7 Example of Analog Input Protection Circuit **Table 17.6 Analog Pin Specifications** | Item | Min | Max | Unit | | |-------------------------------------|-----|-----|------|--| | Analog input capacitance | _ | 20 | pF | | | Permissible signal source impedance | _ | 10 | kΩ | | # Section 18 D/A Converter ### 18.1 Features D/A converter features are listed below. - 8-bit resolution - Output channels: Six channels for the H8S/2378, H8S/2378R, H8S/2377, and H8S/2377R Four channels for the H8S/2376 Two channels for the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R - Maximum conversion time of 10 µs (with 20 pF load) - Output voltage of 0 V to Vref - D/A output hold function in software standby mode - Setting the module stop mode Figure 18.1 Block Diagram of D/A Converter for H8S/2378, H8S/2378R, H8S/2377, and H8S/2377R Figure 18.2 Block Diagram of D/A Converter for H8S/2376 Figure 18.3 Block Diagram of D/A Converter for H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R # 18.2 Input/Output Pins Table 18.1 shows the pin configuration of the D/A converter. **Table 18.1** Pin Configuration | Pin Name | Symbol | I/O | Function | |-------------------------|--------|--------|------------------------------------| | Analog power pin | AVcc | Input | Analog power | | Analog ground pin | AVss | Input | Analog ground | | Reference voltage pin | Vref | Input | Reference voltage of D/A converter | | Analog output pin 0*1 | DA0 | Output | Channel 0 analog output | | Analog output pin 1*1 | DA1 | Output | Channel 1 analog output | | Analog output pin 2 | DA2 | Output | Channel 2 analog output | | Analog output pin 3 | DA3 | Output | Channel 3 analog output | | Analog output pin 4*1*2 | DA4 | Output | Channel 4 analog output | | Analog output pin 5*1*2 | DA5 | Output | Channel 5 analog output | Notes: 1. Not available for the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. 2. Not available for the H8S/2376. ## **18.3** Register Descriptions The D/A converter has the following registers. - D/A data register 0 (DADR0)\*<sup>1</sup> - D/A data register 1 (DADR1)\*<sup>1</sup> - D/A data register 2 (DADR2) - D/A data register 3 (DADR3) - D/A data register 4 (DADR4)\*1\*2 - D/A data register 5 (DADR5)\*1\*2 - D/A control register 01 (DACR01)\*<sup>1</sup> - D/A control register 23 (DACR23) - D/A control register 45 (DACR45)\*1\*2 Notes: 1. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. 2. Not supported by the H8S/2376. ## 18.3.1 D/A Data Registers 0 to 5 (DADR0 to DADR5) DADR0 to DADR5 are 8-bit readable/writable registers that store data for conversion. Whenever output is enabled, the values in DADR are converted and output to the analog output pins. When the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, or H8S/2373R is in use, the registers which are not supported must not be accessed. ### 18.3.2 D/A Control Registers 01, 23, and 45 (DACR01, DACR23, DACR45) DACR01, DACR23, and DACR45 control the operation of the D/A converter. DACR01, DACR23, and DACR45 control the operation of channels 0 and 1, channels 2 and 3, and channels 4 and 5, respectively. DACR01 (Available only for the H8S/2376, H8S/2377, H8S/2377R, H8S/2378, and H8S/2378R) | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DAOE1 | 0 | R/W | D/A Output Enable 1 | | | | | | Controls D/A conversion and analog output. | | | | | | 0: Analog output (DA1) is disabled | | | | | | Channel 1 D/A conversion is enabled; analog output (DA1) is enabled | | 6 | DAOE0 | 0 | R/W | D/A Output Enable 0 | | | | | | Controls D/A conversion and analog output. | | | | | | 0: Analog output (DA0) is disabled | | | | | | Channel 0 D/A conversion is enabled; analog output (DA0) is enabled | | 5 | DAE | 0 | R/W | D/A Enable | | | | | | Used together with the DAOE0 and DAOE1 bits to control D/A conversion. When the DAE bit is cleared to 0, channel 0 and 1 D/A conversions are controlled independently. When the DAE bit is set to 1, channel 0 and 1 D/A conversions are controlled together. | | | | | | Output of conversion results is always controlled independently by the DAOE0 and DAOE1 bits. For details, see table 18.2. | | 4 | _ | All 1 | _ | Reserved | | to<br>0 | | | | These bits are always read as 1 and cannot be modified. | Table 18.2 Control of D/A Conversion | Bit 5<br>DAE | Bit 7<br>DAOE1 | Bit 6<br>DAOE0 | Description | |--------------|----------------|----------------|--------------------------------------------------------------------| | 0 | 0 | 0 | D/A conversion disabled | | | | 1 | Channel 0 D/A conversion enabled, channel1 D/A conversion disabled | | | 1 | 0 | Channel 1 D/A conversion enabled, channel0 D/A conversion disabled | | | | 1 | Channel 0 and 1 D/A conversions enabled | | 1 | 0 | 0 | D/A conversion disabled | | | | 1 | Channel 0 and 1 D/A conversions enabled | | | 1 | 0 | _ | | | | 1 | _ | | • D | DACR23 | | | | |-----|----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Initial Value | R/W | Description | | 7 | DAOE3 | 0 | R/W | D/A Output Enable 3 | | | | | | Controls D/A conversion and analog output. | | | | | | 0: Analog output (DA3) is disabled | | | | | | 1: Channel 3 D/A conversion is enabled; analog output (DA3) is enabled | | 6 | DAOE2 | 0 | R/W | D/A Output Enable 2 | | | | | | Controls D/A conversion and analog output. | | | | | | 0: Analog output (DA2) is disabled | | | | | | 1: Channel 2 D/A conversion is enabled; analog output (DA2) is enabled | | 5 | DAE | 0 | R/W | D/A Enable | | | | | | Used together with the DAOE2 and DAOE3 bits to control D/A conversion. When the DAE bit is cleared to 0, channel 2 and 3 D/A conversions are controlled independently. When the DAE bit is set to 1, channel 2 and 3 D/A conversions are controlled together. | | | | | | Output of conversion results is always controlled | independently by the DAOE2 and DAOE3 bits. For These bits are always read as 1 and cannot be details, see table 18.3. Reserved modified. Table 18.3 Control of D/A Conversion 4 to 0 All 1 | Bit 5<br>DAE | Bit 7<br>DAOE3 | Bit 6<br>DAOE2 | Description | |--------------|----------------|----------------|---------------------------------------------------------------------| | 0 | 0 | 0 | D/A conversion disabled | | | | 1 | Channel 2 D/A conversion enabled, channel3 D/A conversion disabled | | | 1 | 0 | Channel 3 D/A conversion enabled, channel 2 D/A conversion disabled | | | | 1 | Channel 2 and 3 D/A conversions enabled | | 1 | 0 | 0 | D/A conversion disabled | | | | 1 | Channel 2 and 3 D/A conversions enabled | | | 1 | 0 | <del>-</del> | | | | 1 | | | • D | OACR45 (Availa | able only for the | H8S/237 | 7, H8S/2377R, H8S/2378, and H8S/2378R) | |---------|----------------|-------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Bit Name | Initial Value | R/W | Description | | 7 | DAOE4 | 0 | R/W | D/A Output Enable 5 | | | | | | Controls D/A conversion and analog output. | | | | | | 0: Analog output (DA5) is disabled | | | | | | 1: Channel 5 D/A conversion is enabled; analog output (DA5) is enabled | | 6 | DAOE5 | 0 | R/W | D/A Output Enable 4 | | | | | | Controls D/A conversion and analog output. | | | | | | 0: Analog output (DA4) is disabled | | | | | | 1: Channel 4 D/A conversion is enabled; analog output (DA4) is enabled | | 5 | DAE | 0 | R/W | D/A Enable | | | | | | Used together with the DAOE4 and DAOE5 bits to control D/A conversion. When the DAE bit is cleared to 0, channel 4 and 5 D/A conversions are controlled independently. When the DAE bit is set to 1, channel 4 and 5 D/A conversions are controlled together. | | | | | | Output of conversion results is always controlled independently by the DAOE4 and DAOE5 bits. For details, see table 18.4. | | 4 | _ | All 1 | _ | Reserved | | to<br>0 | | | | These bits are always read as 1 and cannot be modified. | Table 18.4 Control of D/A Conversion | Bit 5<br>DAE | Bit 7<br>DAOE5 | Bit 6<br>DAOE4 | Description | |--------------|----------------|----------------|--------------------------------------------------------------------| | 0 | 0 | 0 | D/A conversion disabled | | | | 1 | Channel 4 D/A conversion enabled, channel5 D/A conversion disabled | | | 1 | 0 | Channel 5 D/A conversion enabled, channel4 D/A conversion disabled | | | | 1 | Channel 4 and 5 D/A conversions enabled | | 1 | 0 | 0 | D/A conversion disabled | | | | 1 | Channel 4 and 5 D/A conversions enabled | | | 1 | 0 | _ | | | | 1 | | ### 18.4 Operation The D/A converter includes D/A conversion circuits for six channels\*<sup>1</sup>, each of which can operate independently. When DAOE bit in DACR01\*2, DACR23, or DACR45\*3 is set to 1, D/A conversion is enabled and the conversion result is output. The operation example concerns D/A conversion on channel 2. Figure 18.4 shows the timing of this operation. - [1] Write the conversion data to DADR2. - [2] Set the DAOE2 bit in DACR23 to 1. D/A conversion is started. The conversion result is output from the analog output pin DA2 after the conversion time t<sub>DCONV</sub> has elapsed. The conversion result is continued to output until DADR2 is written to again or the DAOE2 bit is cleared to 0. The output value is expressed by the following formula: $$\frac{\text{DADR contents}}{256} \times \text{Vref}$$ - [3] If DADR2 is written to again, the conversion is immediately started. The conversion result is output after the conversion time t<sub>DCONV</sub> has elapsed. - [4] If the DAOE2 bit is cleared to 0, analog output is disabled. - Notes: 1. Four channels are available for the H8S/2376 and two channels are available for the H8S/2375, H8S/2375R, H8S/2373R, and H8S/2373R. - 2. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 3. Not supported by the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. Figure 18.4 Example of D/A Converter Operation ### 18.5 Usage Notes ## 18.5.1 Setting for Module Stop Mode It is possible to enable/disable the D/A converter operation using the module stop control register, the D/A converter does not operate by the initial value of the register. The register can be accessed by releasing the module stop mode. For details, see section 24, Power-Down Modes. ### 18.5.2 D/A Output Hold Function in Software Standby Mode If D/A conversion is enabled and this LSI enters software standby mode, D/A output is held and analog power supply current remains at the same level during D/A conversion. When the analog power supply current is required to go low in software standby mode, bits DAOE and DAE should be cleared to 0, and D/A output should be disabled. # Section 19 RAM This LSI has an on-chip high-speed static RAM. The RAM is connected to the CPU by a 16-bit data bus, enabling one-state access by the CPU to both byte data and word data. The on-chip RAM can be enabled or disabled by means of the RAME bit in the system control register (SYSCR). For details on the system control register (SYSCR), refer to section 3.2.2, System Control Register (SYSCR). | Product Type | | ROM Type | RAM<br>Capacity | RAM Address | |--------------|------------|----------------------|-----------------|----------------------| | H8S/2378 | HD64F2378 | Flash memory version | 32 kbytes | H'FF4000 to H'FFBFFF | | H8S/2378R | HD64F2378R | _ | | | | H8S/2377 | HD64F2377 | _ | 24 kbytes | H'FF6000 to H'FFBFFF | | H8S/2377R | HD64F2377R | _ | | | | H8S/2376 | HD64F2376 | _ | 30 kbytes | H'FF4800 to H'FFBFFF | | H8S/2375 | HD6432375 | Masked ROM version | 16 kbytes | H'FF8000 to H'FFBFFF | | H8S/2375R | HD6432375R | _ | | | | H8S/2373 | HD6412373 | ROMLESS version | 16 kbytes | H'FF8000 to H'FFBFFF | | H8S/2373R | HD6412373R | _ | | | # Section 20 Flash Memory (0.35-µm F-ZTAT Version) The features of the flash memory included in the flash memory version are summarized below. The block diagram of the flash memory is shown in figure 20.1. #### 20.1 Features #### Size | Product Classi | fication | ROM Size | ROM Address | |-----------------------|-------------------------|-------------|------------------------------------------| | H8S/2377,<br>H8S/2376 | HD64F2377,<br>HD64F2376 | 384 kbytes | H'000000 to H'05FFFF (Modes 3, 4, and 7) | | H8S/2377R | HD64F2377R | <del></del> | | #### • Programming/erase methods The flash memory is programmed 128 bytes at a time. Erase is performed in single-block units. The flash memory of 384 kbytes is configured as follows: $64 \text{ kbytes} \times 5 \text{ blocks}$ , $32 \text{ kbytes} \times 1 \text{ block}$ , and $4 \text{ kbytes} \times 8 \text{ blocks}$ . To erase the entire flash memory, each block must be erased in turn. • Reprogramming capability The flash memory can be reprogrammed up to 100 times. • Two on-board programming modes Boot mode User program mode On-board programming/erasing can be done in boot mode in which the on-chip boot program is started for erase or programming of the entire flash memory. In normal user program mode, individual blocks can be erased or programmed. Programmer mode Flash memory can be programmed/erased in programmer mode, using a PROM programmer, as well as in on-board programming mode. • Automatic bit rate adjustment With data transfer in boot mode, the bit rate of this LSI can be automatically adjusted to match the transfer bit rate of the host. • Programming/erasing protection There are three protect modes, hardware, software, and error protect, which allow protected status to be designated for flash memory program/erase operations. Figure 20.1 Block Diagram of Flash Memory ### **20.2** Mode Transitions When the mode pins are set in the reset state and a reset-start is executed, this LSI enters an operating mode as shown in figure 20.2. In user mode, flash memory can be read but not programmed or erased. The boot, user program and programmer modes are provided as modes to write and erase the flash memory. The differences between boot mode and user program mode are shown in table 20.1. Figure 20.3 shows boot mode. Figure 20.4 shows user program mode. Figure 20.2 Flash Memory State Transitions Table 20.1 Differences between Boot Mode and User Program Mode | | <b>Boot Mode</b> | User Program Mode | |------------------------------|------------------|-------------------------------------------------------| | Total erase | Yes | Yes | | Block erase | No | Yes | | Programming control program* | Program/program | -verify Erase/erase-verify/program/<br>program-verify | Note: \* To be provided by the user, in accordance with the recommended algorithm. 1. Initial state The old program version or data remains written in the flash memory. The user should prepare the programming control program and new application program beforehand in the host. 3. Flash memory initialization The erase program in the boot program area (in RAM) is executed, and the flash memory is initialized (to H'FF). In boot mode, entire flash memory erasure is performed, without regard to blocks. Programming control program transfer When boot mode is entered, the boot program in the chip (originally incorporated in the chip) is started and the programming control program in the host is transferred to RAM via SCI communication. The boot program required for flash memory erasing is automatically transferred to the RAM boot program area. 4. Writing new application program The programming control program transferred from the host to RAM is executed, and the new application program in the host is written into the flash memory. Figure 20.3 Boot Mode - Initial state the program that will transfer the programming/ erase control program to on-chip RAM should be written into the flash memory by the user beforehand. the programming/erase control program should be prepared in the host or in the flash memory. - Programming/erase control program transfer When user program mode is entered, user software confirms this fact, executes the transfer program in the flash memory, and transfers the programming/erase control program to RAM. Host New application program Flash memory Transfer program Application program (old version) RAM Programming/ erase control program (old version) Flash memory initialization The programming/erase program in RAM is executed, and the flash memory is initialized (to H'FF). Erasing can be performed in block units, but not in byte units. Writing new application program Next, the new application program in the host is written into the erased flash memory blocks. Do not write to unerased blocks. Figure 20.4 User Program Mode # 20.3 Block Configuration Figure 20.5 shows the block configuration of 384-kbyte flash memory. The thick lines indicate erasing units, the narrow lines indicate programming units, and the values are addresses. The 384-kbyte flash memory is divided into 64 kbytes (5 blocks), 32 kbytes (1 block), and 4 kbytes (8 blocks). Erasing is performed in these divided units. Programming is performed in 128-byte units starting from an address whose lower eight bits are H'00 or H'80. | EB0<br>Erase unit | H'000000 | H'000001 | H'000002 | ← Programming unit: 128 bytes → | H'00007F | |---------------------|-----------|----------|---------------------|---------------------------------|------------| | 4 kbytes | | | | | | | EB1 | | | | | H'000FFF | | Erase unit | H'001000 | H'001001 | H'001002 | ← Programming unit: 128 bytes → | H'00107F | | 4 kbytes | | | | | ! | | • | | | | | H'001FFF | | EB2 | H'002000 | H'002001 | H'002002 | ← Programming unit: 128 bytes → | H'00207F | | Erase unit 4 kbytes | | | | | - | | 4 KDytes | | | | | H'002FFF | | EB3 | H'003000 | H'003001 | H'003002 | ← Programming unit: 128 bytes → | H'00307F | | Erase unit | | | | | ! | | 4 kbytes | | | | | H'003FFF | | EB4 | H'004000 | H'004001 | H'004002 | ← Programming unit: 128 bytes → | H'00407F | | Erase unit | | | | | ! | | 4 kbytes | \$ | | | | : | | EB7 | H'007000 | H'007001 | H'007002 | ← Programming unit: 128 bytes → | H'00707F | | Erase unit | 11007000 | 11007001 | 1 11007002 1 | | 1 11007011 | | 4 kbytes | | | | | H'007FFF | | EB8 | H'008000 | H'008001 | H'008002 | ← Programming unit: 128 bytes → | H'00807F | | Erase unit | 1100000 | 11000001 | 1 11000002 | | 1 11000071 | | 32 kbytes | | | | | H'00FFFF | | EB9 | H'010000 | H'010001 | H'010002 | ← Programming unit: 128 bytes → | H'01007F | | Erase unit | H 0 10000 | потооот | . потооод | 1 Togramming unit. 120 bytes | 11010071 | | 64 kbytes | | | i i | | H'01FFFF | | EB10 | H'020000 | H'020001 | H'020002 | ← Programming unit: 128 bytes → | H'02007F | | Erase unit | 11020000 | 11020001 | 1 11020002 1<br>1 1 | 1 Togramming unit. 120 bytes | 11020071 | | 64 kbytes | | | | | H'02FFFF | | EB11 | H'030000 | H'030001 | H'030002 | ← Programming unit: 128 bytes → | H'03007F | | Erase unit | | | . I<br>I I | 3 3 , | 1 | | 64 kbytes | | | | | H'03FFFF | | EB12 | H'040000 | H'040001 | H'040002 | ← Programming unit: 128 bytes → | H'04007F | | Erase unit | | | | 3 3 4 4 4 7 4 | 1 | | 64 kbytes | | <u> </u> | <u> </u> | | H'04FFFF | | EB13 | H'050000 | H'050001 | H'050002 | ← Programming unit: 128 bytes → | H'05007F | | Erase unit | 11000000 | 11000001 | 1 1 | 1 Togramming unit. 120 Dytes | 11000071 | | 64 kbytes | | | | | H'05FFFF | Figure~20.5~~384-kbyte~Flash~Memory~Block~Configuration~(Modes~3,4,~and~7) ## 20.4 Input/Output Pins Table 20.2 shows the pin configuration of the flash memory. **Table 20.2** Pin Configuration | Pin Name | I/O | Function | |----------|--------|----------------------------------------| | RES | Input | Reset | | MD2 | Input | Sets this LSI's operating mode | | MD1 | Input | Sets this LSI's operating mode | | MD0 | Input | Sets this LSI's operating mode | | P52 | Input | Sets operating mode in programmer mode | | P51 | Input | Sets operating mode in programmer mode | | P50 | Input | Sets operating mode in programmer mode | | TxD1 | Output | Serial transmit data output | | RxD1 | Input | Serial receive data input | # 20.5 Register Descriptions The flash memory has the following registers. For details on the system control register, refer to section 3.2.2, System Control Register (SYSCR). - Flash memory control register 1 (FLMCR1) - Flash memory control register 2 (FLMCR2) - Erase block register 1 (EBR1) - Erase block register 2 (EBR2) # 20.5.1 Flash Memory Control Register 1 (FLMCR1) FLMCR1 is a register that makes the flash memory transit to program mode, program-verify mode, erase mode, or erase-verify mode. For details on register setting, refer to section 20.7, Flash Memory Programming/Erasing. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 0/1 | R | This bit is reserved. This bit is always read as 0 in modes 1 and 2. This bit is always read as 1 in modes 3 to 7. | | 6 | SWE | 0 | R/W | Software Write Enable | | | | | | When this bit is set to 1, flash memory programming/erasing is enabled. When this bit is cleared to 0, other FLMCR1 register bits and all EBR1 and EBR2 bits cannot be set. | | 5 | ESU | 0 | R/W | Erase Setup | | | | | | When this bit is set to 1 while SWE = 1, the flash memory transits to the erase setup state. When it is cleared to 0, the erase setup state is cancelled. | | 4 | PSU | 0 | R/W | Program Setup | | | | | | When this bit is set to 1 while SWE = 1, the flash memory transits to the program setup state. When it is cleared to 0, the program setup state is cancelled. | | 3 | EV | 0 | R/W | Erase-Verify | | | | | | When this bit is set to 1 while SWE = 1, the flash memory transits to erase-verify mode. When it is cleared to 0, erase-verify mode is cancelled. | | 2 | PV | 0 | R/W | Program-Verify | | | | | | When this bit is set to 1 while SWE = 1, the flash memory transits to program-verify mode. When it is cleared to 0, program-verify mode is cancelled. | | 1 | Е | 0 | R/W | Erase | | | | | | When this bit is set to 1 while SWE = 1, and ESU = 1, the flash memory transits to erase mode. When it is cleared to 0, erase mode is cancelled. | | 0 | Р | 0 | R/W | Program | | | | | | When this bit is set to 1 while SWE = 1, and PSU = 1, the flash memory transits to program mode. When it is cleared to 0, program mode is cancelled. | ### 20.5.2 Flash Memory Control Register 2 (FLMCR2) FLMCR2 is a register that displays the state of flash memory programming/erasing. When the SWE bit in FLMCR1 is cleared to 0, FLMCR2 is initialized to H'00. FLMCR2 is a read-only register, and should not be written to. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FLER | 0 | R | Indicates that an error has occurred during an operation on flash memory (programming or erasing). When FLER is set to 1, flash memory goes to the error-protection state. See section 20.8.3, Error Protection, for details. | | 6 | _ | All 0 | R | Reserved | | to<br>0 | | | | These bits are always read as 0. | ### 20.5.3 Erase Block Register 1 (EBR1) EBR1 specifies the flash memory erase area block. EBR1 is initialized to H'00 when the SWE bit in FLMCR1 is 0. Set only one bit in EBR1 and EBR2 together (do not set more than one bit at the same time). Setting more than one bit will automatically clear all EBR1 and EBR2 bits to 0. For details, see table 20.3. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|--------------------------------------------------------------| | 7 | EB7 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB7 are to be erased. | | 6 | EB6 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB6 are to be erased. | | 5 | EB5 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB5 are to be erased. | | 4 | EB4 | 0 | R/W | When this bit is set to 1, 4 kbytes of EB4 are to be erased. | | 3 | EB3 | 0 | R/W | When this bit is set to 1, 4 kbyte of EB3 is to be erased. | | 2 | EB2 | 0 | R/W | When this bit is set to 1, 4 kbyte of EB2 is to be erased. | | 1 | EB1 | 0 | R/W | When this bit is set to 1, 4 kbyte of EB1 is to be erased. | | 0 | EB0 | 0 | R/W | When this bit is set to 1, 4 kbyte of EB0 is to be erased. | ### 20.5.4 Erase Block Register 2 (EBR2) EBR2 specifies the flash memory erase area block. EBR2 is initialized to H'00 when the SWE bit in FLMCR1 is 0. Set only one bit in EBR2 and EBR1 together (do not set more than one bit at the same time). Setting more than one bit will automatically clear all EBR1 and EBR2 bits to 0. For details, see table 20.3. | Bit | Bit Name | Initial Value | R/W | Description | |------|----------|---------------|-----|----------------------------------------------------------------| | 7, 6 | _ | All 0 | R/W | Reserved | | | | | R/W | The initial value should not be modified. | | 5 | EB13 | 0 | R/W | When this bit is set to 1, 64 kbytes of EB13 are to be erased. | | 4 | EB12 | 0 | R/W | When this bit is set to 1, 64 kbytes of EB12 are to be erased. | | 3 | EB11 | 0 | R/W | When this bit is set to 1, 64 kbytes of EB11 are to be erased. | | 2 | EB10 | 0 | R/W | When this bit is set to 1, 64 kbytes of EB10 are to be erased. | | 1 | EB9 | 0 | R/W | When this bit is set to 1, 64 kbytes of EB9 are to be erased. | | 0 | EB8 | 0 | R/W | When this bit is set to 1, 32 kbytes of EB8 are to be erased. | Table 20.3 Erase Blocks | | Address | | |------------------|----------------------|--| | Block (Size) | Modes 3, 4, and 7 | | | EB0 (4 kbytes) | H'000000 to H'000FFF | | | EB1 (4 kbytes) | H'001000 to H'001FFF | | | EB2 (4 kbytes) | H'002000 to H'002FFF | | | EB3 (4 kbytes) | H'003000 to H'003FFF | | | EB4 (4 kbytes) | H'004000 to H'004FFF | | | EB5 (4 kbytes) | H'005000 to H'005FFF | | | EB6 (4 kbytes) | H'006000 to H'006FFF | | | EB7 (4 kbytes) | H'007000 to H'007FFF | | | EB8 (32 kbytes) | H'008000 to H'00FFFF | | | EB9 (64 kbytes) | H'010000 to H'01FFFF | | | EB10 (64 kbytes) | H'020000 to H'02FFFF | | | EB11 (64 kbytes) | H'030000 to H'03FFFF | | | EB12 (64 kbytes) | H'040000 to H'04FFFF | | | EB13 (64 kbytes) | H'050000 to H'05FFFF | | ### 20.6 On-Board Programming Modes In an on-board programming mode, programming, erasing, and verification for the on-chip flash memory can be performed. There are two on-board programming modes: boot mode and user program mode. Table 20.4 shows how to select boot mode. User program mode can be selected by setting the control bits by software. For a diagram that shows mode transitions of flash memory, see figure 20.2. Table 20.4 Setting On-Board Programming Mode | | Mode Setting | MD2 | MD1 | MD0 | |-----------|---------------------------------------------------------------|-----|-----|-----| | Boot mode | Single-chip activation expanded mode with on-chip ROM enabled | 0 | 1 | 1 | #### 20.6.1 **Boot Mode** When this LSI enters boot mode, the embedded boot program is started. The boot program transfers the programming control program from the externally connected host to the on-chip RAM via the SCI\_1. When the flash memory is all erased, the programming control program is executed. Table 20.5 shows the boot mode operations between reset end and branching to the programming control program. - 1. When the boot program is initiated, the SCI\_1 should be set to asynchronous mode, the chip measures the low-level period of asynchronous SCI communication data (H'00) transmitted continuously from the host. The chip then calculates the bit rate of transmission from the host, and adjusts the SCI\_1 bit rate to match that of the host. The transfer format is 8-bit data, 1 stop bit, and no parity. The reset should end with the RxD pin high. The RxD and TxD pins should be pulled up on the board if necessary. After the reset ends, it takes approximately 100 states before the chip is ready to measure the low-level period. - 2. After matching the bit rates, the chip transmits one H'00 byte to the host to indicate the end of bit rate adjustment. The host should confirm that this adjustment end indication (H'00) has been received normally, and transmit one H'55 byte to the chip. If reception could not be performed normally, initiate boot mode again by a reset. Depending on the host's transfer bit rate and system clock frequency of this LSI, there will be a discrepancy between the bit rates of the host and the chip. To operate the SCI properly, set the host's transfer bit rate and system clock frequency of this LSI within the ranges listed in table 20.6. - 3. When boot mode is used, the flash memory programming control program must be prepared in the host beforehand. Prepare a programming control program in accordance with the description in section 20.7, Flash Memory Programming/Erasing. - 4. Before branching to the programming control program, the chip terminates transfer operations by the SCI\_1 (by clearing the RE and TE bits in SCR to 0), but the adjusted bit rate value remains set in BRR. Therefore, the programming control program can still use it for transfer of program data or verify data with the host. The TxD pin is high. The contents of the CPU general registers are undefined immediately after branching to the programming control program. These registers must be initialized at the beginning of the programming control program, since the stack pointer (SP), in particular, is used implicitly in subroutine calls, etc. - 5. In boot mode, if flash memory contains data (all data is not 1), all blocks of flash memory are erased. Boot mode is used for the initial programming in the on-board state or for a forcible return when a program that is to be initiated in user program mode was accidentally erased and could not be executed in user program mode. - Notes: 1. In boot mode, a part of the on-chip RAM area (H'FF8000 to H'FF87FF) is used by the boot program. Addresses H'FF8800 to H'FFBFFF is the area to which the programming control program is transferred from the host. The boot program area cannot be used until the execution state in boot mode switches to the programming control program. - 2. Boot mode can be cleared by a reset. Release the reset by setting the MD pins, after waiting at least 20 states since driving the reset pin low. Boot mode is also cleared when the WDT overflow reset occurs. - 3. Do not change the MD pin input levels in boot mode. - 4. All interrupts are disabled during programming or erasing of the flash memory. **Table 20.5 Boot Mode Operation** | | Host Operation | Communication Contents | LSLOperation | |------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Item | Host Operation Communication Contents Processing Contents | | LSI Operation Processing Contents | | $\vdash$ | Frocessing Contents | | Frocessing Contents | | Boot mode initiation | | | Branches to boot program at reset-start. Boot program initiation | | | Continuously transmits data H'00 at specified bit rate. | H'00, H'00 · · · H'00 | Measures low-level period of receive data H'00. | | ent | at specified bit rate. | | Calculates bit rate and sets BRR in SCI 1. | | ıstır | ₩ | | Transmits data H'00 to host as adjustment end | | adjı | Transmits data H'55 when data H'00 ◀ | H'00 | indication. | | Bit rate adjustment | is received error-free. | H'55 | ▶ | | Bitr | <b>-</b> | H'AA | Transmits data H'AA to host when data H'55 is | | | ▼<br>H'AA reception<br> | | received. | | οĘ | + | | ₩ | | rtes | Transmits number of bytes (N) of | Upper bytes, lower bytes | ► Echobacks the 2-byte data | | prop | programming control program to be | Echoback | received to host. | | Transfer of number of bytes of programming control program | transferred as 2-byte data<br>(low-order byte following high-order<br>byte) | | <b>↓</b> | | r of | <b>▼</b> | H'XX | Echobacks received data to host and also | | ısfe | Transmits 1-byte of programming control program (repeated for N times) | Echoback | transfers it to RAM. (repeated for N times) | | Trar | | | (repeated io. it amies) | | e g | | | <u> </u> | | eras | | H'FF | <b>'</b> | | Flash memory erase | Boot program ← erase error | H'AA | Checks flash memory data, erases all flash memory blocks in case of written data existing, and transmits data H'AA to host. (If erase could not be done, transmits data | | lash | H'AA reception. | HAA | H'FF to host and aborts operation.) | | " | | | | | | | | ₩ | | | | | Branches to programming control program transferred to on-chip RAM and starts execution. | | | | | execution. | Table 20.6 System Clock Frequencies for which Automatic Adjustment of LSI Bit Rate is Possible | Host Bit Rate | System Clock Frequency Range of LSI | |---------------|-------------------------------------| | 19,200 bps | 8 to 25 MHz | | 9,600 bps | 8 to 25 MHz | #### 20.6.2 User Program Mode On-board programming/erasing of an individual flash memory block can also be performed in user program mode by branching to a user program/erase program. The user must set branching conditions and provide on-board means of supplying programming data. The flash memory must contain the program/erase program or a program which provides the program/erase program from external memory. Because the flash memory itself cannot be read during programming/erasing, transfer the program/erase program to on-chip RAM, as like in boot mode. Figure 20.6 shows a sample procedure for programming/erasing in user program mode. Prepare a program/erase program in accordance with the description in section 20.7, Flash Memory Programming/Erasing. Figure~20.6~~Programming/Erasing~Flowchart~Example~in~User~Program~Mode ### 20.7 Flash Memory Programming/Erasing A software method, using the CPU, is employed to program and erase flash memory in the on-board programming modes. Depending on the FLMCR1 and FLMCR2 setting, the flash memory operates in one of the following four modes: program mode, erase mode, program-verify mode, and erase-verify mode. The programming control program in boot mode and the user program/erase program in user mode use these operating modes in combination to perform programming/erasing. Flash memory programming and erasing should be performed in accordance with the descriptions in section 20.7.1, Program/Program-Verify and section 20.7.2, Erase/Erase-Verify, respectively. ### 20.7.1 Program/Program-Verify When programming data or programs to the flash memory, the program/program-verify flowchart shown in figure 20.7 should be followed. Performing programming operations according to this flowchart will enable data or programs to be programmed to the flash memory without subjecting the chip to voltage stress or sacrificing program data reliability. - 1. Programming must be done to an empty address. Do not reprogram an address to which programming has already been performed. - 2. Programming should be carried out 128 bytes at a time. A 128-byte data transfer must be performed even if programming fewer than 128 bytes. In this case, H'FF data must be written to the extra addresses. - 3. Prepare the following data storage areas in RAM: a 128-byte programming data area, a 128-byte reprogramming data area, and a 128-byte additional-programming data area. Perform reprogramming data computation and additional programming data computation according to figure 20.9. - 4. Consecutively transfer 128 bytes of data in byte units from the programming data area, reprogramming data area, or additional-programming data area to the flash memory. The program address and 128-byte data are latched in the flash memory. The lower 8 bits of the start address in the flash memory destination area must be H'00 or H'80. - 5. The time during which the P bit is set to 1 is the programming time. Figure 20.7 shows the allowable programming times. - 6. The watchdog timer (WDT) is set to prevent overprogramming due to program runaway, etc. Set a value greater than $(y + z^2 + \alpha + \beta)$ µs as the WDT overflow period. - 7. For a dummy write to a verify address, write 1-byte data H'FF to an address whose lower 2 bits are B'00. Verify data can be read in words from the address to which a dummy write was performed. - 8. The maximum number of repetitions of the program/program-verify sequence to the same bit (N) must not be exceeded. Figure 20.7 Program/Program-Verify Flowchart ### 20.7.2 Erase/Erase-Verify When erasing flash memory, the erase/erase-verify flowchart shown in figure 20.8 should be followed. - 1. Prewriting (setting erase block data to all 0s) is not necessary. - 2. Erasing is performed in block units. Make only a single-bit specification in the erase block registers (EBR1 and EBR2). To erase multiple blocks, each block must be erased in turn. - 3. The time during which the E bit is set to 1 is the flash memory erase time. - 4. The watchdog timer (WDT) is set to prevent overprogramming due to program runaway, etc. Set a value greater than $(y + z + \alpha + \beta)$ ms as the WDT overflow period. - 5. For a dummy write to a verify address, write 1-byte data H'FF to an address whose lower two bits are B'00. Verify data can be read in longwords from the address to which a dummy write was performed. - 6. If the read data is not erased, set erase mode again, and repeat the erase/erase-verify sequence as before. The maximum number of repetitions of the erase/erase-verify sequence (N) must not be exceeded. ### 20.7.3 Interrupt Handling when Programming/Erasing Flash Memory All interrupts, including NMI input, are disabled when flash memory is being programmed or erased, and while the boot program is executing in boot mode. There are three reasons for this: - 1. Interrupt during programming or erasing might cause a violation of the programming or erasing algorithm, with the result that normal operation could not be assured. - If the interrupt exception handling is started when the vector address has not been programmed yet or the flash memory is being programmed or erased, the vector would not be read correctly, possibly resulting in CPU runaway. - 3. If an interrupt occurred during boot program execution, it would not be possible to execute the normal boot mode sequence. Figure 20.8 Erase/Erase-Verify Flowchart ### 20.8 Program/Erase Protection There are three kinds of flash memory program/erase protection: hardware protection, software protection, and error protection. #### 20.8.1 Hardware Protection Hardware protection refers to a state in which programming/erasing of flash memory is forcibly disabled or aborted because of a transition to reset (including an overflow reset by the WDT) or standby mode. Flash memory control register 1 (FLMCR1), flash memory control register 2 (FLMCR2), erase block register 1 (EBR1), and erase block register 2 (EBR2) are initialized. In a reset via the $\overline{\text{RES}}$ pin, the reset state is not entered unless the $\overline{\text{RES}}$ pin is held low until oscillation stabilizes after powering on. In the case of a reset during operation, hold the $\overline{\text{RES}}$ pin low for the $\overline{\text{RES}}$ pulse width specified in the AC Characteristics section. #### 20.8.2 Software Protection Protection can be implemented against programming/erasing of all flash memory blocks by clearing the SWE bit in FLMCR1 to 0 by software (these operations must be executed in the on-chip RAM or external memory). When protection is in effect, setting the P or E bit in FLMCR1 does not cause a transition to program mode or erase mode. By setting the erase block register 1 (EBR1) and erase block register 2 (EBR2), erase protection can be set for individual blocks. When EBR1 and EBR2 are set to H'00, erase protection is set for all blocks. #### 20.8.3 Error Protection In error protection, an error is detected when the CPU's runaway occurs during flash memory programming/erasing, or operation is not performed in accordance with the program/erase algorithm, and the program/erase operation is forcibly aborted. Aborting the program/erase operation prevents damage to the flash memory due to overprogramming or overerasing. When the following errors are detected during programming/erasing of flash memory, the FLER bit in FLMCR2 is set to 1, and the error protection state is entered. - When flash memory is read during programming/erasing (including a vector read or instruction fetch) - When an exception handling (excluding a reset) is started during programming/erasing - When a SLEEP instruction is executed during programming/erasing - When the CPU releases the bus during programming/erasing The FLMCR1, FLMCR2, EBR1, and EBR2 settings are retained, but program mode or erase mode is forcibly aborted at the point at which the error occurred. Program mode or erase mode cannot be re-entered by re-setting the P or E bit. However, since PV and EV bit setting is enabled, Rev. 4.00, 02/04, page 834 of 1088 RENESAS and a transition can be made to verify mode. The error protection state can be canceled by a reset or in hardware standby mode. ### 20.9 Programmer Mode In programmer mode, a PROM programmer can perform programming/erasing via a socket adapter, just like for a discrete flash memory. Use a PROM programmer which supports the Renesas 512-kbyte flash memory on-chip MCU device type (FZTAT512V3A). A 12-MHz input clock is needed. ### 20.10 Power-Down States for Flash Memory In user mode, the flash memory will operate in either of the following states: - Normal operating mode The flash memory can be read. - Standby mode All flash memory circuits are halted. Table 20.7 shows the correspondence between the operating modes of this LSI and the flash memory. When the flash memory returns to normal operation from a standby state, a power supply circuit stabilization period is needed. When the flash memory returns to its normal operating state, bits STS3 to STS0 in SBYCR must be set to provide a wait time of at least $100~\mu s$ , even when the external clock is being used. **Table 20.7 Flash Memory Operating States** | Operating Mode | Flash Memory Operating State | |----------------|------------------------------| | Active mode | Normal operating state | | Sleep mode | Normal operating state | | Standby mode | Standby state | ## 20.11 Usage Notes Precautions concerning the use of on-board programming mode and programmer mode are summarized below. 1. Use the specified voltages and timing for programming and erasing. Applied voltages in excess of the rating can permanently damage the device. Use a PROM programmer that supports the Renesas microcomputer device type with 512-kbyte on-chip flash memory (FZTAT512V3A). Do not select the HN27C4096 setting for the PROM programmer, and only use the specified socket adapter. - 2. Reset the flash memory before turning on/off the power. - When applying or disconnecting Vcc power, fix the $\overline{RES}$ pin low and place the flash memory in the hardware protection state. The power-on and power-off timing requirements should also be satisfied in the event of a power failure and subsequent recovery. - 3. Use the recommended algorithm when programming and erasing flash memory. The recommended algorithm enables programming and erasing to be carried out without subjecting the device to voltage stress or sacrificing program data reliability. When setting the P or E bit in FLMCR1, the watchdog timer should be set beforehand as a precaution against program runaway, etc. - 4. Do not set or clear the SWE bit during execution of a program in flash memory. Wait for at least 100 μs after clearing the SWE bit before executing a program or reading data in flash memory. - When the SWE bit is set, data in flash memory can be rewritten. When the SWE bit is set to 1, data in flash memory can be read only in program-verify/erase-verify mode. Access flash memory only for verify operations (verification during programming/erasing). Also, do not clear the SWE bit during programming, erasing, or verifying. Similarly, the SWE bit must be cleared before executing a program or reading data from flash memory. However, the RAM area overlapping flash memory space can be read and written to regardless of whether the SWE bit is set or cleared. - Do not use interrupts while flash memory is being programmed or erased. All interrupt requests, including NMI, should be disabled during programming/erasing the flash memory to give priority to program/erase operations. - 6. Do not perform additional programming. Erase the memory before reprogramming. In on-board programming, perform only one programming operation on a 128-byte programming unit block. In programmer mode, too, perform only one programming operation on a 128-byte programming unit block. Programming should be carried out with the entire programming unit block erased. - Before programming, check that the chip is correctly mounted in the PROM programmer. Overcurrent damage to the device can result if the index marks on the PROM programmer socket, socket adapter, and chip are not correctly aligned. - Do not touch the socket adapter or chip during programming. Touching either of these can cause contact faults and write errors. - 9. Apply the reset signal after the SWE, bit is cleared during its operation. The reset signal is applied at least 100 µs after the SWE bit has been cleared. Figure 20.9 Power-On/Off Timing Figure 20.10 Mode Transition Timing (Example: Boot Mode → User Mode ↔ User Program Mode) # Section 21 Flash Memory (0.18-µm F-ZTAT Version) The flash memory has the following features. Figure 21.1 shows a block diagram of the flash memory. #### 21.1 Features Size | Product Classif | ication | ROM Size | ROM Address | | |-----------------|------------|------------|----------------------|--| | H8S/2378 | HD64F2378 | 512 kbytes | H'000000 to H'05FFFF | | | H8S/2378R | HD64F2378R | | (Modes 3 to 5 and 7) | | - Two flash-memory MATs according to LSI initiation mode - The on-chip flash memory has two memory spaces in the same address space (hereafter referred to as memory MATs). The mode setting in the initiation determines which memory MAT is initiated first. The MAT can be switched by using the bank-switching method after initiation. - The user memory MAT is initiated at a power-on reset in user mode: 512 kbytes - The user boot memory MAT is initiated at a power-on reset in user boot mode: 8 kbytes - Programming/erasing interface by the download of on-chip program This LSI has a dedicated programming/erasing program. After downloading this program to the on-chip RAM, programming/erasing can be performed by setting the argument parameter. The user branch is also supported. - Programming/erasing time - The flash memory programming time is 1 ms (typ) in 128-byte simultaneous programming and 8 µs per byte. The erasing time is 750 ms (typ) per 64-kbyte block. - Number of programming - The number of flash memory programming can be up to 100 times. - Three on-board programming modes and one off-board programming mode - Boot mode - This mode is a program mode that uses an on-chip SCI interface. The user MAT and user boot MAT can be programmed. This mode can automatically adjust the bit rate between host and this LSI. - User program mode - The user MAT can be programmed by using the optional interface. - User boot mode - The user boot program of the optional interface can be made and the user MAT can be programmed. - One off-board programming mode - PROM mode This mode uses the PROM programmer. The user MAT and user boot MAT can be programmed. Protection modes There are two protection modes: software protection by the register setting and hardware protection by the FWE pin. The protection state for flash memory programming/erasing can be set. Figure 21.1 Block Diagram of Flash Memory ### 21.1.1 Operating Mode When each mode pin and the FWE pin are set in the reset state and reset start is performed, the microcomputer enters each operating mode as shown in figure 21.2. - Flash memory cannot be read, programmed, or erased in ROM invalid mode. - Flash memory can be read in user mode, but cannot be programmed or erased. - Flash memory can be read, programmed, or erased on the board only in user program mode, user boot mode, and boot mode. - Flash memory can be read, programmed, or erased by means of the PROM programmer in PROM mode. Figure 21.2 Mode Transition of Flash Memory ### 21.1.2 Mode Comparison The comparison table of programming and erasing related items about boot mode, user program mode, user boot mode, and PROM mode is shown in table 21.1. **Table 21.1 Comparison of Programming Modes** | | Boot mode | User program<br>mode | User boot mode | PROM mode | |----------------------------------------|------------------------------------|------------------------------|---------------------------------|---------------------------| | Programming/<br>erasing<br>environment | On-board programming | On-board programming | On-board programming | Off-board programming | | Programming/<br>erasing enable<br>MAT | User MAT<br>User boot MAT | User MAT | User MAT | User MAT<br>User boot MAT | | All erasure | O (Automatic) | 0 | 0 | O (Automatic) | | Block division erasure | O * <sup>1</sup> | 0 | 0 | × | | Program data transfer | From host via<br>SCI | From optional device via RAM | From optional device via RAM | Via programmer | | Reset initiation<br>MAT | Embedded<br>program storage<br>MAT | User MAT | User boot MAT* <sup>2</sup> | _ | | Transition to user mode | Changing mode setting and reset | Changing FLSHE bit | Changing mode setting and reset | _ | Notes: 1. All-erasure is performed. After that, the specified block can be erased. - Firstly, the reset vector is fetched from the embedded program storage MAT. After the flash memory related registers are checked, the reset vector is fetched from the user boot MAT. - The user boot MAT can be programmed or erased only in boot mode and PROM mode. - The user MAT and user boot MAT are erased in boot mode. Then, the user MAT and user boot MAT can be programmed by means of the command method. However, the contents of the MAT cannot be read until this state. - Only user boot MAT is programmed and the user MAT is programmed in user boot mode or only user MAT is programmed because user boot mode is not used. - The boot operation of the optional interface can be performed by the mode pin setting different from user program mode in user boot mode. ### 21.1.3 Flash MAT Configuration This LSI's flash memory is configured by the 512-kbyte user MAT and 8-kbyte user boot MAT. The start address is allocated to the same address in the user MAT and user boot MAT. Therefore, when the program execution or data access is performed between two MATs, the MAT must be switched by using FMATS. The user MAT or user boot MAT can be read in all modes if it is in ROM valid mode. However, the user boot MAT can be programmed only in boot mode and PROM mode. Figure 21.3 Flash Memory Configuration The size of the user MAT is different from that of the user boot MAT. An address which exceeds the size of the 8-kbyte user boot MAT should not be accessed. If the attempt is made, data is read as undefined value. #### 21.1.4 Block Division The user MAT is divided into 64 kbytes (seven blocks), 32 kbytes (one block), and 4 kbytes (eight blocks) as shown in figure 21.4. The user MAT can be erased in this divided-block units and the erase-block number of EB0 to EB15 is specified when erasing. Figure 21.4 Block Division of User MAT ### 21.1.5 Programming/Erasing Interface Programming/erasing is executed by downloading the on-chip program to the on-chip RAM and specifying the program address/data and erase block by using the interface register/parameter. The procedure program is made by the user in user program mode and user boot mode. An overview of the procedure is given as follows. For details, see section 21.4.2, User Program Mode. Figure 21.5 Overview of User Procedure Program 1. Selection of on-chip program to be downloaded For programming/erasing execution, the FLSHE bit must be set to 1 to transition to user program mode. This LSI has programming/erasing programs which can be downloaded to the on-chip RAM. The on-chip program to be downloaded is selected by setting the corresponding bits in the programming/erasing interface register. The address of the programming destination is specified by the FTDAR. ### 2. Download of on-chip program The on-chip program is automatically downloaded by setting the SCO bit in the flash key register (FKEY) and the flash control register (FCCS) of the programming/erasing interface register. The flash memory is replaced to the embedded program storage area when downloading. Since the flash memory cannot be read when programming/erasing, the procedure program, which is working from download to completion of programming/erasing, must be executed in the space other than the flash memory to be programmed/erased (for example, on-chip RAM). Since the result of download is returned to the programming/erasing interface parameter, whether the normal download is executed or not can be confirmed. ### 3. Initialization of programming/erasing The operating frequency is set before execution of programming/erasing. This setting is performed by using the programming/erasing interface parameter. ### 4. Programming/erasing execution The program data/programming destination address is specified in 128-byte units when programming. The block to be erased is specified in erase-block units when erasing. These specifications are set by using the programming/erasing interface parameter and the on-chip program is initiated. The on-chip program is executed by using the JSR or BSR instruction and performing the subroutine call of the specified address in the on-chip RAM. The execution result is returned to the programming/erasing interface parameter. The area to be programmed must be erased in advance when programming flash memory. All interrupts are prohibited during programming and erasing. Interrupts must be masked within the user system. ### 5. When programming/erasing is executed consecutively When the processing is not ended by the 128-byte programming or one-block erasure, the program address/data and erase-block number must be updated and consecutive programming/erasing is required. Since the downloaded on-chip program is left in the on-chip RAM after the processing, download and initialization are not required when the same processing is executed consecutively. # 21.2 Input/Output Pins Table 21.2 shows the flash memory pin configuration. **Table 21.2 Pin Configuration** | Pin Name | Abbreviation | Input/Output | Function | |---------------|--------------|--------------|-------------------------------------------------| | Reset | RES | Input | Reset | | Mode 2 | MD2 | Input | Sets operating mode of this LSI | | Mode 1 | MD1 | Input | Sets operating mode of this LSI | | Mode 0 | MD0 | Input | Sets operating mode of this LSI | | Port 52 | P52 | Input | Sets operating mode of programmer mode | | Port 51 | P51 | Input | Sets operating mode of programmer mode | | Port 50 | P50 | Input | Sets operating mode of programmer mode | | Transmit data | TxD1 | Output | Serial transmit data output (used in boot mode) | | Receive data | RxD1 | Input | Serial receive data input (used in boot mode) | Note: For the pin configuration in PROM mode, see section 21.7, Programmer Mode. # 21.3 Register Descriptions The registers/parameters which control flash memory are shown as follows. - Flash code control status register (FCCS) - Flash program code select register (FPCS) - Flash erase code select register (FECS) - Flash key code register (FKEY) - Flash MAT select register (FMATS) - Flash transfer destination address register (FTDAR) - Download pass and fail result (DPFP) - Flash pass and fail result (FPFR) - Flash multipurpose address area (FMPAR) - Flash multipurpose data destination area (FMPDR) - Flash erase Block select (FEBS) - Flash program and erase frequency control (FPEFEQ) - Flash vector address control register (FVACR) There are several operating modes for accessing flash memory, for example, read mode/program mode. There are two memory MATs: user MAT and user boot MAT. The dedicated registers/parameters are allocated for each operating mode and MAT selection. The correspondence of operating modes and registers/parameters for use is shown in table 21.3. Table 21.3 Register/Parameter and Target Mode | | | Download | Initiali-<br>zation | Program-<br>ming | Erasure | Read | |---------------------|--------|----------|---------------------|------------------|------------------|------------------| | Programming/erasing | FCCS | 0 | _ | _ | _ | _ | | interface register | FPCS | 0 | _ | _ | _ | _ | | | FECS | 0 | _ | _ | _ | _ | | | FKEY | 0 | _ | 0 | 0 | _ | | | FMATS | _ | _ | O * <sup>1</sup> | O * <sup>1</sup> | O * <sup>2</sup> | | | FTDAR | 0 | _ | _ | _ | _ | | Programming/erasing | DPFR | 0 | _ | _ | _ | _ | | interface parameter | FPFR | _ | 0 | 0 | 0 | | | | FPEFEQ | _ | 0 | _ | _ | _ | | | FUBRA | _ | 0 | _ | _ | | | | FMPAR | _ | _ | 0 | _ | _ | | | FMPDR | _ | _ | 0 | _ | _ | | | FEBS | _ | _ | _ | 0 | _ | Notes: 1. The setting is required when programming or erasing user MAT in user boot mode. 2. The setting may be required according to the combination of initiation mode and read target MAT. ### 21.3.1 Programming/Erasing Interface Register The programming/erasing interface registers are as described below. They are all 8-bit registers that can be accessed in byte. Except for the FLER bit in FCCS, these registers are initialized at a power-on reset, in hardware standby mode, or in software standby mode. The FLER bit is not initialized in software standby mode. • Flash Code Control and Status Register (FCCS) FCCS is configured by bits which request the monitor of the FWE pin state and error occurrence during programming or erasing flash memory and the download of on-chip program. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |------|-------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | 1 | R | Reserved | | | | | | This bit is always read as 0. The write value should always be 1. | | 6, 5 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 4 | FLER | 0 | R | Flash Memory Error | | | | | | Indicates an error occurs during programming and erasing flash memory. When FLER is set to 1, flash memory enters the error protection state. This bit is initialized at transition to a power-on reset or hardware standby mode. | | | | | | When FLER is set to 1, high voltage is applied to the internal flash memory. To reduce the damage to flash memory, the reset must be released after the reset period of 100 μs which is longer than normal. | | | | | | <ol> <li>Flash memory operates normally<br/>Programming/erasing protection for flash memory<br/>(error protection) is invalid.</li> </ol> | | | | | | [Clearing condition] At a power-on reset or in hardware standby mode | | | | | | Indicates an error occurs during programming/erasing flash memory. Programming/erasing protection for flash memory (error protection) is valid. | | | | | | [Setting condition] | | | | | | <ul> <li>When an interrupt, such as NMI, occurs during<br/>programming/erasing flash memory.</li> </ul> | | | | | | When the flash memory is read during | | | | | | programming/erasing flash memory | | | | | | When the SLEEP instruction is executed during programming (program fleet manner). | | | | | | programming/erasing flash memory | | | | | | <ul> <li>When a bus master other than the CPU, such as the<br/>DMAC, DTC, or BREQ, gets bus mastership during<br/>programming/erasing flash memory.</li> </ul> | | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |--------|-------------|------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 3 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | SCO | 0 | (R)/W | Source Program Copy Operation | | | | | | Requests the on-chip programming/erasing program to be downloaded to the on-chip RAM. | | | | | | When this bit is set to 1, the on-chip program which is selected by FPCS/FECS is automatically downloaded in the on-chip RAM specified by FTDAR. | | | | | | In order to set this bit to 1, H'A5 must be written to FKEY, and this operation must be executed in the on-chip RAM. | | | | | | Four NOP instructions must be executed immediately after setting this bit to 1. | | | | | | Since this bit is cleared to 0 when download is completed, this bit cannot be read as 1. | | | | | | All interrupts must be disabled. This should be made in the user system. | | | | | | <ol> <li>Download of the on-chip programming/erasing<br/>program to the on-chip RAM is not executed</li> </ol> | | | | | | [Clear condition] When download is completed | | | | | | <ol> <li>Request that the on-chip programming/erasing<br/>program is downloaded to the on-chip RAM is<br/>occurred</li> </ol> | | | | | | <ul><li>[Set conditions] When all of the following conditions are satisfied and 1 is written to this bit</li><li>H'A5 is written to FKEY</li></ul> | | | | | | <ul> <li>During execution in the on-chip RAM</li> </ul> | • Flash Program Code Select Register (FPCS) FPCS selects the on-chip programming program to be downloaded. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |--------|-------------|------------------|-----|----------------------------------------------------------------------| | 7 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | PPVS | 0 | R/W | Program Pulse Verify | | | | | | Selects the programming program. | | | | | | 0: On-chip programming program is not selected | | | | | | [Clear condition] When transfer is completed | | | | | | 1: On-chip programming program is selected | # • Flash Erase Code Select Register (FECS) FECS selects download of the on-chip erasing program. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |--------|-------------|------------------|-----|----------------------------------------------------------------------| | 7 to 1 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 0 | EPVB | 0 | R/W | Erase Pulse Verify Block | | | | | | Selects the erasing program. | | | | | | 0: On-chip erasing program is not selected | | | | | | [Clear condition] When transfer is completed | | | | | | 1: On-chip erasing program is selected | ### • Flash Key Code Register (FKEY) FKEY is a register for software protection that enables download of on-chip program and programming/erasing of flash memory. Before setting the SCO bit to 1 in order to download on-chip program or executing the downloaded programming/erasing program, these processing cannot be executed if the key code is not written. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |-----|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | 7 | K7 | 0 | R/W | Key Code | | 6 | K6 | 0 | R/W | Only when H'A5 is written, writing to the SCO bit is valid. | | 5 | K5 | 0 | R/W | When the value other than H'A5 is written to FKEY, 1 | | 4 | K4 | 0 | R/W | cannot be written to the SCO bit. Therefore downloading | | 3 | K3 | 0 | R/W | to the on-chip RAM cannot be executed. | | 2 | K2 | 0 | R/W | ' | | 1 | K1 | 0 | R/W | Only when H'5A is written, programming/erasing can be | | 0 | K0 0 R/W | R/W | executed. Even if the on-chip programming/erasing program is executed, the flash memory cannot be programmed or erased when the value other than H'5A is written to FKEY. | | | | | | | H'A5: Writing to the SCO bit is enabled (The SCO bit cannot be set by the value other than H'A5.) | | | | | | H'5A: Programming/erasing is enabled (The value other than H'A5 is in software protection state.) | | | | | | H'00: Initial value | ### • Flash MAT Select Register (FMATS) FMATS specifies whether user MAT or user boot MAT is selected. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |---------------------------------|------------------------------------------------------|--------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>6<br>5<br>4<br>3<br>2<br>1 | MS7<br>MS6<br>MS5<br>MS4<br>MS3<br>MS2<br>MS1<br>MS0 | 0/1*<br>0<br>0/1*<br>0<br>0/1*<br>0<br>0/1*<br>0 | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W | MAT Select These bits are in user-MAT selection state when the value other than H'AA is written and in user-boot-MAT selection state when H'AA is written. The MAT is switched by writing the value in FMATS. When the MAT is switched, follow section 21.7, Switching between User MAT and User Boot MAT. (The user boot MAT cannot be programmed in user programming mode if user boot MAT is selected by FMATS. The user boot | | | | | | MAT must be programmed in boot mode or in PROM mode.) | | | | | | H'AA: The user boot MAT is selected (in user-MAT selection state when the value of these bits are other than H'AA) | | | | | | Initial value when these bits are initiated in user boot mode. | | | | | | H'00: Initial value when these bits are initiated in a mode except for user boot mode (in user-MAT selection state) | | | | | | [Programmable condition] These bits are in the execution state in the on-chip RAM. | Note: \* Set to 1 when in user boot mode, otherwise set to 0. • Flash Transfer Destination Address Register (FTDAR) FTDAR is a register that specify the address to download an on-chip program. This register must be specified before setting the SCO bit in FCCS to 1. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |------------------|------------------------------|------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TDER | 0 | R/W | Transfer Destination Address Setting Error | | | | | | This bit is set to 1 when the address specified by bits TDA6 to TDA0, which is the start address to download an on-chip program, is over the range. Whether or not the range specified by bits TDA6 to TDA0 is within the range of H'00 to H'03 is determined when an on-chip program is downloaded by setting the SCO bit in FCCS. Make sure that this bit is cleared to 0 before setting the SCO bit to 1 and the value specified by TDA6 to TDA0 is within the range of H'00 to H'03. | | | | | | 0: The value specified by bits TDA6 to TDA0 is within the range. | | | | | | 1: The value specified by is TDA6 to TDA0 is over the range (H'04 to H'FF) and the download is stopped. | | 6 | TDA6 | 0 | R/W | Transfer Destination Address | | 5<br>4<br>3<br>2 | TDA5<br>TDA4<br>TDA3<br>TDA2 | 0<br>0<br>0<br>0 | R/W<br>R/W<br>R/W | Specifies the start address to download an on-chip program. H'00 to H'03 can be specified meaning that the start address in the on-chip RAM space can be specified in units of 4 kbytes. | | 0 | TDA1<br>TDA0 | 0 | R/W<br>R/W | H'00: H'FF9000 is specified as a start address to download an on-chip program. | | | | | | H'01: H'FFA000 is specified as a start address to download an on-chip program. | | | | | | H'02: H'FFB000 is specified as a start address to download an on-chip program. | | | | | | H'03: H'FF8000 is specified as a start address to download an on-chip program. | | | | | | H'04 to H'07: Setting prohibited. Specifying this value sets the TDRE bit to 1 and stops the download. | ### 21.3.2 Programming/Erasing Interface Parameter The programming/erasing interface parameter specifies the operating frequency, storage place for program data, programming destination address, and erase block and exchanges the processing result for the downloaded on-chip program. This parameter uses the general registers of the CPU (ER0 and ER1) or the on-chip RAM area. The initial value is undefined at a power-on reset or in hardware standby mode. When download, initialization, or on-chip program is executed, registers of the CPU except for R0L are stored. The return value of the processing result is written in R0L. Since the stack area is used for storing the registers except for R0L, the stack area must be saved at the processing start. (A maximum size of a stack area to be used is 128 bytes.) The programming/erasing interface parameter is used in the following four items. - 1. Download control - 2. Initialization before programming or erasing - 3. Programming - 4. Erasing These items use different parameters. The correspondence table is shown in table 21.4. The meaning of the bits in FPFR varies in each processing program: initialization, programming, or erasure. For details, see descriptions of FPFR for each process. **Table 21.4 Parameters and Target Modes** | Name of<br>Parameter | Abbrevia-<br>tion | Down<br>Load | Initializa-<br>tion | Program-<br>ming | Erasure | R/W | Initial<br>Value | Alloca-<br>tion | |-------------------------------------------------------|-------------------|--------------|---------------------|------------------|---------|-----|------------------|-----------------| | Download pass and fail result | DPFR | 0 | _ | _ | _ | R/W | Undefined | On-chip<br>RAM* | | Flash pass and fail result | FPFR | _ | 0 | 0 | 0 | R/W | Undefined | R0L of<br>CPU | | Flash<br>programming/<br>erasing frequency<br>control | FPEFEQ | _ | 0 | _ | _ | R/W | Undefined | R0 of<br>CPU | | Flash multipurpose address area | FMPAR | _ | _ | 0 | _ | R/W | Undefined | On-chip<br>RAM | | Flash multipurpose data destination area | FMPDR | _ | _ | 0 | | R/W | Undefined | On-chip<br>RAM | | Flash erase block select | FEBS | _ | _ | _ | 0 | R/W | Undefined | R0L of<br>CPU | Note: \* A single byte of the start address to download an on-chip program, which is specified by FTDAR. #### (1) Download Control The on-chip program is automatically downloaded by setting the SCO bit to 1. The on-chip RAM area to be downloaded is the 128-kbyte area starting from the address specified by FTDAR. Download control is set in the program/erase interface register, and the return value is passed using the DPFR parameter. (a) Download pass/fail result parameter (DPFR: single byte of start address specified by FTDAR) This parameter indicates the return value of the download result. The value of this parameter can be used to determine if downloading is executed or not. Since the confirmation whether the SCO bit is set to 1 is difficult, the certain determination must be performed by writing the single byte of the start address specified by FTDAR to the value other than the return value of download (for example, H'FF) before the download start (before setting the SCO bit to 1). | | Bit | Initial | | | |--------|------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Name | Value | R/W | Description | | 7 to 3 | _ | _ | _ | Unused | | | | | | Return 0 | | 2 | SS | _ | R/W | Source Select Error Detect | | | | | | Only one type for the on-chip program which can be downloaded can be specified. When more than two types of the program are selected, the program is not selected, or the program is selected without mapping, error is occurred. | | | | | | 0: Download program can be selected normally | | | | | | <ol> <li>Download error is occurred (multi-selection or program<br/>which is not mapped is selected)</li> </ol> | | 1 | FK | _ | R/W | Flash Key Register Error Detect (FK) | | | | | | Returns the check result whether the value of FKEY is set to H'A5. | | | | | | 0: KEY setting is normal (FKEY = H'A5) | | | | | | <ol> <li>Setting value of FKEY becomes error (FKEY = value<br/>other than H'A5)</li> </ol> | | 0 | SF | _ | R/W | Success/Fail | | | | | | Returns the result whether download is ended normally or not. The determination result whether program that is downloaded to the on-chip RAM is read back and then transferred to the on-chip RAM is returned. | | | | | | <ol><li>Downloading on-chip program is ended normally (no error)</li></ol> | | | | | | <ol> <li>Downloading on-chip program is ended abnormally<br/>(error occurs)</li> </ol> | ### (2) Programming/Erasing Initialization The on-chip programming/erasing program to be downloaded includes the initialization program. The specified period pulse must be applied when programming or erasing. The specified pulse width is made by the method in which wait loop is configured by the CPU instruction. The operating frequency of the CPU must be set. The initial program is set as a parameter of the programming/erasing program which has downloaded these settings. (a) Flash programming/erasing frequency parameter (FPEFEQ: general register ER0 of CPU) This parameter sets the operating frequency of the CPU. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |----------|-------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 16 | _ | _ | _ | Unused | | | | | | This bit should be cleared to 0. | | 15 to 0 | F15 to F0 | _ | R/W | Frequency Set | | | | | | Set the operating frequency of the CPU. The setting value must be calculated as the following methods. | | | | | | <ol> <li>The operating frequency which is shown in MHz units<br/>must be rounded in a number to three decimal places<br/>and be shown in a number of two decimal places.</li> </ol> | | | | | | <ol><li>The value multiplied by 100 is converted to the binary<br/>digit and is written to the FPEFEQ parameter (general<br/>register ER0).</li></ol> | | | | | | For example, when the operating frequency of the CPU is 34.000 MHz, the value is as follows. | | | | | | <ol> <li>The number to three decimal places of 34.000 is<br/>rounded and the value is thus 34.00.</li> </ol> | | | | | | 2. The formula that $34.00 \times 100 = 3400$ is converted to the binary digit and B'0000,1101,0100,1000 (H'0D48) is set to R0. | (b) Flash pass/fail parameter (FPFR: general register R0L of CPU) This parameter indicates the return value of the initialization result. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |--------|-------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------| | 7 to 2 | _ | _ | _ | Unused | | | | | | Return 0 | | 1 | FQ | _ | R/W | Frequency Error Detect | | | | | | Returns the check result whether the specified operating frequency of the CPU is in the range of the supported operating frequency. | | | | | | 0: Setting of operating frequency is normal | | | | | | 1: Setting of operating frequency is abnormal | | 0 | SF | _ | R/W | Success/Fail | | | | | | Indicates whether initialization is completed normally. | | | | | | 0: Initialization is ended normally (no error) | | | | | | 1: Initialization is ended abnormally (error occurs) | ### (3) Programming Execution When flash memory is programmed, the programming destination address on the user MAT must be passed to the programming program in which the program data is downloaded. - 1. The start address of the programming destination on the user MAT must be stored in a general register ER1. This parameter is called as FMPAR (flash multipurpose address area parameter). Since the program data is always in units of 128 bytes, the lower eight bits (A7 to A0) must be H'00 or H'80 as the boundary of the programming start address on the user MAT. - 2. The program data for the user MAT must be prepared in the consecutive area. The program data must be in the consecutive space which can be accessed by using the MOV.B instruction of the CPU and in other than the flash memory space. - When data to be programmed does not satisfy 128 bytes, the 128-byte program data must be prepared by filling with the dummy code HFF. - The start address of the area in which the prepared program data is stored must be stored in a general register ER0. This parameter is called as FMPDR (flash multipurpose data destination area parameter). For details on the program processing procedure, see section 21.4.2, User Program Mode. (a) Flash multipurpose address area parameter (FMPAR: general register ER1 of CPU) This parameter stores the start address of the programming destination on the user MAT. When the address in the area other than flash memory space is set, an error occurs. The start address of the programming destination must be at the 128-byte boundary. If this boundary condition is not satisfied, an error occurs. The error occurrence is indicated by the WA bit (bit 1) in FPFR. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |---------|------------------|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 0 | MOA31 to<br>MOA0 | ) — | R/W | Store the start address of the programming destination on the user MAT. The consecutive 128-byte programming is executed starting from the specified start address of the user MAT. Therefore, the specified programming start address becomes a 128-byte boundary and MOA6 to MOA0 are always 0. | (b) Flash multipurpose data destination parameter (FMPDR: general register ER0 of CPU): This parameter stores the start address in the area which stores the data to be programmed in the user MAT. When the storage destination of the program data is in flash memory, an error occurs. The error occurrence is indicated by the WD bit in FPFR. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |---------|------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 to 0 | MOD31 to<br>MOD0 | о — | R/W | Store the start address of the area which stores the program data for the user MAT. The consecutive 128-byte data is programmed to the user MAT starting from the specified start address. | (c) Flash pass/fail parameter (FPFR: general register R0L of CPU) This parameter indicates the return value of the program processing result. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |-----|-------------|------------------|-----|-------------| | 7 | _ | _ | _ | Unused | | | | | | Return 0. | | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |-----|-------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | MD | _ | R/W | Programming Mode Related Setting Error Detect | | | | | | Returns the check result that the error protection state is not entered. When the error protection state is entered, 1 is written to this bit. The state can be confirmed with the FLER bit in FCCS. For conditions to enter the error protection state, see section 21.5.3, Error Protection. | | | | | | 0: FLER setting is normal (FLER = 0) | | | | | | 1: Programming cannot be performed (FLER = 1) | | 5 | EE | _ | R/W | Programming Execution Error Detect | | | | | | 1 is returned to this bit when the specified data could not<br>be written because the user MAT was not erased. If this<br>bit is set to 1, there is a high possibility that the user MAT<br>is partially rewritten. In this case, after removing the error<br>factor, erase the user MAT. | | | | | | If FMATS is set to H'AA and the user boot MAT is selected, an error occurs when programming is performed. In this case, both the user MAT and user boot MAT are not rewritten. Programming of the user boot MAT should be performed in boot mode or PROM mode. | | | | | | 0: Programming has ended normally | | | | | | <ol> <li>Programming has ended abnormally (programming result is not guaranteed)</li> </ol> | | 4 | FK | _ | R/W | Flash Key Register Error Detect | | | | | | Returns the check result of the value of FKEY before the start of the programming processing. | | | | | | 0: FKEY setting is normal (FKEY = H'5A) | | | | | | 1: FKEY setting is error (FKEY = value other than H'5A) | | 3 | _ | _ | _ | Unused | | | | | | Returns 0. | | 2 | WD | _ | R/W | Write Data Address Detect | | | | | | When the address in the flash memory area is specified as the start address of the storage destination of the program data, an error occurs. | | | | | | 0: Setting of write data address is normal | | | | | | 1: Setting of write data address is abnormal | | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |-----|-------------|------------------|-----|-------------------------------------------------------------------------------------------------------------------| | 1 | WA | | R/W | Write Address Error Detect | | | | | | When the following items are specified as the start address of the programming destination, an error occurs. | | | | | | <ul> <li>When the programming destination address in the<br/>area other than flash memory is specified</li> </ul> | | | | | | <ul> <li>When the specified address is not a 128-byte<br/>boundary (the value of A6 to A0 is not H'0).</li> </ul> | | | | | | 0: Setting of programming destination address is normal | | | | | | <ol> <li>Setting of programming destination address is<br/>abnormal</li> </ol> | | 0 | SF | _ | R/W | Success/Fail | | | | | | Indicates whether the program processing is ended normally or not. | | | | | | 0: Programming is ended normally (no error) | | | | | | 1: Programming is ended abnormally (error occurs) | ### (4) Erasure Execution When flash memory is erased, the erase-block number on the user MAT must be passed to the erasing program which is downloaded. This is set to the FEBS parameter (general register ER0). One block is specified from the block number 0 to 15. . . . . . . . D:4 For details on the erasing processing procedure, see section 21.4.2, User Program Mode. (a) Flash erase block select parameter (FEBS: general register ER0 of CPU) This parameter specifies the erase-block number. The several block numbers cannot be specified. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |---------|-------------|------------------|-----|--------------------------------------------------------| | 31 to 8 | _ | _ | | Unused | | | | | | These bits should be cleared to H'0. | | 7 | EB7 | _ | R/W | Erase Block | | 6 | EB6 | | R/W | Set the erase-block number in the range from 0 to 15.0 | | 5 | EB5 | | R/W | corresponds to the EB0 block and 15 corresponds to the | | 4 | EB4 | _ | R/W | EB15 block. An error occurs when the number other than | | 3 | EB3 | _ | R/W | 0 to 15 is set. | | 2 | EB2 | _ | R/W | 0 to 13 is set. | | 1 | EB1 | _ | R/W | | | 0 | EB0 | _ | R/W | | (b) Flash pass/fail parameter (FPFR: general register R0L of CPU) This parameter returns value of the erasing processing result. | Returns the check res<br>state is entered. The e<br>written to this bit. The | elated Setting Error Detect ult of whether the error protection error protection state is entered, 1 is error protection state can be ER bit in FCCS. For conditions to ion state, see section 21.5.3, Error | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 MD Programming Mode R Returns the check res state is entered. The e written to this bit. The | ult of whether the error protection<br>error protection state is entered, 1 is<br>error protection state can be<br>ER bit in FCCS. For conditions to<br>ion state, see section 21.5.3, Error | | Returns the check res<br>state is entered. The e<br>written to this bit. The | ult of whether the error protection<br>error protection state is entered, 1 is<br>error protection state can be<br>ER bit in FCCS. For conditions to<br>ion state, see section 21.5.3, Error | | state is entered. The e<br>written to this bit. The | error protection state is entered, 1 is<br>error protection state can be<br>ER bit in FCCS. For conditions to<br>ion state, see section 21.5.3, Error | | | | | 0: FLER setting is nor | mal (FLER = 0) | | 1: FLER = 1 and progr | ramming cannot be performed | | 5 EE — R/W Erasure Execution Err | or Detect | | erased or when flash-<br>are partially changed.<br>possibility that the use<br>case, after removing the<br>MAT. If FMATS is set<br>selected, an error occurrence this case, both the use | twhen the user MAT could not be memory related register settings If this bit is set to 1, there is a high or MAT is partially erased. In this he error factor, erase the user to H'AA and the user boot MAT is urs when erasure is performed. In er MAT and user boot MAT are not user boot MAT should be de or PROM mode. | | 0: Erasure has ende | d normally | | 1: Erasure has ende guaranteed) | d abnormally (erasure result is not | | 4 FK — R/W Flash Key Register Er | ror Detect | | Returns the check res the erasing processing | ult of FKEY value before start of<br>g. | | 0: FKEY setting is nor | mal (FKEY = H'5A) | | 1: FKEY setting is error | or (FKEY = value other than H'5A) | | 3 EB — R/W Erase Block Select Er | ror Detect | | | ult whether the specified erase-<br>block range of the user MAT. | | 0: Setting of erase-blo | ck number is normal | | 1: Setting of erase-blo | ck number is abnormal | | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |------|-------------|------------------|-----|--------------------------------------------------------------------| | 2, 1 | _ | _ | _ | Unused | | | | | | Return 0. | | 0 | SF | _ | R/W | Success/Fail | | | | | | Indicates whether the erasing processing is ended normally or not. | | | | | | 0: Erasure is ended normally (no error) | | | | | | 1: Erasure is ended abnormally (error occurs) | ### 21.3.3 Flash Vector Address Control Register (FVACR) FVACR modifies the space from which the vector table data of the NMI interrupts is read. Normally the vector table data is read from the address spaces from H'00001C to H'00004F. However, the vector table can be read from the on-chip RAM by the FVACR setting. FVACR is initialized to H'00 at a power-on reset or in hardware standby mode. All interrupts including NMI must be prohibited in the programming/erasing processing or during downloading on-chip program. When the NMI interrupt is necessary, FVACR must be set and the interrupt exception processing routine must be set in the on-chip RAM space or in the external space. | Bit | Bit<br>Name | Initial<br>Value | R/W | Description | |-------------|----------------------------|------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FVCHGE | 0 | R/W | Vector Switch Function Valid | | | | | | Selects whether the function for modifying the space from which the vector table data is read is valid or invalid. When FVCHGE = 1, the vector table data can be read from the on-chip RAM space. | | | | | | 0: Function for modifying the space from which the vector table data is read is invalid (Initial value) | | | | | | 1: Function for modifying the space from which the vector table data is read is valid | | 6 to 4 | _ | All 0 | R | Reserved | | | | | | These bits are always read as 0. The write value should always be 0. | | 3 | FVSEL3 | 0 | R/W | Interrupt Source Select | | 2<br>1<br>0 | FVSEL2<br>FVSEL1<br>FVSEL0 | 0<br>0<br>0 | R/W<br>R/W<br>R/W | The vector table of the NMI interrupt processing can be in the on-chip RAM space by setting this bit. | | O | | | | 0000: Vector table data is in area 0<br>(H'00001C to H'00001F) | | | | | | 0001: Setting prohibited | | | | | | 001×: Setting prohibited | | | | | | 01xx: Setting prohibited | | | | | | 1000: Vector table data is in the on-chip RAM space (H'FFA01C to H'FFA01F) | | | | | | 1001: Setting prohibited | | | | | | 101×: Setting prohibited | | | | | | 11××: Setting prohibited | Legend: ×: Don't care ### 21.4 On-Board Programming Mode When the pin is set in on-board programming mode and the reset start is executed, the on-board programming state that can program/erase the on-chip flash memory is entered. On-board programming mode has three operating modes: user programming mode, user boot mode, and boot mode. For details of the pin setting for entering each mode, see table 21.5. User programming mode can be used by setting the control bit (FLSHE) by software. For details of the state transition of each mode for flash memory, see figure 21.2. **Table 21.5 Setting On-Board Programming Mode** | | Mode Setting | MD2 | MD1 | MD0 | | |----------------|---------------|-----|-----|-----|--| | Boot mode | Advanced mode | 0 | 1 | 1 | | | User boot mode | Advanced mode | 1 | 0 | 1 | | #### 21.4.1 **Boot Mode** Boot mode executes programming/erasing user MAT and user boot MAT by means of the control command and program data transmitted from the host using the on-chip SCI. The tool for transmitting the control command and program data must be prepared in the host. The SCI communication mode is set to asynchronous mode. When reset start is executed after this LSI's pin is set in boot mode, the boot program in the microcomputer is initiated. After the SCI bit rate is automatically adjusted, the communication with the host is executed by means of the control command method. The system configuration diagram in boot mode is shown in figure 21.6. For details on the pin setting in boot mode, see table 21.5. The NMI and other interrupts are ignored in boot mode. However, the NMI and other interrupts should be disabled in the user system. Figure 21.6 System Configuration in Boot Mode ### (1) SCI Interface Setting by Host When boot mode is initiated, this LSI measures the low period of asynchronous SCI-communication data (H'00), which is transmitted consecutively by the host. The SCI transmit/receive format is set to 8-bit data, 1 stop bit, and no parity. This LSI calculates the bit rate of transmission by the host by means of the measured low period and transmits the bit adjustment end sign (1 byte of H'00) to the host. The host must confirm that this bit adjustment end sign (H'00) has been received normally and transmits 1 byte of H'55 to this LSI. When reception is not executed normally, boot mode is initiated again (reset) and the operation described above must be executed. The bit rate between the host and this LSI is not matched by the bit rate of transmission by the host and system clock frequency of this LSI. To operate the SCI normally, the transfer bit rate of the host must be set to 9,600 bps or 19,200 bps. The system clock frequency, which can automatically adjust the transfer bit rate of the host and the bit rate of this LSI, is shown in table 21.6. Boot mode must be initiated in the range of this system clock. Figure 21.7 Automatic-Bit-Rate Adjustment Operation of SCI Table 21.6 System Clock Frequency for Automatic-Bit-Rate Adjustment by This LSI | Bit Rate of Host | System Clock Frequency | | | |------------------|------------------------|--|--| | 9,600 bps | 8 to 25 MHz | | | | 19,200 bps | 8 to 25 MHz | | | ### (2) State Transition Diagram The overview of the state transition diagram after boot mode is initiated is shown in figure 21.8. - 1. Bit rate adjustment - After boot mode is initiated, the bit rate of the SCI interface is adjusted with that of the host. - 2. Waiting for inquiry set command - For inquiries about user-MAT size and configuration, MAT start address, and support state, the required information is transmitted to the host. - Automatic erasure of all user MAT and user boot MAT After inquiries have finished, all user MAT and user boot MAT are automatically erased. - 4. Waiting for programming/erasing command - When the program preparation notice is received, the state for waiting program data is entered. The programming start address and program data must be transmitted following the programming command. When programming is finished, the programming start address must be set to H'FFFFFFFF and transmitted. Then the state for waiting program data is returned to the state of programming/erasing command wait. Before reprogramming erased blocks containing a programming finished area for which the programming finished command has been issued, make sure to erase the corresponding erased blocks. — When the erasure preparation notice is received, the state for waiting erase-block data is entered. The erase-block number must be transmitted following the erasing command. When the erasure is finished, the erase-block number must be set to HFF and transmitted. Then the state for waiting erase-block data is returned to the state for waiting programming/erasing command. The erasure must be used when the specified block is programmed without a reset start after programming is executed in boot mode. When programming can be executed by only one operation, all blocks are erased before the state for waiting programming/erasing/other command is entered. The erasing operation is not required. — There are many commands other than programming/erasing. Examples are sum check, blank check (erasure check), and memory read of the user MAT/user boot MAT and acquisition of current status information. Note that memory read of the user MAT/user boot MAT can only read the programmed data after all user MAT/user boot MAT has automatically been erased. Figure 21.8 Overview of Boot Mode State Transition Diagram ### 21.4.2 User Program Mode The user MAT can be programmed/erased in user program mode. (The user boot MAT cannot be programmed/erased.) Programming/erasing is executed by downloading the program in the microcomputer. The overview flow is shown in figure 21.9. High voltage is applied to internal flash memory during the programming/erasing processing. Therefore, transition to reset or hardware standby must not be executed. Doing so may cause damage or destroy flash memory. If reset is executed accidentally, reset must be released after the reset input period, which is longer than normal 100 µs. Figure 21.9 Programming/Erasing Overview Flow ### (1) On-chip RAM Address Map when Programming/Erasing Is Executed Parts of the procedure program that are made by the user, like download request, programming/erasing procedure, and determination of the result, must be executed in the on-chip RAM. The on-chip program that is to be downloaded is all in the on-chip RAM. Note that area in the on-chip RAM must be controlled so that these parts do not overlap. Figure 21.10 shows the program area to be downloaded. Figure 21.10 RAM Map when Programming/Erasing Is Executed ### (2) Programming Procedure in User Program Mode The procedures for download, initialization, and programming are shown in figure 21.11. Figure 21.11 Programming Procedure The procedure program must be executed in an area other than the flash memory to be programmed. Especially the part where the SCO bit in FCCS is set to 1 for downloading must be executed in the on-chip RAM. The area that can be executed in the steps of the user procedure program (on-chip RAM, user MAT, and external space) is shown in section 21.4.4, Procedure Program and Storable Area for Programming Data. The following description assumes the area to be programmed on the user MAT is erased and program data is prepared in the consecutive area. When erasing is not executed, erasing is executed before writing. 128-byte programming is performed in one program processing. When more than 128-byte programming is performed, programming destination address/program data parameter is updated in 128-byte units and programming is repeated. When less than 128-byte programming is performed, data must total 128 bytes by adding the invalid data. If the dummy data to be added is HFF, the program processing period can be shortened. Select the on-chip program to be downloaded and specify a download destination When the PPVS bit of FPCS is set to 1, the programming program is selected. Several programming/erasing programs cannot be selected at one time. If several programs are set, download is not performed and a download error is returned to the SS bit in DPFR. The start address of a download destination is specified by FTDAR. ### 2. Program H'A5 in FKEY If H'A5 is not written to FKEY for protection, 1 cannot be written to the SCO bit for download request. 3. 1 is written to the SCO bit of FCCS and then download is executed. To write 1 to the SCO bit, the following conditions must be satisfied. - H'A5 is written to FKEY. - The SCO bit writing is executed in the on-chip RAM. When the SCO bit is set to 1, download is started automatically. When the SCO bit is returned to the user procedure program, the SCO is cleared to 0. Therefore, the SCO bit cannot be confirmed to be 1 in the user procedure program. The download result can be confirmed only by the return value of DPFR. Before the SCO bit is set to 1, incorrect determination must be prevented by setting the one byte of the start address (to be used as DPFR) specified by FTDAR to a value other than the return value (H'FF). When download is executed, particular interrupt processing, which is accompanied by the bank switch as described below, is performed as an internal microcomputer processing. Four NOP instructions are executed immediately after the instructions that set the SCO bit to 1. - The user-MAT space is switched to the on-chip program storage area. - After the selection condition of the download program and the FTDAR setting are checked, the transfer processing to the on-chip RAM specified by FTDAR is executed. - The SCO bits in FPCS, FECS, and FCCS are cleared to 0. - The return value is set to the DPFR parameter. - After the on-chip program storage area is returned to the user-MAT space, the user procedure program is returned. The notes on download are as follows. - In the download processing, the values of general registers of the CPU are held. - In the download processing, any interrupts are not accepted. However, interrupt requests other than the NMI are held. Therefore, when the user procedure program is returned, the NMI interrupts occur. NMI requests are discarded if the FVACR value is H'00. However, if H'88 has been written to FVACR, they are held and the interrupts are generated when processing returns to the user procedure program. - The sources of the interrupt requests from the on-chip module and at the falling edge of the IRQ are held during downloading. The refresh cycles for the DRAM can be inserted. - When the level-detection interrupt requests are to be held, interrupts must be input until the download is ended. - When hardware standby mode is entered during download processing, the normal download cannot be guaranteed in the on-chip RAM. Therefore, download must be executed again. - Since a stack area of a maximum 128-byte is used, the area must be allocated before setting the SCO bit to 1. - If a flash memory access by the DMAC, DTC, or BREQ signal is requested during downloading, the operation cannot be guaranteed. Therefore, an access request by the DMAC, DTC, or BREQ signal must not be generated. - 4. FKEY is cleared to H'00 for protection. - 5. The value of the DPFR parameter must be checked and the download result must be confirmed. - Check the value of the DPFR parameter (one byte of start address of the download destination specified by FTDAR). If the value is H'00, download has been performed normally. If the value is not H'00, the source that caused download to fail can be investigated by the description below. - If the value of the DPFR parameter is the same as before downloading (e.g. H'FF), the address setting of the download destination in FTDAR may be abnormal. In this case, confirm the setting of the TDER bit (bit 7) in FTDAR. - If the value of the DPFR parameter is different from before downloading, check the SS bit (bit 2) and the FK bit (bit 1) in the DPFR parameter to ensure that the download program selection and FKEY setting were normal, respectively. - 6. The operating frequency and user branch destination are set to the FPEFEQ and FUBRA parameters for initialization. - The current frequency of the CPU clock is set to the FPEFEQ parameter (general register ER0). The allowable setting range for the FPEFEQ parameter is 8 MHz to 34 MHz. When the frequency is set to out of this range, an error is returned to the FPFR parameter of the initialization program and initialization is not performed. For details on the frequency setting, see the description in 21.3.2 (2) (a), Flash programming/erasing frequency parameter (FPEFEQ). ### 7. Initialization When a programming program is downloaded, the initialization program is also downloaded to the on-chip RAM. There is an entry point of the initialization program in the area from the start address specified by FTDAR + 32 bytes of the on-chip RAM. The subroutine is called and initialization is executed by using the following steps. | MOV.L | DLTOP+32,ER2; | Set entry address to ER2 | |-------|---------------|-----------------------------| | JSR | @ER2; | Call initialization routine | | NOP | | | - The general registers other than ROL are held in the initialization program. - R0L is a return value of the FPFR parameter. - Since the stack area is used in the initialization program, a stack area of a maximum 128 bytes must be allocated in RAM. - Interrupts can be accepted during the execution of the initialization program. The program storage area and stack area in the on-chip RAM and register values must not be destroyed. - 8. The return value in the initialization program, FPFR (general register R0L) is determined. - 9. All interrupts and the use of a bus master other than the CPU are prohibited. The specified voltage is applied for the specified time when programming or erasing. If interrupts occur or the bus mastership is moved to other than the CPU during this time, the voltage for more than the specified time will be applied and flash memory may be damaged. Therefore, interrupts, movement of bus mastership to other than the CPU (DMAC, DTC, or To prohibit the interrupt, bit 7 (I) in the condition code register (CCR) of the CPU should be set to B'1 in interrupt control mode 0 or bits 2 to 0 (I2 to I0) in the extend control register of the CPU should be set to B'111 in interrupt control mode 2. Then interrupts other than NMI are held and are not executed. The NMI interrupts must be masked within the user system. BREQ), and transition to DRAM refresh cycles are prohibited. The interrupts that are held must be executed after all program processing. When the bus mastership is moved to other than the CPU by the DMAC, DTC, or BREQ signal or DRAM refresh cycles are entered, the error protection state is entered. Therefore, taking bus mastership by the DMAC, DTC, or BREQ signal is prohibited. - 10. FKEY must be set to H'5A and the user MAT must be prepared for programming. - 11. The parameter which is required for programming is set. The start address of the programming destination of the user MAT (FMPAR) is set to general register ER1. The start address of the program data area (FMPDR) is set to general register ER0. — Example of the FMPAR setting FMPAR specifies the programming destination address. When an address other than one in the user MAT area is specified, even if the programming program is executed, programming is not executed and an error is returned to the return value parameter FPFR. Since the unit is 128 bytes, the lower eight bits (A7 to A0) must be H'00 or H'80 as the boundary of 128 bytes. — Example of the FMPDR setting When the storage destination of the program data is flash memory, even if the program execution routine is executed, programming is not executed and an error is returned to the FPFR parameter. In this case, the program data must be transferred to the on-chip RAM and then programming must be executed. ### 12. Programming There is an entry point of the programming program in the area from the start address specified by FTDAR + 16 bytes of the on-chip RAM. The subroutine is called and programming is executed by using the following steps. | MOV.L | #DLTOP+16,ER2; | Set entry address to ER2 | |-------|----------------|--------------------------| | JSR | @ER2; | Call programming routine | | NOP | | | - The general registers other than R0L are held in the programming program. - R0L is a return value of the FPFR parameter. - Since the stack area is used in the programming program, a stack area of a maximum 128 bytes must be allocated in RAM - 13. The return value in the programming program, FPFR (general register R0L) is determined. - 14. Determine whether programming of the necessary data has finished. If more than 128 bytes of data are to be programmed, specify FMPAR and FMPDR in 128-byte units, and repeat steps 12 to 14. Increment the programming destination address by 128 bytes and update the programming data pointer correctly. If an address which has already been programmed is written to again, not only will a programming error occur, but also flash memory will be damaged. ### 15. Execution of Programming Finished Processing The entry point of the programming library is in the area beginning at the download destination start address specified by FTDAR plus 16 bytes. Subroutine calls should therefore be performed as follows. ``` MOV.L #H'F0F0F0F0, ER0; MOV.L #H'0F0F0F0, ER2; MOV.L #DLTOP+16, ER2; Set entry address to ER2 JSR @ER2; Call programming finished routine ``` - Data is stored in a general register other than R0L by the programming finished program. - R0L is the return value of the FPFR parameter. - The programming finished program uses the stack area, so a maximum 128-byte stack area should be reserved in RAM beforehand. - Before reprogramming erased blocks containing a programming finished area on which programming finished processing has been performed, the corresponding erased blocks should be erased. - Programming finished processing should be performed immediately after programming of the necessary data has completed. Caution is necessary because if an operation such as initialization processing, internal program downloading, rewriting an area of RAM that is a download destination, or MAT switching is performed before programming finished processing, programming will not take place correctly. 16. After programming finishes, clear FKEY and specify software protection. If this LSI is restarted by a power-on reset immediately after user MAT programming has finished, secure a reset period (period of $\overline{RES} = 0$ ) that is at least as long as normal 100 $\mu s$ . ### (3) Erasing Procedure in User Program Mode The procedures for download, initialization, and erasing are shown in figure 21.12. Figure 21.12 Erasing Procedure The procedure program must be executed in an area other than the user MAT to be erased. Especially the part where the SCO bit in FCCS is set to 1 for downloading must be executed in the on-chip RAM. The area that can be executed in the steps of the user procedure program (on-chip RAM, user MAT, and external space) is shown in section 21.4.4, Procedure Program and Storable Area for Programming Data. For the downloaded on-chip program area, refer to figure 21.10. A single divided block is erased by one erasing processing. For block divisions, refer to figure 21.4. To erase two or more blocks, update the erase block number and perform the erasing processing for each block. 1. Select the on-chip program to be downloaded Set the EPVB bit in FECS to 1. Several programming/erasing programs cannot be selected at one time. If several programs are set, download is not performed and a download error is reported to the SS bit in the DPFR parameter. Specify the start address of a download destination by FTDAR. The procedures to be carried out after setting FKEY, e.g. download and initialization, are the same as those in the programming procedure. For details, refer to Programming Procedure in User Program Mode in section 21.4.2 (2). The procedures after setting parameters for erasing programs are as follows: 2. Set the FEBS parameter necessary for erasure Set the erase block number of the user MAT in the flash erase block select parameter FEBS (general register ER0). If a value other than an erase block number of the user MAT is set, no block is erased even though the erasing program is executed, and an error is returned to the return value parameter FPFR. #### 3. Erasure Similar to as in programming, there is an entry point of the erasing program in the area from the start address of a download destination specified by FTDAR + 16 bytes of on-chip RAM. The subroutine is called and erasing is executed by using the following steps. | MOV.L | #DLTOP+16,ER2; | Set entry address to ER2 | |-------|----------------|--------------------------| | JSR | @ER2; | Call erasing routine | | NOP | | | - The general registers other than R0L are held in the erasing program. - R0L is a return value of the FPFR parameter. - Since the stack area is used in the erasing program, a stack area of a maximum 128 bytes must be allocated in RAM - 4. The return value in the erasing program, FPFR (general register R0L) is determined. - 5. Determine whether erasure of the necessary blocks has completed. If more than one block is to be erased, update the FEBS parameter and repeat steps 3 to 5. Blocks that have already been erased can be erased again. 6. After erasure completes, clear FKEY and specify software protection. If this LSI is restarted by a power-on reset immediately after user MAT erasure has completed, secure a reset period (period of $\overline{RES} = 0$ ) that is at least as long as normal 100 $\mu$ s. #### 21.4.3 User Boot Mode This LSI has user boot mode which is initiated with different mode pin settings than those in user program mode or boot mode. User boot mode is a user-arbitrary boot mode, unlike boot mode that uses the on-chip SCI. Only the user MAT can be programmed/erased in user boot mode. Programming/erasing of the user boot MAT is only enabled in boot mode or programmer mode. ## (1) User Boot Mode Initiation For the mode pin settings to start up user boot mode, see table 21.5. When the reset start is executed in user boot mode, the built-in check routine runs. The user MAT and user boot MAT states are checked by this check routine. While the check routine is running, NMI and all other interrupts cannot be accepted. Next, processing starts from the execution start address of the reset vector in the user boot MAT. At this point, H'AA is set to FMATS because the execution MAT is the user boot MAT. ### (2) User MAT Programming in User Boot Mode For programming the user MAT in user boot mode, additional processing made by setting FMATS are required: switching from user-boot-MAT selection state to user-MAT selection state, and switching back to user-boot-MAT selection state after programming completes. Figure 21.13 shows the procedure for programming the user MAT in user boot mode. Figure 21.13 Procedure for Programming User MAT in User Boot Mode The difference between the programming procedures in user program mode and user boot mode is whether the MAT is switched or not as shown in figure 21.13. In user boot mode, the user boot MAT can be seen in the flash memory space with the user MAT hidden in the background. The user MAT and user boot MAT are switched only while the user MAT is being programmed. Because the user boot MAT is hidden while the user MAT is being programmed, the procedure program must be located in an area other than flash memory. After programming completes, switch the MATs again to return to the first state. MAT switching is enabled by writing a specific value to FMATS. However note that while the MATs are being switched, the LSI is in an unstable state, e.g. access to a MAT is not allowed until MAT switching is completed, and if an interrupt occurs, from which MAT the interrupt vector is Rev. 4.00, 02/04, page 882 of 1088 RENESAS read is undetermined. Perform MAT switching in accordance with the description in section 21.6, Switching between User MAT and User Boot MAT. Except for MAT switching, the programming procedure is the same as that in user program mode. The area that can be executed in the steps of the user procedure program (on-chip RAM, user MAT, and external space) is shown in section 21.4.4, Procedure Program and Storable Area for Programming Data. ### (3) User MAT Erasing in User Boot Mode For erasing the user MAT in user boot mode, additional processing made by setting FMATS are required: switching from user-boot-MAT selection state to user-MAT selection state, and switching back to user-boot-MAT selection state after erasing completes. Figure 21.14 shows the procedure for erasing the user MAT in user boot mode. Figure 21.14 Procedure for Erasing User MAT in User Boot Mode The difference between the erasing procedures in user program mode and user boot mode depends on whether the MAT is switched or not as shown in figure 21.14. MAT switching is enabled by writing a specific value to FMATS. However note that while the MATs are being switched, the LSI is in an unstable state, e.g. access to a MAT is not allowed until MAT switching is completed, and if an interrupt occurs, from which MAT the interrupt vector is read is undetermined. Perform MAT switching in accordance with the description in section 21.7, Switching between User MAT and User Boot MAT. Except for MAT switching, the erasing procedure is the same as that in user program mode. The area that can be executed in the steps of the user procedure program (on-chip RAM, user MAT, and external space) is shown in section 21.4.4, Procedure Program and Storable Area for Programming Data. ### 21.4.4 Procedure Program and Storable Area for Programming Data In the descriptions in the previous section, the programming/erasing procedure programs and storable areas for program data are assumed to be in the on-chip RAM. However, the program and the data can be stored in and executed from other areas, such as part of flash memory which is not to be programmed or erased, or somewhere in the external address space. ### (1) Conditions that Apply to Programming/Erasing - 1. The on-chip programming/erasing program is downloaded from the address in the on-chip RAM specified by FTDAR, therefore, this area is not available for use. - 2. The on-chip programming/erasing program will use the 128 bytes as a stack. So, make sure that this area is secured. - 3. Download by setting the SCO bit to 1 will lead to switching of the MAT. If, therefore, this operation is used, it should be executed from the on-chip RAM. - 4. The flash memory is accessible until the start of programming or erasing, that is, until the result of downloading has been determined. When in a mode in which the external address space is not accessible, such as single-chip mode, the required procedure programs, NMI handling vector and NMI handler should be transferred to the on-chip RAM before programming/erasing of the flash memory starts. - 5. The flash memory is not accessible during programming/erasing operations, therefore, the operation program is downloaded to the on-chip RAM to be executed. The NMI-handling vector and programs such as that which activate the operation program, and NMI handler should thus be stored in on-chip memory other than flash memory or the external address space. - 6. After programming/erasing, the flash memory should be inhibited until FKEY is cleared. The reset state (RES = 0) must be in place for more than 100 μs when the LSI mode is changed to reset on completion of a programming/erasing operation. Transitions to the reset state, and hardware standby mode are inhibited during - programming/erasing. When the reset signal is accidentally input to the chip, a longer period in the reset state than usual (100 $\mu$ s) is needed before the reset signal is released. - 7. Switching of the MATs by FMATS should be needed when programming/erasing of the user boot MAT is operated in user-boot mode. The program which switches the MATs should be executed from the on-chip RAM. See section 21.6, Switching between User MAT and User Boot MAT. Please make sure you know which MAT is selected when switching between them. - 8. When the data storable area indicated by programming parameter FMPDR is within the flash memory area, an error will occur even when the data stored is normal. Therefore, the data should be transferred to the on-chip RAM to place the address that FMPDR indicates in an area other than the flash memory. In consideration of these conditions, there are three factors; operating mode, the bank structure of the user MAT, and operations. The areas in which the programming data can be stored for execution are shown in tables. **Table 21.7 Executable MAT** | | Initiated Mode | | |-------------|--------------------------|-----------------| | Operation | <b>User Program Mode</b> | User Boot Mode* | | Programming | Table 21.8 (1) | Table 21.8 (3) | | Erasing | Table 21.8 (2) | Table 21.8 (4) | Note: \* Programming/Erasing is possible to user MATs. Table 21.8 (1) Useable Area for Programming in User Program Mode | | Storable / | Executable | Area | Selected | MAT | |----------------------------------------------------------------------|----------------|-------------|--------------------------------------|-------------|-------------------------------------| | ltem | On-chip<br>RAM | User<br>MAT | External Space<br>(Expanded<br>Mode) | User<br>MAT | Embedded<br>Program<br>Storage Area | | Storage Area for<br>Program Data | 0 | ×* | 0 | _ | _ | | Operation for<br>Selection of On-chip<br>Program to be<br>Downloaded | 0 | 0 | 0 | 0 | | | Operation for Writing<br>H'A5 to FKEY | 0 | 0 | 0 | 0 | | | Execution of Writing SC0 = 1 to FCCS (Download) | 0 | × | × | | 0 | | Operation for FKEY<br>Clear | 0 | 0 | 0 | 0 | | | Determination of<br>Download Result | 0 | 0 | 0 | 0 | | | Operation for<br>Download Error | 0 | 0 | 0 | 0 | | | Operation for<br>Settings of Initial<br>Parameter | 0 | 0 | 0 | 0 | | | Execution of Initialization | 0 | × | × | 0 | | | Determination of<br>Initialization Result | 0 | 0 | 0 | 0 | | | Operation for<br>Initialization Error | 0 | 0 | 0 | 0 | | | NMI Handling<br>Routine | 0 | × | 0 | 0 | | | Operation for Inhibit of Interrupt | 0 | 0 | 0 | 0 | | | Operation for Writing<br>H'5A to FKEY | 0 | 0 | 0 | 0 | | | Operation for<br>Settings of Program<br>Parameter | 0 | × | 0 | 0 | | | | Storable / | Executable / | Selected MAI | | | |------------------------------------|----------------|---------------------------|--------------------------------------|-------------|-------------------------------------| | Item | On-chip<br>RAM | Target<br>Flash<br>Memory | External Space<br>(Expanded<br>Mode) | User<br>MAT | Embedded<br>Program<br>Storage Area | | Execution of<br>Programming | 0 | × | × | 0 | | | Determination of<br>Program Result | 0 | × | 0 | 0 | | | Operation for<br>Program Error | 0 | × | 0 | 0 | | | Operation for FKEY | 0 | × | 0 | 0 | | Note: \*Transferring the data to the on-chip RAM enables this area to be used. Table 21.8 (2) Useable Area for Erasure in User Program Mode | | Storable / | Executable | Selected MAT | | | |----------------------------------------------------------------------|----------------|-------------|--------------------------------------|-------------|-------------------------------------| | ltem | On-chip<br>RAM | User<br>MAT | External Space<br>(Expanded<br>Mode) | User<br>MAT | Embedded<br>Program<br>Storage Area | | Operation for<br>Selection of On-chip<br>Program to be<br>Downloaded | 0 | 0 | 0 | 0 | | | Operation for Writing<br>H'A5 to FKEY | 0 | 0 | 0 | 0 | | | Execution of Writing<br>SC0 = 1 to FCCS<br>(Download) | 0 | × | × | | 0 | | Operation for FKEY<br>Clear | 0 | 0 | 0 | 0 | | | Determination of<br>Download Result | 0 | 0 | 0 | 0 | | | Operation for<br>Download Error | 0 | 0 | 0 | 0 | | | Operation for<br>Settings of Initial<br>Parameter | 0 | 0 | 0 | 0 | | | Execution of Initialization | 0 | × | × | 0 | | | Determination of Initialization Result | 0 | 0 | 0 | 0 | | | Operation for<br>Initialization Error | 0 | 0 | 0 | 0 | | | NMI Handling<br>Routine | 0 | × | 0 | 0 | | | Operation for Inhibit of Interrupt | 0 | 0 | 0 | 0 | | | Operation for Writing<br>H'5A to FKEY | 0 | 0 | 0 | 0 | | | Operation for<br>Settings of Erasure<br>Parameter | 0 | × | 0 | 0 | | | Execution of Erasure | 0 | × | × | 0 | | | Determination of<br>Erasure Result | 0 | × | 0 | 0 | | | | Storable /Executable Area | | | Selected MAT | | | |--------------------------------|---------------------------|-------------|--------------------------------------|--------------|-------------------------------------|--| | Item | On-chip<br>RAM | User<br>MAT | External Space<br>(Expanded<br>Mode) | User<br>MAT | Embedded<br>Program<br>Storage Area | | | Operation for Erasure<br>Error | 0 | × | 0 | 0 | | | | Operation for FKEY<br>Clear | 0 | × | 0 | 0 | | | Table 21.8 (3) Useable Area for Programming in User Boot Mode | | Storable/I | torable/Executable Area | | Select | ed MAT | | |-----------------------------------------------------------------------|----------------|-------------------------|--------------------------------------|-------------|---------------------|-------------------------------------| | ltem | On-chip<br>RAM | User<br>Boot<br>MAT | External Space<br>(Expanded<br>Mode) | User<br>MAT | User<br>Boot<br>MAT | Embedded<br>Program<br>Storage Area | | Storage Area for<br>Program Data | 0 | ×* <sup>1</sup> | 0 | _ | _ | _ | | Operation for<br>Selection of On-<br>chip Program to be<br>Downloaded | 0 | 0 | 0 | | 0 | | | Operation for<br>Writing H'A5 to<br>FKEY | 0 | 0 | 0 | | 0 | | | Execution of Writing SC0 = 1 to FCCS (Download) | Ο | × | × | | | 0 | | Operation for FKEY<br>Clear | 0 | 0 | 0 | | 0 | | | Determination of<br>Download Result | 0 | 0 | 0 | | 0 | | | Operation for<br>Download Error | 0 | 0 | 0 | | 0 | | | Operation for<br>Settings of Initial<br>Parameter | Ο | Ο | 0 | | 0 | | | Execution of Initialization | 0 | × | × | | 0 | | | Determination of Initialization Result | 0 | 0 | 0 | | 0 | | | Operation for<br>Initialization Error | 0 | 0 | 0 | | 0 | | | NMI Handling<br>Routine | 0 | × | 0 | | 0 | | | Operation for<br>Interrupt Inhibit | 0 | 0 | 0 | | 0 | | | Switching MATs by FMATS | 0 | × | × | 0 | | | | Operation for<br>Writing H'5A to<br>FKEY | 0 | × | 0 | 0 | | | | | Storable/Executable Area | | | Select | | | |---------------------------------------------------|--------------------------|---------------------|--------------------------------------|-------------|---------------------|-------------------------------------| | Item | On-chip<br>RAM | User<br>Boot<br>MAT | External Space<br>(Expanded<br>Mode) | User<br>MAT | User<br>Boot<br>MAT | Embedded<br>Program<br>Storage Area | | Operation for<br>Settings of Program<br>Parameter | 0 | × | 0 | 0 | | | | Execution of<br>Programming | 0 | × | × | 0 | | | | Determination of<br>Program Result | 0 | × | 0 | 0 | | | | Operation for<br>Program Error | 0 | ×* <sup>2</sup> | 0 | 0 | | | | Operation for FKEY<br>Clear | 0 | × | 0 | 0 | | | | Switching MATs by FMATS | 0 | × | × | | 0 | | Notes: 1. Transferring the data to the on-chip RAM enables this area to be used. 2. Switching FMATS by a program in the on-chip RAM enables this area to be used. Table 21.8 (4) Useable Area for Erasure in User Boot Mode | | Storable/I | e Area | Selected MAT | | | | |-----------------------------------------------------------------------|----------------|---------------------|--------------------------------------|-------------|---------------------|-------------------------------------| | ltem | On-chip<br>RAM | User<br>Boot<br>MAT | External Space<br>(Expanded<br>Mode) | User<br>MAT | User<br>Boot<br>MAT | Embedded<br>Program<br>Storage Area | | Operation for<br>Selection of On-<br>chip Program to be<br>Downloaded | 0 | 0 | 0 | | 0 | | | Operation for<br>Writing H'A5 to<br>FKEY | 0 | 0 | 0 | | 0 | | | Execution of Writing SC0 = 1 to FCCS (Download) | 0 | × | × | | | 0 | | Operation for FKEY<br>Clear | 0 | 0 | 0 | | 0 | | | Determination of<br>Download Result | 0 | 0 | 0 | | 0 | | | Operation for<br>Download Error | 0 | 0 | 0 | | 0 | | | Operation for<br>Settings of Initial<br>Parameter | 0 | 0 | 0 | | 0 | | | Execution of Initialization | 0 | × | × | | 0 | | | Determination of<br>Initialization Result | 0 | 0 | 0 | | 0 | | | Operation for<br>Initialization Error | 0 | 0 | 0 | | 0 | | | NMI Handling<br>Routine | 0 | × | 0 | | 0 | | | Operation for<br>Interrupt Inhibit | 0 | 0 | 0 | | 0 | | | Switching MATs by FMATS | 0 | × | × | | 0 | | | Operation for<br>Writing H'5A to<br>FKEY | 0 | × | 0 | 0 | | | | Operation for<br>Settings of Erasure<br>Parameter | 0 | × | 0 | 0 | | | | | Storable/Executable Area | | | Selected MAT | | | | |------------------------------------|--------------------------|---------------------|--------------------------------------|--------------|---------------------|-------------------------------------|--| | ltem | On-chip<br>RAM | User<br>Boot<br>MAT | External Space<br>(Expanded<br>Mode) | User<br>MAT | User<br>Boot<br>MAT | Embedded<br>Program<br>Storage Area | | | Execution of<br>Erasure | 0 | × | × | 0 | | | | | Determination of<br>Erasure Result | 0 | × | 0 | 0 | | | | | Operation for<br>Erasure Error | 0 | ×* | 0 | 0 | | | | | Operation for FKEY<br>Clear | 0 | × | 0 | 0 | | | | | Switching MATs by FMATS | 0 | × | × | 0 | | | | Note: \*Switching FMATS by a program in the on-chip RAM enables this area to be used. ## 21.5 Protection There are two kinds of flash memory program/erase protection: hardware and software protection. ### 21.5.1 Hardware Protection Programming and erasing of flash memory is forcibly disabled or suspended by hardware protection. In this state, the downloading of a on-chip program and initialization are possible. However, an activated program for programming or erasure cannot program or erase locations in a user MAT, and the error in programming/erasing is reported in the parameter FPFR. **Table 21.9 Hardware Protection** | | | Function to be Protected | | | | |--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------|--|--| | Item | Description | Download | Program/Erase | | | | Reset/standby protection | The program/erase interface registers are initialized in the power-on reset state (including a power-on reset by the WDT) and standby mode and the program/erase-protected state is entered. | 0 | 0 | | | | | The reset state will not be entered by a reset using the RES pin unless the RES pin is held low until oscillation has stabilized after power is initially supplied. In the case of a reset during operation, hold the RES pin low for the RES pulse width that is specified in the section on AC characteristics section. If a reset is input during programming or erasure, data values in the flash memory are not guaranteed. In this case, execute erasure and then | | | | | ### 21.5.2 Software Protection Software protection is set up by disabling the downloading of on-chip programs for programming and erasing or by means of a key code register. **Table 21.10 Software Protection** | | | Function to be Protected | | | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------|--| | Item | Description | Download | Program/<br>Erase | | | Protection by the SCO bit | <ul> <li>The program/erase-protected state<br/>is entered by clearing the SCO bit in<br/>FCCS which disables the down-<br/>loading of the programming/erasing<br/>programs.</li> </ul> | 0 | 0 | | | Protection by the FKEY register | Downloading and programming/erasing are disabled unless the required key code is written in FKEY. Different key codes are used for downloading and for programming/erasing. | 0 | 0 | | ### 21.5.3 Error Protection Error protection is a mechanism for aborting programming or erasure when an error occurs, in the form of the microcomputer entering runaway during programming/erasing of the flash memory or operations that are not according to the established procedures for programming/erasing. Aborting programming or erasure in such cases prevents damage to the flash memory due to excessive programming or erasing. If the microcomputer malfunctions during programming/erasing of the flash memory, the FLER bit in the FCCS register is set to 1 and the error-protection state is entered, and this aborts the programming or erasure. The FLER bit is set in the following conditions: - 1. When an interrupt such as NMI occurs during programming/erasing. - 2. When the flash memory is read during programming/erasing (including a vector read or an instruction fetch). - 3. When a SLEEP instruction (including software-standby mode) is executed during programming/erasing. 4. When a bus master other than the CPU such as the DMAC or DTC gets bus mastership during programming/erasing. Error protection is cancelled only by a power-on reset or by hardware-standby mode. Note that the reset should only be released after providing a reset input over a period longer than the normal 100 µs period. Since high voltages are applied during programming/erasing of the flash memory, some voltage may remain after the error-protection state has been entered. For this reason, it is necessary to reduce the risk of damage to the flash memory by extending the reset period so that the charge is released. The state-transition diagram in figure 21.15 shows transitions to and from the error-protection state. Figure 21.15 Transitions to Error-Protection State # 21.6 Switching between User MAT and User Boot MAT It is possible to alternate between the user MAT and user boot MAT. However, the following procedure is required because these MATs are allocated to address 0. (Switching to the user boot MAT disables programming and erasing. Programming of the user boot MAT should take place in boot mode or PROM mode.) - 1. MAT switching by FMATS should always be executed from the on-chip RAM. - 2. To ensure that the MAT that has been switched to is accessible, execute four NOP instructions in the on-chip RAM immediately after writing to FMATS of the on-chip RAM (this prevents access to the flash memory during MAT switching). - 3. If an interrupt has occurred during switching, there is no guarantee of which memory MAT is being accessed. Always mask the maskable interrupts before switching between MATs. In addition, configure the system so that NMI interrupts do not occur during MAT switching. - 4. After the MATs have been switched, take care because the interrupt vector table will also have been switched. If interrupt processing is to be the same before and after MAT switching, transfer the interrupt-processing routines to the on-chip RAM, and use the settings of FVACR to place the interrupt-vector table in the on-chip RAM. - 5. Memory sizes of the user MAT and user boot MAT are different. When accessing the user boot MAT, do not access addresses above the top of its 8-kbyte memory space. If access goes beyond the 8-kbyte space, the values read are undefined. Figure 21.16 Switching between the User MAT and User Boot MAT # 21.7 Programmer Mode Along with its on-board programming mode, this LSI also has a PROM mode as a further mode for the writing and erasing of programs and data. In the PROM mode, a general-purpose PROM programmer can freely be used to write programs to the on-chip ROM. Program/erase is possible on the user MAT and user boot MAT. The PROM programmer must support Renesas microcomputers with 512-kbyte flash memory as a device type. A status-polling system is adopted for operation in automatic program, automatic erase, and status-read modes. In the status-read mode, details of the system's internal signals are output after execution of automatic programming or automatic erasure. In the PROM mode, provide a 12-MHz input-clock signal. # 21.8 Serial Communication Interface Specification for Boot Mode Initiating boot mode enables the boot program to communicate with the host by using the internal SCI. The serial communication interface specification is shown below. ### (1) Status The boot program has three states. ### 1. Bit-Rate-Adjustment State In this state, the boot program adjusts the bit rate to communicate with the host. Initiating boot mode enables starting of the boot program and entry to the bit-rate-adjustment state. The program receives the command from the host to adjust the bit rate. After adjusting the bit rate, the program enters the inquiry/selection state. ### 2. Inquiry/Selection State In this state, the boot program responds to inquiry commands from the host. The device name, clock mode, and bit rate are selected. After selection of these settings, the program is made to enter the programming/erasing state by the command for a transition to the programming/erasing state. The program transfers the libraries required for erasure to the RAM and erases the user MATs and user boot MATs before the transition. # 3. Programming/erasing state Programming and erasure by the boot program take place in this state. The boot program is made to transfer the programming/erasing programs to the RAM by commands from the host. Sum checks and blank checks are executed by sending these commands from the host. These boot program states are shown in figure 21.17. Figure 21.17 Boot Program States # (2) Bit-Rate-Adjustment State The bit rate is calculated by measuring the period of transfer of a low-level byte (H'00) from the host. The bit rate can be changed by the command for a new bit rate selection. After the bit rate has been adjusted, the boot program enters the inquiry and selection state. The bit-rate-adjustment sequence is shown in figure 21.18. Figure 21.18 Bit-Rate-Adjustment Sequence ### (3) Communications Protocol After adjustment of the bit rate, the protocol for communications between the host and the boot program is as shown below. ### 1. One-byte commands and one-byte responses These commands and responses are comprised of a single byte. These are consists of the inquiries and the ACK for successful completion. ## 2. n-byte commands or n-byte responses These commands and responses are comprised of n bytes of data. These are selections and responses to inquiries. The amount of programming data is not included under this heading because it is determined in another command. # 3. Error response The error response is a response to inquiries. It consists of an error response and an error code and comes two bytes. # 4. Programming of 128 bytes The size is not specified in commands. The size of n is indicated in response to the programming unit inquiry. # 5. Memory read response This response consists of 4 bytes of data. Figure 21.19 Communication Protocol Format - Command (one byte): Commands including inquiries, selection, programming, erasing, and checking - Response (one byte): Response to an inquiry - Size (one byte): The amount of data for transmission excluding the command, amount of data, and checksum - Checksum (one byte): The checksum is calculated so that the total of all values from the command byte to the SUM byte becomes H'00. - Data (n bytes): Detailed data of a command or response - Error response (one byte): Error response to a command - Error code (one byte): Type of the error - Address (four bytes): Address for programming - Data (n bytes): Data to be programmed (the size is indicated in the response to the programming unit inquiry.) - Size (four bytes): Four-byte response to a memory read ### (4) Inquiry and Selection States The boot program returns information from the flash memory in response to the host's inquiry commands and sets the device code, clock mode, and bit rate in response to the host's selection command. Inquiry and selection commands are listed below. **Table 21.11 Inquiry and Selection Commands** | Command | Command Name | Description | |---------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | H'20 | Supported Device Inquiry | Inquiry regarding device codes | | H'10 | Device Selection | Selection of device code | | H'21 | Clock Mode Inquiry | Inquiry regarding numbers of clock modes and values of each mode | | H'11 | Clock Mode Selection | Indication of the selected clock mode | | H'22 | Multiplication Ratio Inquiry | Inquiry regarding the number of frequency-<br>multiplied clock types, the number of<br>multiplication ratios, and the values of each<br>multiple | | H'23 | Operating Clock Frequency Inquiry | Inquiry regarding the maximum and minimum values of the main clock and peripheral clocks | | H'24 | User Boot MAT Information<br>Inquiry | Inquiry regarding the number of user boot MATs and the start and last addresses of each MAT | | H'25 | User MAT Information Inquiry | Inquiry regarding the a number of user MATs and the start and last addresses of each MAT | | H'26 | Block for Erasing Information Inquiry | Inquiry regarding the number of blocks and the start and last addresses of each block | | H'27 | Programming Unit Inquiry | Inquiry regarding the unit of programming data | | H'3F | New Bit Rate Selection | Selection of new bit rate | | H'40 | Transition to<br>Programming/Erasing State | Erasing of user MAT and user boot MAT, and entry to programming/erasing state | | H'4F | Boot Program Status Inquiry | Inquiry into the operated status of the boot program | The selection commands, which are device selection (H'10), clock mode selection (H'11), and new bit rate selection (H'3F), should be sent from the host in that order. These commands will certainly be needed. When two or more selection commands are sent at once, the last command will be valid. All of these commands, except for the boot program status inquiry command (H'4F), will be valid until the boot program receives the programming/erasing transition (H'40). The host can choose the needed commands out of the commands and inquiries listed above. The boot program status inquiry command (H'4F) is valid after the boot program has received the programming/erasing transition command (H'40). ### (a) Supported Device Inquiry The boot program will return the device codes of supported devices and the product code in response to the supported device inquiry. Command H'20 • Command, H'20, (one byte): Inquiry regarding supported devices | _ | | | | | |---|----|----|----|---| | R | es | DO | วท | S | | H'30 | Size | Number of devices | | |----------------------|-------|-------------------|--------------| | Number of characters | Devic | e code | Product name | | | | | | | SUM | | | | - Response, H'30, (one byte): Response to the supported device inquiry - Size (one byte): Number of bytes to be transmitted, excluding the command, size, and checksum, that is, the amount of data contributes by the number of devices, characters, device codes and product names - Number of devices (one byte): The number of device types supported by the boot program - Number of characters (one byte): The number of characters in the device codes and boot program's name - Device code (four bytes): ASCII code of the supporting product - Product name (n bytes): Type name of the boot program in ASCII-coded characters - SUM (one byte): Checksum The checksum is calculated so that the total number of all values from the command byte to the SUM byte becomes H'00. ## (b) Device Selection The boot program will set the supported device to the specified device code. The program will return the selected device code in response to the inquiry after this setting has been made. | Command | H'10 | Size | Device code | SUM | |---------|------|------|-------------|-----| |---------|------|------|-------------|-----| - Command, H'10, (one byte): Device selection - Size (one byte): Amount of device-code data This is fixed at 2 - Device code (four bytes): Device code (ASCII code) returned in response to the supported device inquiry - SUM (one byte): Checksum Rev. 4.00, 02/04, page 904 of 1088 Response H'06 • Response, H'06, (one byte): Response to the device selection command ACK will be returned when the device code matches. Error response H'90 ERROR • Error response, H'90, (one byte): Error response to the device selection command ERROR : (one byte): Error code H'11: Sum check error H'21: Device code error, that is, the device code does not match ## (c) Clock Mode Inquiry The boot program will return the supported clock modes in response to the clock mode inquiry. Command H'21 • Command, H'21, (one byte): Inquiry regarding clock mode | Response | H'31 | Size | Number of modes | Mode | | SUM | |----------|------|------|-----------------|------|--|-----| |----------|------|------|-----------------|------|--|-----| - Response, H'31, (one byte): Response to the clock-mode inquiry - Size (one byte): Amount of data that represents the number of modes and modes - Number of clock modes (one byte): The number of supported clock modes H'00 indicates no clock mode or the device allows to read the clock mode. - Mode (one byte): Values of the supported clock modes (i.e. H'01 means clock mode 1.) - SUM (one byte): Checksum # (d) Clock Mode Selection The boot program will set the specified clock mode. The program will return the selected clock-mode information after this setting has been made. The clock-mode selection command should be sent after the device-selection commands. | Command | H'11 | Size | Mode | SUM | |---------|------|------|------|-----| - Command, H'11, (one byte): Selection of clock mode - Size (one byte): Amount of data that represents the modes - Mode (one byte): A clock mode returned in reply to the supported clock mode inquiry. - SUM (one byte): Checksum Response H'06 • Response, H'06, (one byte): Response to the clock mode selection command ACK will be returned when the clock mode matches. Error Response H'91 ERROR - Error response, H'91, (one byte): Error response to the clock mode selection command - ERROR, (one byte): Error code H'11: Checksum error H'22: Clock mode error, that is, the clock mode does not match. Even if the clock mode numbers are H'00 and H'01 by a clock mode inquiry, the clock mode must be selected using these respective values. ### (e) Multiplication Ratio Inquiry The boot program will return the supported multiplication and division ratios. Command H'22 • Command, H'22, (one byte): Inquiry regarding multiplication ratio | _ | | | | | |---|----|---|----|----| | R | 20 | n | าท | se | | H'32 | Size | Number of types | | | | |---------------------------------|---------------------------|-----------------|--|--|--| | Number of multiplication ratios | Multiplica-<br>tion ratio | | | | | | | | | | | | | SUM | | | | | | - Response, H'32, (one byte): Response to the multiplication ratio inquiry - Size (one byte): The amount of data that represents the number of clock sources and multiplication ratios and the multiplication ratios - Number of types (one byte): The number of supported multiplied clock types (e.g. when there are two multiplied clock types, which are the main and peripheral clocks, the number of types will be H'02.) - Number of multiplication ratios (one byte): The number of multiplication ratios for each type (e.g. the number of multiplication ratios to which the main clock can be set and the peripheral clock can be set.) - Multiplication ratio (one byte) Multiplication ratio: The value of the multiplication ratio (e.g. when the clock-frequency multiplier is four, the value of multiplication ratio will be H'04.) Division ratio: Not supported by the H8S/2378 and H8S/2378R. The number of multiplication ratios returned is the same as the number of multiplication ratios and as many groups of data are returned as there are types. • SUM (one byte): Checksum ### (f) Operating Clock Frequency Inquiry The boot program will return the number of operating clock frequencies, and the maximum and minimum values Command H'23 • Command, H'23, (one byte): Inquiry regarding operating clock frequencies | Res | pons | 2 | |------|------|---| | 1/69 | μυπε | | | H'33 | Size | Number of operating clock frequencies | | | |--------------------------------------------|------|--------------------------------------------|--|--| | Minimum value of operating clock frequency | | Maximum value of operating clock frequency | | | | | | | | | | SUM | | | | | - Response, H'33, (one byte): Response to operating clock frequency inquiry - Size (one byte): The number of bytes that represents the minimum values, maximum values, and the number of frequencies. - Number of operating clock frequencies (one byte): The number of supported operating clock frequency types - (e.g. when there are two operating clock frequency types, which are the main and peripheral clocks, the number of types will be H'02.) - Minimum value of operating clock frequency (two bytes): The minimum value of the multiplied or divided clock frequency. - The minimum and maximum values represent the values in MHz, valid to the hundredths place of MHz, and multiplied by 100. (e.g. when the value is 64 MHz, it will be D'6400 and H'1900.) - Maximum value (two bytes): Maximum value among the multiplied or divided clock frequencies. - There are as many pairs of minimum and maximum values as there are operating clock frequencies. - SUM (one byte): Checksum ### (g) User Boot MAT Information Inquiry The boot program will return the number of user boot MATs and their addresses. Command H'24 • Command, H'24, (one byte): Inquiry regarding user boot MAT information Response | H'34 | Size | Number of areas | | |--------------------|------|-----------------|-------------------| | Area-start address | | | Area-last address | | | | | | | SUM | | | | - Response, H'34, (one byte): Response to user boot MAT information inquiry - Size (one byte): The number of bytes that represents the number of areas, area-start addresses, and area-last address - Number of Areas (one byte): The number of consecutive user boot MAT areas When user boot MAT areas are consecutive, the number of areas returned is H'01. - Area-start address (four byte): Start address of the area - Area-last address (four byte): Last address of the area There are as many groups of data representing the start and last addresses as there are areas. - SUM (one byte): Checksum # (h) User MAT Information Inquiry The boot program will return the number of user MATs and their addresses. Command H'25 • Command, H'25, (one byte): Inquiry regarding user MAT information Response | H'35 | Size | Number of areas | | |--------------------|------|-----------------|-------------------| | Start address area | | | Last address area | | | | | | | SUM | | | | - Response, H'35, (one byte): Response to the user MAT information inquiry - Size (one byte): The number of bytes that represents the number of areas, area-start address and area-last address - Number of areas (one byte): The number of consecutive user MAT areas When the user MAT areas are consecutive, the number of areas is H'01. - Area-start address (four byte): Start address of the area - Area-last address (four byte): Last address of the area There are as many groups of data representing the start and last addresses as there are areas. - SUM (one byte): Checksum ### (i) Erased Block Information Inquiry The boot program will return the number of erased blocks and their addresses. Command H'26 • Command, H'26, (two bytes): Inquiry regarding erased block information | _ | | | |------|----|------| | Res | nn | nco | | 1/69 | νυ | 1130 | | H'36 | Size | Number of blocks | | | |---------------------|------|------------------|--------------------|--| | Block start address | | | Block last address | | | | | | | | | SUM | | | | | - Response, H'36, (one byte): Response to the number of erased blocks and addresses - Size (three byte): The number of bytes that represents the number of blocks, block-start addresses, and block-last addresses. - Number of blocks (one byte): The number of erased blocks - Block start address (four bytes): Start address of a block - Block last Address (four bytes): Last address of a block There are as many groups of data representing the start and last addresses as there are areas. - SUM (one byte): Checksum - (j) Programming Unit Inquiry The boot program will return the programming unit used to program data. Command H'27 • Command, H'27, (one byte): Inquiry regarding programming unit | Response | H'37 | Size | Programming unit | SUM | |----------|------|------|------------------|-----| - Response, H'37, (one byte): Response to programming unit inquiry - Size (one byte): The number of bytes that indicate the programming unit, which is fixed to 2 - Programming unit (two bytes): A unit for programming This is the unit for reception of programming. - SUM (one byte): Checksum - (k) New Bit-Rate Selection The boot program will set a new bit rate and return the new bit rate. This selection should be sent after sending the clock mode selection command. | Command | H'3F | Size | Bit rate | Input frequency | |---------|---------------------------------|------------------------|------------------------|-----------------| | | Number of multiplication ratios | Multiplication ratio 1 | Multiplication ratio 2 | | | | SUM | | <u> </u> | | - Command, H'3F, (one byte): Selection of new bit rate - Size (one byte): The number of bytes that represents the bit rate, input frequency, number of multiplication ratios, and multiplication ratio - Bit rate (two bytes): New bit rate One hundredth of the value (e.g. when the value is 19,200 bps, the bit rate is H'00C0, which is D'192.) - Input frequency (two bytes): Frequency of the clock input to the boot program This is valid to the hundredths place and represents the value in MHz multiplied by 100. (e.g. when the value is 64 MHz, the input frequency is H'1900 (= D'6400).) - Number of multiplication ratios (one byte): The number of multiplication ratios to which the device can be set. - Multiplication ratio 1 (one byte): The value of multiplication or division ratios for the main operating frequency Multiplication ratio (one byte): The value of the multiplication ratio (e.g. when the clock frequency is multiplied by four, the multiplication ratio will be H'04.) - Division ratio: The inverse of the division ratio, as a negative number (e.g. when the clock frequency is divided by two, the value of division ratio will be H'FE. H'FE = D'-2) - Multiplication ratio 2 (one byte): The value of multiplication or division ratios for the peripheral frequency Multiplication ratio (one byte): The value of the multiplication ratio (e.g. when the clock frequency is multiplied by four, the multiplication ratio will be H'04.) (Division ratio: The inverse of the division ratio, as a negative number (E.g. when the clock is divided by two, the value of division ratio will be H'FE. H'FE = D'-2) - SUM (one byte): Checksum Response H'06 • Response, H'06, (one byte): Response to selection of a new bit rate When it is possible to set the bit rate, the response will be ACK. Error Response H'BF ERROR - Error response, H'BF, (one byte): Error response to selection of new bit rate - ERROR: (one byte): Error code H'11: Sum checking errorH'24: Bit-rate selection error The rate is not available. H'25: Error in input frequency This input frequency is not within the specified range. H'26: Multiplication-ratio error The ratio does not match an available ratio. H'27: Operating frequency error The frequency is not within the specified range. ### (5) Received Data Check The methods for checking of received data are listed below. ### 1. Input frequency The received value of the input frequency is checked to ensure that it is within the range of minimum to maximum frequencies which matches the clock modes of the specified device. When the value is out of this range, an input-frequency error is generated. ### 2. Multiplication ratio The received value of the multiplication ratio or division ratio is checked to ensure that it matches the clock modes of the specified device. When the value is out of this range, an input-frequency error is generated. # 3. Operating frequency error Operating frequency is calculated from the received value of the input frequency and the multiplication or division ratio. The input frequency is input to the LSI and the LSI is operated at the operating frequency. The expression is given below. Operating frequency = Input frequency $\times$ Multiplication ratio, or Operating frequency = Input frequency ÷ Division ratio The calculated operating frequency should be checked to ensure that it is within the range of minimum to maximum frequencies which are available with the clock modes of the specified device. When it is out of this range, an operating frequency error is generated. ### 4. Bit rate To facilitate error checking, the value (n) of clock select (CKS) in the serial mode register (SMR), and the value(N) in the bit rate register (BRR), which are found from the peripheral operating clock frequency ( $\phi$ ) and bit rate (B), are used to calculate the error rate to ensure that it is less than 4%. If the error is more than 4%, a bit rate error is generated. The error is calculated using the following expression: Error (%) = {[ $$\frac{\phi \times 10^6}{(N+1) \times B \times 64 \times 2^{(2 \times n - 1)}}$$ ] - 1} × 100 When the new bit rate is selectable, the rate will be set in the register after sending ACK in response. The host will send an ACK with the new bit rate for confirmation and the boot program will response with that rate. Confirmation H'06 • Confirmation, H'06, (one byte): Confirmation of a new bit rate Response H'06 • Response, H'06, (one byte): Response to confirmation of a new bit rate The sequence of new bit-rate selection is shown in figure 21.20. Figure 21.20 New Bit-Rate Selection Sequence # (6) Transition to Programming/Erasing State The boot program will transfer the erasing program, and erase the user MATs and user boot MATs in that order. On completion of this erasure, ACK will be returned and will enter the programming/erasing state. The host should select the device code, clock mode, and new bit rate with device selection, clock-mode selection, and new bit-rate selection commands, and then send the command for the transition to programming/erasing state. These procedure should be carried out before sending of the programming selection command or program data. Command H'40 • Command, H'40, (one byte): Transition to programming/erasing state Response H'06 Response, H'06, (one byte): Response to transition to programming/erasing state The boot program will send ACK when the user MAT and user boot MAT have been erased by the transferred erasing program. Error Response H'C0 H'51 - Error response, H'C0, (one byte): Error response for user boot MAT blank check - Error code, H'51, (one byte): Erasing error An error occurred and erasure was not completed. ### (7) Command Error A command error will occur when a command is undefined, the order of commands is incorrect, or a command is unacceptable. Issuing a clock-mode selection command before a device selection or an inquiry command after the transition to programming/erasing state command, are examples. Error Response H'80 H'xx - Error response, H'80, (one byte): Command error - Command, H'xx, (one byte): Received command ### (8) Command Order The order for commands in the inquiry selection state is shown below. - 1. A supported device inquiry (H'20) should be made to inquire about the supported devices. - 2. The device should be selected from among those described by the returned information and set with a device-selection (H'10) command. - 3. A clock-mode inquiry (H'21) should be made to inquire about the supported clock modes. - 4. The clock mode should be selected from among those described by the returned information and set. - 5. After selection of the device and clock mode, inquiries for other required information should be made, such as the multiplication-ratio inquiry (H'22) or operating frequency inquiry (H'23), which are needed for a new bit-rate selection. - 6. A new bit rate should be selected with the new bit-rate selection (H'3F) command, according to the returned information on multiplication ratios and operating frequencies. - 7. After selection of the device and clock mode, the information of the user boot MAT and user MAT should be made to inquire about the user boot MATs information inquiry (H'24), user MATs information inquiry (H'25), erased block information inquiry (H'26), and programming unit inquiry (H'27). - 8. After making inquiries and selecting a new bit rate, issue the transition to programming/erasing state command (H'40). The boot program will then enter the programming/erasing state. # (9) Programming/Erasing State A programming selection command makes the boot program select the programming method, an 128-byte programming command makes it program the memory with data, and an erasing selection command and block erasing command make it erase the block. The programming/erasing commands are listed below. Table 21.12 Programming/Erasing Command | Command | Command Name | Description | |---------|-------------------------------------|------------------------------------------------------------| | H'42 | User boot MAT programming selection | Transfers the user boot MAT programming program | | H'43 | User MAT programming selection | Transfers the user MAT programming program | | H'50 | 128-byte programming | Programs 128 bytes of data | | H'48 | Erasing selection | Transfers the erasing program | | H'58 | Block erasing | Erases a block of data | | H'52 | Memory read | Reads the contents of memory | | H'4A | User boot MAT sum check | Checks the checksum of the user boot MAT | | H'4B | User MAT sum check | Checks the checksum of the user MAT | | H'4C | User boot MAT blank check | Checks the blank data of the user boot MAT | | H'4D | User MAT blank check | Checks the blank data of the user MAT | | H'4C | User boot MAT blank check | Checks whether the contents of the user boot MAT are blank | | H'4D | User MAT blank check | Checks whether the contents of the user MAT are blank | | H'4F | Boot program status inquiry | Inquires into the boot program's status | Programming Programming is executed by a programming-selection command and an 128-byte programming command. Firstly, the host should send the programming-selection command and select the programming method and programming MATs. There are two programming selection commands, and selection is according to the area and method for programming. - 1. User boot MAT programming selection - 2. User MAT programming selection After issuing the programming selection command, the host should send the 128-byte programming command. The 128-byte programming command that follows the selection command represents the data programmed according to the method specified by the selection command. When more than 128-byte data is programmed, 128-byte commands should repeatedly be executed. Sending an 128-byte programming command with H'FFFFFFFF as the address will stop the programming. On completion of programming, the boot program will wait for selection of programming or erasing. Where the sequence of programming operations that is executed includes programming with another method or of another MAT, the procedure must be repeated from the programming selection command. The sequence for programming-selection and 128-byte programming commands is shown in figure 21.21. Figure 21.21 Programming Sequence # (a) User boot MAT programming selection The boot program will transfer a programming program. The data is programmed to the user boot MATs by the transferred programming program. Command H'42 • Command, H'42, (one byte): User boot-program programming selection Response H'06 • Response, H'06, (one byte): Response to user boot-program programming selection When the programming program has been transferred, the boot program will return ACK. Error Response H'C2 ERROR - Error response: H'C2 (1 byte): Error response to user boot MAT programming selection - ERROR: (1 byte): Error code H'54: Selection processing error (transfer error occurs and processing is not completed) - User-program programming selection The boot program will transfer a program for programming. The data is programmed to the user MATs by the transferred program for programming. Command H'43 • Command, H'43, (one byte): User-program programming selection Response H'06 Response, H'06, (one byte): Response to user-program programming selection When the programming program has been transferred, the boot program will return ACK. Error Response H'C3 ERROR - Error response : H'C3 (1 byte): Error response to user MAT programming selection - ERROR : (1 byte): Error code H'54 : Selection processing error (transfer error occurs and processing is not completed) # (b) 128-byte programming The boot program will use the programming program transferred by the programming selection to program the user boot MATs or user MATs in response to 128-byte programming. | Command | H'50 | Addre | Address | | | | | | |---------|------|-------|---------|--|---|--|---|--| | | Data | | | | | | | | | | | | | | | | | | | | SUM | | • | | • | | • | | • Command, H'50, (one byte): 128-byte programming - Programming Address (four bytes): Start address for programming Multiple of the size specified in response to the programming unit inquiry (i.e. H'00, H'01, H'00, H'00 : H'01000000) - Programming Data (128 bytes): Data to be programmed The size is specified in the response to the programming unit inquiry. - SUM (one byte): Checksum Response H'06 • Response, H'06, (one byte): Response to 128-byte programming On completion of programming, the boot program will return ACK. Error Response H'D0 ERROR - Error response, H'D0, (one byte): Error response for 128-byte programming - ERROR: (one byte): Error code H'11: Checksum Error H'2A: Address error The address is not within the specified MAT. H'53: Programming error A programming error has occurred and programming cannot be continued. The specified address should match the unit for programming of data. For example, when the programming is in 128-byte units, the lower byte of the address should be H'00 or H'80. When there are less than 128 bytes of data to be programmed, the host should fill the rest with H'FF. Sending the 128-byte programming command with the address of H'FFFFFFF will stop the programming operation. The boot program will interpret this as the end of the programming and wait for selection of programming or erasing. Command H'50 Address SUM - Command, H'50, (one byte): 128-byte programming - Programming Address (four bytes): End code is H'FF, H'FF, H'FF, H'FF. - SUM (one byte): Checksum Response H'06 • Response, H'06, (one byte): Response to 128-byte programming On completion of programming, the boot program will return ACK. Error Response H'D0 ERROR • Error Response, H'D0, (one byte): Error response for 128-byte programming • ERROR: (one byte): Error code H'11: Checksum error H'53: Programming error An error has occurred in programming and programming cannot be continued. # (10) Erasure Erasure is performed with the erasure selection and block erasure command. Firstly, erasure is selected by the erasure selection command and the boot program then erases the specified block. The command should be repeatedly executed if two or more blocks are to be erased. Sending a block-erasure command from the host with the block number H'FF will stop the erasure operating. On completion of erasing, the boot program will wait for selection of programming or erasing. The sequences of the issuing of erasure selection commands and the erasure of data are shown in figure 21.22. Figure 21.22 Erasure Sequence # (a) Erasure Selection The boot program will transfer the erasure program. User MAT data is erased by the transferred erasure program. Command H'48 • Command, H'48, (one byte): Erasure selection Rev. 4.00, 02/04, page 918 of 1088 Response H'06 • Response, H'06, (one byte): Response for erasure selection After the erasure program has been transferred, the boot program will return ACK. Error Response H'C8 ERROR - Error Response, H'C8, (one byte): Error response to erasure selection - ERROR: (one byte): Error code H'54: Selection processing error (transfer error occurs and processing is not completed) ### (b) Block Erasure The boot program will erase the contents of the specified block. Command H'58 Size Block number SUM - Command, H'58, (one byte): Erasure - Size (one byte): The number of bytes that represents the erasure block number This is fixed to 1. - Block number (one byte): Number of the block to be erased - SUM (one byte): Checksum Response H'06 • Response, H'06, (one byte): Response to Erasure After erasure has been completed, the boot program will return ACK. Error Response H'D8 ERROR - Error Response, H'D8, (one byte): Response to Erasure - ERROR (one byte): Error code H'11: Sum check error H'29: Block number error Block number is incorrect. H'51: Erasure error An error has occurred during erasure. On receiving block number HFF, the boot program will stop erasure and wait for a selection command. Command H'58 Size Block number SUM - Command, H'58, (one byte): Erasure - Size, (one byte): The number of bytes that represents the block number This is fixed to 1. - Block number (one byte): H'FF Stop code for erasure - SUM (one byte): Checksum Response H'06 Response, H'06, (one byte): Response to end of erasure (ACK) When erasure is to be performed after the block number H'FF has been sent, the procedure should be executed from the erasure selection command. ### (11) Memory read The boot program will return the data in the specified address. | Command | H'52 | Size | Area | Read address | | | |---------|-----------|------|------|--------------|-----|--| | | Read size | | | | SUM | | - Command: H'52 (1 byte): Memory read - Size (1 byte): Amount of data that represents the area, read address, and read size (fixed at 9) - Area (1 byte) H'00: User boot MAT H'01: User MAT An address error occurs when the area setting is incorrect. - Read address (4 bytes): Start address to be read from - Read size (4 bytes): Size of data to be read - SUM (1 byte): Checksum Response | H'52 | Read size | | | | | | |------|-----------|--|--|--|--|--| | Data | | | | | | | | SUM | | | | | | | - Response: H'52 (1 byte): Response to memory read - Read size (4 bytes): Size of data to be read - Data (n bytes): Data for the read size from the read address - SUM (1 byte): Checksum Error Response H'D2 ERROR - Error response: H'D2 (1 byte): Error response to memory read - ERROR: (1 byte): Error code H'11: Sum check error H'2A: Address error The read address is not in the MAT. H'2B: Size error The read size exceeds the MAT. # (12) User-Boot Program Sum Check The boot program will return the byte-by-byte total of the contents of the bytes of the user-boot program, as a four-byte value. Command H'4A • Command, H'4A, (one byte): Sum check for user-boot program Response H'5A Size Checksum of user boot program SUM - Response, H'5A, (one byte): Response to the sum check of user-boot program - Size (one byte): The number of bytes that represents the checksum This is fixed to 4. - Checksum of user boot program (four bytes): Checksum of user boot MATs The total of the data is obtained in byte units. - SUM (one byte): Sum check for data being transmitted ### (13) User-Program Sum Check The boot program will return the byte-by-byte total of the contents of the bytes of the user program. Command H'4B • Command, H'4B, (one byte): Sum check for user program Response H'5B Size Checksum of user program SUM - Response, H'5B, (one byte): Response to the sum check of the user program - Size (one byte): The number of bytes that represents the checksum This is fixed to 4. - Checksum of user boot program (four bytes): Checksum of user MATs The total of the data is obtained in byte units. - SUM (one byte): Sum check for data being transmitted # (14) User Boot MAT Blank Check The boot program will check whether or not all user boot MATs are blank and return the result. Command H'4C • Command, H'4C, (one byte): Blank check for user boot MAT Response H'06 • Response, H'06, (one byte): Response to the blank check of user boot MAT If all user MATs are blank (H'FF), the boot program will return ACK. Error Response H'CC H'52 - Error Response, H'CC, (one byte): Response to blank check for user boot MAT - Error Code, H'52, (one byte): Erasure has not been completed. ### (15) User MAT Blank Check The boot program will check whether or not all user MATs are blank and return the result. Command H'4D • Command, H'4D, (one byte): Blank check for user MATs Response H'06 • Response, H'06, (one byte): Response to the blank check for user boot MATs If the contents of all user MATs are blank (H'FF), the boot program will return ACK. Error Response H'CD H'52 - Error Response, H'CD, (one byte): Error response to the blank check of user MATs. - Error code, H'52, (one byte): Erasure has not been completed. # (16) Boot Program State Inquiry The boot program will return indications of its present state and error condition. This inquiry can be made in the inquiry/selection state or the programming/erasing state. Command H'4F • Command, H'4F, (one byte): Inquiry regarding boot program's state Response H'5F Size Status ERROR SUM - Response, H'5F, (one byte): Response to boot program state inquiry - Size (one byte): The number of bytes. This is fixed to 2. - Status (one byte): State of the boot program ### Table 21.13 Status Code Description Code | Code | Description | |------|-----------------------------------------------------------------------------| | H'11 | Device Selection Wait | | H'12 | Clock Mode Selection Wait | | H'13 | Bit Rate Selection Wait | | H'1F | Programming/Erasing State Transition Wait (Bit rate selection is completed) | | H'31 | Programming State for Erasure | | H'3F | Programming/Erasing Selection Wait (Erasure is completed) | | H'4F | Programming Data Receive Wait | | H'5F | Erasure Block Specification Wait (Erasure is completed) | | | | • ERROR (one byte): Error status ERROR = 0 indicates normal operation. ERROR = 1 indicates error has occurred. # **Table 21.14 Error Code** | Code | Description | |------|----------------------------------------| | H'00 | No Error | | H'11 | Sum Check Error | | H'12 | Program Size Error | | H'21 | Device Code Mismatch Error | | H'22 | Clock Mode Mismatch Error | | H'24 | Bit Rate Selection Error | | H'25 | Input Frequency Error | | H'26 | Multiplication Ratio Error | | H'27 | Operating Frequency Error | | H'29 | Block Number Error | | H'2A | Address Error | | H'2B | Data Length Error | | H'51 | Erasure Error | | H'52 | Erasure Incomplete Error | | H'53 | Programming Error | | H'54 | Selection Processing Error | | H'80 | Command Error | | H'FF | Bit-Rate-Adjustment Confirmation Error | • SUM (one byte): Sum check This command is accepted during programming/erasing operation, however, response time will be longer. # 21.9 Usage Notes 1. Download time of on-chip program The programming program that includes the initialization routine and the erasing program that includes the initialization routine are each 4 kbytes or less. Accordingly, when the CPU clock frequency is 34 MHz, the download for each program takes approximately 60 µs at maximum. 2. Write to flash-memory related registers by DMAC While an instruction in on-chip RAM is being executed, the DMAC can write to the SCO bit in FCCS that is used for a download request or FMATS that is used for MAT switching. Make sure that these registers are not accidentally written to, otherwise an on-chip program may be downloaded and damage RAM or a MAT switchover may occur and the CPU get out of control. Do not use DMAC to program FLASH related registers. - 3. Compatibility with programming/erasing program of conventional F-ZTAT H8 microcomputer A programming/erasing program for flash memory used in the conventional F-ZTAT H8 microcomputer which does not support download of the on-chip program by a SCO transfer request cannot run in this LSI. Be sure to download the on-chip program to execute programming/erasing of flash memory in this LSI. - 4. Monitoring runaway by WDT Unlike the conventional F-ZTAT H8 microcomputer, no countermeasures are available for a runaway by WDT during programming/erasing by the downloaded on-chip program. Prepare countermeasures (e.g. use of the periodic timer interrupts) for WDT while taking the programming/erasing time into consideration as required. 5. Notes on supplying power When the power is supplied, the reset signal must be a low level and the external-input clock must be supplied. # Section 22 Masked ROM The H8S/2375 and H8S/2375R have 256 kbytes of masked ROM. The on-chip ROM is connected to the CPU, data transfer controller (DTC), and DMA controller (DMAC) with a 16-bit data bus. The on-chip ROM can be accessed by the CPU, DTC, and DMAC in 8 or 16-bit units. The data in the on-chip ROM can always be accessed in one state. Figure 22.1 Block Diagram of 256-kbyte Masked ROM (HD6432375) The on-chip ROM is enabled or disabled according to the operating mode. The operating mode is selected by the mode setting pins MD2 to MD0 as shown in table 3.1. Select mode 4 or 7 when the on-chip ROM is used, and mode 1 or 2 when the on-chip ROM is not used. The on-chip ROM is allocated in area 0. # Section 23 Clock Pulse Generator This LSI has an on-chip clock pulse generator (CPG) that generates the system clock (6) and internal clocks. The clock pulse generator consists of an oscillator circuit, PLL circuit, and divider. Figure 23.1 shows a block diagram of the clock pulse generator. Figure 23.1 Block Diagram of Clock Pulse Generator The frequency can be changed by means of the PLL circuit. Frequency changes are made by software by means of settings in the PLL control register (PLLCR) and the system clock control register (SCKCR). #### **Register Descriptions** 23.1 The clock pulse generator has the following registers. - System clock control register (SCKCR) - PLL control register (PLLCR) #### 23.1.1 System Clock Control Register (SCKCR) SCKCR controls $\phi$ clock output and selects operation when the frequency multiplication factor used by the PLL circuit is changed, and the division ratio used by the divider. | Selects the operation when the PLL circuit frequency multiplication factor is changed. | Bit | Bit Name | Initial Value | R/W | Description | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|---------------|-----|------------------------------------------------------------------------------------| | Normal Operation 0: \$ output 1: Fixed high Sleep Mode 0: \$ output 1: Fixed high Software Standby Mode 0: Fixed high Software Standby Mode 0: Fixed high 1: Fixed high Hardware Standby Mode 0: High impedance 1: High impedance 1: High impedance All module clock stop mode 0: \$ output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | 7 | PSTOP | 0 | R/W | φ Clock Output Disable | | 0: \( \phi\) output 1: Fixed high Sleep Mode 0: \( \phi\) output 1: Fixed high Software Standby Mode 0: Fixed high 1: Fixed high Hardware Standby Mode 0: High impedance 1: High impedance All module clock stop mode 0: \( \phi\) output 1: Fixed high 6 | | | | | Controls φ output. | | 1: Fixed high Sleep Mode 0: \$\phi\$ output 1: Fixed high Software Standby Mode 0: Fixed high 1: Fixed high 1: Fixed high 1: Fixed high Hardware Standby Mode 0: High impedance 1: High impedance All module clock stop mode 0: \$\phi\$ output 1: Fixed high 6 | | | | | Normal Operation | | Sleep Mode 0: \$\phi\$ output 1: Fixed high Software Standby Mode 0: Fixed high 1: Fixed high 1: Fixed high Hardware Standby Mode 0: High impedance 1: High impedance All module clock stop mode 0: \$\phi\$ output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 0: φ output | | 0: \$\phi\$ output 1: Fixed high Software Standby Mode 0: Fixed high 1: Fixed high 1: Fixed high Hardware Standby Mode 0: High impedance 1: High impedance All module clock stop mode 0: \$\phi\$ output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 1: Fixed high | | 1: Fixed high Software Standby Mode 0: Fixed high 1: Fixed high 1: Fixed high Hardware Standby Mode 0: High impedance 1: High impedance All module clock stop mode 0: \$\phi\$ output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | Sleep Mode | | Software Standby Mode 0: Fixed high 1: Fixed high Hardware Standby Mode 0: High impedance 1: High impedance All module clock stop mode 0: \$\phi\$ output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 0: φ output | | 0: Fixed high 1: Fixed high Hardware Standby Mode 0: High impedance 1: High impedance All module clock stop mode 0: \$\phi\$ output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 1: Fixed high | | 1: Fixed high Hardware Standby Mode 0: High impedance 1: High impedance All module clock stop mode 0: \$\phi\$ output 1: Fixed high 6 | | | | | Software Standby Mode | | Hardware Standby Mode 0: High impedance 1: High impedance All module clock stop mode 0: 0 output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 0: Fixed high | | 0: High impedance 1: High impedance All module clock stop mode 0: φ output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 1: Fixed high | | 1: High impedance All module clock stop mode 0: | | | | | Hardware Standby Mode | | All module clock stop mode 0: \$\phi\$ output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 0: High impedance | | 0: \$\phi\$ output 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 1: High impedance | | 1: Fixed high 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | All module clock stop mode | | 6 — 0 R/W Reserved The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 0: φ output | | The initial value should not be changed. 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | 1: Fixed high | | 5 — 0 R/W Reserved 4 — 0 R/W These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | 6 | _ | 0 | R/W | Reserved | | These bits can be read from or written to. However, the write value should always be 0. R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | | | | The initial value should not be changed. | | These bits can be read from or written to. However, the write value should always be 0. 3 STCS 0 R/W Frequency Multiplication Factor Switching Mode Select Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | | _ | | | Reserved | | Selects the operation when the PLL circuit frequency multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | 4 | _ | 0 | R/W | • | | multiplication factor is changed. 0: Specified multiplication factor is valid after transition to software standby mode 1: Specified multiplication factor is valid immediately | 3 | STCS | 0 | R/W | Frequency Multiplication Factor Switching Mode Select | | to software standby mode 1: Specified multiplication factor is valid immediately | | | | | · | | | | | | | Specified multiplication factor is valid after transition to software standby mode | | | | | | | | | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|------------|----------------------------| | 2 | SCK2 | 0 | R/W | System Clock Select 2 to 0 | | 1 | SCK1 | 0 | R/W<br>R/W | Select the division ratio. | | 0 | SCK0 | 0 | | 000: 1/1 | | | | | | 001: 1/2 | | | | | | 010: 1/4 | | | | | | 011: 1/8 | | | | | | 100: Setting prohibited | | | | | | 101: Setting prohibited | | | | | | 11×: Setting prohibited | Legend: ×: Don't care #### 23.1.2 PLL Control Register (PLLCR) PLLCR sets the frequency multiplication factor used by the PLL circuit. | Bit | Bit Name | Initial Value | R/W | Description | |---------|----------|---------------|-----|---------------------------------------------------------------------------------------| | 7 | _ | All 0 | _ | Reserved | | to<br>4 | | | | These bits are always read as 0 and cannot be modified. | | 3 | _ | 0 | R/W | Reserved | | | | | | This bit can be read from or written to. However, the write value should always be 0. | | 2 | _ | 0 | _ | Reserved | | | | | | This bit is always read as 0 and cannot be modified. | | 1 | STC1 | 0 | R/W | Frequency Multiplication Factor | | 0 | STC0 | 0 | R/W | The STC bits specify the frequency multiplication factor used by the PLL circuit. | | | | | | 00: × 1 | | | | | | 01:×2 | | | | | | 10: × 4 | | | | | | 11: Setting prohibited | ### 23.2 Oscillator Clock pulses can be supplied by connecting a crystal resonator, or by input of an external clock. # 23.2.1 Connecting a Crystal Resonator A crystal resonator can be connected as shown in the example in figure 23.2. Select the damping resistance $R_d$ according to table 23.1. An AT-cut parallel-resonance type should be used. Figure 23.3 shows the equivalent circuit of the crystal resonator. Use a crystal resonator that has the characteristics shown in table 23.2. When a crystal resonator is used, the range of its frequencies is from 8 to 25 MHz. Figure 23.2 Connection of Crystal Resonator (Example) **Table 23.1 Damping Resistance Value** | Frequency (MHz) | 8 | 12 | 16 | 20 | 25 | |-----------------|-----|----|----|----|----| | $R_d(\Omega)$ | 200 | 0 | 0 | 0 | 0 | Figure 23.3 Crystal Resonator Equivalent Circuit **Table 23.2 Crystal Resonator Characteristics** | Frequency (MHz) | 8 | 12 | 16 | 20 | 25 | |-------------------------|----|----|----|----|----| | R <sub>S</sub> max (Ω) | 80 | 60 | 50 | 40 | 40 | | C <sub>0</sub> max (pF) | 7 | 7 | 7 | 7 | 7 | # 23.2.2 External Clock Input An external clock signal can be input as shown in the examples in figure 23.4. If the XTAL pin is left open, make sure that parasitic capacitance is no more than 10 pF. When the counter clock is input to the XTAL pin, make sure that the external clock is held high in standby mode. Table 23.3 shows the input conditions for the external clock. When an external clock is used, the range of its frequencies is from 8 to 25 MHz. Figure 23.4 External Clock Input (Examples) **Table 23.3 External Clock Input Conditions** | | | V <sub>CC</sub> = 3.0 V<br>to 3.6 V | | | Test | | |---------------------------------------|------------------|-------------------------------------|-----|------------------|-------------|--| | Item | Symbol | Min | Max | Unit | Conditions | | | External clock input low pulse width | t <sub>EXL</sub> | 15 | _ | ns | Figure 23.5 | | | External clock input high pulse width | t <sub>EXH</sub> | 15 | _ | ns | | | | External clock rise time | $t_{EXr}$ | _ | 5 | ns | | | | External clock fall time | t <sub>EXf</sub> | _ | 5 | ns | | | | Clock low pulse width | t <sub>CL</sub> | 0.4 | 0.6 | t <sub>cyc</sub> | | | | Clock high pulse width | t <sub>CH</sub> | 0.4 | 0.6 | t <sub>cyc</sub> | | | Figure 23.5 External Clock Input Timing # 23.3 PLL Circuit The PLL circuit has the function of multiplying the frequency of the clock from the oscillator by a factor of 1, 2, or 4. The multiplication factor is set with the STC1 and the STC0 bits in PLLCR. The phase of the rising edge of the internal clock is controlled so as to match that of the rising edge of the EXTAL pin. When the multiplication factor of the PLL circuit is changed, the operation varies according to the setting of the STCS bit in SCKCR. When STCS = 0, the setting becomes valid after a transition to software standby mode. The transition time count is performed in accordance with the setting of bits STS3 to STS0 in SBYCR. For details on SBYCR, refer to section 24.1.1, Standby Control Register (SBYCR). - 1. The initial PLL circuit multiplication factor is 1. - 2. A value is set in bits STS3 to STS0 to give the specified transition time. - The target value is set in bits STC1 and STC0, and a transition is made to software standby mode. - 4. The clock pulse generator stops and the value set in STC1 and STC0 becomes valid. - 5. Software standby mode is cleared, and a transition time is secured in accordance with the setting in STS3 to STS0. - 6. After the set transition time has elapsed, this LSI resumes operation using the target multiplication factor. When STCS = 1, this LSI operates using the new multiplication factor immediately after bits STC1 and STC0 are rewritten. # 23.4 Frequency Divider The frequency divider divides the PLL output clock to generate a 1/2, 1/4, or 1/8 clock. # 23.5 Usage Notes ### 23.5.1 Notes on Clock Pulse Generator - 1. The following points should be noted since the frequency of $\phi$ changes according to the settings of SCKCR and PLLCR. - Select a clock division ratio that is within the operation guaranteed range of clock cycle time tcyc shown in the AC timing of the Electrical Characteristics. In other words, $\phi$ must be set to a value between 8 MHz (minimum) and 33 MHz\* (maximum). The setting of $\phi$ must not be less than 8 MHz or greater than 33 MHz\*. Note: \* 34 MHz for the H8S/2378 and H8S/2378R - 2. All the on-chip peripheral modules operate on the $\phi$ . Therefore, note that the time processing of modules such as a timer and SCI differ before and after changing the clock division ratio. In addition, wait time for clearing software standby mode differs by changing the clock division ratio. See the description, Setting Oscillation Stabilization Time after Clearing Software Standby Mode in section 24.2.3, Software Standby Mode, for details. - 3. Note that the frequency of $\phi$ will be changed when setting SCKCR or PLLCR while executing the external bus cycle with the write-data-buffer function. ### 23.5.2 Notes on Resonator Since various characteristics related to the resonator are closely linked to the user's board design, thorough evaluation is necessary on the user's part, using the resonator connection examples shown in this section as a guide. As the parameters for the oscillation circuit will depend on the floating capacitance of the resonator and the user board, the parameters should be determined in consultation with the resonator manufacturer. The design must ensure that a voltage exceeding the maximum rating is not applied to the resonator pin. ### 23.5.3 Notes on Board Design When using the crystal resonator, place the crystal resonator and its load capacitors as close as possible to the XTAL and EXTAL pins. Other signal lines should be routed away from the oscillation circuit to prevent induction from interfering with correct oscillation. See figure 23.6. Figure 23.6 Note on Board Design for Oscillation Circuit Figure 23.7 shows the external circuitry recommended for the PLL circuit. Separate PLLVcc and PLLVss from the other Vcc and Vss lines at the board power supply source, and be sure to insert bypass capacitors CPB and CB close to the pins. Figure~23.7~~Recommended~External~Circuitry~for~PLL~Circuit # Section 24 Power-Down Modes In addition to the normal program execution state, this LSI has power-down modes in which operation of the CPU and oscillator is halted and power dissipation is reduced. Low-power operation can be achieved by individually controlling the CPU, on-chip peripheral modules, and so on. This LSI's operating modes are high-speed mode and six power down modes: - Clock division mode - Sleep mode - Module stop mode - All module clock stop mode - Software standby mode - Hardware standby mode Sleep mode is a CPU state, clock division mode is an on-chip peripheral function (including bus masters and the CPU) state, and module stop mode is an on-chip peripheral function (including bus masters other than the CPU) state. A combination of these modes can be set. After a reset, this LSI is in high-speed mode. Table 24.1 shows the internal states of this LSI in each mode. Figure 24.1 shows the mode transition diagram. Table 24.1 Operating Modes and Internal states of the LSI | Operating | State | High<br>Speed<br>Mode | Clock<br>Division<br>Mode | Sleep<br>Mode | Module<br>Stop Mode | All Module<br>Clock Stop<br>Mode | Software<br>Standby<br>Mode | Hardware<br>Standby<br>Mode | |----------------------|-----------------------|-----------------------|---------------------------|---------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|-----------------------------| | Clock pulse | e generator | Functions | Functions | Functions | Functions | Functions | Halted | Halted | | CPU | Instruction execution | Functions | Functions | Halted | Functions | Halted | Halted | Halted | | | Register | _ | | Retained | _ | | Retained | Undefined | | External | NMI | Functions | Functions | Functions | Functions | Functions | Functions | Halted | | interrupts | IRQ0 to 15 | _ | | | | | | | | Peripheral functions | WDT | Functions | Functions | Functions | Functions | Functions | Halted<br>(Retained) | Halted<br>(Reset) | | | TMR | Functions | Functions | Functions | Halted<br>(Retained) | Functions/<br>Halted<br>(Retained)*1 | Halted<br>(Retained) | Halted<br>(Reset) | | | EXDMAC*2 | Functions | Functions | Functions | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Reset) | | | DMAC*3 | Functions | Functions | Functions | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Reset) | | | DTC | Functions | Functions | Functions | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Reset) | | | TPU | Functions | Functions | Functions | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Reset) | | | PPG*3 | Functions | Functions | Functions | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Reset) | | | D/A | Functions | Functions | Functions | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Reset) | | | A/D | Functions | Functions | Functions | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Retained) | Halted<br>(Reset) | | | SCI | Functions | Functions | Functions | Halted* <sup>4</sup><br>(Reset/<br>retained) | Halted* <sup>4</sup><br>(Reset/<br>retained) | Halted* <sup>4</sup><br>(Reset/<br>retained) | Halted<br>(Reset) | | | IIC2 | Functions | Functions | Functions | Halted* <sup>5</sup><br>(Reset/<br>retained) | Halted* <sup>5</sup><br>(Reset/<br>retained) | Halted* <sup>5</sup><br>(Reset/<br>retained) | Halted<br>(Reset) | | | RAM | Functions | Functions | Functions | Functions | Functions | Retained | Retained | | | I/O | Functions | Functions | Functions | Functions | Retained | Retained | High impedance | Notes: Halted (Retained) in the table means that internal register values are retained and internal operations are suspended. Halted (Reset) in the table means that internal register values and internal states are initialized. In module stop mode, only modules for which a stop setting has been made are halted (reset or retained). - 1. The active or halted state can be selected by means of the MSTP0 bit in MSTPCR. - 2. Not supported by the H8S/2376, H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 3. Not supported by the H8S/2376. - 4. TDR, SSR, and RDR are halted (reset) and other registers are halted (retained). - 5. BC2 to BC0 are halted (reset) and other registers are halted (retained). Figure 24.1 Mode Transitions # 24.1 Register Descriptions The registers relating to the power-down mode are shown below. For details on the system clock control register (SCKCR), refer to section 23.1.1, System Clock Control Register (SCKCR). - System clock control register (SCKCR) - Standby control register (SBYCR) - Module stop control register H (MSTPCRH) - Module stop control register L (MSTPCRL) - Extension module stop control register H (EXMSTPCRH) - Extension module stop control register L (EXMSTPCRL) ### 24.1.1 Standby Control Register (SBYCR) SBYCR performs software standby mode control. | Bit | Bit Name | Initial Value | R/W | Description | |-----|----------|---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SSBY | 0 | R/W | Software Standby | | | | | | This bit specifies the transition mode after executing the SLEEP instruction | | | | | | 0: Shifts to sleep mode after the SLEEP instruction is executed | | | | | | Shifts to software standby mode after the SLEEP instruction is executed | | | | | | This bit does not change when clearing the software standby mode by using external interrupts and shifting to normal operation. This bit should be written 0 when clearing. | | 6 | OPE | 1 | R/W | Output Port Enable | | | | | | Specifies whether the output of the address bus and bus control signals (CSO to CS7, AS, RD, HWR, LWR, UCAS*, LCAS*) is retained or set to the high-impedance state in software standby mode. | | | | | | 0: In software standby mode, address bus and bus control signals are high-impedance | | | | | | In software standby mode, address bus and bus control signals retain output state | Note: \* Not supported by the H8S/2376. | Bit | Bit Name | Initial Value | R/W | Description | |---------|------------------------------|---------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5, 4 | _ | All 0 | _ | Reserved | | | | | | These bits are always read as 0. The initial value should not be changed. | | 3 | STS3 | 1 | R/W | Standby Timer Select 3 to 0 | | 3 2 1 0 | STS3<br>STS2<br>STS1<br>STS0 | 1 1 1 1 1 | RW<br>RW<br>RW<br>RW | Standby Timer Select 3 to 0 These bits select the time the MCU waits for the clock to stabilize when software standby mode is cleared by an external interrupt. With crystal oscillation, refer to table 24.2 and make a selection according to the operating frequency so that the standby time is at least the oscillation stabilization time. With an external clock, a PLL circuit stabilization time is necessary. Refer to table 24.2 to set the wait time. When DRAM* is used and self-refreshing in the software standby state is selected, note that the DRAM's tRAS (self-refresh RAS pulse width) specification must be satisfied. With the F-ZTAT version, a flash memory stabilization time must be provided. 0000: Setting prohibited 0010: Setting prohibited 0101: Setting prohibited 0101: Standby time = 64 states 0110: Standby time = 512 states 0111: Standby time = 1024 states | | | | | | 1000: Standby time = 1024 states | | | | | | 1001: Standby time = 4096 states | | | | | | 1010: Standby time = 16384 states | | | | | | 1011: Standby time = 32768 states | | | | | | 1100: Standby time = 65536 states | | | | | | 1101: Standby time = 131072 states | | | | | | 1110: Standby time = 262144 states | | | | | | 1111: Standby time = 524288 states | Note: \* Not supported by the H8S/2376. # 24.1.2 Module Stop Control Registers H and L (MSTPCRH, MSTPCRL) MSTPCR performs module stop mode control. Setting a bit to 1, the corresponding module enters module stop mode, while clearing the bit to 0 clears the module stop mode. ### MSTPCRH | Bit | Bit Name | Initial Value | R/W | Module | |-----|----------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | ACSE | 0 | R/W | All-Module-Clocks-Stop Mode Enable | | | | | | Enables or disables all-module-clocks-stop mode, in which, when the CPU executes a SLEEP instruction after module stop mode has been set for all the on-chip peripheral functions controlled by MSTPCR or the on-chip peripheral functions except the TMR. | | | | | | 0: All-module-clocks-stop mode disabled | | | | | | 1: All-module-clocks-stop mode enabled | | 14 | MSTP14 | 0 | R/W | EXDMA controller (EXDMAC)*1*2 | | 13 | MSTP13 | 0 | R/W | DMA controller (DMAC)*1 | | 12 | MSTP12 | 0 | R/W | Data transfer controller (DTC) | | 11 | MSTP11 | 1 | R/W | 16-bit timer-pulse unit (TPU) | | 10 | MSTP10 | 1 | R/W | Programmable pulse generator (PPG)*1 | | 9 | MSTP9 | 1 | R/W | D/A converter (channels 0 and 1)*2 | | 8 | MSTP8 | 1 | R/W | D/A converter (channels 2 and 3) | ### MSTPCRL | Bit | Bit Name | Initial Value | R/W | Module | |-----|----------|---------------|-----|------------------------------------------| | 7 | MSTP7 | 1 | R/W | D/A converter (channels 4 and 5)*1*2 | | 6 | MSTP6 | 1 | R/W | A/D converter | | 5 | MSTP5 | 1 | R/W | Serial communication interface 4 (SCI_4) | | 4 | MSTP4 | 1 | R/W | Serial communication interface 3 (SCI_3) | | 3 | MSTP3 | 1 | R/W | Serial communication interface 2 (SCI_2) | | 2 | MSTP2 | 1 | R/W | Serial communication interface 1 (SCI_1) | | 1 | MSTP1 | 1 | R/W | Serial communication interface 0 (SCI_0) | | 0 | MSTP0 | 1 | R/W | 8-bit timer (TMR) | Notes: 1. Not supported by the H8S/2376. 2. Not supported by the H8S2375, H8S/2575R, H8S/2373, and H8S/2373R. # 24.1.3 Extension Module Stop Control Registers H and L (EXMSTPCRH, EXMSTPCRL) EXMSTPCR performs all-module-clocks-stop mode control with MSTPCR. When entering all-module-clocks-stop mode, set EXMSTPCR to H'FFFF. Otherwise, set EXMSTPCR to H'FFFD. ### EXMSTPCRH | Bit | Bit Name | Initial Value | R/W | Module | |----------|----------|---------------|-----|--------------------------------------------------------| | 15 | _ | All 1 | R/W | Reserved | | to<br>12 | | | | Read/write is enabled. 1 should be written in writing. | | 11 | MSTP27 | 1 | R/W | _ | | 10 | MSTP26 | 1 | R/W | | | 9 | MSTP25 | 1 | R/W | _ | | 8 | MSTP24 | 1 | R/W | | # • EXMSTPCRL | Bit | Bit Name | Initial Value | R/W | Module | |-----|----------|---------------|-----|---------------------------------------------| | 7 | MSTP23 | 1 | R/W | _ | | 6 | MSTP22 | 1 | R/W | _ | | 5 | MSTP21 | 1 | R/W | _ | | 4 | MSTP20 | 1 | R/W | I <sup>2</sup> C bus interface 2_1 (IIC2_1) | | 3 | MSTP19 | 1 | R/W | I <sup>2</sup> C bus interface 2_0 (IIC2_0) | | 2 | MSTP18 | 1 | R/W | _ | | 1 | MSTP17 | 0 | R/W | _ | | 0 | MSTP16 | 1 | R/W | _ | # 24.2 Operation ### 24.2.1 Clock Division Mode When bits SCK2 to SCK0 in SCKCR are set to a value from 001 to 101, a transition is made to clock division mode at the end of the bus cycle. In clock division mode, the CPU, bus masters, and on-chip peripheral functions all operate on the operating clock (1/2, 1/4, 1/8, 1/16, or 1/32) specified by bits SCK2 to SCK0. Clock division mode is cleared by clearing all of bits SCK2 to SCK0 to 0. A transition is made to high-speed mode at the end of the bus cycle, and clock division mode is cleared. If a SLEEP instruction is executed while the SSBY bit in SBYCR is cleared to 0, the chip enters sleep mode. When sleep mode is cleared by an interrupt, clock division mode is restored. If a SLEEP instruction is executed while the SSBY bit in SBYCR is set to 1, the chip enters software standby mode. When software standby mode is cleared by an external interrupt, clock division mode is restored. When the $\overline{RES}$ pin is driven low, the reset state is entered and clock division mode is cleared. The same applies to a reset caused by watchdog timer overflow. When the STBY pin is driven low, a transition is made to hardware standby mode. # 24.2.2 Sleep Mode **Transition to Sleep Mode:** When the SLEEP instruction is executed when the SSBY bit is 0 in SBYCR, the CPU enters the sleep mode. In sleep mode, CPU operation stops but the contents of the CPU's internal registers are retained. Other peripheral functions do not stop. **Exiting Sleep Mode:** Sleep mode is exited by any interrupt, or signals at the $\overline{RES}$ , or $\overline{STBY}$ pins. - Exiting Sleep Mode by Interrupts: - When an interrupt occurs, sleep mode is exited and interrupt exception processing starts. Sleep mode is not exited if the interrupt is disabled, or interrupts other than NMI are masked by the CPU. - Exiting Sleep Mode by RES Pin: Setting the RES pin level low selects the reset state. After the stipulated reset input duration, driving the RES pin high starts the CPU performing reset exception processing. - Exiting Sleep Mode by STBY Pin: When the STBY pin level is driven low, a transition is made to hardware standby mode. #### 24.2.3 Software Standby Mode **Transition to Software Standby Mode:** If a SLEEP instruction is executed when the SSBY bit in SBYCR is set to 1, software standby mode is entered. In this mode, the CPU, on-chip peripheral functions, and oscillator all stop. However, the contents of the CPU's internal registers, RAM data, and the states of on-chip peripheral functions other than the SCI and A/D converter, and I/O ports, are retained. Whether the address bus and bus control signals are placed in the high-impedance state or retain the output state can be specified by the OPE bit in SBYCR. In this mode the oscillator stops, and therefore power dissipation is significantly reduced. Clearing Software Standby Mode: Software standby mode is cleared by an external interrupt (NMI pin, or pins $\overline{IRQ0}$ to $\overline{IRQ15}$ ), or by means of the $\overline{RES}$ pin or $\overline{STBY}$ pin. Setting the SSI bit in SSIER to 1 enables $\overline{IRQ0}$ to $\overline{IRQ15}$ to be used as software standby mode clearing sources. Clearing with an Interrupt: When an NMI or IRQ0 to IRQ15 interrupt request signal is input, clock oscillation starts, and after the elapse of the time set in bits STS3 to STS0 in SBYCR, stable clocks are supplied to the entire LSI, software standby mode is cleared, and interrupt exception handling is started. When clearing software standby mode with an IRQ0 to IRQ15 interrupt, set the corresponding enable bit to 1 and ensure that no interrupt with a higher priority than interrupts IRQ0 to IRQ15 is generated. Software standby mode cannot be cleared if the interrupt has been masked on the CPU side or has been designated as a DTC activation source. Clearing with the $\overline{RES}$ Pin: When the $\overline{RES}$ pin is driven low, clock oscillation is started. At the same time as clock oscillation starts, clocks are supplied to the entire LSI. Note that the $\overline{RES}$ pin must be held low until clock oscillation stabilizes. When the $\overline{RES}$ pin goes high, the CPU begins reset exception handling. Clearing with the STBY Pin: When the STBY pin is driven low, a transition is made to hardware standby mode. **Setting Oscillation Stabilization Time after Clearing Software Standby Mode:** Bits STS3 to STS0 in SBYCR should be set as described below. Using a Crystal Resonator: Set bits STS3 to STS0 so that the standby time is more than the oscillation stabilization time. Table 24.2 shows the standby times for operating frequencies and settings of bits STS3 to STS0. Using an External Clock: A PLL circuit stabilization time is necessary. Refer to table 24.2 to set the wait time. **Table 24.2 Oscillation Stabilization Time Settings** | | | | | Standby | φ* <sup>1</sup> [MHz] | | | | | | | | |------|------|------|------|----------|--------------------------|-------|-------|-------|-------|-------|-------|------| | STS3 | STS2 | STS1 | STS0 | TS0 Time | <b>34</b> * <sup>2</sup> | 33 | 25 | 20 | 13 | 10 | 8 | Unit | | 0 | 0 | 0 | 0 | Reserved | _ | _ | _ | _ | _ | _ | _ | μs | | | | | 1 | Reserved | _ | _ | _ | _ | _ | _ | _ | | | | | 1 | 0 | Reserved | _ | _ | _ | _ | _ | _ | _ | | | | | | 1 | Reserved | _ | _ | _ | _ | _ | _ | _ | | | | 1 | 0 | 0 | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | | | | 1 | 64 | 1.9 | 1.9 | 2.6 | 3.2 | 4.9 | 6.4 | 8.0 | _ | | | | 1 | 0 | 512 | 15.1 | 15.5 | 20.5 | 25.6 | 39.4 | 51.2 | 64.0 | _ | | | | | 1 | 1024 | 30.1 | 31.0 | 41.0 | 51.2 | 78.8 | 102.4 | 128.0 | | | 1 | 0 | 0 | 0 | 2048 | 60.2 | 62.1 | 81.9 | 102.4 | 157.5 | 204.8 | 256.0 | | | | | | 1 | 4096 | 0.12 | 0.12 | 0.16 | 0.20 | 0.32 | 0.41 | 0.51 | ms | | | | 1 | 0 | 16384 | 0.48 | 0.50 | 0.66 | 0.82 | 1.26 | 1.64 | 2.05 | | | | | | 1 | 32765 | 0.96 | 0.99 | 1.31 | 1.64 | 2.52 | 3.28 | 4.10 | | | | 1 | 0 | 0 | 65536 | 1.93 | 1.99 | 2.62 | 3.28 | 5.04 | 6.55 | 8.19 | _ | | | | | 1 | 131072 | 3.86 | 3.97 | 5.24 | 6.55 | 10.08 | 13.11 | 16.38 | _ | | | | 1 | 0 | 262144 | 7.71 | 7.94 | 10.49 | 13.11 | 20.16 | 26.21 | 32.77 | _ | | | | | 1 | 524288 | 15.42 | 15.89 | 20.97 | 26.21 | 40.33 | 52.43 | 65.54 | _ | Notes: 1. $\phi$ is the frequency divider output. 2. Supported on the H8S/2378 and H8S/2378R only. **Software Standby Mode Application Example:** Figure 24.2 shows an example in which a transition is made to software standby mode at the falling edge on the NMI pin, and software standby mode is cleared at the rising edge on the NMI pin. In this example, an NMI interrupt is accepted with the NMIEG bit in INTCR cleared to 0 (falling edge specification), then the NMIEG bit is set to 1 (rising edge specification), the SSBY bit is set to 1, and a SLEEP instruction is executed, causing a transition to software standby mode. Software standby mode is then cleared at the rising edge on the NMI pin. Figure 24.2 Software Standby Mode Application Example # 24.2.4 Hardware Standby Mode **Transition to Hardware Standby Mode:** When the $\overline{STBY}$ pin is driven low, a transition is made to hardware standby mode from any mode. In hardware standby mode, all functions enter the reset state and stop operation, resulting in a significant reduction in power dissipation. As long as the prescribed voltage is supplied, on-chip RAM data is retained. I/O ports are set to the high-impedance state. In order to retain on-chip RAM data, the RAME bit in SYSCR should be cleared to 0 before driving the STBY pin low. Do not change the state of the mode pins (MD2 to MD0) while this LSI is in hardware standby mode. Clearing Hardware Standby Mode: Hardware standby mode is cleared by means of the $\overline{STBY}$ pin and the $\overline{RES}$ pin. When the $\overline{STBY}$ pin is driven high while the $\overline{RES}$ pin is low, the reset state is set and clock oscillation is started. Ensure that the $\overline{RES}$ pin is held low until the clock oscillator stabilizes (for details on the oscillation stabilization time, refer to table 24.2). When the $\overline{RES}$ pin is subsequently driven high, a transition is made to the program execution state via the reset exception handling state. **Hardware Standby Mode Timing:** Figure 24.3 shows an example of hardware standby mode timing. When the $\overline{STBY}$ pin is driven low after the $\overline{RES}$ pin has been driven low, a transition is made to hardware standby mode. Hardware standby mode is cleared by driving the $\overline{STBY}$ pin high, waiting for the oscillation stabilization time, then changing the $\overline{RES}$ pin from low to high. Figure 24.3 Hardware Standby Mode Timing Hardware Standby Mode Timing when Power Is Supplied (Only H8S/2378 and H8S/2378R): When entering hardware standby mode immediately after the power is supplied, the $\overline{\text{RES}}$ signal must be driven low for a given period with retaining the $\overline{\text{STBY}}$ signal high. After the $\overline{\text{RES}}$ signal is canceled, drive the $\overline{\text{STBY}}$ signal low. Figure 24.4 Hardware Standby Mode Timing when Power Is Supplied #### 24.2.5 Module Stop Mode Module stop mode can be set for individual on-chip peripheral modules. When the corresponding MSTP bit in MSTPCR or EXMSTPCR is set to 1, module operation stops at the end of the bus cycle and a transition is made to module stop mode. The CPU continues operating independently. When the corresponding MSTP bit is cleared to 0, module stop mode is cleared and the module starts operating at the end of the bus cycle. In module stop mode, the internal states of modules other than the SCI are retained. After reset clearance, all modules other than the DMAC, and DTC are in module stop mode. The module registers which are set in module stop mode cannot be read or written to. ## 24.2.6 All-Module-Clocks-Stop Mode When the ACSE bit in MSTPCRH is set to 1 and module stop mode is set for all the on-chip peripheral functions controlled by MSTPCR or EXMSTPCR (MSTPCR = H'FFFF, EXMSTPCR = H'FFFF), or for all the on-chip peripheral functions except the 8-bit timer (MSTPCR = H'FFFE, EXMSTPCR = H'FFFF), executing a SLEEP instruction while the SSBY bit in SBYCR is cleared to 0 will cause all the on-chip peripheral functions (except the 8-bit timer and watchdog timer), the bus controller, and the I/O ports to stop operating, and a transition to be made to all-module-clocks-stop mode, at the end of the bus cycle. Operation or halting of the 8-bit timer can be selected by means of the MSTP0 bit. All-module-clocks-stop mode is cleared by an external interrupt (NMI, $\overline{IRQ0}$ to $\overline{IRQ7}$ pins), $\overline{RES}$ pin input, or an internal interrupt (8-bit timer, watchdog timer), and the CPU returns to the normal program execution state via the exception handling state. All-module-clocks-stop mode is not cleared if interrupts are disabled, if interrupts other than NMI are masked by the CPU, or if the relevant interrupt is designated as a DTC activation source. When the STBY pin is driven low, a transition is made to hardware standby mode. #### Output of the $\phi$ clock can be controlled by means of the PSTOP bit in SCKCR, and DDR for the corresponding port. When the PSTOP bit is set to 1, the $\phi$ clock stops at the end of the bus cycle, and $\phi$ output goes high. $\phi$ clock output is enabled when the PSTOP bit is cleared to 0. When DDR for the corresponding port is cleared to 0, $\phi$ clock output is disabled and input port mode is set. Table 24.3 shows the state of the $\phi$ pin in each processing state. Table 24.3 ♦ Pin State in Each Processing State | Regis | ter Setting | | _ | | | | |-------|-----------------------------------------|-----------------|----------------|-----------------------|-----------------------|------------------------------------| | DDR | PSTOP Normal operating state Sleep mo | | Sleen mode | Software standby mode | Hardware standby mode | All-module-<br>clocks-stop<br>mode | | | | operating state | Sieep illoue | Standby mode | Standby mode | moue | | 0 | Χ | High impedance | High impedance | High impedance | High impedance | High impedance | | 1 | 0 | φ output | φ output | Fixed high | High impedance | φ output | | 1 | 1 | Fixed high | Fixed high | Fixed high | High impedance | Fixed high | ## 24.4 Usage Notes Damieten Cettine #### 24.4.1 I/O Port Status In software standby mode, I/O port states are retained. Therefore, there is no reduction in current dissipation for the output current when a high-level signal is output. ## 24.4.2 Current Dissipation during Oscillation Stabilization Standby Period Current dissipation increases during the oscillation stabilization standby period. ## 24.4.3 EXDMAC, DMAC, and DTC Module Stop Depending on the operating status of the EXDMAC, DMAC, or DTC, the MSTP14 to MSTP13 and may not be set to 1. Setting of the EXDMAC, DMAC, or DTC module stop mode should be carried out only when the respective module is not activated. For details, refer to section 8, EXDMA Controller (EXDMAC), section 7, DMA Controller (DMAC), and section 9, Data Transfer Controller (DTC). Note: The DMAC and EXDMAC are not supported by the H8S/2376. The EXDMAC is not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. ### 24.4.4 On-Chip Peripheral Module Interrupts Relevant interrupt operations cannot be performed in module stop mode. Consequently, if module stop mode is entered when an interrupt has been requested, it will not be possible to clear the CPU interrupt source or the DMAC or DTC activation source. Interrupts should therefore be disabled before entering module stop mode. Note: The DMAC and EXDMAC are not supported by the H8S/2376. The EXDMAC is not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R ### 24.4.5 Writing to MSTPCR, EXMSTPCR MSTPCR and EXMSTPCR should only be written to by the CPU. #### 24.4.6 Notes on Clock Division Mode The following points should be noted in clock division mode. - Select the clock division ratio specified by the SCK2 to SCK0 bits so that the frequency of φ is within the operation guaranteed range of clock cycle time tcyc shown in the Electrical Characteristics. In other words, the range of φ must be specified to 8 MHz (min); outside of this range (φ < 8 MHz) must be prevented.</li> - All the on-chip peripheral modules operate on the $\phi$ . Therefore, note that the time processing of modules such as a timer and SCI differ before and after changing the clock division ratio. In addition, wait time for clearing software standby mode differs by changing the clock division ratio. - Note that the frequency of $\phi$ will be changed by changing the clock division ratio. # Section 25 List of Registers The address list gives information on the on-chip I/O register addresses, how the register bits are configured, and the register states in each operating mode. The information is given as shown below. - 1. Register addresses (address order) - Registers are listed from the lower allocation addresses. - Reserved addresses are indicated by in the register name column. Do not access to reserved addresses. - For the addresses of 16 or 32 bits, the MSB-side address is described. - Registers are classified by functional modules. - The access size is indicated. - 2. Register bits - Bit configurations of the registers are described in the same order as the register addresses. - Reserved bits are indicated by in the bit name column. - For the registers of 16 or 32 bits, the MSB is described first. - 3. Register states in each operating mode - Register states are described in the same order as the register addresses. - The register states described here are for the basic operating modes. If there is a specific reset for an on-chip peripheral module, refer to the section on that on-chip peripheral module. # 25.1 Register Addresses (Address Order) The data bus width indicates the numbers of bits by which the register is accessed. The number of access states indicates the number of states based on the specified reference clock. | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |--------------------------------------------------|-------------------|----------------|-----------|--------------|---------------|------------------| | DTC mode register A | MRA | 8 | H'BC00 to | DTC | 16/32 | 2 | | DTC source address register | SAR | 24 | H'BFFF | DTC | 16/32 | 2 | | DTC mode register B | MRB | 8 | = | DTC | 16/32 | 2 | | DTC destination address register | DAR | 24 | = | DTC | 16/32 | 2 | | DTC transfer count register A | CRA | 16 | = | DTC | 16/32 | 2 | | DTC transfer count register B | CRB | 16 | _ | DTC | 16/32 | 2 | | I <sup>2</sup> C bus control register A_0 | ICCRA_0 | 8 | H'FD58 | IIC2_0 | 8 | 2 | | I <sup>2</sup> C bus control register B_0 | ICCRB_0 | 8 | H'FD59 | IIC2_0 | 8 | 2 | | I <sup>2</sup> C bus mode register_0 | ICMR_0 | 8 | H'FD5A | IIC2_0 | 8 | 2 | | I <sup>2</sup> C bus interrupt enable register_0 | ICIER_0 | 8 | H'FD5B | IIC2_0 | 8 | 2 | | I <sup>2</sup> C bus status register_0 | ICSR_0 | 8 | H'FD5C | IIC2_0 | 8 | 2 | | Slave address register_0 | SAR_0 | 8 | H'FD5D | IIC2_0 | 8 | 2 | | I <sup>2</sup> C transfer data register_0 | ICDRT_0 | 8 | H'FD5E | IIC2_0 | 8 | 2 | | I <sup>2</sup> C receive data register_0 | ICDRR_0 | 8 | H'FD5F | IIC2_0 | 8 | 2 | | I <sup>2</sup> C bus control register A_1 | ICCRA_1 | 8 | H'FD60 | IIC2_1 | 8 | 2 | | I <sup>2</sup> C bus control register B_1 | ICCRB_1 | 8 | H'FD61 | IIC2_1 | 8 | 2 | | I <sup>2</sup> C bus mode register_1 | ICMR_1 | 8 | H'FD62 | IIC2_1 | 8 | 2 | | I <sup>2</sup> C bus interrupt enable register_1 | ICIER_1 | 8 | H'FD63 | IIC2_1 | 8 | 2 | | I <sup>2</sup> C bus status register_1 | ICSR_1 | 8 | H'FD64 | IIC2_1 | 8 | 2 | | Slave address register_1 | SAR_1 | 8 | H'FD65 | IIC2_1 | 8 | 2 | | I <sup>2</sup> C transfer data register_1 | ICDRT_1 | 8 | H'FD66 | IIC2_1 | 8 | 2 | | I <sup>2</sup> C receive data register_1 | ICDRR_1 | 8 | H'FD67 | IIC2_1 | 8 | 2 | | Serial expansion mode register_2 | SEMR_2 | 8 | H'FDA8 | SCI_2 | 8 | 2 | | EXDMA source address register_2 | EDSAR_2 | 32 | H'FDE0 | EXDMAC_2*3*5 | 16 | 2 | | EXDMA destination address register_2 | EDDAR_2 | 32 | H'FDE4 | EXDMAC_2*3*5 | 16 | 2 | | EXDMA transfer count register_2 | EDTCR_2 | 32 | H'FDE8 | EXDMAC_2*3*5 | 16 | 2 | | EXDMA mode control register_2 | EDMDR_2 | 16 | H'FDEC | EXDMAC_2*3*5 | 16 | 2 | | EXDMA address control register_2 | EDACR_2 | 16 | H'FDEE | EXDMAC_2*3*5 | 16 | 2 | | EXDMA source address register_3 | EDSAR_3 | 32 | H'FDF0 | EXDMAC_3*3*5 | 16 | 2 | | EXDMA destination address register_3 | EDDAR_3 | 32 | H'FDF4 | EXDMAC_3*3*5 | 16 | 2 | | EXDMA transfer count register 3 | EDTCR_3 | 32 | H'FDF8 | EXDMAC_3*3*5 | 16 | 2 | | EXDMA mode control register 3 | EDMDR_3 | 16 | H'FDFC | EXDMAC_3*3*5 | 16 | 2 | | EXDMA address control register 3 | EDACR_3 | 16 | H'FDFE | EXDMAC_3*3*5 | 16 | 2 | | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |----------------------------------------------|-------------------|----------------|---------|--------|---------------|------------------| | Interrupt priority register A | IPRA | 16 | H'FE00 | INT | 16 | 2 | | Interrupt priority register B | IPRB | 16 | H'FE02 | INT | 16 | 2 | | Interrupt priority register C | IPRC | 16 | H'FE04 | INT | 16 | 2 | | Interrupt priority register D | IPRD | 16 | H'FE06 | INT | 16 | 2 | | Interrupt priority register E | IPRE | 16 | H'FE08 | INT | 16 | 2 | | Interrupt priority register F | IPRF | 16 | H'FE0A | INT | 16 | 2 | | Interrupt priority register G | IPRG | 16 | H'FE0C | INT | 16 | 2 | | Interrupt priority register H | IPRH | 16 | H'FE0E | INT | 16 | 2 | | Interrupt priority register I | IPRI | 16 | H'FE10 | INT | 16 | 2 | | Interrupt priority register J | IPRJ | 16 | H'FE12 | INT | 16 | 2 | | Interrupt priority register K | IPRK | 16 | H'FE14 | INT | 16 | 2 | | IRQ pin select register | ITSR | 16 | H'FE16 | INT | 16 | 2 | | Software standby release IRQ enable register | SSIER | 16 | H'FE18 | INT | 16 | 2 | | IRQ sense control register H | ISCRH | 16 | H'FE1A | INT | 16 | 2 | | IRQ sense control register L | ISCRL | 16 | H'FE1C | INT | 16 | 2 | | IrDA control register_0 | IrCR_0 | 8 | H'FE1E | IrDA_0 | 8 | 2 | | Port 1 data direction register | P1DDR | 8 | H'FE20 | PORT | 8 | 2 | | Port 2 data direction register | P2DDR | 8 | H'FE21 | PORT | 8 | 2 | | Port 3 data direction register | P3DDR | 8 | H'FE22 | PORT | 8 | 2 | | Port 5 data direction register | P5DDR | 8 | H'FE24 | PORT | 8 | 2 | | Port 6 data direction register | P6DDR | 8 | H'FE25 | PORT | 8 | 2 | | Port 8 data direction register | P8DDR | 8 | H'FE27 | PORT | 8 | 2 | | Port A data direction register | PADDR | 8 | H'FE29 | PORT | 8 | 2 | | Port B data direction register | PBDDR | 8 | H'FE2A | PORT | 8 | 2 | | Port C data direction register | PCDDR | 8 | H'FE2B | PORT | 8 | 2 | | Port D data direction register | PDDDR | 8 | H'FE2C | PORT | 8 | 2 | | Port E data direction register | PEDDR | 8 | H'FE2D | PORT | 8 | 2 | | Port F data direction register | PFDDR | 8 | H'FE2E | PORT | 8 | 2 | | Port G data direction register | PGDDR | 8 | H'FE2F | PORT | 8 | 2 | | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |-------------------------------------|-------------------|----------------|---------|--------|---------------|------------------| | Port function control register 0 | PFCR0 | 8 | H'FE32 | PORT | 8 | 2 | | Port function control register 1 | PFCR1 | 8 | H'FE33 | PORT | 8 | 2 | | Port function control register 2 | PFCR2 | 8 | H'FE34 | PORT | 8 | 2 | | Port A pull-up MOS control register | PAPCR | 8 | H'FE36 | PORT | 8 | 2 | | Port B pull-up MOS control register | PBPCR | 8 | H'FE37 | PORT | 8 | 2 | | Port C pull-up MOS control register | PCPCR | 8 | H'FE38 | PORT | 8 | 2 | | Port D pull-up MOS control register | PDPCR | 8 | H'FE39 | PORT | 8 | 2 | | Port E pull-up MOS control register | PEPCR | 8 | H'FE3A | PORT | 8 | 2 | | Port 3 open drain control register | P3ODR | 8 | H'FE3C | PORT | 8 | 2 | | Port A open drain control register | PAODR | 8 | H'FE3D | PORT | 8 | 2 | | Serial mode register_3 | SMR_3 | 8 | H'FE40 | SCI_3 | 8 | 2 | | Bit rate register_3 | BRR_3 | 8 | H'FE41 | SCI_3 | 8 | 2 | | Serial control register_3 | SCR_3 | 8 | H'FE42 | SCI_3 | 8 | 2 | | Transmit data register_3 | TDR_3 | 8 | H'FE43 | SCI_3 | 8 | 2 | | Serial status register_3 | SSR_3 | 8 | H'FE44 | SCI_3 | 8 | 2 | | Slave data register_3 | RDR_3 | 8 | H'FE45 | SCI_3 | 8 | 2 | | Smart card mode register_3 | SCMR_3 | 8 | H'FE46 | SCI_3 | 8 | 2 | | Serial mode register_4 | SMR_4 | 8 | H'FE48 | SCI_4 | 8 | 2 | | Bit rate register_4 | BRR_4 | 8 | H'FE49 | SCI_4 | 8 | 2 | | Serial control register_4 | SCR_4 | 8 | H'FE4A | SCI_4 | 8 | 2 | | Transmit data register_4 | TDR_4 | 8 | H'FE4B | SCI_4 | 8 | 2 | | Serial status register_4 | SSR_4 | 8 | H'FE4C | SCI_4 | 8 | 2 | | Slave data register_4 | RDR_4 | 8 | H'FE4D | SCI_4 | 8 | 2 | | Smart card mode register_4 | SCMR_4 | 8 | H'FE4E | SCI_4 | 8 | 2 | | Timer control register_3 | TCR_3 | 8 | H'FE80 | TPU_3 | 16 | 2 | | Timer mode register_3 | TMDR_3 | 8 | H'FE81 | TPU_3 | 16 | 2 | | Timer I/O control register H_3 | TIORH_3 | 8 | H'FE82 | TPU_3 | 16 | 2 | | Timer I/O control register L_3 | TIORL_3 | 8 | H'FE83 | TPU_3 | 16 | 2 | | Timer interrupt enable register_3 | TIER_3 | 8 | H'FE84 | TPU_3 | 16 | 2 | | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |-----------------------------------|-------------------|----------------|---------|--------|---------------|------------------| | Timer status register_3 | TSR_3 | 8 | H'FE85 | TPU_3 | 16 | 2 | | Timer counter_3 | TCNT_3 | 16 | H'FE86 | TPU_3 | 16 | 2 | | Timer general register A_3 | TGRA_3 | 16 | H'FE88 | TPU_3 | 16 | 2 | | Timer general register B_3 | TGRB_3 | 16 | H'FE8A | TPU_3 | 16 | 2 | | Timer general register C_3 | TGRC_3 | 16 | H'FE8C | TPU_3 | 16 | 2 | | Timer general register D_3 | TGRD_3 | 16 | H'FE8E | TPU_3 | 16 | 2 | | Timer control register_4 | TCR_4 | 8 | H'FE90 | TPU_4 | 16 | 2 | | Timer mode register_4 | TMDR_4 | 8 | H'FE91 | TPU_4 | 16 | 2 | | Timer I/O control register_4 | TIOR_4 | 8 | H'FE92 | TPU_4 | 16 | 2 | | Timer interrupt enable register_4 | TIER_4 | 8 | H'FE94 | TPU_4 | 16 | 2 | | Timer status register_4 | TSR_4 | 8 | H'FE95 | TPU_4 | 16 | 2 | | Timer counter_4 | TCNT_4 | 16 | H'FE96 | TPU_4 | 16 | 2 | | Timer general register A_4 | TGRA_4 | 16 | H'FE98 | TPU_4 | 16 | 2 | | Timer general register B_4 | TGRB_4 | 16 | H'FE9A | TPU_4 | 16 | 2 | | Timer control register_5 | TCR_5 | 8 | H'FEA0 | TPU_5 | 16 | 2 | | Timer mode register_5 | TMDR_5 | 8 | H'FEA1 | TPU_5 | 16 | 2 | | Timer I/O control register_5 | TIOR_5 | 8 | H'FEA2 | TPU_5 | 16 | 2 | | Timer interrupt enable register_5 | TIER_5 | 8 | H'FEA4 | TPU_5 | 16 | 2 | | Timer status register_5 | TSR_5 | 8 | H'FEA5 | TPU_5 | 16 | 2 | | Timer counter_5 | TCNT_5 | 16 | H'FEA6 | TPU_5 | 16 | 2 | | Timer general register A_5 | TGRA_5 | 16 | H'FEA8 | TPU_5 | 16 | 2 | | Timer general register B_5 | TGRB_5 | 16 | H'FEAA | TPU_5 | 16 | 2 | | Bus width control register | ABWCR | 8 | H'FEC0 | BSC | 16 | 2 | | Access state control register | ASTCR | 8 | H'FEC1 | BSC | 16 | 2 | | Wait control register AH | WTCRAH | 8 | H'FEC2 | BSC | 16 | 2 | | Wait control register AL | WTCRAL | 8 | H'FEC3 | BSC | 16 | 2 | | Wait control register BH | WTCRBH | 8 | H'FEC4 | BSC | 16 | 2 | | Wait control register BL | WTCRBL | 8 | H'FEC5 | BSC | 16 | 2 | | Read strobe timing control register RDNCR 8 H'FEC6 BSC 16 2 Chip select assertion period control registers H Chip select assertion period control CSACRH 8 H'FEC8 BSC 16 2 Register L Burst ROM interface control register H BROMCRH 8 H'FEC9 BSC 16 2 Burst ROM interface control register L BROMCRL 8 H'FEC8 BSC 16 2 Burst ROM interface control register L BROMCRL 8 H'FEC8 BSC 16 2 Bus control register BCR 16 H'FEC0 BSC 16 2 DRAM control register L*5 DRAMCR 16 H'FED0 BSC 16 2 DRAM control register H*5 DRACCRH 8 H'FED2 BSC 16 2 DRAM access control register H*5 DRACCRH 8 H'FED3 BSC 16 2 DRAM access control register L*5 DRACCRL 8 H'FED3 BSC 16 2 Refresh control register*5 REFCR 16 H'FED4 BSC 16 2 Refresh timer counter*5 RTCNT 8 H'FED8 BSC 16 2 Refresh timer constant register*5 RTCOR 8 H'FED7 BSC 16 2 Memory address register 0AL MAR_0AH 16 H'FEE0 DMAC*5 16 2 Memory address register 0AL MAR_0AL 16 H'FEE2 DMAC*5 16 2 Transfer count register 0A ETCR_0A 16 H'FEE4 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEE6 DMAC*5 16 2 | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------|----------------|---------|--------|---------------|------------------| | registers H Chip select assertion period control register L CSACRL 8 H'FEC9 BSC 16 2 Burst ROM interface control register L BROMCRL 8 H'FECA BSC 16 2 Burst ROM interface control register L BROMCRL 8 H'FECB BSC 16 2 Bus control register BCR 16 H'FECD BSC 16 2 DRAM control register L*5 DRAMCR 16 H'FEDD BSC 16 2 DRAM access control register L*5 DRACCRL 8 H'FED3 BSC 16 2 DRAM access control register L*5 DRACCRL 8 H'FED3 BSC 16 2 DRAM access control register L*5 DRACCRL 8 H'FED4 BSC 16 2 DRAM access control register Period L REFCR 16 H'FED4 BSC 16 2 Refresh timer control register Period L REFCR 16 H'FED4 BSC 16 2 | Read strobe timing control register | RDNCR | 8 | H'FEC6 | BSC | 16 | 2 | | Burst ROM interface control register H BROMCRH 8 H'FECA BSC 16 2 | · | CSACRH | 8 | H'FEC8 | BSC | 16 | 2 | | Burst ROM interface control register L BROMCRL 8 H'FECB BSC 16 2 Bus control register BCR 16 H'FECC BSC 16 2 DRAM control register L*5 DRAMCR 16 H'FEDD BSC 16 2 DRAM access control register H*5 DRACCRH 8 H'FED2 BSC 16 2 DRAM access control register L*5 DRACCRL 8 H'FED3 BSC 16 2 Refresh control register S REFCR 16 H'FED4 BSC 16 2 Refresh control register S RTCNT 8 H'FED6 BSC 16 2 Refresh timer counter S RTCNT 8 H'FED7 BSC 16 2 Refresh time constant register AH MAR_OAH 16 H'FED7 BSC 16 2 Memory address register OAL MAR_OAH 16 H'FEE2 DMAC*5 16 2 I/O address register OA IOAR_OA 16 H'FEE4 DMAC*5 16 2 Transfer count register OA ETCR_OA 16 H'FEE6 DMAC*5 16 2 Memory address register OBH MAR_OBH 16 H'FEE8 DMAC*5 16 2 Memory address register OBL MAR_OBL 16 H'FEEA DMAC*5 16 2 I/O address register OBL MAR_OBL 16 H'FEE DMAC*5 16 2 Memory address register OBL MAR_OBL 16 H'FEE DMAC*5 16 2 I/O address register OBL MAR_OBL 16 H'FEE DMAC*5 16 2 Memory address register OBL MAR_OBL 16 H'FEE DMAC*5 16 2 I/O address register OB IOAR_OB 16 H'FEE DMAC*5 16 2 I/O address register OB ETCR_OB 16 H'FEE DMAC*5 16 2 I/O address register OB ETCR_OB 16 H'FEE DMAC*5 16 2 I/O address register OB ETCR_OB 16 H'FEE DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF DMAC*5 16 2 Memory address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 I/O address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 I/O address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 I/O address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 Memory address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 Memory address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 Memory address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 Memory address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 Memory address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 Memory address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 Memory address register 1AL MAR_1AH 16 H'FEF DMAC*5 16 2 | · | CSACRL | 8 | H'FEC9 | BSC | 16 | 2 | | Bus control register BCR 16 H'FECC BSC 16 2 DRAM control register L*5 DRAMCR 16 H'FEDD BSC 16 2 DRAM access control register H*5 DRACCRH 8 H'FED2 BSC 16 2 DRAM access control register L*5 DRACCRL 8 H'FED3 BSC 16 2 Refresh control register S REFCR 16 H'FED4 BSC 16 2 Refresh timer counter*5 RTCNT 8 H'FED6 BSC 16 2 Refresh timer constant register*5 RTCOR 8 H'FED7 BSC 16 2 Memory address register 0AH MAR_0AH 16 H'FEE0 DMAC*5 16 2 I/O address register 0AL MAR_0AL 16 H'FEE4 DMAC*5 16 2 I/O address register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE6 DMAC*5 16 2 Memory address register 0BL MAR_0BL 16 H'FEEA DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 I/O address register 1AH MAR_1AH 16 H'FEEC DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL MAR_1AL 16 H'FEFC DMAC*5 16 2 I/O address register 1AL HAR_1BH 16 H'FEFC DMAC*5 16 2 I/O address register 1BH MAR_1BH 16 H'FEFC DMAC*5 16 2 I/O address register 1BH MAR_1BH 16 H'FEFC DMAC*5 16 2 | Burst ROM interface control register H | BROMCRH | 8 | H'FECA | BSC | 16 | 2 | | DRAM control register L*5 DRAMCR 16 H'FED0 BSC 16 2 DRAM access control register H*5 DRACCRH 8 H'FED2 BSC 16 2 DRAM access control register L*5 DRACCRL 8 H'FED3 BSC 16 2 Refresh control register*5 REFCR 16 H'FED4 BSC 16 2 Refresh time constant register*5 RTCNT 8 H'FED6 BSC 16 2 Refresh time constant register*5 RTCOR 8 H'FED7 BSC 16 2 Memory address register 0AH MAR_0AH 16 H'FEE0 DMAC*5 16 2 Memory address register 0A IOAR_0A 16 H'FEE2 DMAC*5 16 2 Memory address register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 I/O address register 0B IOAR_0B 16 | Burst ROM interface control register L | BROMCRL | 8 | H'FECB | BSC | 16 | 2 | | DRAM access control register H*5 DRACCRH 8 H'FED2 BSC 16 2 DRAM access control register L*5 DRACCRL 8 H'FED3 BSC 16 2 Refresh control register*5 REFCR 16 H'FED4 BSC 16 2 Refresh timer counter*5 RTCNT 8 H'FED6 BSC 16 2 Refresh time constant register*5 RTCOR 8 H'FED7 BSC 16 2 Memory address register 0AH MAR_0AH 16 H'FEE0 DMAC*5 16 2 Memory address register 0A IOAR_0A 16 H'FEE2 DMAC*5 16 2 Transfer count register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEA DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 | Bus control register | BCR | 16 | H'FECC | BSC | 16 | 2 | | DRAM access control register L** DRACCRL 8 H'FED3 BSC 16 2 Refresh control register* REFCR 16 H'FED4 BSC 16 2 Refresh timer counter* RTCNT 8 H'FED6 BSC 16 2 Refresh timer counter* RTCNT 8 H'FED7 BSC 16 2 Refresh timer counter* RTCNT 8 H'FED6 BSC 16 2 Refresh timer counter* RTCNT 8 H'FED7 BSC 16 2 Memory address register 0AH MAR_0AH 16 H'FEE2 DMAC** 16 2 I/O address register 0A IOAR_0A 16 H'FEE4 DMAC** 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC** 16 2 Memory address register 0B IOAR_0B 16 H'FEEA DMAC** 16 2 I/O address register 1AH MAR_1AH 16 H'FEF6 DMAC**< | DRAM control register L*5 | DRAMCR | 16 | H'FED0 | BSC | 16 | 2 | | Refresh control register*5 REFCR 16 H'FED4 BSC 16 2 Refresh timer counter*5 RTCNT 8 H'FED6 BSC 16 2 Refresh time constant register*5 RTCOR 8 H'FED7 BSC 16 2 Memory address register 0AH MAR_0AH 16 H'FEE0 DMAC*5 16 2 Memory address register 0AL MAR_0AH 16 H'FEE2 DMAC*5 16 2 I/O address register 0A IOAR_0A 16 H'FEE4 DMAC*5 16 2 Transfer count register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEA DMAC*5 16 2 Transfer count register 0B ETCR_0B 16 H'FEED DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 | DRAM access control register H*5 | DRACCRH | 8 | H'FED2 | BSC | 16 | 2 | | Refresh timer counter*5 RTCNT 8 H'FED6 BSC 16 2 Refresh time constant register*5 RTCOR 8 H'FED7 BSC 16 2 Memory address register 0AH MAR_0AH 16 H'FEE0 DMAC*5 16 2 Memory address register 0AL MAR_0AL 16 H'FEE2 DMAC*5 16 2 I/O address register 0A IOAR_0A 16 H'FEE4 DMAC*5 16 2 Transfer count register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 Memory address register 0BL MAR_0BH 16 H'FEEA DMAC*5 16 2 I/O address register 0B ETCR_0B 16 H'FEEC DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 < | DRAM access control register L*5 | DRACCRL | 8 | H'FED3 | BSC | 16 | 2 | | Refresh time constant register*5 RTCOR 8 H'FED7 BSC 16 2 Memory address register 0AH MAR_0AH 16 H'FEE0 DMAC*5 16 2 Memory address register 0AL MAR_0AL 16 H'FEE2 DMAC*5 16 2 I/O address register 0A IOAR_0A 16 H'FEE4 DMAC*5 16 2 Transfer count register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 Memory address register 0BL MAR_0BL 16 H'FEEA DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEA DMAC*5 16 2 Memory address register 0B ETCR_0B 16 H'FEED DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 | Refresh control register*5 | REFCR | 16 | H'FED4 | BSC | 16 | 2 | | Memory address register 0AH MAR_0AH 16 H'FEE0 DMAC*5 16 2 Memory address register 0AL MAR_0AL 16 H'FEE2 DMAC*5 16 2 I/O address register 0A IOAR_0A 16 H'FEE4 DMAC*5 16 2 Transfer count register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 Memory address register 0BL MAR_0BH 16 H'FEEA DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 Memory address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 I/O address register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 I/O address register 1A ETCR_1A 16 | Refresh timer counter*5 | RTCNT | 8 | H'FED6 | BSC | 16 | 2 | | Memory address register 0AL MAR_0AL 16 H'FEE2 DMAC*5 16 2 I/O address register 0A IOAR_0A 16 H'FEE4 DMAC*5 16 2 Transfer count register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 Memory address register 0BL MAR_0BL 16 H'FEEA DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 Transfer count register 0B ETCR_0B 16 H'FEED DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 | Refresh time constant register*5 | RTCOR | 8 | H'FED7 | BSC | 16 | 2 | | I/O address register 0A IOAR_0A 16 H'FEE4 DMAC*5 16 2 Transfer count register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 Memory address register 0BL MAR_0BL 16 H'FEEA DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 Transfer count register 0B ETCR_0B 16 H'FEED DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC*5 16 2 | Memory address register 0AH | MAR_0AH | 16 | H'FEE0 | DMAC*5 | 16 | 2 | | Transfer count register 0A ETCR_0A 16 H'FEE6 DMAC*5 16 2 Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 Memory address register 0BL MAR_0BL 16 H'FEEA DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 Transfer count register 0B ETCR_0B 16 H'FEED DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC*5 16 2 | Memory address register 0AL | MAR_0AL | 16 | H'FEE2 | DMAC*5 | 16 | 2 | | Memory address register 0BH MAR_0BH 16 H'FEE8 DMAC*5 16 2 Memory address register 0BL MAR_0BL 16 H'FEEA DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 Transfer count register 0B ETCR_0B 16 H'FEED DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 I/O address register 1AL MAR_1AH 16 H'FEF2 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC*5 16 2 | I/O address register 0A | IOAR_0A | 16 | H'FEE4 | DMAC*5 | 16 | 2 | | Memory address register 0BL MAR_0BL 16 H'FEEA DMAC*5 16 2 I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 Transfer count register 0B ETCR_0B 16 H'FEEE DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 I/O address register 1AL MAR_1AH 16 H'FEF2 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC*5 16 2 | Transfer count register 0A | ETCR_0A | 16 | H'FEE6 | DMAC*5 | 16 | 2 | | I/O address register 0B IOAR_0B 16 H'FEEC DMAC*5 16 2 Transfer count register 0B ETCR_0B 16 H'FEEE DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 Memory address register 1AL MAR_1AL 16 H'FEF2 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC*5 16 2 | Memory address register 0BH | MAR_0BH | 16 | H'FEE8 | DMAC*5 | 16 | 2 | | Transfer count register 0B ETCR_0B 16 H'FEEE DMAC*5 16 2 Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 Memory address register 1AL MAR_1AL 16 H'FEF2 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC*5 16 2 | Memory address register 0BL | MAR_0BL | 16 | H'FEEA | DMAC*5 | 16 | 2 | | Memory address register 1AH MAR_1AH 16 H'FEF0 DMAC*5 16 2 Memory address register 1AL MAR_1AL 16 H'FEF2 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC*5 16 2 | I/O address register 0B | IOAR_0B | 16 | H'FEEC | DMAC*5 | 16 | 2 | | Memory address register 1AL MAR_1AL 16 H'FEF2 DMAC*5 16 2 I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC*5 16 2 | Transfer count register 0B | ETCR_0B | 16 | H'FEEE | DMAC*5 | 16 | 2 | | I/O address register 1A IOAR_1A 16 H'FEF4 DMAC*5 16 2 Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC*5 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC*5 16 2 | Memory address register 1AH | MAR_1AH | 16 | H'FEF0 | DMAC*5 | 16 | 2 | | Transfer count register 1A ETCR_1A 16 H'FEF6 DMAC* <sup>5</sup> 16 2 Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC* <sup>5</sup> 16 2 | Memory address register 1AL | MAR_1AL | 16 | H'FEF2 | DMAC*5 | 16 | 2 | | Memory address register 1BH MAR_1BH 16 H'FEF8 DMAC* <sup>5</sup> 16 2 | I/O address register 1A | IOAR_1A | 16 | H'FEF4 | DMAC*5 | 16 | 2 | | | Transfer count register 1A | ETCR_1A | 16 | H'FEF6 | DMAC*5 | 16 | 2 | | Manager address register ADI MAD ADI 40 LUCETA DAAO*5 40 0 | Memory address register 1BH | MAR_1BH | 16 | H'FEF8 | DMAC*5 | 16 | 2 | | inemory address register 1BL MAK_1BL 16 HTEFA DMAC** 16 2 | Memory address register 1BL | MAR_1BL | 16 | H'FEFA | DMAC*5 | 16 | 2 | | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |--------------------------------|-------------------|----------------|---------|--------|---------------|------------------| | I/O address register 1B | IOAR_1B | 16 | H'FEFC | DMAC*5 | 16 | 2 | | Transfer count register 1B | ETCR_1B | 16 | H'FEFE | DMAC*5 | 16 | 2 | | DMA write enable register | DMAWER | 8 | H'FF20 | DMAC*5 | 8 | 2 | | DMA terminal control register | DMATCR | 8 | H'FF21 | DMAC*5 | 8 | 2 | | DMA control register 0A | DMACR_0A | 8 | H'FF22 | DMAC*5 | 16 | 2 | | DMA control register 0B | DMACR_0B | 8 | H'FF23 | DMAC*5 | 16 | 2 | | DMA control register 1A | DMACR_1A | 8 | H'FF24 | DMAC*5 | 16 | 2 | | DMA control register 1B | DMACR_1B | 8 | H'FF25 | DMAC*5 | 16 | 2 | | DMA band control register H | DMABCRH | 8 | H'FF26 | DMAC*5 | 16 | 2 | | DMA band control register L | DMABCRL | 8 | H'FF27 | DMAC*5 | 16 | 2 | | DTC enable register A | DTCERA | 8 | H'FF28 | DTC | 16 | 2 | | DTC enable register B | DTCERB | 8 | H'FF29 | DTC | 16 | 2 | | DTC enable register C | DTCERC | 8 | H'FF2A | DTC | 16 | 2 | | DTC enable register D | DTCERD | 8 | H'FF2B | DTC | 16 | 2 | | DTC enable register E | DTCERE | 8 | H'FF2C | DTC | 16 | 2 | | DTC enable register F | DTCERF | 8 | H'FF2D | DTC | 16 | 2 | | DTC enable register G | DTCERG | 8 | H'FF2E | DTC | 16 | 2 | | DTC enable register H | DTCERH | 8 | H'FF2F | DTC | 16 | 2 | | DTC vector register | DTVECR | 8 | H'FF30 | DTC | 16 | 2 | | Interrupt control register | INTCR | 8 | H'FF31 | INT | 16 | 2 | | IRQ enable register | IER | 16 | H'FF32 | INT | 16 | 2 | | IRQ status register | ISR | 16 | H'FF34 | INT | 16 | 2 | | Standby control register | SBYCR | 8 | H'FF3A | SYSTEM | 8 | 2 | | System clock control register | SCKCR | 8 | H'FF3B | SYSTEM | 8 | 2 | | System control register | SYSCR | 8 | H'FF3D | SYSTEM | 8 | 2 | | Mode control register | MDCR | 8 | H'FF3E | SYSTEM | 8 | 2 | | Module stop control register H | MSTPCRH | 8 | H'FF40 | SYSTEM | 8 | 2 | | Module stop control register L | MSTPCRL | 8 | H'FF41 | SYSTEM | 8 | 2 | | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |------------------------------------------|-------------------|----------------|---------|-------------------|---------------|------------------| | Extension module stop control register H | EXMSTPCRH | 8 | H'FF42 | SYSTEM | 8 | 2 | | Extension module stop control register L | EXMSTPCRL | 8 | H'FF43 | SYSTEM | 8 | 2 | | PLL control register | PLLCR | 8 | H'FF45 | SYSTEM | 8 | 2 | | PPG output control register | PCR | 8 | H'FF46 | PPG* <sup>5</sup> | 8 | 2 | | PPG output mode register | PMR | 8 | H'FF47 | PPG* <sup>5</sup> | 8 | 2 | | Next data enable register H | NDERH | 8 | H'FF48 | PPG* <sup>5</sup> | 8 | 2 | | Next data enable register L | NDERL | 8 | H'FF49 | PPG* <sup>5</sup> | 8 | 2 | | Output data register H | PODRH | 8 | H'FF4A | PPG*5 | 8 | 2 | | Output data register L | PODRL | 8 | H'FF4B | PPG*5 | 8 | 2 | | Next data register H*1 | NDRH | 8 | H'FF4C | PPG* <sup>5</sup> | 8 | 2 | | Next data register L*1 | NDRL | 8 | H'FF4D | PPG* <sup>5</sup> | 8 | 2 | | Next data register H*1 | NDRH | 8 | H'FF4E | PPG* <sup>5</sup> | 8 | 2 | | Next data register L*1 | NDRL | 8 | H'FF4F | PPG* <sup>5</sup> | 8 | 2 | | Port 1 register | PORT1 | 8 | H'FF50 | PORT | 8 | 2 | | Port 2 register | PORT2 | 8 | H'FF51 | PORT | 8 | 2 | | Port 3 register | PORT3 | 8 | H'FF52 | PORT | 8 | 2 | | Port 4 register | PORT4 | 8 | H'FF53 | PORT | 8 | 2 | | Port 5 register | PORT5 | 8 | H'FF54 | PORT | 8 | 2 | | Port 6 register | PORT6 | 8 | H'FF55 | PORT | 8 | 2 | | Port 8 register | PORT8 | 8 | H'FF57 | PORT | 8 | 2 | | Port 9 register | PORT9 | 8 | H'FF58 | PORT | 8 | 2 | | Port A register | PORTA | 8 | H'FF59 | PORT | 8 | 2 | | Port B register | PORTB | 8 | H'FF5A | PORT | 8 | 2 | | Port C register | PORTC | 8 | H'FF5B | PORT | 8 | 2 | | Port D register | PORTD | 8 | H'FF5C | PORT | 8 | 2 | | Port E register | PORTE | 8 | H'FF5D | PORT | 8 | 2 | | Port F register | PORTF | 8 | H'FF5E | PORT | 8 | 2 | | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |--------------------------------|-------------------|----------------|---------|--------|---------------|------------------| | Port G register | PORTG | 8 | H'FF5F | PORT | 8 | 2 | | Port 1 data register | P1DR | 8 | H'FF60 | PORT | 8 | 2 | | Port 2 data register | P2DR | 8 | H'FF61 | PORT | 8 | 2 | | Port 3 data register | P3DR | 8 | H'FF62 | PORT | 8 | 2 | | Port 5 data register | P5DR | 8 | H'FF64 | PORT | 8 | 2 | | Port 6 data register | P6DR | 8 | H'FF65 | PORT | 8 | 2 | | Port 8 data register | P8DR | 8 | H'FF67 | PORT | 8 | 2 | | Port A data register | PADR | 8 | H'FF69 | PORT | 8 | 2 | | Port B data register | PBDR | 8 | H'FF6A | PORT | 8 | 2 | | Port C data register | PCDR | 8 | H'FF6B | PORT | 8 | 2 | | Port D data register | PDDR | 8 | H'FF6C | PORT | 8 | 2 | | Port E data register | PEDR | 8 | H'FF6D | PORT | 8 | 2 | | Port F data register | PFDR | 8 | H'FF6E | PORT | 8 | 2 | | Port G data register | PGDR | 8 | H'FF6F | PORT | 8 | 2 | | Port H register | PORTH | 8 | H'FF70 | PORT | 8 | 2 | | Port H data register | PHDR | 8 | H'FF72 | PORT | 8 | 2 | | Port H data direction register | PHDDR | 8 | H'FF74 | PORT | 8 | 2 | | Serial mode register_0 | SMR_0 | 8 | H'FF78 | SCI_0 | 8 | 2 | | Bit rate register_0 | BRR_0 | 8 | H'FF79 | SCI_0 | 8 | 2 | | Serial control register_0 | SCR_0 | 8 | H'FF7A | SCI_0 | 8 | 2 | | Transmit data register_0 | TDR_0 | 8 | H'FF7B | SCI_0 | 8 | 2 | | Serial status register_0 | SSR_0 | 8 | H'FF7C | SCI_0 | 8 | 2 | | Receive data register_0 | RDR_0 | 8 | H'FF7D | SCI_0 | 8 | 2 | | Smart card mode register_0 | SCMR_0 | 8 | H'FF7E | SCI_0 | 8 | 2 | | Serial mode register_1 | SMR_1 | 8 | H'FF80 | SCI_1 | 8 | 2 | | Bit rate register_1 | BRR_1 | 8 | H'FF81 | SCI_1 | 8 | 2 | | Serial control register_1 | SCR_1 | 8 | H'FF82 | SCI_1 | 8 | 2 | | Transmit data register_1 | TDR_1 | 8 | H'FF83 | SCI_1 | 8 | 2 | | Serial status register_1 | SSR_1 | 8 | H'FF84 | SCI_1 | 8 | 2 | | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |---------------------------------|-------------------|----------------|---------|--------|---------------|------------------| | Receive data register_1 | RDR_1 | 8 | H'FF85 | SCI_1 | 8 | 2 | | Smart card mode register_1 | SCMR_1 | 8 | H'FF86 | SCI_1 | 8 | 2 | | Serial mode register_2 | SMR_2 | 8 | H'FF88 | SCI_2 | 8 | 2 | | Bit rate register_2 | BRR_2 | 8 | H'FF89 | SCI_2 | 8 | 2 | | Serial control register_2 | SCR_2 | 8 | H'FF8A | SCI_2 | 8 | 2 | | Transmit data register_2 | TDR_2 | 8 | H'FF8B | SCI_2 | 8 | 2 | | Serial status register_2 | SSR_2 | 8 | H'FF8C | SCI_2 | 8 | 2 | | Receive data register_2 | RDR_2 | 8 | H'FF8D | SCI_2 | 8 | 2 | | Smart card mode register_2 | SCMR_2 | 8 | H'FF8E | SCI_2 | 8 | 2 | | A/D data register A | ADDRA | 16 | H'FF90 | A/D | 16 | 2 | | A/D data register B | ADDRB | 16 | H'FF92 | A/D | 16 | 2 | | A/D data register C | ADDRC | 16 | H'FF94 | A/D | 16 | 2 | | A/D data register D | ADDRD | 16 | H'FF96 | A/D | 16 | 2 | | A/D data register E | ADDRE | 16 | H'FF98 | A/D | 16 | 2 | | A/D data register F | ADDRF | 16 | H'FF9A | A/D | 16 | 2 | | A/D data register G | ADDRG | 16 | H'FF9C | A/D | 16 | 2 | | A/D data register H | ADDRH | 16 | H'FF9E | A/D | 16 | 2 | | A/D control/status register | ADCSR | 8 | H'FFA0 | A/D | 16 | 2 | | A/D control register | ADCR | 8 | H'FFA1 | A/D | 16 | 2 | | D/A data register 0*3 | DADR0 | 8 | H'FFA4 | D/A | 8 | 2 | | D/A data register 1*3 | DADR1 | 8 | H'FFA5 | D/A | 8 | 2 | | D/A control register 01*3 | DACR01 | 8 | H'FFA6 | D/A | 8 | 2 | | D/A data register 2 | DADR2 | 8 | H'FFA8 | D/A | 8 | 2 | | D/A data register 3 | DADR3 | 8 | H'FFA9 | D/A | 8 | 2 | | D/A control register 23 | DACR23 | 8 | H'FFAA | D/A | 8 | 2 | | D/A data register 4*3*5 | DADR4 | 8 | H'FFAC | D/A | 8 | 2 | | D/A data register 5*3*5 | DADR5 | 8 | H'FFAD | D/A | 8 | 2 | | D/A control register 45*3*5 | DADR45 | 8 | H'FFAE | D/A | 8 | 2 | | Timer control register 0 | TCR_0 | 8 | H'FFB0 | TMR_0 | 16 | 2 | | Timer control register 1 | TCR_1 | 8 | H'FFB1 | TMR_1 | 16 | 2 | | Timer control/status register 0 | TCSR_0 | 8 | H'FFB2 | TMR_0 | 16 | 2 | | Timer control/status register 1 | TCSR_1 | 8 | H'FFB3 | TMR_1 | 16 | 2 | | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |---------------------------------------------|---------------------|----------------|---------------------------------|--------|---------------|------------------| | Time constant register A0 | TCORA_0 | 8 | H'FFB4 | TMR_0 | 16 | 2 | | Time constant register A1 | TCORA_1 | 8 | H'FFB5 | TMR_1 | 16 | 2 | | Time constant register B0 | TCORB_0 | 8 | H'FFB6 | TMR_0 | 16 | 2 | | Time constant register B1 | TCORB_1 | 8 | H'FFB7 | TMR_1 | 16 | 2 | | Timer counter 0 | TCNT_0 | 8 | H'FFB8 | TMR_0 | 16 | 2 | | Timer counter 1 | TCNT_1 | 8 | H'FFB9 | TMR_1 | 16 | 2 | | Timer control/status register | TCSR | 8 | H'FFBC* <sup>2</sup><br>(Write) | WDT | 16 | 2 | | | | | H'FFBC<br>(Read) | _ | | | | Timer counter | TCNT | 8 | H'FFBC* <sup>2</sup><br>(Write) | WDT | 16 | 2 | | | | | H'FFBD<br>(Read) | _ | | | | Reset control/status register | RSTCSR | 8 | H'FFBE* <sup>2</sup><br>(Write) | WDT | 16 | 2 | | | | | H'FFBF<br>(Read) | _ | | | | Timer start register | TSTR | 8 | H'FFC0 | TPU | 16 | 2 | | Timer synchronous register | TSYR | 8 | H'FFC1 | TPU | 16 | 2 | | Flash code control status register | FCCS*4 | 8 | H'FFC4*6 | FLASH | 8 | 2 | | Flash program code select register | FPCS*4 | 8 | H'FFC5*6 | FLASH | 8 | 2 | | Flash erase code select register | FECS*4 | 8 | H'FFC6*6 | FLASH | 8 | 2 | | Flash memory control register 1 | FLMCR1 | 8 | H'FFC8 | FLASH | 8 | 2 | | Flash key code register | FKEY*4 | 8 | H'FFC8 | FLASH | 8 | 2 | | Flash memory control register 2 | FLMCR2 | 8 | H'FFC9 | FLASH | 8 | 2 | | Flash MAT select register | FMATS*4 | 8 | H'FFC9 | FLASH | 8 | 2 | | Flash transfer destination address register | FTDAR* <sup>4</sup> | 8 | H'FFCA | FLASH | 8 | 2 | | Erase block register 1 | EBR1 | 8 | H'FFCA | FLASH | 8 | 2 | | Erase block register 2 | EBR2 | 8 | H'FFCB | FLASH | 8 | 2 | | Flash vector address control register | FVACR*4 | 8 | H'FFCB | FLASH | 8 | 2 | | Timer control register_0 | TCR_0 | 8 | H'FFD0 | TPU_0 | 16 | 2 | | Timer mode register_0 | TMDR_0 | 8 | H'FFD1 | TPU_0 | 16 | 2 | | Timer interrupt enable register_0 | TIER_0 | 8 | H'FFD4 | TPU_0 | 16 | 2 | | Register Name | Abbrevia-<br>tion | Number of Bits | Address | Module | Data<br>Width | Access<br>States | |-----------------------------------|-------------------|----------------|---------|--------|---------------|------------------| | Timer status register_0 | TSR_0 | 8 | H'FFD5 | TPU_0 | 16 | 2 | | Timer counter_0 | TCNT_0 | 16 | H'FFD6 | TPU_0 | 16 | 2 | | Timer general register A_0 | TGRA_0 | 16 | H'FFD8 | TPU_0 | 16 | 2 | | Timer general register B_0 | TGRB_0 | 16 | H'FFDA | TPU_0 | 16 | 2 | | Timer general register C_0 | TGRC_0 | 16 | H'FFDC | TPU_0 | 16 | 2 | | Timer general register D_0 | TGRD_0 | 16 | H'FFDE | TPU_0 | 16 | 2 | | Timer control register_1 | TCR_1 | 8 | H'FFE0 | TPU_1 | 16 | 2 | | Timer mode register_1 | TMDR_1 | 8 | H'FFE1 | TPU_1 | 16 | 2 | | Timer I/O control register_1 | TIOR_1 | 8 | H'FFE2 | TPU_1 | 16 | 2 | | Timer interrupt enable register_1 | TIER_1 | 8 | H'FFE4 | TPU_1 | 16 | 2 | | Timer status register_1 | TSR_1 | 8 | H'FFE5 | TPU_1 | 16 | 2 | | Timer counter_1 | TCNT_1 | 16 | H'FFE6 | TPU_1 | 16 | 2 | | Timer general register A_1 | TGRA_1 | 16 | H'FFE8 | TPU_1 | 16 | 2 | | Timer general register B_1 | TGRB_1 | 16 | H'FFEA | TPU_1 | 16 | 2 | | Timer control register_2 | TCR_2 | 8 | H'FFF0 | TPU_2 | 16 | 2 | | Timer mode register_2 | TMDR_2 | 8 | H'FFF1 | TPU_2 | 16 | 2 | | Timer I/O control register_2 | TIOR_2 | 8 | H'FFF2 | TPU_2 | 16 | 2 | | Timer interrupt enable register_2 | TIER_2 | 8 | H'FFF4 | TPU_2 | 16 | 2 | | Timer status rgister_2 | TSR_2 | 8 | H'FFF5 | TPU_2 | 16 | 2 | | Timer counter_2 | TCNT_2 | 16 | H'FFF6 | TPU_2 | 16 | 2 | | Timer general register A_2 | TGRA_2 | 16 | H'FFF8 | TPU_2 | 16 | 2 | | Timer general register B_2 | TGRB_2 | 16 | H'FFFA | TPU_2 | 16 | 2 | - Notes: 1. If the pulse output group 2 and pulse output group 3 output triggers are the same according to the PCR setting, the NDRH address will be H'FF4C, and if different, the address of NDRH for group 2 will be H'FF4E, and that for group 3 will be H'FF4C. Similarly, if the pulse output group 0 and pulse output group 1 output triggers are the same according to the PCR setting, the NDRL address will be H'FF4D, and if different, the address of NDRL for group 0 will be H'FF4F, and that for group 1 will be H'FF4D. - 2. For writing, refer to section 14.6.1, Notes on Register Access. - 3. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 4. Supported only by the H8S/2377 and H8S/2377R. - 5. Not supported by the H8S/2376. - These addresses should not be accessed in the H8S/2375, H8S/2375R, H8S/2373, H8S/2373R, H8S/2376, H8S/2377, and H8S/2377R. # 25.2 Register Bits Register addresses and bit names of the on-chip peripheral modules are described below. Each line covers eight bits, and 16-bit and 32-bit registers are shown as 2 or 4 lines, respectively. | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|--------|--------|--------|--------|--------|--------|--------|--------|---------------------------------------| | MRA | SM1 | SM0 | DM1 | DM0 | MD1 | MD0 | DTS | Sz | DTC*1 | | SAR | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | MRB | CHNE | DISEL | CHNS | _ | _ | _ | _ | _ | _ | | DAR | _ | | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | CRA | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | CRB | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | ICCRA_0 | ICE | RCVD | MST | TRS | CKS3 | CKS2 | CKS1 | CKS0 | IIC2_0 | | ICCRB_0 | BBSY | SCP | SDAO | _ | SCLO | _ | IICRST | _ | _ | | ICMR_0 | _ | WAIT | _ | _ | BCWP | BC2 | BC1 | BC0 | _ | | ICIER_0 | TIE | TEIE | RIE | NAKIE | STIE | ACKE | ACKBR | ACKBT | _ | | ICSR_0 | TDRE | TEND | RDRF | NACKF | STOP | AL | AAS | ADZ | _ | | SAR_0 | SVA6 | SVA5 | SVA4 | SVA3 | SVA2 | SVA1 | SVA0 | _ | _ | | ICDRT_0 | ICDRT7 | ICDRT6 | ICDRT5 | ICDRT4 | ICDRT3 | ICDRT2 | ICDRT1 | ICDRT0 | | | ICDRR_0 | ICDRR7 | ICDRR6 | ICDRR5 | ICDRR4 | ICDRR3 | ICDRR2 | ICDRR1 | ICDRR0 | _ | | ICCRA_1 | ICE | RCVD | MST | TRS | CKS3 | CKS2 | CKS1 | CKS0 | IIC2_1 | | ICCRB_1 | BBSY | SCP | SDAO | _ | SCLO | _ | IICRST | _ | _ | | ICMR_1 | _ | WAIT | _ | _ | BCWP | BC2 | BC1 | BC0 | _ | | ICIER_1 | TIE | TEIE | RIE | NAKIE | STIE | ACKE | ACKBR | ACKBT | _ | | ICSR_1 | TDRE | TEND | RDRF | NACKF | STOP | AL | AAS | ADZ | _ | | SAR_1 | SVA6 | SVA5 | SVA4 | SVA3 | SVA2 | SVA1 | SVA0 | _ | | | ICDRT_1 | ICDRT7 | ICDRT6 | ICDRT5 | ICDRT4 | ICDRT3 | ICDRT2 | ICDRT1 | ICDRT0 | - | | ICDRR_1 | ICDRR7 | ICDRR6 | ICDRR5 | ICDRR4 | ICDRR3 | ICDRR2 | ICDRR1 | ICDRR0 | - | | SEMR_2 | _ | _ | _ | _ | ABCS | ACS2 | ACS1 | ACS0 | SCI_2<br>Smart<br>card<br>interface 2 | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|-------|-------|--------|--------|--------|-------|-------|-------|-------------------| | EDSAR_2 | _ | _ | _ | _ | _ | _ | _ | _ | EX | | | _ | _ | _ | _ | _ | _ | _ | _ | DMAC_2 | | | _ | _ | _ | _ | _ | _ | _ | _ | *7 <sub>*</sub> 9 | | | _ | _ | _ | | | _ | _ | _ | _ | | EDDAR_2 | _ | _ | _ | _ | | _ | _ | _ | _ | | | _ | _ | _ | | | | _ | _ | _ | | | _ | _ | _ | | | _ | _ | _ | _ | | | _ | _ | _ | | | | _ | _ | _ | | EDTCR_2 | _ | _ | _ | | | _ | _ | _ | _ | | | _ | _ | _ | | | | _ | _ | _ | | | _ | _ | _ | | | | _ | _ | _ | | | _ | _ | _ | | | | _ | _ | _ | | EDMDR_2 | EDA | BEF | EDRAKE | ETENDE | EDREQS | AMS | MDS1 | MDS0 | _ | | | EDIE | IRF | TCEIE | SDIR | DTSIZE | BGUP | _ | _ | _ | | EDACR_2 | SAT1 | SAT0 | SARIE | SARA4 | SARA3 | SARA2 | SARA1 | SARA0 | _ | | | DAT1 | DAT0 | DARIE | DARA4 | DARA3 | DARA2 | DARA1 | DARA0 | _ | | EDSAR_3 | _ | _ | _ | _ | _ | _ | _ | _ | EX | | | _ | _ | _ | _ | _ | _ | _ | _ | DMAC_3 | | | | _ | _ | _ | _ | _ | _ | _ | *7 <sub>*</sub> 9 | | | | _ | _ | _ | _ | _ | _ | _ | _ | | EDDAR_3 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | EDTCR_3 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | _ | _ | _ | _ | _ | _ | _ | _ | | | | _ | _ | _ | _ | _ | _ | _ | _ | | | | _ | _ | _ | _ | _ | _ | _ | _ | | EDMDR_3 | EDA | BEF | EDRAKE | ETENDE | EDREQS | AMS | MDS1 | MDS0 | _ | | | EDIE | IRF | TCEIE | SDIR | DTSIZE | BGUP | _ | _ | _ | | EDACR_3 | SAT1 | SAT0 | SARIE | SARA4 | SARA3 | SARA2 | SARA1 | SARA0 | _ | | | DAT1 | DAT0 | DARIE | DARA4 | DARA3 | DARA2 | DARA1 | DARA0 | | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|----------|----------|----------|----------|----------|----------|----------|----------|--------| | IPRA | _ | IPRA14 | IPRA13 | IPRA12 | _ | IPRA10 | IPRA9 | IPRA8 | INT | | | _ | IPRA6 | IPRA5 | IPRA4 | _ | IPRA2 | IPRA1 | IPRA0 | - | | IPRB | _ | IPRB14 | IPRB13 | IPRB12 | _ | IPRB10 | IPRB9 | IPRB8 | - | | | _ | IPRB6 | IPRB5 | IPRB4 | _ | IPRB2 | IPRB1 | IPRB0 | - | | IPRC | _ | IPRC14 | IPRC13 | IPRC12 | _ | IPRC10 | IPRC9 | IPRC8 | - | | | _ | IPRC6 | IPRC5 | IPRC4 | _ | IPRC2 | IPRC1 | IPRC0 | - | | IPRD | _ | IPRD14 | IPRD13 | IPRD12 | _ | IPRD10 | IPRD9 | IPRD8 | - | | | _ | IPRD6 | IPRD5 | IPRD4 | _ | IPRD2 | IPRD1 | IPRD0 | - | | IPRE | _ | IPRE14 | IPRE13 | IPRE12 | _ | IPRE10 | IPRE9 | IPRE8 | - | | | _ | IPRE6 | IPRE5 | IPRE4 | _ | IPRE2 | IPRE1 | IPRE0 | - | | IPRF | _ | IPRF14 | IPRF13 | IPRF12 | _ | IPRF10 | IPRF9 | IPRF8 | - | | | _ | IPRF6 | IPRF5 | IPRF4 | _ | IPRF2 | IPRF1 | IPRF0 | - | | IPRG | _ | IPRG14 | IPRG13 | IPRG12 | _ | IPRG10 | IPRG9 | IPRG8 | - | | | _ | IPRG6 | IPRG5 | IPRG4 | _ | IPRG2 | IPRG1 | IPRG0 | - | | IPRH | _ | IPRH14 | IPRH13 | IPRH12 | _ | IPRH10 | IPRH9 | IPRH8 | - | | | _ | IPRH6 | IPRH5 | IPRH4 | _ | IPRH2 | IPRH1 | IPRH0 | - | | IPRI | _ | IPRI14 | IPRI13 | IPRI12 | _ | IPRI10 | IPRI9 | IPRI8 | - | | | _ | IPRI6 | IPRI5 | IPRI4 | _ | IPRI2 | IPRI1 | IPRI0 | - | | IPRJ | _ | IPRJ14 | IPRJ13 | IPRJ12 | _ | IPRJ10 | IPRJ9 | IPRJ8 | - | | | _ | IPRJ6 | IPRJ5 | IPRJ4 | _ | IPRJ2 | IPRJ1 | IPRJ0 | - | | IPRK | _ | IPRK14 | IPRK13 | IPRK12 | _ | IPRK10 | IPRK9 | IPRK8 | - | | | _ | IPRK6 | IPRK5 | IPRK4 | _ | IPRK2 | IPRK1 | IPRK0 | - | | ITSR | ITS15 | ITS14 | ITS13 | ITS12 | ITS11 | ITS10 | ITS9 | ITS8 | - | | | ITS7 | ITS6 | ITS5 | ITS4 | ITS3 | ITS2 | ITS1 | ITS0 | - | | SSIER | SSI15 | SSI14 | SSI13 | SSI12 | SSI11 | SSI10 | SSI9 | SSI8 | - | | | SSI7 | SSI6 | SSI5 | SSI4 | SSI3 | SSI2 | SSI1 | SSI0 | = | | ISCRH | IRQ15SCB | IRQ15SCA | IRQ14SCB | IRQ14SCA | IRQ13SCB | IRQ13SCA | IRQ12SCB | IRQ12SCA | - | | | IRQ11SCB | IRQ11SCA | IRQ10SCB | IRQ10SCA | IRQ9SCB | IRQ9SCA | IRQ8SCB | IRQ8SCA | - | | ISCRL | IRQ7SCB | IRQ7SCA | IRQ6SCB | IRQ6SCA | IRQ5SCB | IRQ5SCA | IRQ4SCB | IRQ4SCA | - | | | IRQ3SCB | IRQ3SCA | IRQ2SCB | IRQ2SCA | IRQ1SCB | IRQ1SCA | IRQ0SCB | IRQ0SCA | - | | IrCR_0 | IrE | IrCKS2 | IrCKS1 | IrCKS0 | _ | _ | _ | _ | IrDA_0 | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|--------|--------|--------|--------|--------|--------|--------|--------|-------------| | P1DDR | P17DDR | P16DDR | P15DDR | P14DDR | P13DDR | P12DDR | P11DDR | P10DDR | PORT | | P2DDR | P27DDR | P26DDR | P25DDR | P24DDR | P23DDR | P22DDR | P21DDR | P20DDR | _ | | P3DDR | | _ | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P30DDR | _ | | P5DDR | | _ | _ | _ | P53DDR | P52DDR | P51DDR | P50DDR | _ | | P6DDR | _ | _ | P65DDR | P64DDR | P63DDR | P62DDR | P61DDR | P60DDR | _ | | P8DDR | | _ | P85DDR | P84DDR | P83DDR | P82DDR | P81DDR | P80DDR | _ | | PADDR | PA7DDR | PA6DDR | PA5DDR | PA4DDR | PA3DDR | PA2DDR | PA1DDR | PA0DDR | _ | | PBDDR | PB7DDR | PB6DDR | PB5DDR | PB4DDR | PB3DDR | PB2DDR | PB1DDR | PB0DDR | _ | | PCDDR | PC7DDR | PC6DDR | PC5DDR | PC4DDR | PC3DDR | PC2DDR | PC1DDR | PC0DDR | _ | | PDDDR | PD7DDR | PD6DDR | PD5DDR | PD4DDR | PD3DDR | PD2DDR | PD1DDR | PD0DDR | _ | | PEDDR | PE7DDR | PE6DDR | PE5DDR | PE4DDR | PE3DDR | PE2DDR | PE1DDR | PE0DDR | _ | | PFDDR | PF7DDR | PF6DDR | PF5DDR | PF4DDR | PF3DDR | PF2DDR | PF1DDR | PF0DDR | _ | | PGDDR | _ | PG6DDR | PG5DDR | PG4DDR | PG3DDR | PG2DDR | PG1DDR | PG0DDR | _ | | PFCR0 | CS7E | CS6E | CS5E | CS4E | CS3E | CS2E | CS1E | CS0E | _ | | PFCR1 | A23E | A22E | A21E | A20E | A19E | A18E | A17E | A16E | _ | | PFCR2 | _ | _ | _ | _ | ASOE | LWROE | OES | DMACS | _ | | PAPCR | PA7PCR | PA6PCR | PA5PCR | PA4PCR | PA3PCR | PA2PCR | PA1PCR | PA0PCR | - | | PBPCR | PB7PCR | PB6PCR | PB5PCR | PB4PCR | PB3PCR | PB2PCR | PB1PCR | PB0PCR | - | | PCPCR | PC7PCR | PC6PCR | PC5PCR | PC4PCR | PC3PCR | PC2PCR | PC1PCR | PC0PCR | _ | | PDPCR | PD7PCR | PD6PCR | PD5PCR | PD4PCR | PD3PCR | PD2PCR | PD1PCR | PD0PCR | _ | | PEPCR | PE7PCR | PE6PCR | PE5PCR | PE4PCR | PE3PCR | PE2PCR | PE1PCR | PE0PCR | _ | | P3ODR | _ | _ | P35ODR | P34ODR | P33ODR | P32ODR | P31ODR | P30ODR | _ | | PAODR | PA7ODR | PA6ODR | PA5ODR | PA4ODR | PA3ODR | PA2ODR | PA10DR | PA0ODR | - | | SMR_3*4 | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI_3 | | SMR_3*5 | GM | BLK | PE | O/E | BCP1 | BCP0 | CKS1 | CKS0 | Smart | | BRR_3 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | card | | SCR_3 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | interface 3 | | TDR_3 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SSR_3*4 | TDRE | RDRF | ORER | FER | PER | TEND | MPB | MPBT | _ | | SSR_3*5 | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | | | RDR_3 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCMR_3 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | - | | Register | D:: 7 | Dir C | D:: 5 | D:: 4 | D: O | D:: 0 | Dica | Dit 0 | Madala | |------------------------------|--------------|--------------|--------------|-------------|-------------|--------------|-------------|--------------|-------------| | Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | | SMR_4* <sup>4</sup> | C/Ā | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI_4 | | SMR_4*5 | GM<br>Diaz | BLK | PE | O/E | BCP1 | BCP0 | CKS1 | CKS0 | Smart<br>- | | BRR_4 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | card | | SCR_4 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | interface 4 | | TDR_4<br>SSR_4* <sup>4</sup> | Bit7<br>TDRE | Bit6<br>RDRF | Bit5<br>ORER | Bit4<br>FER | Bit3<br>PER | Bit2<br>TEND | Bit1<br>MPB | Bit0<br>MPBT | _ | | SSR_4** | TDRE | RDRF | ORER | ERS | PER | TEND | MPB | MPBT | | | RDR_4 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCMR_4 | | Dito | | | SDIR | SINV | DILI | SMIF | _ | | TCR_3 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_3 | | TMDR_3 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | | | TIORH_3 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIORL_3 | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | _ | | TIER_3 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | _ | | TSR_3 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | _ | | TCNT_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRA_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | = | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRB_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRC_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRD_3 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | = | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCR_4 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_4 | | TMDR_4 | _ | | | | MD3 | MD2 | MD1 | MD0 | _ | | TIOR_4 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIER_4 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | TSR_4 | TCFD | | TCFU | TCFV | _ | | TGFB | TGFA | _ | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|-------|--------|--------|--------|-------|-------|--------|--------|--------| | TCNT_4 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | TPU_4 | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | TGRA_4 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | TGRB_4 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | TCR_5 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_5 | | TMDR_5 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | - | | TIOR_5 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIER_5 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | - | | TSR_5 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | - | | TCNT_5 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | TGRA_5 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | TGRB_5 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | ABWCR | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | BSC | | ASTCR | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | = | | WTCRAH | _ | W72 | W71 | W70 | _ | W62 | W61 | W60 | _ | | WTCRAL | _ | W52 | W51 | W50 | _ | W42 | W41 | W40 | = | | WTCRBH | _ | W32 | W31 | W30 | _ | W22 | W21 | W20 | = | | WTCRBL | _ | W12 | W11 | W10 | _ | W02 | W01 | W00 | = | | RDNCR | RDN7 | RDN6 | RDN5 | RDN4 | RDN3 | RDN2 | RDN1 | RDN0 | - | | CSACRH | CSXH7 | CSXH6 | CSXH5 | CSXH4 | CSXH3 | CSXH2 | CSXH1 | CSXH0 | = | | CSACRL | CSXT7 | CSXT6 | CSXT5 | CSXT4 | CSXT3 | CSXT2 | CSXT1 | CSXT0 | = | | BROMCRH | BSRM0 | BSTS02 | BSTS01 | BSTS00 | _ | _ | BSWD01 | BSWD00 | - | | BROMCRL | BSRM1 | BSTS12 | BSTS11 | BSTS10 | _ | _ | BSWD11 | BSWD10 | - | | BCR | BRLE | BREQ0E | _ | IDLC | ICIS1 | ICIS0 | WDBE | WAITE | - | | | _ | _ | _ | _ | _ | ICIS2 | _ | _ | - | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|-------|-------|-------|-------|-------|-------|-------|-------|--------| | DRAMCR*9 | OEE | RAST | | CAST | | RMTS2 | RMTS1 | RMTS0 | BSC | | 2.0.000 | BE | RCDM | DDS | EDDS | _ | MXC2 | MXC1 | MXC0 | - | | DRACCRH*9 | | _ | TPC1 | TPC0 | SDWCD | | RCD1 | RCD0 | - | | DRACCRL*9 | _ | _ | _ | _ | CKSPE | _ | RDXC1 | RDXC0 | - | | REFCR*9 | CMF | CMIE | RCW1 | RCW0 | _ | RTCK2 | RTCK1 | RTCK0 | _ | | | RFSHE | CBRM | RLW1 | RLW0 | SLFRF | TPCS2 | TPCS1 | TPCS0 | = | | RTCNT*9 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | RTCOR*9 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | MAR_0AH | _ | _ | _ | _ | _ | _ | _ | _ | DMAC*9 | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | MAR_0AL | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | IOAR_0A | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | ETCR_0A | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | MAR_0BH | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | MAR_0BL | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | IOAR_0B | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | = | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | ETCR_0B | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | = | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | MAR_1AH | | _ | _ | _ | _ | _ | _ | _ | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | MAR_1AL | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | IOAR_1A | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | ETCR_1A | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | MAR_1BH | _ | _ | _ | _ | _ | _ | _ | _ | DMAC*9 | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | MAR_1BL | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | IOARV1B | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | ETCR_1B | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | DMAWER | _ | _ | _ | _ | WE1B | WE1A | WE0B | WE0A | - | | DMATCR | _ | _ | TEE1 | TEE0 | _ | _ | _ | _ | - | | DMACR_0A*2 | DTSZ | DTID | RPE | DTDIR | DTF3 | DTF2 | DTF1 | DTF0 | - | | DMACR_0A*3 | DTSZ | SAID | SAIDE | BLKDIR | BLKE | _ | _ | _ | - | | DMACR_0B*2 | DTSZ | DTID | RPE | DTDIR | DTF3 | DTF2 | DTF1 | DTF0 | - | | DMACR_0B*3 | _ | DAID | DAIDE | _ | DTF3 | DTF2 | DTF1 | DTF0 | - | | DMACR_1A*2 | DTSZ | DTID | RPE | DTDIR | DTF3 | DTF2 | DTF1 | DTF0 | - | | DMACR_1A*3 | DTSZ | SAID | SAIDE | BLKDIR | BLKE | _ | _ | _ | - | | DMACR_1B*2 | DTSZ | DTID | RPE | DTDIR | DTF3 | DTF2 | DTF1 | DTF0 | - | | DMACR_1B*3 | _ | DAID | DAIDE | _ | DTF3 | DTF2 | DTF1 | DTF0 | - | | DMABCRH*2 | FAE1 | FAE0 | SAE1 | SAE0 | DTA1B | DTA1A | DTA0B | DTA0A | - | | DMABCRH*3 | FAE1 | FAE0 | _ | _ | DTA1 | _ | DTA0 | _ | - | | DMABCRL*2 | DTE1B | DTE1A | DTE0B | DTE0A | DTIE1B | DTIE1A | DTIE0B | DTIE0A | - | | DMABCRL*3 | DTME1 | DTE1 | DTME0 | DTE0 | DTIE1B | DTIE1A | DTIE0B | DTIE0A | - | | DTCERA | DTCEA7 | DTCEA6 | DTCEA5 | DTCEA4 | DTCEA3 | DTCEA2 | DTCEA1 | DTCEA0 | DTC | | DTCERB | DTCEB7 | DTCEB6 | DTCEB5 | DTCEB4 | DTCEB3 | DTCEB2 | DTCEB1 | DTCEB0 | - | | DTCERC | _ | DTCEC6 | DTCEC5 | DTCEC4 | DTCEC3 | DTCEC2 | DTCEC1 | DTCEC0 | - | | DTCERD | DTCED7 | DTCED6 | DTCED5 | DTCED4 | DTCED3 | DTCED2 | DTCED1 | DTCED0 | - | | DTCERE | DTCEE7 | DTCEE6 | DTCEE5 | DTCEE4 | DTCEE3 | DTCEE2 | DTCEE1 | DTCEE0 | - | | DTCERF | DTCEF7 | DTCEF6 | DTCEF5 | DTCEF4 | DTCEF3 | DTCEF2 | DTCEF1 | DTCEF0 | - | | DTCERG | DTCEG7 | DTCEG6 | DTCEG5 | DTCEG4 | DTCEG3 | DTCEG2 | _ | _ | - | | DTCERH | _ | _ | _ | _ | _ | _ | _ | _ | - | | DTVECR | SWDTE | DTVEC6 | DTVEC5 | DTVEC4 | DTVEC3 | DTVEC2 | DTVEC1 | DTVEC0 | | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | INTCR | _ | _ | INTM1 | INTM0 | NMIEG | _ | _ | _ | INT | | IER | IRQ15E | IRQ14E | IRQ13E | IRQ12E | IRQ11E | IRQ10E | IRQ9E | IRQ8E | - | | | IRQ7E | IRQ6E | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | - | | ISR | IRQ15F | IRQ14F | IRQ13F | IRQ12F | IRQ11F | IRQ10F | IRQ9F | IRQ8F | - | | | IRQ7F | IRQ6F | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | = | | SBYCR | SSBY | OPE | _ | _ | STS3 | STS2 | STS1 | STS0 | SYSTEM | | SCKCR | PSTOP | _ | _ | _ | STCS | SCK2 | SCK1 | SCK0 | - | | SYSCR | _ | _ | _ | _ | FLSHE | _ | EXPE | RAME | - | | MDCR | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | - | | MSTPCRH | ACSE | MSTP14 | MSTP13 | MSTP12 | MSTP11 | MSTP10 | MSTP9 | MSTP8 | - | | MSTPCRL | MSTP7 | MSTP6 | MSTP5 | MSTP4 | MSTP3 | MSTP2 | MSTP1 | MSTP0 | - | | EXMSTPCRH | _ | _ | _ | _ | MSTP27 | MSTP26 | MSTP25 | MSTP24 | - | | EXMSTPCRL | MSTP23 | MSTP22 | MSTP21 | MSTP20 | MSTP19 | MSTP18 | MSTP17 | MSTP16 | - | | PLLCR | _ | _ | _ | _ | _ | _ | STC1 | STC0 | - | | PCR | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | PPG*9 | | PMR | G3INV | G2INV | G1INV | G0INV | G3NOV | G2NOV | G1NOV | G0NOV | = | | NDERH | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | - | | NDERL | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | - | | PODRH | POD15 | POD14 | POD13 | POD12 | POD11 | POD10 | POD9 | POD8 | - | | PODRL | POD7 | POD6 | POD5 | POD4 | POD3 | POD2 | POD1 | POD0 | - | | NDRH* <sup>6</sup> | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | = | | NDRL*6 | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | = | | NDRH* <sup>6</sup> | _ | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | - | | NDRL*6 | _ | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | - | | PORT1 | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | PORT | | PORT2 | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | = | | PORT3 | _ | _ | P35 | P34 | P33 | P32 | P31 | P30 | - | | PORT4 | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | - | | PORT5 | _ | _ | _ | _ | P53 | P52 | P51 | P50 | - | | PORT6 | _ | _ | P65 | P64 | P63 | P62 | P61 | P60 | - | | PORT8 | _ | _ | P85 | P84 | P83 | P82 | P81 | P80 | - | | PORT9 | P97 | P96 | P95 | P94 | P93 | P92 | P91 | P90 | - | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------------------------|--------------|--------------|--------------|------------|--------------|--------------|--------------|--------------|-------------| | PORTA | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | PORT | | PORTB | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | = | | PORTC | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | = | | PORTD | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | _ | | PORTE | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | _ | | PORTF | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | _ | | PORTG | _ | PG6 | PG5 | PG4 | PG3 | PG2 | PG1 | PG0 | _ | | P1DR | P17DR | P16DR | P15DR | P14DR | P13DR | P12DR | P11DR | P10DR | _ | | P2DR | P27DR | P26DR | P25DR | P24DR | P23DR | P22DR | P21DR | P20DR | _ | | P3DR | _ | _ | P35DR | P34DR | P33DR | P32DR | P31DR | P30DR | _ | | P5DR | _ | _ | _ | _ | P53DR | P52DR | P51DR | P50DR | = | | P6DR | _ | _ | P65DR | P64DR | P63DR | P62DR | P61DR | P60DR | _ | | P8DR | _ | _ | P85DR | P84DR | P83DR | P82DR | P81RD | P80DR | = | | PADR | PA7DR | PA6DR | PA5DR | PA4DR | PA3DR | PA2DR | PA1DR | PA0DR | = | | PBDR | PB7DR | PB6DR | PB5DR | PB4DR | PB3DR | PB2DR | PB1DR | PB0DR | = | | PCDR | PC7DR | PC6DR | PC5DR | PC4DR | PC3DR | PC2DR | PC1DR | PC0DR | _ | | PDDR | PD7DR | PD6DR | PD5DR | PD4DR | PD3DR | PD2DR | PD1DR | PD0DR | = | | PEDR | PE7DR | PE6DR | PE5DR | PE4DR | PE3DR | PE2DR | PE1DR | PE0DR | = | | PFDR | PF7DR | PF6DR | PF5DR | PF4DR | PF3DR | PF2DR | PF1DR | PF0DR | _ | | PGDR | _ | PG6DR | PG5DR | PG4DR | PG3DR | PG2DR | PG1DR | PG0DR | _ | | PORTH | _ | _ | _ | _ | PH3 | PH2 | PH1 | PH0 | = | | PHDR | _ | _ | _ | _ | PH3DR | PH2DR | PH1DR | PH0DR | _ | | PHDDR | _ | _ | _ | _ | PH3DDR | PH2DDR | PH1DDR | PH0DDR | _ | | SMR_0* <sup>4</sup><br>SMR_0* <sup>5</sup> | C/Ā<br>GM | CHR<br>BLK | PE<br>PE | O/E<br>O/E | STOP<br>BCP1 | MP<br>BCP0 | CKS1<br>CKS1 | CKS0<br>CKS0 | SCI_0, | | BRR_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | Smart | | SCR_0 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | card | | TDR_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | interface 0 | | SSR_0* <sup>4</sup><br>SSR_0* <sup>5</sup> | TDRE<br>TDRE | RDRF<br>RDRF | ORER<br>ORER | FER<br>ERS | PER<br>PER | TEND<br>TEND | MPB<br>MPB | MPBT<br>MPBT | _ | | RDR_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCMR_0 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | = | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------------------------|--------------|--------------|--------------|------------|--------------|--------------|--------------|--------------|--------------| | SMR_1* <sup>4</sup><br>SMR_1* <sup>5</sup> | C/Ā<br>GM | CHR<br>BLK | PE<br>PE | O/E<br>O/E | STOP<br>BCP1 | MP<br>BCP0 | CKS1<br>OKS1 | CKS0<br>OKS0 | SCI_1, | | BRR_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | Smart | | SCR_1 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | card | | TDR_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | interface 1 | | SSR_1* <sup>4</sup><br>SSR_1* <sup>5</sup> | TDRE<br>TDRE | RDRF<br>RDRF | ORER<br>ORER | FER<br>ERS | PER<br>PER | TEND<br>TEND | MPB<br>MPB | MPBT<br>MPBT | _ | | RDR_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | SCMR_1 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | <del>_</del> | | SMR_2* <sup>4</sup><br>SMR_2* <sup>5</sup> | C/Ā<br>GM | CHR<br>BLK | PE<br>PE | O/E<br>O/E | STOP<br>BCP1 | MP<br>BCP0 | CKS1<br>CKS1 | CKS0<br>CKS0 | SCI_2, | | BRR_2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | Smart | | SCR_2 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | card | | TDR_2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | interface 2 | | SSR_2* <sup>4</sup><br>SSR_2* <sup>5</sup> | TDRE<br>TDRE | RDRF<br>RDRF | ORER<br>ORER | FER<br>ERS | PER<br>PER | TEND<br>TEND | MPB<br>MPB | MPBT<br>MPBT | _ | | RDR_2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | SCMR_2 | | _ | _ | | SDIR | SINV | _ | SMIF | <u> </u> | | ADDRA | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | A/D | | | AD1 | AD0 | _ | _ | _ | _ | _ | _ | <del>_</del> | | ADDRB | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | <del>_</del> | | | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | ADDRC | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | AD1 | AD0 | _ | _ | _ | _ | _ | _ | <del>_</del> | | ADDRD | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | AD1 | AD0 | _ | _ | _ | _ | | _ | | | ADDRE | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | <del></del> | | | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | ADDRF | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | ADDRG | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | ADDRH | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | <del>_</del> | | | AD1 | AD0 | | | | | _ | | | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|-------|-------|-------|-------|-------|-------|-------|-------|--------| | ADCSR | ADF | ADIE | ADST | _ | CH3 | CH2 | CH1 | CH0 | A/D | | ADCR | TRGS1 | TRGS0 | SCANE | SCANS | CKS1 | CKS0 | _ | _ | = | | DADR0* <sup>7</sup> | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | D/A | | DADR1* <sup>7</sup> | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | DACR01*7 | DAOE1 | DAOE0 | DAE | _ | _ | _ | _ | _ | _ | | DADR2 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | DADR3 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | DACR23 | DAOE3 | DAOE2 | DAE | _ | _ | _ | _ | _ | _ | | DADR4*9 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | DADR5*9 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | = | | DACR4*9 | DAOE5 | DAOE4 | DAE | _ | _ | _ | _ | _ | = | | TCR_0 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_0 | | TCR_1 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | TMR_1 | | TCSR_0 | CMFB | CMFA | OVF | ADTE | OS3 | OS2 | OS1 | OS0 | _ | | TCSR_1 | CMFB | CMFA | OVF | _ | OS3 | OS2 | OS1 | OS0 | _ | | TCORA_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCORA_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCORB_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCORB_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCNT_0 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | TMR_0 | | TCNT_1 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | TMR_1 | | TCSR | OVF | WT/ĪT | TME | _ | _ | CKS2 | CKS1 | CKS0 | WDT | | TCNT | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | RSTCSR | WOVF | RSTE | _ | _ | _ | _ | _ | _ | _ | | TSTR | _ | _ | CST5 | CST4 | CST3 | CST2 | CST1 | CST0 | TPU | | TSYR | _ | _ | SYNC5 | SYNC4 | SYNC3 | SYNC2 | SYNC1 | SYNC0 | _ | | FCCS*8 | FWE | _ | _ | FLER | _ | _ | _ | SCO | FLASH | | FPCS*8 | _ | _ | _ | PPVD | _ | _ | _ | PPVS | _ | | FECS*8 | _ | _ | _ | _ | _ | _ | _ | EPVB | _ | | FLMCR1 | _ | SWE | ESU | PSU | EV | PV | Е | Р | _ | | FKEY*8 | K7 | K6 | K5 | K4 | K3 | K2 | K1 | K0 | _ | | FLMCR2 | FLER | _ | _ | _ | _ | _ | _ | _ | _ | | FMATS*8 | MS7 | MS6 | MS5 | MS4 | MS3 | MS2 | MS1 | MS0 | _ | | FTDAR*8 | TDER | TDA6 | TDA5 | TDA4 | TDA3 | TDA2 | TDA1 | TDA0 | _ | | Register<br>Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | |--------------------------|--------|-------|-------|-------|--------|--------|--------|--------|--------------| | EBR1 | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | FLASH | | EBR2 | _ | _ | EB13 | EB12 | EB11 | EB10 | EB9 | EB8 | - | | FVACR*8 | FVCHGE | _ | _ | _ | FVSEL3 | FVSEL2 | FVSEL1 | FVSEL0 | - | | FVADRR*8 | FVA31 | FVA30 | FVA29 | FVA28 | FVA27 | FVA26 | FVA25 | FVA24 | - | | FVADRE*8 | FVA23 | FVA22 | FVA21 | FVA20 | FVA19 | FVA18 | FVA17 | FVA16 | - | | FVADRH*8 | FVA15 | FVA14 | FVA13 | FVA12 | FVA11 | FVA10 | FVA9 | FVA8 | - | | FVADRL*8 | FVA7 | FVA6 | FVA5 | FVA4 | FVA3 | FVA2 | FVA1 | FVA0 | - | | TCR_0 | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_0 | | TMDR_0 | _ | _ | BFB | BFA | MD3 | MD2 | MD1 | MD0 | - | | TIORH_0 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | - | | TIORL_0 | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 | - | | TIER_0 | TTGE | _ | _ | TCIEV | TGIED | TGIEC | TGIEB | TGIEA | - | | TSR_0 | _ | _ | _ | TCFV | TGFD | TGFC | TGFB | TGFA | - | | TCNT_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | TGRA_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | TGRB_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | TGRC_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | - | | TGRD_0 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | - | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCR_1 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_1 | | TMDR_1 | _ | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | - | | TIOR_1 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | - | | TIER_1 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | - | | TSR_1 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | <b>-</b><br> | | Register | | | | | | | | | | |--------------|-------|-------|-------|-------|-------|-------|-------|-------|--------| | Abbreviation | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module | | TCNT_1 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | TPU_1 | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRA_1 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRB_1 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TCR_2 | | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | TPU_2 | | TMDR_2 | | _ | _ | _ | MD3 | MD2 | MD1 | MD0 | _ | | TIOR_2 | IOB3 | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 | _ | | TIER_2 | TTGE | _ | TCIEU | TCIEV | _ | _ | TGIEB | TGIEA | _ | | TSR_2 | TCFD | _ | TCFU | TCFV | _ | _ | TGFB | TGFA | _ | | TCNT_2 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRA_2 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | | TGRB_2 | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | _ | | | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | _ | Notes: 1. Loaded in on-chip RAM. The bus width is 32 bits when the DTC accesses this area as register information, and 16 bits otherwise. - 2. For short address mode - 3. For full address mode - 4. For normal mode - 5. For smart card interface mode - 6. If the pulse output group 2 and pulse output group 3 output triggers are the same according to the PCR setting, the NDRH address will be H'FF4C, and if different, the address of NDRH for group 2 will be H'FF4E, and that for group 3 will be H'FF4C. Similarly, if the pulse output group 0 and pulse output group 1 output triggers are the same according to the PCR setting, the NDRL address will be H'FF4D, and if different, the address of NDRL for group 0 will be H'FF4F, and that for group 1 will be H'FF4D. - 7. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 8. Supported only by the H8S/2377 and H8S/2377R. - 9. Not supported by the H8S/2376. # **25.3** Register States in Each Operating Mode | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | Module<br>Stop | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------|-------------------|-------|----------------|--------------------------|---------------------|---------------------|----------| | MRA | Initialized | _ | _ | _ | _ | _ | _ | Initialized | DTC | | SAR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MRB | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DAR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | CRA | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | CRB | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | ICCRA_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | IIC2_0 | | ICCRB_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | ICMR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ICIER_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ICSR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SAR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ICDRT_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ICDRR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | ICCRA_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | IIC2_1 | | ICCRB_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | ICMR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ICIER_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ICSR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SAR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ICDRT_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ICDRR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SEMR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | SCI2 | | EDSAR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | EXDMAC_2 | | EDDAR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | *1*3 | | EDTCR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | EDMDR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | EDACR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | Module<br>Stop | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------|-------------------|-------|----------------|--------------------------|---------------------|---------------------|-------------------| | EDSAR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | EXDMAC_3 | | EDDAR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | *1 <sub>*</sub> 3 | | EDTCR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | EDMDR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | EDACR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | IPRA | Initialized | _ | _ | _ | _ | _ | _ | Initialized | INT | | IPRB | Initialized | _ | _ | _ | | _ | _ | Initialized | _ | | IPRC | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | IPRD | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | IPRE | Initialized | _ | | _ | | _ | _ | Initialized | = | | IPRF | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | IPRG | Initialized | _ | | _ | | _ | _ | Initialized | = | | IPRH | Initialized | _ | | _ | | _ | _ | Initialized | _ | | IPRI | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | IPRJ | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | IPRK | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | ITSR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SSIER | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ISCRH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ISCRL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | IrCR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | IrDA_0 | | P1DDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | PORT | | P2DDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | P3DDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | P5DDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | P6DDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | P7DDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | P8DDR | Initialized | _ | _ | | _ | _ | _ | Initialized | _ | | PADDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PBDDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PCDDR | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | PDDDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PEDDR | Initialized | | | | | _ | | Initialized | | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------|-------------------|-------|-------------|--------------------------|---------------------|---------------------|--------| | PFDDR | Initialized | _ | _ | _ | | _ | _ | Initialized | PORT | | PGDDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PFCR0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PFCR1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PFCR2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PAPCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PBPCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PCPCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PDPCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PEPCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | P3ODR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PAODR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SMR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | SCI_3 | | BRR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SCR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TDR_3 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | SSR_3 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | RDR_3 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | SCMR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SMR_4 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | SCI_4 | | BRR_4 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SCR_4 | Initialized | _ | _ | _ | | _ | _ | Initialized | _ | | TDR_4 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | SSR_4 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | | | RDR_4 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | SCMR_4 | Initialized | _ | _ | _ | | _ | _ | Initialized | _ | | TCR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | TPU_3 | | TMDR_3 | Initialized | _ | _ | _ | | _ | _ | Initialized | _ | | TIORH_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TIORL_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TIER_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TSR_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCNT_3 | Initialized | _ | _ | | _ | _ | _ | Initialized | | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | Module<br>Stop | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------|-------------------|-------|----------------|--------------------------|---------------------|---------------------|--------------| | TGRA_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | TPU_3 | | TGRB_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TGRC_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TGRD_3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCR_4 | Initialized | _ | _ | | _ | _ | _ | Initialized | TPU_4 | | TMDR_4 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TIOR_4 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TIER_4 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TSR_4 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCNT_4 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TGRA_4 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TGRB_4 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCR_5 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | TPU_5 | | TMDR_5 | Initialized | _ | _ | | _ | _ | _ | Initialized | _ | | TIOR_5 | Initialized | _ | _ | | _ | _ | _ | Initialized | _ | | TIER_5 | Initialized | _ | _ | | _ | _ | _ | Initialized | _ | | TSR_5 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCNT_5 | Initialized | _ | _ | | _ | _ | _ | Initialized | _ | | TGRA_5 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>-</del> | | TGRB_5 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ABWCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | BSC | | ASTCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | WTCRAH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | WTCRAL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>-</del> | | WTCRBH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | WTCRBL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | RDNCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>-</del> | | CSACRH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | CSACRL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | BROMCRH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | BROMCRL | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | BCR | Initialized | _ | _ | _ | | _ | _ | Initialized | -<br> | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | Module<br>Stop | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|--------------------------|----------------|-------------------|-------|----------------|--------------------------|---------------------|---------------------|--------| | DRAMCR*3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | BSC | | DRACCRH* | <sup>3</sup> Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DRACCRL*3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | REFCR*3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | RTCNT*3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | RTCOR*3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MAR_0AH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | DMAC*3 | | MAR_0AL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | IOAR_0A | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ETCR_0A | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MAR_0BH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MAR_0BL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | IOAR_0B | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ETCR_0B | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MAR_1AH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MAR_1AL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | IOAR_1A | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ETCR_1A | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MAR_1BH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MAR_1BL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | IOAR_1B | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ETCR_1B | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DMAWER | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DMATCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DMACR_0A | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DMACR_0B | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DMACR_1A | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DMACR_1B | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DMABCRH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DMABCRL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | Module<br>Stop | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------|-------------------|-------|----------------|--------------------------|---------------------|---------------------|--------| | DTCERA | Initialized | _ | _ | _ | _ | _ | _ | Initialized | DTC | | DTCERB | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DTCERC | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DTCERD | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | DTCERE | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DTCERF | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DTCERG | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DTVECH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | DTVECR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | INTCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | INT | | IER | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ISR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SBYCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | SYSTEM | | SCKCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SYSCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MDCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MSTPCRH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | MSTPCRL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | EXMSTPCRH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | EXMSTPCRL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PLLCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PCR | Initialized | _ | _ | _ | | _ | _ | Initialized | PPG*3 | | PMR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | NDERH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | NDERL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PODRH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PODRL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | NDRH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | NDRL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | NDRH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | NDRL | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | Module<br>Stop | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------|-------------------|-------|----------------|--------------------------|---------------------|---------------------|----------------| | PORT1 | _ | _ | _ | _ | _ | _ | _ | _ | PORT | | PORT2 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | PORT3 | _ | _ | _ | _ | _ | _ | _ | _ | | | PORT4 | _ | _ | _ | _ | _ | _ | _ | _ | | | PORT5 | _ | _ | _ | _ | _ | _ | _ | _ | <del>-</del> " | | PORT6 | _ | _ | _ | _ | _ | _ | _ | _ | | | PORT8 | _ | _ | | _ | | _ | | _ | _ | | PORT9 | _ | _ | _ | _ | _ | _ | _ | _ | <del>-</del> " | | PORTA | _ | _ | _ | _ | _ | _ | _ | _ | <del>-</del> " | | PORTB | _ | _ | _ | _ | _ | _ | _ | _ | <del>-</del> " | | PORTC | _ | _ | _ | _ | _ | _ | _ | _ | _ | | PORTD | _ | _ | _ | _ | _ | _ | _ | _ | _ | | PORTE | _ | _ | _ | _ | _ | _ | _ | _ | _ | | PORTF | _ | _ | _ | _ | _ | _ | _ | _ | _ | | PORTG | _ | _ | _ | _ | _ | _ | _ | _ | _ | | P1DR | Initialized | l— | _ | _ | _ | _ | _ | Initialized | <del>-</del> " | | P2DR | Initialized | l— | _ | _ | _ | _ | _ | Initialized | <del>-</del> " | | P3DR | Initialized | l— | _ | _ | _ | _ | _ | Initialized | <del>-</del> " | | P5DR | Initialized | I — | _ | _ | _ | _ | _ | Initialized | _ | | P6DR | Initialized | I — | _ | _ | _ | _ | _ | Initialized | _ | | P8DR | Initialized | I — | _ | _ | _ | _ | _ | Initialized | _ | | PADR | Initialized | l— | | _ | | _ | _ | Initialized | _ | | PBDR | Initialized | I — | _ | _ | _ | _ | _ | Initialized | _ | | PCDR | Initialized | I — | _ | _ | _ | _ | _ | Initialized | _ | | PDDR | Initialized | I — | _ | _ | _ | _ | _ | Initialized | _ | | PEDR | Initialized | I — | _ | _ | _ | _ | _ | Initialized | _ | | PFDR | Initialized | I — | _ | _ | _ | _ | _ | Initialized | _ | | PGDR | Initialized | | _ | _ | _ | _ | _ | Initialized | _ | | PORTH | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PHDR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | PHDDR | Initialized | l— | _ | _ | _ | _ | _ | Initialized | _ | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------|-------------------|-------|-------------|--------------------------|---------------------|---------------------|--------| | SMR_0 | Initialized | _ | _ | _ | | _ | _ | Initialized | SCI_0 | | BRR_0 | Initialized | _ | _ | _ | | _ | _ | Initialized | =' | | SCR_0 | Initialized | _ | _ | _ | | _ | _ | Initialized | _ | | TDR_0 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | SSR_0 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | =' | | RDR_0 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | SCMR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | =' | | SMR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | SCI_1 | | BRR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | SCR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TDR_1 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | SSR_1 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | RDR_1 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | _ | | SCMR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | SMR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | SCI_2 | | BRR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | SCR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TDR_2 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | | | SSR_2 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | | | RDR_2 | Initialized | _ | _ | _ | Initialized | Initialized | Initialized | Initialized | | | SCMR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | ADDRA | Initialized | _ | _ | _ | _ | _ | _ | Initialized | A/D | | ADDRB | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | ADDRC | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | ADDRD | Initialized | _ | _ | _ | | _ | _ | Initialized | _ | | ADDRE | Initialized | _ | _ | _ | | _ | _ | Initialized | _ | | ADDRF | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | ADDRG | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ADDRH | Initialized | _ | _ | _ | _ | _ | | Initialized | _ | | ADCSR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | ADCR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | Module<br>Stop | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------|-------------------|-------|----------------|--------------------------|---------------------|---------------------|----------------| | DADR0* <sup>2</sup> | Initialized | _ | _ | _ | _ | _ | _ | Initialized | D/A | | DADR1*2 | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | DACR01*2 | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | DADR2 | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | DADR3 | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | DACR23 | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | DADR4*1*3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | DADR5*1*3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | DACR45*1*3 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | TCR_0 | Initialized | _ | | _ | _ | _ | _ | Initialized | TMR_0 | | TCR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | TMR_1 | | TCSR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | TCSR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCORA_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | TCORA_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | TCORB_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | TCORB_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCNT_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | = | | TCNT_1 | Initialized | _ | _ | | _ | _ | _ | Initialized | TMR_0<br>TMR_1 | | TCSR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | WDT | | TCNT | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | RSTCSR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TSTR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | TPU | | TSYR | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | FCCS*2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | FLASH | | FPCS*2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | FECS*2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | FLMCR1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | | | FKEY*2 | Initialized | _ | _ | _ | _ | _ | | Initialized | | | FLMCR2 | Initialized | _ | _ | _ | _ | _ | | Initialized | = | | FMATS*2 | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | FTDAR*2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | Module<br>Stop | All Module<br>Clock Stop | Software<br>Standby | Hardware<br>Standby | Module | |--------------------------|-------------|----------------|-------------------|-------|----------------|--------------------------|---------------------|---------------------|----------------| | EBR1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | FLASH | | EBR2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | FVACR*2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | FVADRR*2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | FVADRE*2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | FVADRH* <sup>2</sup> | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | FVADRL*2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | TPU_0 | | TMDR_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>_</del> ' | | TIORH_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>_</del> ' | | TIORL_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TIER_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>_</del> ' | | TSR_0 | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | TCNT_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TGRA_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>_</del> ' | | TGRB_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>_</del> ' | | TGRC_0 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>_</del> ' | | TGRD_0 | Initialized | _ | | _ | _ | _ | _ | Initialized | <del>_</del> ' | | TCR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | TPU_1 | | TMDR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>_</del> ' | | TIOR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | <del>_</del> ' | | TIER_1 | Initialized | _ | | _ | _ | _ | _ | Initialized | _ | | TSR_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCNT_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TGRA_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TGRB_1 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TCR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | TPU_2 | | TMDR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TIOR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TIER_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | TSR_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | _ | | Register<br>Abbreviation | Reset | High-<br>Speed | Clock<br>Division | Sleep | | All Module<br>Clock Stop | | | Module | |--------------------------|-------------|----------------|-------------------|-------|---|--------------------------|---|-------------|--------| | TCNT_2 | Initialized | _ | _ | _ | _ | _ | _ | Initialized | TPU_2 | | TGRA_2 | Initialized | l— | _ | _ | _ | _ | _ | Initialized | _ | | TGRB_2 | Initialized | I — | _ | _ | _ | _ | _ | Initialized | _ | Notes: 1. Not supported by the H8S/2375, H8S/2375R, H8S/2373, and H8S/2373R. - 2. Supported only by the H8S/2377 and H8S/2377R. - 3. Not supported by the H8S/2376. # Section 26 Electrical Characteristics # 26.1 Electrical Characteristics for H8S/2377, H8S/2376, H8S/2375, H8S/2373, H8S/2377R, H8S/2375R, and H8S/2373R # **26.1.1** Absolute Maximum Ratings Table 26.1 lists the absolute maximum ratings. **Table 26.1 Absolute Maximum Ratings** | Item | Symbol | Value | Unit | |--------------------------------------|------------------|----------------------------------------|------| | Power supply voltage | $V_{CC}$ | -0.3 to +4.3 | V | | | $PLLV_CC$ | | | | Input voltage (except ports 4 and 9) | V <sub>in</sub> | -0.3 to V <sub>CC</sub> +0.3 | V | | Input voltage (ports 4 and 9) | $V_{in}$ | -0.3 to AV <sub>CC</sub> +0.3 | V | | Reference power supply voltage | $V_{ref}$ | -0.3 to AV <sub>CC</sub> +0.3 | V | | Analog power supply voltage | AV <sub>CC</sub> | -0.3 to +4.0 | V | | Analog input voltage | $V_{AN}$ | -0.3 to AV <sub>CC</sub> +0.3 | V | | Operating temperature | T <sub>opr</sub> | Regular specifications:<br>-20 to +75* | °C | | | | Wide-range specifications: –40 to +85* | °C | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | Caution: Permanent damage to the LSI may result if absolute maximum ratings are exceeded. Note: \*Ranges of operating temperature when flash memory is programmed/erased: Regular specifications: 0 to +75°C Wide-range specifications: 0 to +85°C #### 26.1.2 DC Characteristics ## Table 26.2 DC Characteristics (1) Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}^{*1}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Hnit | Test<br>Conditions | |-----------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------|-------|----------------------------|------|--------------------------| | | | - | | ı yp. | IVIAX. | | Conditions | | Schmitt | Port 1, port 2, | VT <sup>-</sup> | $V_{CC} \times 0.2$ | | | V | _ | | trigger input voltage | P50 to P53* <sup>2</sup> , port 6* <sup>2</sup> , port 8* <sup>2</sup> , | $VT^+$ | _ | — | $V_{\text{CC}} \times 0.7$ | V | | | vollago | PA4 to PA7* <sup>2</sup> ,<br>PF1* <sup>2</sup> , PF2* <sup>2</sup> ,<br>PH2* <sup>2</sup> , PH3* <sup>2</sup> | VT <sup>+</sup> – VT <sup>-</sup> | V <sub>CC</sub> × 0.07 | _ | _ | V | _ | | Input high voltage | STBY,<br>MD2 to MD0 | V <sub>IH</sub> | V <sub>CC</sub> × 0.9 | _ | V <sub>CC</sub> + 0.3 | V | | | | RES, NMI, FWE | _ | V <sub>CC</sub> × 0.9 | _ | V <sub>CC</sub> + 0.3 | V | - | | | EXTAL | _ | $V_{CC} \times 0.7$ | _ | V <sub>CC</sub> + 0.3 | V | _ | | | Port 3,<br>P50 to P53* <sup>3</sup> ,<br>ports 6 and 8* <sup>3</sup> ,<br>ports A to H* <sup>3</sup> | | 2.2 | _ | V <sub>CC</sub> + 0.3 | V | | | | Port 4, Port 9 | = | 2.2 | _ | AV <sub>CC</sub> + 0.3 | V | _ | | Input low voltage | RES, STBY,<br>MD2 to MD0,<br>EMLE | V <sub>IL</sub> | -0.3 | _ | V <sub>CC</sub> × 0.1 | V | | | | NMI, EXTAL | = | -0.3 | _ | $V_{CC} \times 0.2$ | V | _ | | | Ports 3 to 6,<br>Port 8,<br>ports A to H* <sup>3</sup> ,<br>port 9 | _ | -0.3 | _ | V <sub>CC</sub> × 0.2 | V | - | | | All output pins | V <sub>OH</sub> | V <sub>CC</sub> - 0.5 | _ | _ | V | $I_{OH} = -200 \mu A$ | | voltage | | | V <sub>CC</sub> – 1.0 | _ | | V | I <sub>OH</sub> = -1 mA | | Output low voltage | All output pins | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | Notes: 1. When the A/D and D/A converters are not used, the AV<sub>CC</sub>, V<sub>ref</sub>, and AV<sub>SS</sub> pins should not be open. Connect the AV<sub>CC</sub> and V<sub>ref</sub> pins to V<sub>CC</sub>, and the AV<sub>SS</sub> pin to V<sub>SS</sub>. - 2. When used as IRQ0 to IRQ15. - 3. When used as other than $\overline{IRQ0}$ to $\overline{IRQ15}$ . ## Table 26.3 DC Characteristics (2) Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}^{*1}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |--------------------------------------------------|----------------------------------------------------------------|------------------|------|----------------|------|------|-------------------------------------------------------------------------------------| | Input<br>leakage | RES | I <sub>in</sub> | _ | _ | 10.0 | μΑ | $\begin{aligned} V_{in} &= 0.5 \text{ to} \\ V_{CC} &= 0.5 \text{ V} \end{aligned}$ | | current | STBY, NMI,<br>MD2 to MD0 | - | _ | _ | 1.0 | μΑ | - | | | Port 4, Port 9 | - | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ to}$<br>$AV_{CC} - 0.5 \text{ V}$ | | Three-state<br>leakage<br>current<br>(off state) | Ports 1 to 3,<br>P50 to P53,<br>ports 6 and 8,<br>ports A to H | I <sub>TSI</sub> | | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ to}$ $V_{CC} - 0.5 \text{ V}$ | | MOS | Ports A to E | -I <sub>p</sub> | 10 | _ | 300 | μΑ | $V_{CC} = 3.0 \text{ to}$ 3.6 V | | current | | | | | | | $V_{in} = 0 \ V$ | | Input | RES | C <sub>in</sub> | | | 30 | pF | $V_{in} = 0 V$ | | capacitance | NMI | _ | _ | _ | 30 | pF | f = 1 MHz | | | All input pins except RES and NMI | | _ | _ | 15 | pF | T <sub>a</sub> = 25°C | | Current<br>consump- | Normal operation | Icc*4 | _ | 80<br>(3.3 V) | 120 | mA | f = 33 MHz | | tion* <sup>2</sup> | Sleep mode | = | _ | 60<br>(3.3 V) | 100 | mA | f = 33 MHz | | | Standby mode*3 | - | _ | 0.01 | 10 | μΑ | T <sub>a</sub> ≤ 50°C | | | | | _ | _ | 80 | μΑ | 50°C < T <sub>a</sub> | | Analog<br>power | During A/D and D/A conversion | Alcc | _ | 0.5<br>(3.0 V) | 2.0 | mA | | | supply<br>current | Idle | - | _ | 0.01 | 5.0 | μΑ | | | Reference<br>power | During A/D and D/A conversion | $AI_{CC}$ | _ | 3.0<br>(3.0 V) | 6.0 | mA | | | supply<br>current | Idle | - | _ | 0.01 | 5.0 | μΑ | | | RAM standby | y voltage | $V_{RAM}$ | 2.0 | _ | _ | V | | Notes: 1. When the A/D and D/A converters are not used, the AV<sub>CC</sub>, V<sub>ref</sub>, and AV<sub>SS</sub> pins should not be open. Connect the AV<sub>CC</sub> and V<sub>ref</sub> pins to V<sub>CC</sub>, and the AV<sub>SS</sub> pin to V<sub>SS</sub>. - 2. Current consumption values are for $V_{IH}min = V_{CC} 0.2 \text{ V}$ and $V_{IL}max = 0.2 \text{ V}$ with all output pins unloaded and all input pull-up MOSs in the off state. - 3. The values are for $V_{RAM} \le V_{CC} < 3.0 \text{ V}$ , $V_{IH} \text{min} = V_{CC} \times 0.9$ , and $V_{IL} \text{max} = 0.3 \text{ V}$ . - 4. I<sub>CC</sub> depends on V<sub>CC</sub> and f as follows: $$I_{CC}$$ max = 1.0 (mA) + 1.0 (mA/(MHz × V)) × $V_{CC}$ × f (normal operation) $I_{CC}$ max = 1.0 (mA) + 0.85 (mA/(MHz × V)) × $V_{CC}$ × f (sleep mode) # **Table 26.4 Permissible Output Currents** Conditions: $$V_{CC} = 3.0 \text{ V}$$ to $3.6 \text{ V}$ , $AV_{CC} = 3.0 \text{ V}$ to $3.6 \text{ V}$ , $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}^*$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Unit | |-------------------------------------------|--------------------------|---------------------|------|------|------|------| | Permissible output low current (per pin) | All output pins | I <sub>OL</sub> | _ | _ | 2.0 | mA | | Permissible output low current (total) | Total of all output pins | $\Sigma I_{OL}$ | _ | _ | 80 | mA | | Permissible output high current (per pin) | All output pins | –I <sub>OH</sub> | _ | _ | 2.0 | mA | | Permissible output high current (total) | Total of all output pins | $\Sigma$ – $I_{OH}$ | | _ | 40 | mA | Caution: To protect the LSI's reliability, do not exceed the output current values in table 26.4. Note: \*When the A/D and D/A converters are not used, do not leave the $AV_{CC}$ , $V_{ref}$ , and $AV_{SS}$ pins should not be open. Connect the $AV_{CC}$ and $V_{ref}$ pins to $V_{CC}$ , and the $AV_{SS}$ pin to $V_{SS}$ . ## 26.1.3 AC Characteristics Figure 26.1 Output Load Circuit # (1) Clock Timing ## Table 26.5 Clock Timing Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8 \text{ MHz}$ to 33 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |------------------------------------------------------|-------------------|--------------------------|--------------------------|------|------------------------| | Clock cycle time | t <sub>cyc</sub> | 30.3 | 125 | ns | Figure 26.2 | | Clock pulse high width | t <sub>CH</sub> | 10 | _ | ns | Figure 26.2 | | Clock pulse low width | t <sub>CL</sub> | 10 | _ | ns | _ | | Clock rising time | t <sub>Cr</sub> | _ | 5 | ns | _ | | Clock falling time | t <sub>Cf</sub> | _ | 5 | ns | _ | | Reset oscillation settling time (crystal) | t <sub>OSC1</sub> | 10 | _ | ms | Figure 26.4(1) | | Software standby oscillation settling time (crystal) | t <sub>OSC2</sub> | 10 | _ | ms | Figure 26.4(2) | | External clock output delay settling time | t <sub>DEXT</sub> | 1 | _ | ms | Figure 26.4(1) | | Clock phase difference* | t <sub>cdif</sub> | $1/4 \times t_{cyc} - 3$ | $1/4 \times t_{cyc} + 3$ | ns | Figure 26.3 | | Clock pulse high width (SDRAMφ)* | t <sub>SDCH</sub> | 10 | _ | ns | Figure 26.3 | | Clock pulse low width (SDRAMφ)* | t <sub>SDCL</sub> | 10 | _ | ns | Figure 26.3 | | Clock rising time (SDRAM | t <sub>sdcr</sub> | _ | 5 | ns | Figure 26.3 | | Clock falling time (SDRAMφ)* | t <sub>sdcf</sub> | _ | 5 | ns | Figure 26.3 | Note: \* Not supported by the H8S/2378 Group. # (2) Control Signal Timing # **Table 26.6 Control Signal Timing** Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 33 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40^{\circ}C$ to $+85^{\circ}C$ (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test Conditions | |----------------------------------------------------------|-------------------|------|------|------------------|-----------------| | RES setup time | t <sub>RESS</sub> | 200 | _ | ns | Figure 26.5 | | RES pulse width | t <sub>RESW</sub> | 20 | _ | t <sub>cyc</sub> | _ | | NMI setup time | t <sub>NMIS</sub> | 150 | _ | ns | Figure 26.6 | | NMI hold time | t <sub>NMIH</sub> | 10 | _ | | | | NMI pulse width (in recovery from software standby mode) | t <sub>NMIW</sub> | 200 | _ | | | | IRQ setup time | t <sub>IRQS</sub> | 150 | _ | ns | <del>-</del> | | IRQ hold time | t <sub>IRQH</sub> | 10 | _ | | | | IRQ pulse width (in recovery from software standby mode) | $t_{IRQW}$ | 200 | _ | | | ## (3) Bus Timing ## Table 26.7 Bus Timing (1) Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 33 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40^{\circ}$ C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test Conditions | |---------------------------------|--------------------|----------------------------------|----------------------------------|------|--------------------| | Address delay time | $T_{AD}$ | _ | 20 | ns | Figures 26.7 to | | Address setup time 1 | T <sub>AS1</sub> | $0.5 \times t_{\text{cyc}} - 13$ | _ | ns | <del>-</del> 26.22 | | Address setup time 2 | T <sub>AS2</sub> | $1.0 \times t_{\text{cyc}} - 13$ | _ | ns | _ | | Address setup time 3 | T <sub>AS3</sub> | $1.5 \times t_{\text{cyc}} - 13$ | _ | ns | _ | | Address setup time 4 | T <sub>AS4</sub> | $2.0 \times t_{\text{cyc}} - 13$ | _ | ns | _ | | Address hold time 1 | T <sub>AH1</sub> | $0.5 imes t_{ ext{cyc}} - 8$ | _ | ns | _ | | Address hold time 2 | T <sub>AH2</sub> | $1.0 imes t_{cyc} - 8$ | _ | ns | <del>_</del> | | Address hold time 3 | T <sub>AH3</sub> | $1.5 imes t_{ ext{cyc}} - 8$ | _ | ns | _ | | CS delay time 1 | t <sub>CSD1</sub> | _ | 15 | ns | _ | | CS delay time 2* | t <sub>CSD2</sub> | _ | 15 | ns | _ | | CS delay time 3* | t <sub>CSD3</sub> | _ | 20 | ns | _ | | AS delay time | T <sub>ASD</sub> | _ | 15 | ns | _ | | RD delay time 1 | t <sub>RSD1</sub> | _ | 15 | ns | _ | | RD delay time 2 | t <sub>RSD2</sub> | _ | 15 | ns | _ | | Read data setup time 1 | t <sub>RDS1</sub> | 15 | _ | ns | _ | | Read data setup time 2 | t <sub>RDS2</sub> | 15 | _ | ns | _ | | Read data hold time 1 | t <sub>RDH1</sub> | 0 | _ | ns | _ | | Read data hold time 2 | t <sub>RDH2</sub> | 0 | _ | ns | _ | | Read data access time 1 | T <sub>AC1</sub> * | _ | $1.0 \times t_{cyc} - 20$ | ns | <del>-</del> | | Read data access time 2 | T <sub>AC2</sub> | _ | $1.5 \times t_{cyc} - 20$ | ns | <del>-</del> | | Read data access time 3 | T <sub>AC3</sub> * | _ | $2.0 \times t_{cyc} - 20$ | ns | _ | | Read data access time 4 | T <sub>AC4</sub> | _ | $2.5 \times t_{cyc} - 20$ | ns | _ | | Read data access time 5 | T <sub>AC5</sub> | _ | $1.0 \times t_{cyc} - 20$ | ns | <del>-</del> | | Read data access time 6 | T <sub>AC6</sub> | _ | $2.0 \times t_{\text{cyc}} - 20$ | ns | <del>-</del> | | Read data access time 7 | T <sub>AC7</sub> * | _ | $4.0 \times t_{\text{cyc}} - 20$ | ns | <del>-</del> | | Read data access time 8* | T <sub>AC8</sub> | _ | $3.0 \times t_{cyc} - 20$ | ns | _ | | Address read data access time 1 | T <sub>AA1</sub> | _ | $1.0 \times t_{cyc} - 20$ | ns | <del>-</del> | | Address read data access time 2 | T <sub>AA2</sub> | _ | $1.5 \times t_{\text{cyc}} - 20$ | ns | _ | | Address read data access time 3 | T <sub>AA3</sub> | _ | $2.0 \times t_{cyc} - 20$ | ns | _ | | Address read data access time 4 | T <sub>AA4</sub> | _ | $2.5 \times t_{\text{cyc}} - 20$ | ns | _ | | Address read data access time 5 | T <sub>AA5</sub> | _ | $3.0 \times t_{\text{cyc}} - 20$ | ns | _ | Note: \* Not supported by the H8S/2376. # Table 26.8 Bus Timing (2) Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 33 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test Conditions | |--------------------------------|--------------------|----------------------------------|------|------|-------------------| | WR delay time 1 | t <sub>WRD1</sub> | _ | 15 | ns | Figures 26.7 to | | WR delay time 2 | t <sub>WRD2</sub> | _ | 15 | ns | <del></del> 26.22 | | WR pulse width 1 | t <sub>WSW1</sub> | $1.0 \times t_{\text{cyc}} - 13$ | _ | ns | <del>_</del> | | WR pulse width 2 | t <sub>WSW2</sub> | $1.5 \times t_{cyc} - 13$ | _ | ns | <del>_</del> | | Write data delay time | t <sub>WDD</sub> | | 20 | ns | <del>_</del> | | Write data setup time 1 | t <sub>WDS1</sub> | $0.5 \times t_{cyc} - 15$ | _ | ns | _ | | Write data setup time 2 | t <sub>WDS2</sub> | $1.0 \times t_{cyc} - 15$ | _ | ns | _ | | Write data setup time 3 | t <sub>WDS3</sub> | $1.5 \times t_{\text{cyc}} - 15$ | _ | ns | <del>_</del> | | Write data hold time 1 | t <sub>WDH1</sub> | $0.5 \times t_{cyc} - 8$ | _ | ns | <del>_</del> | | Write data hold time 2* | t <sub>WDH2</sub> | $1.0 imes t_{cyc} - 8$ | _ | ns | | | Write data hold time 3 | t <sub>WDH3</sub> | $1.5 \times t_{\text{cyc}} - 8$ | _ | ns | <del>_</del> | | Write command setup time 1* | t <sub>WCS1</sub> | $0.5 \times t_{cyc} - 10$ | _ | ns | <del>_</del> | | Write command setup time 2* | t <sub>WCS2</sub> | $1.0 \times t_{cyc} - 10$ | _ | ns | <del>_</del> | | Write command hold time 1* | t <sub>WCH1</sub> | $0.5 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | Write command hold time 2* | t <sub>WCH2</sub> | $1.0 \times t_{cyc} - 10$ | _ | ns | <del>_</del> | | Read command setup time 1* | t <sub>RCS1</sub> | $1.5 \times t_{cyc} - 10$ | _ | ns | _ | | Read command setup time 2* | t <sub>RCS2</sub> | $2.0 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | Read command hold time* | t <sub>RCH</sub> | $0.5 \times t_{cyc} - 10$ | _ | ns | _ | | CAS delay time 1* | t <sub>CASD1</sub> | _ | 15 | ns | _ | | CAS delay time 2* | t <sub>CASD2</sub> | _ | 15 | ns | _ | | CAS setup time 1* | t <sub>CSR1</sub> | $0.5 \times t_{cyc} - 10$ | _ | ns | <del>_</del> | | CAS setup time 2* | t <sub>CSR2</sub> | $1.5 \times t_{cyc} - 10$ | _ | ns | <del>_</del> | | CAS pulse width 1* | t <sub>CASW1</sub> | $1.0 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | CAS pulse width 2* | t <sub>CASW2</sub> | $1.5 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | CAS precharge time 1* | t <sub>CPW1</sub> | $1.0 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | CAS precharge time 2* | t <sub>CPW2</sub> | $1.5 \times t_{cyc} - 20$ | _ | ns | _ | | OE delay time 1* | t <sub>OED1</sub> | _ | 15 | ns | <del>_</del> | | OE delay time 2* | t <sub>OED2</sub> | _ | 15 | ns | <del>_</del> | | Precharge time 1* | t <sub>PCH1</sub> | $1.0 \times t_{\text{cyc}} - 20$ | _ | ns | <del>_</del> | | Precharge time 2* | t <sub>PCH2</sub> | $1.5 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | Self-refresh precharge time 1* | t <sub>RPS1</sub> | $2.5 \times t_{\text{cyc}} - 20$ | _ | ns | Figures 26.21 and | | Self-refresh precharge time 2* | t <sub>RPS2</sub> | $3.0 \times t_{\text{cyc}} - 20$ | _ | ns | <del></del> 26.22 | | Item | Symbol | Min. | Max. | Unit | Test Conditions | |--------------------------|--------------------|------|------|------|-------------------------| | WAIT setup time | t <sub>WTS</sub> | 25 | _ | ns | Figures 26.9 and | | WAIT hold time | t <sub>WTH</sub> | 5 | | ns | 26.15 | | BREQ setup time | t <sub>BREQS</sub> | 30 | _ | ns | Figure 26.23 | | BACK delay time | t <sub>BACD</sub> | _ | 15 | ns | _ | | Bus floating time | t <sub>BZD</sub> | _ | 40 | ns | _ | | BREQO delay time | t <sub>BRQOD</sub> | _ | 25 | ns | Figure 26.24 | | Address delay time 2* | t <sub>AD2</sub> | _ | 16.5 | ns | Figure 26.25 | | CS delay time 4* | t <sub>CSD4</sub> | _ | 16.5 | ns | Figure 26.25 | | DQM delay time* | t <sub>DQMD</sub> | _ | 16.5 | ns | Figure 26.25 | | CKE delay time* | t <sub>CKED</sub> | _ | 16.5 | ns | Figures 26.26 and 26.27 | | Read data setup time 3* | t <sub>RDS3</sub> | 15 | _ | ns | Figure 26.25 | | Read data hold time 3* | t <sub>RDH3</sub> | 0 | | ns | Figure 26.25 | | Write data delay time 2* | t <sub>WDD</sub> | _ | 31.5 | ns | Figure 26.25 | | Write data hold time 4* | t <sub>WDH4</sub> | 2 | _ | ns | Figure 26.25 | Note: \* Not supported by the H8S/2376. # (4) DMAC and EXDMAC Timing Note: The EXDMAC and DMAC are not supported by the H8S/2376. # Table 26.9 DMAC and EXDMAC Timing Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 33 MHz, $T_a = -20^{\circ}$ C to $+75^{\circ}$ C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test Conditions | |---------------------|---------------------|------|------|---------|-------------------------| | DREQ setup time | t <sub>DRQS</sub> | 25 | _ | ns | Figure 26.31 | | DREQ hold time | t <sub>DRQH</sub> | 10 | _ | <u></u> | | | TEND delay time | t <sub>TED</sub> | _ | 18 | ns | Figure 26.30 | | DACK delay time 1 | t <sub>DACD1</sub> | _ | 18 | <u></u> | Figures 26.28 and 26.29 | | DACK delay time 2 | t <sub>DACD2</sub> | _ | 18 | | | | EDREQ setup time* | t <sub>EDRQS</sub> | 25 | _ | ns | Figure 26.31 | | EDREQ hold time* | t <sub>EDRQH</sub> | 10 | _ | <u></u> | | | ETEND delay time* | t <sub>ETED</sub> | _ | 18 | ns | Figure 26.30 | | EDACK delay time 1* | t <sub>EDACD1</sub> | _ | 18 | <u></u> | Figures 26.28 and 26.29 | | EDACK delay time 2* | t <sub>EDACD2</sub> | _ | 18 | | | | EDRAK delay time* | t <sub>EDRKD</sub> | _ | 18 | ns | Figure 26.32 | Note: \* Not supported by the H8S/2375R, H8S/2375, H8S/2373R, and H8S/2373. # (5) Timing of On-Chip Peripheral Modules ## Table 26.10 Timing of On-Chip Peripheral Modules Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8 \text{ MHz}$ to 33 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}$ C to +85°C (wide-range specifications) | Item | | | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |-------------|-----------------------------------------------------------------|---------------------------|--------------------|------|------|-------------------|------------------------| | I/O ports | Output data | delay time | t <sub>PWD</sub> | _ | 40 | ns | Figure 26.33 | | | Input data so | etup time | t <sub>PRS</sub> | 25 | _ | ns | _ | | | Input data h | old time | t <sub>PRH</sub> | 25 | _ | ns | _ | | PPG* | Pulse output | t delay time | t <sub>POD</sub> | _ | 40 | ns | Figure 26.34 | | TPU | Timer outpu | t delay time | t <sub>TOCD</sub> | _ | 40 | ns | Figure 26.35 | | | Timer input | setup time | t <sub>TICS</sub> | 25 | _ | ns | _ | | | Timer clock | input setup time | t <sub>TCKS</sub> | 25 | _ | ns | Figure 26.36 | | | Timer clock Single-edge pulse width specification | | t <sub>TCKWH</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | | Both-edge specification | t <sub>TCKWL</sub> | 2.5 | _ | t <sub>cyc</sub> | _ | | 8-bit timer | Timer output delay time | | t <sub>TMOD</sub> | _ | 40 | ns | Figure 26.37 | | | Timer reset input setup time | | t <sub>TMRS</sub> | 25 | _ | ns | Figure 26.39 | | | Timer clock | input setup time | t <sub>TMCS</sub> | 25 | _ | ns | Figure 26.38 | | | Timer clock pulse width | Single-edge specification | t <sub>TMCWH</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | Both-edge specification | | t <sub>TMCWL</sub> | 2.5 | _ | t <sub>cyc</sub> | _ | | WDT | Overflow ou | tput delay time | t <sub>WOVD</sub> | _ | 40 | ns | Figure 26.40 | | SCI | Input clock | Asynchronous | t <sub>Scyc</sub> | 4 | _ | t <sub>cyc</sub> | Figure 26.41 | | | cycle | Synchronous | _ | 6 | _ | | _ | | | Input clock p | oulse width | t <sub>SCKW</sub> | 0.4 | 0.6 | t <sub>Scyc</sub> | _ | | | Input clock r | ising time | t <sub>SCKr</sub> | _ | 1.5 | t <sub>cyc</sub> | _ | | | Input clock f | alling time | t <sub>SCKf</sub> | _ | 1.5 | <del></del> | | | | Transmit data delay time Receive data setup time (synchronous) | | t <sub>TXD</sub> | _ | 40 | ns | Figure 26.42 | | | | | t <sub>RXS</sub> | 40 | _ | ns | _ | | | Receive data<br>(synchronou | | t <sub>RXH</sub> | 40 | _ | ns | _ | Note: \* Not supported by the H8S/2376. | Item | | Symbol | Min. | Max. | Unit | Test Conditions | |------------------|---------------------------------------------|-------------------|---------------------------|--------------------|------|-----------------| | A/D<br>converter | Trigger input setup time | t <sub>TRGS</sub> | 30 | _ | ns | Figure 26.43 | | IIC2 | SCL input cycle time | t <sub>SCL</sub> | 12 t <sub>CYC</sub> + 600 | _ | ns | Figure 26.44 | | | SCL input high pulse width | t <sub>SCLH</sub> | 3 t <sub>CYC</sub> + 300 | _ | ns | _ | | | SCL input low pulse width | t <sub>SCLL</sub> | 5 t <sub>CYC</sub> + 300 | _ | ns | _ | | | SCL, SDA Input falling time | t <sub>Sf</sub> | _ | 300 | ns | _ | | | SCL, SDA Input spike pulse removal time | t <sub>SP</sub> | _ | 1 t <sub>CYC</sub> | ns | <del>-</del> | | | SDA input bus free time | t <sub>BUF</sub> | 5 t <sub>CYC</sub> | _ | ns | _ | | | Start condition input hold time | t <sub>STAH</sub> | 3 t <sub>CYC</sub> | _ | ns | _ | | | Retransmit start condition input setup time | t <sub>STAS</sub> | 3 t <sub>CYC</sub> | _ | ns | <del>-</del> | | | Stop condition input setup time | t <sub>STOS</sub> | 1 t <sub>CYC</sub> +20 | _ | ns | _ | | | Data input setup time | t <sub>SDAS</sub> | 0 | _ | ns | _ | | | Data input hold time | t <sub>SDAH</sub> | 0 | _ | ns | _ | | | SCL, SDA capacitive load | Cb | _ | 400 | pF | _ | | | SCL, SDA falling time | t <sub>Sf</sub> | _ | 300 | ns | _ | #### 26.1.4 A/D Conversion Characteristics #### Table 26.11 A/D Conversion Characteristics Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 33 MHz, $T_a = -20^{\circ}$ C to $+75^{\circ}$ C (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Min. | Тур. | Max. | Unit | | |-------------------------------------|------|------|------|------|--| | Resolution | 10 | 10 | 10 | Bit | | | Conversion time | 8.1 | _ | _ | μs | | | Analog input capacitance | _ | _ | 20 | pF | | | Permissible signal source impedance | _ | _ | 5 | kΩ | | | Nonlinearity error | _ | _ | ±5.5 | LSB | | | Offset error | _ | _ | ±5.5 | LSB | | | Full-scale error | _ | _ | ±5.5 | LSB | | | Quantization error | _ | _ | ±0.5 | LSB | | | Absolute accuracy | _ | _ | ±6.0 | LSB | | #### 26.1.5 D/A Conversion Characteristics #### Table 26.12 D/A Conversion Characteristics Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 33 MHz, $T_a = -20^{\circ}$ C to $+75^{\circ}$ C (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|------|------|------|------|-----------------------------| | Resolution | 8 | 8 | 8 | Bit | | | Conversion time | _ | _ | 10 | μs | 20 pF capacitive load | | Absolute accuracy | _ | ±2.0 | ±3.0 | LSB | 2 M $\Omega$ resistive load | | | _ | _ | ±2.0 | LSB | 4 M $\Omega$ resistive load | ## **26.1.6** Flash Memory Characteristics ## Table 26.13 Flash Memory Characteristics (0.35-µm F-ZTAT Version) Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $T_a = 0^{\circ}\text{C}$ to 75°C (program/erase operating temperature range: regular specifications), $T_a = 0^{\circ}\text{C}$ to 85°C (program/erase operating temperature range: wide-range specifications) | Item | | Syn | nbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |--------------------------------------------------------------|------------------------------------------------------|-----------------|------|------|------|--------------------|------------------|----------------------------------| | Programming time* <sup>1</sup> * <sup>2</sup> * <sup>4</sup> | | t <sub>P</sub> | | _ | 10 | 200 | ms/<br>128 bytes | 3 | | Erase time*1 | *3 *6 | t <sub>E</sub> | | _ | 50 | 1000 | ms/blocks | 3 | | Rewrite times | 3 | N <sub>WE</sub> | С | _ | _ | 100 | Times | | | Programming | Wait time after<br>SWE bit setting* <sup>1</sup> | х | | 1 | _ | _ | μs | | | | Wait time after PSU bit setting*1 | у | | 50 | _ | _ | μs | | | | Wait time after | Z | z1 | _ | _ | 30 | μs | 1 ≤ n ≤ 6 | | | P bit setting* <sup>1</sup> * <sup>4</sup> | | z2 | _ | _ | 200 | μs | 7 ≤ n ≤ 1000 | | | | | z3 | _ | _ | 10 | μs | Additional program-<br>ming wait | | | Wait time after P bit clearing*1 | α | | 5 | _ | _ | μs | | | | Wait time after PSU bit clearing*1 | β | | 5 | _ | | μs | | | | Wait time after PV bit setting*1 | γ | | 4 | _ | _ | μs | | | | Wait time after<br>H'FF dummy<br>write* <sup>1</sup> | ε | | 2 | _ | _ | μs | | | | Wait time after PV bit clearing*1 | η | | 2 | _ | _ | μs | | | | Wait time after<br>SWE bit clearing* <sup>1</sup> | θ | | 100 | _ | _ | μs | | | | Maximum number of programming*1 | N | | _ | _ | 1000* <sup>5</sup> | Times | | | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |---------|------------------------------------------------------------|--------|------|------|------|-------|--------------------| | Erasing | Wait time after SWE bit setting*1 | х | 1 | _ | _ | μs | | | | Wait time after ESU bit setting*1 | у | 100 | | | μѕ | | | | Wait time after E bit setting* <sup>1</sup> * <sup>6</sup> | Z | _ | _ | 10 | μs | Erase time<br>wait | | | Wait time after E bit clearing*1 | α | 10 | _ | _ | μs | | | | Wait time after ESU bit clearing*1 | β | 10 | _ | _ | μs | | | | Wait time after EV bit setting*1 | γ | 20 | _ | _ | μs | | | | Wait time after<br>H'FF dummy<br>write* <sup>1</sup> | ε | 2 | | _ | μs | | | | Wait time after EV bit clearing*1 | η | 4 | _ | _ | μs | | | | Wait time after SWE bit clearing*1 | θ | 100 | | | μѕ | | | | Maximum number of erases*1 *6 | N | _ | _ | 100 | Times | | Notes: 1. Follow the program/erase algorithms when making the time settings. - 2. Programming time per 128 bytes. (Indicates the total time during which the P bit is set in flash memory control register 1 (FLMCR1). Does not include the program-verify time.) - 3. Time to erase one block. (Indicates the time during which the E bit is set in FLMCR1. Does not include the erase-verify time.) - 4. Maximum programming time $$t_P(max) = \sum_{i=1}^{N} wait time after P bit setting (z)$$ The maximum number of programming (N) should be set as shown below according to the actual set value of (z) so as not to exceed the maximum programming time (t<sub>P</sub>(max)). The wait time after P bit setting (z) should be changed as follows according to the number of programming (n). Number of programming (n) $$1 \le n \le 6$$ $z = 30 \ \mu s$ $7 \le n \le 1000$ $z = 200 \ \mu s$ (Additional programming) Number of programming (n) $$1 \leq n \leq 6 \hspace{1cm} z = 10 \; \mu s$$ 6. For the maximum erase time (t<sub>E</sub>(max)), the following relationship applies between the wait time after E bit setting (z) and the maximum number of erases (N): t<sub>E</sub>(max) = Wait time after E bit setting (z) × maximum number of erases (N) #### **26.1.7** Usage Note The F-ZTAT and masked ROM versions both satisfy the electrical characteristics shown in this manual, but actual electrical characteristic values, operating margins, noise margins, and other properties may vary due to differences in manufacturing process, on-chip ROM, layout patterns, and so on. When system evaluation testing is carried out using the F-ZTAT version, the same evaluation testing should also be conducted for the masked ROM version when changing over to that version. # 26.2 Electrical Characteristics for H8S/2378 and H8S/2378R # **26.2.1** Absolute Maximum Ratings Table 26.1 lists the absolute maximum ratings. **Table 26.14 Absolute Maximum Ratings** | Item | Symbol | Value | Unit | |--------------------------------------|------------------|----------------------------------------|------| | Power supply voltage | V <sub>CC</sub> | -0.3 to +4.3 | V | | | $PLLV_CC$ | | | | Input voltage (except ports 4 and 9) | V <sub>in</sub> | -0.3 to V <sub>CC</sub> +0.3 | V | | Input voltage (ports 4 and 9) | V <sub>in</sub> | -0.3 to AV <sub>CC</sub> +0.3 | V | | Reference power supply voltage | V <sub>ref</sub> | -0.3 to AV <sub>CC</sub> +0.3 | V | | Analog power supply voltage | AVcc | -0.3 to +4.0 | V | | Analog input voltage | V <sub>AN</sub> | -0.3 to AV <sub>CC</sub> +0.3 | V | | Operating temperature | Topr | Regular specifications:<br>-20 to +75* | °C | | | | Wide-range specifications: –40 to +85* | °C | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | Caution: Permanent damage to the LSI may result if absolute maximum ratings are exceeded. Note: $\ \ ^*$ Ranges of operating temperature when flash memory is programmed/erased: Regular specifications: 0 to +75°C Wide-range specifications: 0 to +85°C #### 26.2.2 DC Characteristics ## Table 26.15 DC Characteristics Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \ V^{*1}$ , $T_a = -20^{\circ}C$ to $+75^{\circ}C$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |-----------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------|------------|------------------------|------|--------------------------| | Schmitt | Port 1, port 2, | VT <sup>-</sup> | $V_{CC} \times 0.2$ | - / | - ( | ٧ | | | trigger input voltage | P50 to P53* <sup>2</sup> , port 6* <sup>2</sup> , port 8* <sup>2</sup> , | VT <sup>+</sup> | _ | -1 | $V_{CC} \times 0.7$ | V | - | | voltage | PA4 to PA7* <sup>2</sup> ,<br>PF1* <sup>2</sup> , PF2* <sup>2</sup> ,<br>PH2* <sup>2</sup> , PH3* <sup>2</sup> | VT <sup>+</sup> – VT <sup>-</sup> | V <sub>CC</sub> × 0.07 | _ | | V | - | | Input high voltage | STBY,<br>MD2 to MD0 | V <sub>IH</sub> | $V_{CC} \times 0.9$ | - | V <sub>CC</sub> + 0.3 | V | | | | RES, NMI, FWE | _ | $V_{CC} \times 0.9$ | | V <sub>CC</sub> + 0.3 | V | - | | | EXTAL | | $V_{CC} \times 0.7$ | <b>)</b> — | V <sub>CC</sub> + 0.3 | V | _ | | | Port 3,<br>P50 to P53* <sup>3</sup> ,<br>ports 6 and 8* <sup>3</sup> ,<br>ports A to H* <sup>3</sup> | | 2.2 | _ | V <sub>CC</sub> + 0.3 | V | | | | Port 4, Port 9 | | 2.2 | _ | AV <sub>CC</sub> + 0.3 | V | - | | Input low voltage | RES, STBY,<br>MD2 to MD0,<br>EMLE | V <sub>IL</sub> | -0.3 | _ | V <sub>CC</sub> × 0.1 | V | | | | NMI, EXTAL | _ | -0.3 | _ | $V_{CC} \times 0.2$ | V | - | | | Ports 3 to 6,<br>Port 8,<br>ports A to H* <sup>3</sup> ,<br>port 9 | _ | -0.3 | _ | V <sub>CC</sub> × 0.2 | V | - | | Output high | All output pins | V <sub>OH</sub> | V <sub>CC</sub> - 0.5 | _ | _ | V | $I_{OH} = -200 \ \mu A$ | | voltage | | | V <sub>CC</sub> – 1.0 | | | V | $I_{OH} = -1 \text{ mA}$ | | Output low voltage | All output pins | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | Notes: 1. When the A/D and D/A converters are not used, the AV<sub>CC</sub>, V<sub>ref</sub>, and AV<sub>SS</sub> pins should not be open. Connect the AV<sub>CC</sub> and V<sub>ref</sub> pins to V<sub>CC</sub>, and the AV<sub>SS</sub> pin to V<sub>SS</sub>. - 2. When used as IRQ0 to IRQ15. - 3. When used as other than IRQ0 to IRQ15. #### **Table 26.16 DC Characteristics** Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}^{*1}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |-----------------------------------------|----------------------------------------------------------------|------------------|------|-------------|------|------|--------------------------------------------------------| | Input<br>leakage | RES | I <sub>in</sub> | _ | _ | 10.0 | μΑ | $V_{in} = 0.5 \text{ to}$<br>$V_{CC} - 0.5 \text{ V}$ | | current | STBY, NMI,<br>MD2 to MD0 | - | _ | - | 1.0 | μΑ | - | | · | Port 4, Port 9 | - | _ | = | 1.0 | μΑ | $V_{in} = 0.5 \text{ to}$<br>$AV_{CC} - 0.5 \text{ V}$ | | Three-state leakage current (off state) | Ports 1 to 3,<br>P50 to P53,<br>ports 6 and 8,<br>ports A to H | I <sub>TSI</sub> | - | | 1.0 | μΑ | $V_{in} = 0.5 \text{ to}$ $V_{CC} - 0.5 \text{ V}$ | | Input pull-up<br>MOS | Ports A to E | -l <sub>p</sub> | 10 | 7 | 300 | μΑ | V <sub>CC</sub> = 3.0 to<br>3.6 V | | current | | | | | | | $V_{in} = 0 \ V$ | | Input | RES | Cin | _ | _ | 30 | pF | $V_{in} = 0 \ V$ | | capacitance | NMI | | _ | _ | 30 | pF | f = 1 MHz | | | All input pins<br>except RES<br>and NMI | | _ | _ | 15 | pF | T <sub>a</sub> = 25°C | | Current | Normal operation | Icc*4 | _ | 40 (3.3 V) | 60 | mA | f = 33 MHz | | consump-<br>tion* <sup>2</sup> | Sleep mode | | _ | 20 (3.3 V) | 40 | mA | f = 33 MHz | | tion | Standby mode*3 | =' | _ | 5 | 20 | μΑ | T <sub>a</sub> ≤ 50°C | | | | | _ | _ | 80 | μΑ | 50°C < T <sub>a</sub> | | Analog power | During A/D and D/A conversion | Alcc | _ | 0.5 (3.0 V) | 2.0 | mA | | | supply<br>current | Idle | - | _ | 0.01 | 5.0 | μΑ | | | Reference power | During A/D and D/A conversion | Al <sub>CC</sub> | _ | 3.0 (3.0 V) | 6.0 | mA | | | supply<br>current | Idle | <del>-</del> | _ | 0.01 | 5.0 | μΑ | | | RAM standby | y voltage | $V_{RAM}$ | 2.5 | | | V | | - Notes: 1. When the A/D and D/A converters are not used, the AV<sub>CC</sub>, V<sub>ref</sub>, and AV<sub>SS</sub> pins should not be open. Connect the AV<sub>CC</sub> and V<sub>ref</sub> pins to V<sub>CC</sub>, and the AV<sub>SS</sub> pin to V<sub>SS</sub>. - 2. Current consumption values are for $V_{IH}min = V_{CC} 0.2 \text{ V}$ and $V_{IL}max = 0.2 \text{ V}$ with all output pins unloaded and all input pull-up MOSs in the off state. - 3. The values are for $V_{RAM} \le V_{CC} < 3.0 \text{ V}$ , $V_{IH} \text{min} = V_{CC} \times 0.9$ , and $V_{IL} \text{max} = 0.3 \text{ V}$ . - 4. I<sub>CC</sub> depends on V<sub>CC</sub> and f as follows: $$I_{CC}$$ max = 15 (mA) + 0.37 (mA/(MHz × V)) × $V_{CC}$ × f (normal operation) $$I_{CC}$$ max = 15 (mA) + 0.20 (mA/(MHz × V)) × $V_{CC}$ × f (sleep mode) # **Table 26.17 Permissible Output Currents** Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V*}, T_a = -20^{\circ}\text{C to } +75^{\circ}\text{C (regular specifications)},$ $T_a = -40^{\circ}$ C to +85°C (wide-range specifications) | Item | | Symbol | Min. | Тур. | Max. | Unit | |-------------------------------------------|--------------------------|-------------------|------|------|------|------| | Permissible output low current (per pin) | All output pins | I <sub>OL</sub> | | | 2.0 | mA | | Permissible output low current (total) | Total of all output pins | $\Sigma I_{OL}$ | _ | _ | 80 | mA | | Permissible output high current (per pin) | All output pins | -Іон | | _ | 2.0 | mA | | Permissible output high current (total) | Total of all output pins | Σ-I <sub>OH</sub> | _ | | 40 | mA | Caution: To protect the LSI's reliability, do not exceed the output current values in table 26.17. Note: \*When the A/D and D/A converters are not used, do not leave the $AV_{CC}$ , $V_{ref}$ , and $AV_{SS}$ pins should not be open. Connect the $AV_{CC}$ and $V_{ref}$ pins to $V_{CC}$ , and the $AV_{SS}$ pin to $V_{SS}$ . #### 26.2.3 AC Characteristics The clock, control signal, bus, DMAC, EXDMAC, and on-chip peripheral function timings are shown below. The measurement conditions of the AC characteristics are shown in figure 26.1. ## (1) Clock Timing ## **Table 26.18 Clock Timing** Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 34 MHz, $T_a = -20^{\circ}$ C to $+75^{\circ}$ C (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |------------------------------------------------------|-------------------|-------------------------|--------------------------|------|------------------------| | Clock cycle time | t <sub>cyc</sub> | 29.4 | 125 | ns | Figure 26.2 | | Clock pulse high width | t <sub>CH</sub> | 9 | | ns | Figure 26.2 | | Clock pulse low width | t <sub>CL</sub> | 9 | _ | ns | <del>_</del> | | Clock rising time | t <sub>Cr</sub> | | 5 | ns | <del>_</del> | | Clock falling time | t <sub>Cf</sub> | - | 5 | ns | <del>_</del> | | Reset oscillation settling time (crystal) | tosc1 | 10 | _ | ms | Figure 26.4(1) | | Software standby oscillation settling time (crystal) | t <sub>OSC2</sub> | 10 | _ | ms | Figure 26.4(2) | | External clock output delay settling time | t <sub>DEXT</sub> | 1 | _ | ms | Figure 26.4(1) | | Clock phase difference* | t <sub>cdif</sub> | $1/4 imes t_{cyc} - 3$ | $1/4 \times t_{cyc} + 3$ | ns | Figure 26.3 | | Clock pulse high width (SDRAMφ)* | tsdch | 9 | _ | ns | Figure 26.3 | | Clock pulse low width (SDRAMφ)* | t <sub>SDCL</sub> | 9 | _ | ns | Figure 26.3 | | Clock rising time (SDRAMφ)* | t <sub>sdcr</sub> | _ | 5 | ns | Figure 26.3 | | Clock falling time (SDRAMφ)* | t <sub>sdcf</sub> | _ | 5 | ns | Figure 26.3 | Note: \* Not supported by the H8S/2378 Group. # (2) Control Signal Timing # **Table 26.19 Control Signal Timing** Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 34 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40^{\circ}C$ to $+85^{\circ}C$ (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test Conditions | |----------------------------------------------------------|-------------------|------|------|------------------|-----------------| | RES setup time | t <sub>RESS</sub> | 200 | _ | ns | Figure 26.5 | | RES pulse width | t <sub>RESW</sub> | 20 | | t <sub>cyc</sub> | | | NMI setup time | t <sub>NMIS</sub> | 150 | + | ns | Figure 26.6 | | NMI hold time | t <sub>NMIH</sub> | 10 | | | | | NMI pulse width (in recovery from software standby mode) | t <sub>NMIW</sub> | 200 | - | _ | | | IRQ setup time | t <sub>IRQS</sub> | 150 | - | ns | _ | | IRQ hold time | t <sub>IRQH</sub> | 10 | _ | _ | | | IRQ pulse width (in recovery from software standby mode) | t <sub>IRQW</sub> | 200 | | | | ## (3) Bus Timing ## Table 26.20 Bus Timing (1) Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 34 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40^{\circ}$ C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test Conditions | |-------------------------|--------------------|----------------------------------|----------------------------------|------|---------------------------| | Address delay time | $T_{AD}$ | _ | 20 | ns | Figures 26.7 to | | Address setup time 1 | T <sub>AS1</sub> | $0.5 \times t_{\text{cyc}} - 13$ | _ | ns | <del>-</del> 26.20, 26.25 | | Address setup time 2 | T <sub>AS2</sub> | $1.0 \times t_{\text{cyc}} - 13$ | 7 | ns | _ | | Address setup time 3 | T <sub>AS3</sub> | $1.5 \times t_{cyc} - 13$ | 4 | ns | _ | | Address setup time 4 | T <sub>AS4</sub> | $2.0 \times t_{\text{cyc}} - 13$ | _ | ns | _ | | Address hold time 1 | T <sub>AH1</sub> | $0.5 \times t_{\text{cyc}} - 8$ | | ns | _ | | Address hold time 2 | T <sub>AH2</sub> | $1.0 \times t_{cyc} - 8$ | _ | ns | _ | | Address hold time 3 | T <sub>AH3</sub> | $1.5 \times t_{cyc} - 8$ | _ | ns | _ | | CS delay time 1 | t <sub>CSD1</sub> | - | 15 | ns | _ | | CS delay time 2 | t <sub>CSD2</sub> | | 15 | ns | _ | | CS delay time 3 | t <sub>CSD3</sub> | - | 20 | ns | _ | | AS delay time | T <sub>ASD</sub> | - | 15 | ns | _ | | RD delay time 1 | t <sub>RSD1</sub> | _ | 15 | ns | _ | | RD delay time 2 | t <sub>RSD2</sub> | <u> </u> | 15 | ns | _ | | Read data setup time 1 | t <sub>RDS1</sub> | 15 | _ | ns | _ | | Read data setup time 2 | t <sub>RDS2</sub> | 15 | _ | ns | _ | | Read data hold time 1 | t <sub>RDH1</sub> | 0 | <u> </u> | ns | _ | | Read data hold time 2 | t <sub>RDH2</sub> | 0 | _ | ns | _ | | Read data access time 1 | T <sub>AC1</sub> * | _ | $1.0 \times t_{\text{cyc}} - 25$ | ns | _ | | Read data access time 2 | T <sub>AC2</sub> | _ | $1.5 \times t_{\text{cyc}} - 25$ | ns | _ | | Read data access time 3 | T <sub>AC3</sub> * | _ | $2.0\times t_{\text{cyc}}-25$ | ns | _ | | Read data access time 4 | T <sub>AC4</sub> | _ | $2.5 \times t_{\text{cyc}} - 25$ | ns | _ | | Read data access time 5 | T <sub>AC5</sub> | _ | $1.0 \times t_{\text{cyc}} - 25$ | ns | _ | | Read data access time 6 | T <sub>AC6</sub> | _ | $2.0\times t_{\text{cyc}}-25$ | ns | _ | | Read data access time 7 | T <sub>AC7</sub> * | _ | $4.0\times t_{\text{cyc}}-25$ | ns | _ | | Read data access time 8 | T <sub>AC8</sub> | | $3.0 \times t_{\text{cyc}} - 25$ | ns | | | Item | Symbol | Min. | Max. | Unit | Test Conditions | |---------------------------------|------------------|------|----------------------------------|------|--------------------------| | Address read data access time 1 | T <sub>AA1</sub> | _ | $1.0 \times t_{\text{cyc}} - 25$ | ns | Figures 26.7 to | | Address read data access time 2 | T <sub>AA2</sub> | _ | $1.5 \times t_{\text{cyc}} - 25$ | ns | <del></del> 26.20, 26.25 | | Address read data access time 3 | T <sub>AA3</sub> | _ | $2.0\times t_{cyc}-25$ | ns | | | Address read data access time 4 | T <sub>AA4</sub> | _ | $2.5 \times t_{\text{cyc}} - 25$ | ns | | | Address read data access time 5 | T <sub>AA5</sub> | _ | $3.0 \times t_{\text{cyc}} - 25$ | ns | | ## Table 26.21 Bus Timing (2) Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $\phi = 8 \text{ MHz}$ to 34 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test Conditions | |-------------------------------|--------------------|----------------------------------|---------------|------|--------------------| | WR delay time 1 | t <sub>WRD1</sub> | _ | 15 | ns | Figures 26.7 to | | WR delay time 2 | t <sub>WRD2</sub> | _ | 15 | ns | <sup>-</sup> 26.20 | | WR pulse width 1 | t <sub>WSW1</sub> | $1.0 imes t_{cyc} - 13$ | | ns | | | WR pulse width 2 | t <sub>WSW2</sub> | $1.5 \times t_{\text{cyc}} - 13$ | 7 | ns | _ | | Write data delay time | t <sub>WDD</sub> | _ | 23 | ns | _ | | Write data setup time 1 | t <sub>WDS1</sub> | $0.5 \times t_{cyc} - 15$ | _ | ns | <del>-</del> | | Write data setup time 2 | t <sub>WDS2</sub> | $1.0 \times t_{cyc} - 15$ | _ | ns | <del>-</del> | | Write data setup time 3 | t <sub>WDS3</sub> | $1.5 \times t_{cyc} - 15$ | | ns | _ | | Write data hold time 1 | t <sub>WDH1</sub> | $0.5 \times t_{\text{cyc}} - 13$ | $\rightarrow$ | ns | _ | | Write data hold time 2 | t <sub>WDH2</sub> | $1.0 \times t_{\text{cyc}} - 13$ | _ | ns | _ | | Write data hold time 3 | t <sub>WDH3</sub> | $1.5 \times t_{cyc} - 13$ | _ | ns | _ | | Write command setup time 1 | t <sub>WCS1</sub> | $0.5 \times t_{cyc} - 10$ | _ | ns | _ | | Write command setup time 2 | t <sub>WCS2</sub> | $1.0 \times t_{cyc} - 10$ | _ | ns | _ | | Write command hold time 1 | t <sub>WCH1</sub> | $0.5 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | Write command hold time 2 | t <sub>WCH2</sub> | $1.0 \times t_{cyc} - 10$ | _ | ns | _ | | Read command setup time 1 | t <sub>RCS1</sub> | $1.5 \times t_{cyc} - 10$ | _ | ns | _ | | Read command setup time 2 | t <sub>RCS2</sub> | $2.0 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | Read command hold time | t <sub>RCH</sub> | $0.5 \times t_{cyc} - 10$ | _ | ns | _ | | CAS delay time 1 | t <sub>CASD1</sub> | _ | 15 | ns | _ | | CAS delay time 2 | t <sub>CASD2</sub> | _ | 15 | ns | _ | | CAS setup time 1 | t <sub>CSR1</sub> | $0.5 \times t_{\text{cyc}} - 10$ | _ | ns | _ | | CAS setup time 2 | t <sub>CSR2</sub> | $1.5 \times t_{cyc} - 10$ | _ | ns | _ | | CAS pulse width 1 | t <sub>CASW1</sub> | $1.0 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | CAS pulse width 2 | t <sub>CASW2</sub> | $1.5 \times t_{cyc} - 20$ | _ | ns | _ | | CAS precharge time 1 | t <sub>CPW1</sub> | $1.0 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | CAS precharge time 2 | t <sub>CPW2</sub> | $1.5 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | OE delay time 1 | t <sub>OED1</sub> | _ | 15 | ns | _ | | OE delay time 2 | t <sub>OED2</sub> | _ | 15 | ns | _ | | Precharge time 1 | t <sub>PCH1</sub> | $1.0\times t_{\text{cyc}}-20$ | _ | ns | _ | | Precharge time 2 | t <sub>PCH2</sub> | $1.5 \times t_{\text{cyc}} - 20$ | _ | ns | _ | | Self-refresh precharge time 1 | t <sub>RPS1</sub> | $2.5 \times t_{\text{cyc}} - 20$ | _ | ns | Figures 26.21 and | | Self-refresh precharge time 2 | t <sub>RPS2</sub> | $3.0 \times t_{\text{cyc}} - 20$ | _ | ns | <del>-</del> 26.22 | | Item | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |--------------------------|--------------------|------|------|------|-------------------------| | WAIT setup time | t <sub>WTS</sub> | 25 | _ | ns | Figures 26.9 and | | WAIT hold time | t <sub>WTH</sub> | 5 | _ | ns | 26.15 | | BREQ setup time | t <sub>BREQS</sub> | 30 | _ | ns | Figure 26.23 | | BACK delay time | t <sub>BACD</sub> | _ | 15 | ns | | | Bus floating time | t <sub>BZD</sub> | _ | 40 | ns | | | BREQO delay time | t <sub>BRQOD</sub> | _ | 25 | ns | Figure 26.24 | | Address delay time 2* | t <sub>AD2</sub> | _ | 16.5 | ns | Figure 26.25 | | CS delay time 4* | t <sub>CSD4</sub> | _ | 16.5 | ns | Figure 26.25 | | DQM delay time* | t <sub>DQMD</sub> | _ | 16.5 | ns | Figure 26.25 | | CKE delay time* | t <sub>CKED</sub> | | 16.5 | ns | Figures 26.26 and 26.27 | | Read data setup time 3* | t <sub>RDS3</sub> | 15 | A -\ | ns | Figure 26.25 | | Read data hold time 3* | t <sub>RDH3</sub> | 0 | _ | ns | Figure 26.25 | | Write data delay time 2* | t <sub>WDD</sub> | -/ | 31.5 | ns | Figure 26.25 | | Write data hold time 4* | $t_{\text{WDH4}}$ | 2 | | ns | Figure 26.25 | Note: \* Not supported by the H8S/2378 Group. ## (4) DMAC and EXDMAC Timing ## Table 26.22 DMAC and EXDMAC Timing Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 34 MHz, $T_a = -20^{\circ}$ C to $+75^{\circ}$ C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min. | Max. | Unit | Test Conditions | |--------------------|---------------------|------|------|------|-------------------------| | DREQ setup time | t <sub>DRQS</sub> | 25 | _ | ns | Figure 26.31 | | DREQ hold time | t <sub>DRQH</sub> | 10 | _ | | | | TEND delay time | t <sub>TED</sub> | _ | 18 | ns | Figure 26.30 | | DACK delay time 1 | t <sub>DACD1</sub> | _ | 18 | | Figures 26.28 and 26.29 | | DACK delay time 2 | t <sub>DACD2</sub> | _ | 18 | | | | EDREQ setup time | t <sub>EDRQS</sub> | 25 | _ | ns | Figure 26.31 | | EDREQ hold time | t <sub>EDRQH</sub> | 10 | _ | | | | ETEND delay time | t <sub>ETED</sub> | _ | 18 | ns | Figure 26.30 | | EDACK delay time 1 | t <sub>EDACD1</sub> | _ | 18 | | Figure 26.28 and 26.29 | | EDACK delay time 2 | t <sub>EDACD2</sub> | _ | 18 | | | | EDRAK delay time | t <sub>EDRKD</sub> | | 18 | ns | Figure 26.32 | #### (5) Timing of On-Chip Peripheral Modules #### Table 26.23 Timing of On-Chip Peripheral Modules Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8 \text{ MHz}$ to 34 MHz, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | | Symbol | Min. | Max. | Unit | <b>Test Conditions</b> | |-------------|---------------------------------------|---------------------------|--------------------|------------|-------------------|------------------|------------------------| | I/O ports | Output data delay time | | t <sub>PWD</sub> | _ | 40 | ns | Figure 26.33 | | | Input data s | Input data setup time | | 25 | | ns | | | | Input data h | old time | t <sub>PRH</sub> | 25 | - | ns | <del>_</del> | | PPG | Pulse output delay time | | t <sub>POD</sub> | $-\langle$ | 40 | ns | Figure 26.34 | | TPU | Timer outpu | t delay time | t <sub>TOCD</sub> | 4 | 40 | ns | Figure 26.35 | | | Timer input | setup time | t <sub>TICS</sub> | 25 | | ns | _ | | | Timer clock | input setup time | t <sub>TCKS</sub> | 25 | <u> </u> | ns | Figure 26.36 | | | Timer clock pulse width | Single-edge specification | t <sub>TCKWH</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | | Both-edge specification | t <sub>TCKWL</sub> | 2.5 | _ | t <sub>cyc</sub> | _ | | 8-bit timer | Timer output delay time | | t <sub>TMOD</sub> | _ | 40 | ns | Figure 26.37 | | | Timer reset input setup time | | t <sub>TMRS</sub> | 25 | _ | ns | Figure 26.39 | | | Timer clock input setup time | | t <sub>TMCS</sub> | 25 | _ | ns | Figure 26.38 | | | Timer clock pulse width | Single-edge specification | t <sub>TMCWH</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | | Both-edge specification | t <sub>TMCWL</sub> | 2.5 | _ | t <sub>cyc</sub> | _ | | WDT | Overflow ou | tput delay time | t <sub>WOVD</sub> | _ | 40 | ns | Figure 26.40 | | SCI | Input clock | Asynchronous | t <sub>Scyc</sub> | 4 | _ | t <sub>cyc</sub> | Figure 26.41 | | | cycle | Synchronous | <del>-</del> ' | 6 | _ | | <u> </u> | | | Input clock p | t <sub>SCKW</sub> | 0.4 | 0.6 | t <sub>Scyc</sub> | <u> </u> | | | | Input clock r | Input clock rising time | | | 1.5 | t <sub>cyc</sub> | | | | Input clock f | Input clock falling time | | _ | 1.5 | _ | | | | Transmit da | Transmit data delay time | | _ | 40 | ns | Figure 26.42 | | | Receive data setup time (synchronous) | | t <sub>RXS</sub> | 40 | _ | ns | _ | | | Receive dat<br>(synchronou | | t <sub>RXH</sub> | 40 | _ | ns | _ | | Item | | Symbol | Min. | Max. | Unit | Test Conditions | |------------------|---------------------------------------------|-------------------|---------------------------|--------------------|------|-----------------| | A/D<br>converter | Trigger input setup time | t <sub>TRGS</sub> | 30 | _ | ns | Figure 26.43 | | IIC2 | SCL input cycle time | t <sub>SCL</sub> | 12 t <sub>CYC</sub> + 600 | _ | ns | Figure 26.44 | | | SCL input high pulse width | t <sub>SCLH</sub> | 3 t <sub>CYC</sub> + 300 | | ns | | | | SCL input low pulse width | t <sub>SCLL</sub> | 5 t <sub>CYC</sub> + 300 | | ns | | | | SCL, SDA Input falling time | t <sub>Sf</sub> | _ | 300 | ns | | | | SCL, SDA Input spike pulse removal time | | _ | 1 t <sub>CYC</sub> | ns | | | | SDA input bus free time | t <sub>BUF</sub> | 5 t <sub>CYC</sub> | | ns | _ | | | Start condition input hold time | | 3 t <sub>CYC</sub> | _ | ns | _ | | | Retransmit start condition input setup time | t <sub>STAS</sub> | 3 t <sub>CYC</sub> | | ns | - | | | Stop condition input setup time | t <sub>STOS</sub> | 1 t <sub>CYC</sub> +20 | _ | ns | - | | | Data input setup time | t <sub>SDAS</sub> | 0 | _ | ns | _ | | | Data input hold time | t <sub>SDAH</sub> | 0 | _ | ns | _ | | | SCL, SDA capacitive load | Cb | | 400 | pF | _ | | | SCL, SDA falling time | t <sub>Sf</sub> | _ | 300 | ns | _ | #### 26.2.4 A/D Conversion Characteristics #### Table 26.24 A/D Conversion Characteristics Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 34 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Min. | Тур. | Max. | Unit | | |-------------------------------------|-------|------|------|------|--| | Resolution | 10 | 10 | 10 | Bit | | | Conversion time | 8.1 | | | μs | | | Analog input capacitance | _ | | 20 | pF | | | Permissible signal source impedance | - 🛆 | _ | 5 | kΩ | | | Nonlinearity error | _ | | ±5.5 | LSB | | | Offset error | _ | | ±5.5 | LSB | | | Full-scale error | _ | | ±5.5 | LSB | | | Quantization error | | | ±0.5 | LSB | | | Absolute accuracy | A — \ | _ | ±6.0 | LSB | | #### 26.2.5 D/A Conversion Characteristics #### Table 26.25 D/A Conversion Characteristics Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $\phi = 8$ MHz to 34 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40^{\circ}C$ to $+85^{\circ}C$ (wide-range specifications) | Item | Min. | Тур. | Max. | Unit | Test Conditions | |-------------------|------|------|------|------|------------------------------------| | Resolution | 8 | 8 | 8 | Bit | _ | | Conversion time | _ | _ | 10 | μs | 20 pF capacitive load | | Absolute accuracy | _ | ±2.0 | ±3.0 | LSB | $2 \text{ M}\Omega$ resistive load | | | _ | _ | ±2.0 | LSB | 4 MΩ resistive load | #### **26.2.6** Flash Memory Characteristics #### Table 26.26 Flash Memory Characteristics (0.18-µm F-ZTAT Version) Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{ref} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}, T_a = 0^{\circ}\text{C}$ to 75°C (Programming/Erasing Operating Temperature Range: Normal Specifications), $T_a = 0^{\circ}\text{C}$ to 85°C (Programming/Erasing Operating Temperature Range: Extended Temperature Range Specifications) | Item | Symbol | Min. | Тур. | Max. | Unit | Test<br>Conditions | |---------------------------------------------|------------------|-------------------|------|------|------------------|-----------------------| | Programming time *1 *2 *4 | t <sub>P</sub> | _ | 1 | 10 | ms/<br>128 bytes | | | Erase time *1 *2 *4 | t <sub>E</sub> | -< | 250 | 1500 | ms/<br>4 kbytes | | | | | | 500 | 4000 | ms/<br>32 kbytes | | | | | | 750 | 6500 | ms/<br>64 kbytes | | | Programming time (total) *1 *2 *4 | Σtp | - | 4 | 12 | s/512 kbytes | T <sub>a</sub> = 25°C | | Erase time (total) *1 *2 *4 | $\Sigma t_{E}$ | _ | 7 | 20 | s/512 kbytes | T <sub>a</sub> = 25°C | | Programming and erase time (total) *1 *2 *4 | $\Sigma t_{PE}$ | | 11 | 32 | s/512 kbytes | T <sub>a</sub> = 25°C | | Rewrite times | N <sub>WEC</sub> | 100* <sup>3</sup> | _ | | Times | | | Data storage time *4 | t <sub>DRP</sub> | 10 | _ | | Year | | Notes: 1. Actual programming and erase times are dependent on data characteristics. - 2. Programming and erase times do not include data transfer time. - 3. The minimum number of times for which all characteristics are guaranteed. (The guaranteed range is from 1 to the minimum number of times.) - 4. Rewrite characteristics are for the operating range including the minimum value. # **26.3** Timing Charts ## 26.3.1 Clock Timing The clock timings are shown below. Figure 26.2 System Clock Timing Figure 26.3 SDRAM Timing Figure 26.4 (1) Oscillation Settling Timing Rev. 4.00, 02/04, page 1020 of 1088 Figure 26.4 (2) Oscillation Settling Timing ## 26.3.2 Control Signal Timing The control signal timings are shown below. Figure 26.5 Reset Input Timing Figure 26.6 Interrupt Input Timing ## 26.3.3 Bus Timing The bus timings are shown below. Figure 26.7 Basic Bus Timing: Two-State Access Figure 26.8 Basic Bus Timing: Three-State Access Figure 26.9 Basic Bus Timing: Three-State Access, One Wait Figure 26.10 Basic Bus Timing: Two-State Access (CS Assertion Period Extended) $Figure~26.11~Basic~Bus~Timing:~Three-State~Access~(\overline{CS}~Assertion~Period~Extended)$ Figure 26.12 Burst ROM Access Timing: One-State Burst Access Figure 26.13 Burst ROM Access Timing: Two-State Burst Access Figure 26.14 DRAM Access Timing: Two-State Access Figure 26.15 DRAM Access Timing: Two-State Access, One Wait Figure 26.16 DRAM Access Timing: Two-State Burst Access Figure 26.17 DRAM Access Timing: Three-State Access (RAST = 1) Figure 26.18 DRAM Access Timing: Three-State Burst Access Figure 26.19 CAS-Before-RAS Refresh Timing Figure 26.20 CAS-Before-RAS Refresh Timing (with Wait Cycle Insertion) Figure 26.21 Self-Refresh Timing (Return from Software Standby Mode: RAST = 0) Figure 26.22 Self-Refresh Timing (Return from Software Standby Mode: RAST = 1) Figure 26.23 External Bus Release Timing Figure 26.24 External Bus Request Output Timing Figure 26.25 Synchronous DRAM Basic Access Timing (CAS Latency 2) Figure 26.26 Synchronous DRAM Self-Refresh Timing Figure 26.27 Read Data: Two-State Expansion (CAS Latency 2) ## 26.3.4 DMAC and EXDMAC Timing The DMAC and EXDMAC timings are shown below. Figure 26.28 DMAC and EXDMAC Single Address Transfer Timing: Two-State Access Figure 26.29 DMAC and EXDMAC Single Address Transfer Timing: Three-State Access Figure 26.30 DMAC and EXDMAC TEND/ETEND Output Timing Figure 26.31 DMAC and EXDMAC $\overline{\text{DREQ}}/\overline{\text{EDREQ}}$ Input Timing Figure 26.32 EXDMAC EDRAK Output Timing #### **26.3.5** Timing of On-Chip Peripheral Modules The on-chip peripheral module timings are shown below. Figure 26.33 I/O Port Input/Output Timing Figure 26.34 PPG Output Timing Figure 26.35 TPU Input/Output Timing Figure 26.36 TPU Clock Input Timing Figure 26.37 8-Bit Timer Output Timing Figure 26.38 8-Bit Timer Clock Input Timing Figure 26.39 8-Bit Timer Reset Input Timing Figure 26.40 WDT Output Timing Figure 26.41 SCK Clock Input Timing Figure 26.42 SCI Input/Output Timing: Synchronous Mode Figure 26.43 A/D Converter External Trigger Input Timing Figure 26.44 I<sup>2</sup>C Bus Interface2 Input/Output Timing (Option) # Appendix ## A. I/O Port States in Each Pin State | Port Name | MCU<br>Operating<br>Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program<br>Execution<br>State Sleep<br>Mode | |----------------------------------------------------------|--------------------------|-------|-----------------------------|---------------------------------|------------------------------|---------------------------------------------| | Port 1 | 1, 2, 4, 7 | Т | Т | keep | keep | I/O port | | Port 2 | 1, 2, 4, 7 | Т | Т | keep | keep | I/O port | | P34 to P30 | 1, 2, 4, 7 | Т | Т | keep | keep | I/O port | | P35/ <del>OE</del> * <sup>1</sup> /<br>CKE* <sup>2</sup> | 1, 2, 4, 7 | Т | Т | [OPE = 0,<br>OE, CKE<br>output] | [OPE = 0,<br>OE, CKE output] | [OPE = 0,<br>OE, CKE<br>output] | | | | | | Т | Other than the | OE, CKE | | | | | | OPE = 1, $OE output$ | above] | [Other than the above] | | | | | | H | keep | I/O port | | | | | | [OPE = 1,<br>CKE output] | | i/O port | | | | | | L | | | | | | | | [Other than the above] | | | | | | | | keep | | | | P47/DA1 | 1, 2, 4, 7 | Т | Т | [DAOE1 = 1] | keep | Input port | | | | | | keep | | | | | | | | [DAOE1 = 0] | | | | | | | | Т | | | | P46/DA0 | 1, 2, 4, 7 | Т | Т | [DAOE0 = 1] | keep | Input port | | | | | | keep | | | | | | | | [DAOE0 = 0] | | | | | | | | Т | | | | P45 to P40 | 1, 2, 4, 7 | Т | Т | Т | Т | Input port | | P53 to P50 | 1, 2, 4, 7 | Т | Т | keep | keep | I/O port | | Port 6 | 1, 2, 4, 7 | Т | Т | keep | keep | I/O port | | Port 8 | 1, 2, 4, 7 | Т | Т | keep | keep | I/O port | | Port Name | MCU<br>Operating<br>Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program<br>Execution<br>State Sleep<br>Mode | |-----------------------|--------------------------|-------|-----------------------------|------------------------------|----------------------|---------------------------------------------| | P97/DA5* <sup>1</sup> | 1, 2, 4, 7 | Т | Т | [DAOE5 = 1] | keep | Input port | | | | | | keep | | | | | | | | [DAOE5 = 0] | | | | | | | | Т | | | | P96/DA4*1 | 1, 2, 4, 7 | Т | Т | [DAOE4 = 1] | keep | Input port | | | | | | keep | | | | | | | | [DAOE4 = 0] | | | | | | | | Т | | | | P95/DA3 | 1, 2, 4, 7 | Т | Т | [DAOE3 = 1] | keep | Input port | | | | | | keep | | | | | | | | [DAOE3 = 0] | | | | | | | | Т | | | | P94/DA2 | 1, 2, 4, 7 | Т | Т | [DAOE2 = 1] | keep | Input port | | | | | | keep | | | | | | | | [DAOE2 = 0] | | | | | | | | Т | | | | P93, P90 | 1, 2, 4, 7 | Т | Т | Т | Т | Input port | | PA7/A23<br>PA6/A22 | 1, 2, 4, 7 | Т | Т | [OPE = 0,<br>address output] | [Address output] | [Address<br>output] | | PA5/A21 | | | | Т | Other than the | A23 to A21 | | | | | | [OPE = 1, | above] | [Other than | | | | | | address output] | keep | the above] | | | | | | keep | | I/O port | | | | | | [Other than the above] | | | | | | | | keep | | | | PA4/A20 | 1, 2 | L | T | [OPE = 0] | Т | [Address | | PA3/A19 | | | | Т | | output] | | PA2/A18 | | | | [OPE = 1] | | A20 to A16 | | PA1/A17 | | | | keep | | | | PA0/A16 | | | | | | | | Port Name | MCU<br>Operating<br>Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program<br>Execution<br>State Sleep<br>Mode | |-----------------------------------------------------|--------------------------|-------|-----------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------| | PA4/A20<br>PA3/A19<br>PA2/A18<br>PA1/A17<br>PA0/A16 | 3, 4, 7 | Т | Т | [OPE = 0,<br>address output]<br>T<br>[OPE = 1,<br>address output]<br>keep<br>[Other than the<br>above]<br>keep | [Address output] T [Other than the above] keep | [Address<br>output]<br>A20 to A16<br>[Other than<br>the above]<br>I/O port | | Port B | 1, 2 | L | Т | [OPE = 0]<br>T<br>[OPE = 1]<br>keep | Т | [Address<br>output]<br>A15 to A8 | | | 4 | Т | T | [OPE = 0,<br>address output]<br>T<br>[OPE = 1,<br>address output]<br>keep<br>[Other than the<br>above]<br>keep | [Address output] T [Other than the above] keep | [Address<br>output]<br>A15 to A8<br>[Other than<br>the above]<br>I/O port | | | 3, 5*3, 7 | Т | Т | [OPE = 0,<br>address output]<br>T<br>[OPE = 1,<br>address output]<br>keep<br>[Other than the<br>above]<br>keep | [Address output] T [Other than the above] keep | [Address<br>output]<br>A15 to A8<br>[Other than<br>the above]<br>I/O port | | Port C | 1, 2 | L | Т | [OPE = 0]<br>T<br>[OPE = 1]<br>keep | Т | [Address<br>output]<br>A7 to A0 | | Port C 4 T T [OPE = 0, [Address | | |-------------------------------------------------------|------------------------------| | address output] <sub>T</sub> | output] [Address<br>output] | | T [Other tha | n the A7 to A0 | | [OPE = 1, above] address output] keep | [Other than the above] | | keep | I/O port | | [Other than the above] | | | keep | | | $3, 5*^3, 7$ T T [OPE = 0, [Address address output] T | output] [Address<br>output] | | T [Other tha | an the A7 to A0 | | [OPE = 1, above] address output] keep | [Other than the above] | | keep | I/O port | | [Other than the above] | | | keep | | | Port D 1, 2, 4 T T T T | D15 toD8 | | 3, 5* <sup>3</sup> , 7 T T [Data bus] [Data bus | ] [Data bus] | | T T | D15 to D8 | | [Other than the above] above] | n the [Other than the above] | | keep keep | I/O port | | Port E 1, 2, 8-bit T T keep keep 4 bus | I/O port | | 16-bit T T T T bus | D7 to D0 | | 3, 8-bit T T keep keep $5*^3$ , bus | I/O port | | 7 16-bit T T [Data bus] [Data bus | ] [Data bus] | | bus T T | D7 to D0 | | [Other than the above] above] | n the [Other than the above] | | keep keep | I/O port | | Port Name | MCU<br>Operating<br>Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program<br>Execution<br>State Sleep<br>Mode | | |-----------|--------------------------|-----------------|-----------------------------|--------------------------------------------------------------|-------------------------------------|---------------------------------------------|--| | PF7/¢ | 1, 2, 4 | Clock<br>output | Т | [Clock output] | [Clock output] | [Clock<br>output] | | | | 3, 5*3, 7 | T | _ | H | Clock output [Other than the above] | Clock output | | | | 5, 5 , 7 | • | | [Other than the above] | | Other than | | | | | | | keep | keep | the above] | | | | | | | • | | Input port | | | PF6/AS | 1, 2, 4 | Н | Т | OPE = 0, | [AS output] | [AS output] | | | | | | | AS output]<br>T | Т | ĀS | | | | 3, 5* <sup>3</sup> , 7 | | _ | OPE = 1, | [Other than the above] | [Other than the above] | | | | 0, 0 , 1 | · | | AS output] | keep | I/O port | | | | | | | Н | Коор | 1, 0 port | | | | | | | [Other than the above] | | | | | | | | | keep | | | | | PF5/RD | 1, 2, 4 | Н | Т | [OPE = 0] | Т | RD, HWR | | | PF4/HWR | | | | Т | | | | | | | | | [OPE = 1] | | | | | | | | _ | <u>H</u> | | | | | | 3, 5* <sup>3</sup> , 7 | Т | | $[OPE = 0, \overline{RD}, \overline{HWR} \text{ output}]$ | [RD, HWR output] | [RD, HWR output] | | | | | | | Т | Т | $\overline{RD}$ , $\overline{HWR}$ | | | | | | | $[OPE = 1, \overline{RD}, \\ \overline{HWR} \text{ output}]$ | [Other than the above] | [Other than the above] | | | | | | | Н | keep | I/O port | | | | | | | [Other than the above] | | | | | | | | | keep | | | | | Port Name | MCU<br>Operating<br>Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program Execution State Sleep Mode | |----------------------------------------------------|--------------------------|--------------------|-----------------------------|----------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------| | PF3/LWR | 1, 2, 4 | Н | Т | [OPE = 0,<br>LWR output] | [LWR output] T | [LWR output] LWR | | | 3, 5* <sup>3</sup> , 7 | <sup>3</sup> , 7 T | _ | [OPE = 1,<br>LWR output] | [Other than the above] keep | [Other than<br>the above]<br>I/O port | | | | | | Н | кеер | i/O port | | | | | | [Other than the above] | | | | | | | | keep | | | | PF2/<br>ICAS* <sup>1</sup> /<br>DQML* <sup>2</sup> | 1, 2, 4, 7 | Т | Т | [OPE = 0,<br>CAS (DQML)<br>output] | [LCAS (DQML) output] T | [LCAS<br>(DQML)<br>output] | | | | | | Т | Other than the | LCAS | | | | | | [OPE = 1, | above] | (DQML) | | | | | | CAS (DQML) output] | keep | [Other than the above] | | | | | | Н | | I/O port | | | | | | [Other than the above] | | | | | | | | keep | | | | PF1/<br>UCAS* <sup>1</sup> /<br>DQMU* <sup>2</sup> | 1, 2, 4, 7 | Т | Т | [OPE = 0,<br>UCAS (DQMU)<br>output]<br>T<br>[OPE = 1,<br>UCAS (DQMU) | [UCAS (DQMU) output] T [Other than the above] | [UCAS<br>(DQMU)<br>output]<br>UCAS<br>[Other than<br>the above] | | | | | | output] | keep | I/O port | | | | | | Н | | | | | | | | [Other than the above] | | | | | | | | keep | | | | PF0/WAIT | 1, 2, 4, 7 | T | T | [WAIT input] | [WAIT input] | [WAIT input] | | | | | | Т | Т | WAIT | | | | | | [Other than the above] | [Other than the above] | [Other than the above] | | | | | | keep | keep | I/O port | | Port Name | MCU<br>Operating<br>Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program Execution State Sleep Mode | |---------------|---------------------------|-------|-----------------------------|----------------------------------------------|------------------------|------------------------------------| | PG6/BREQ | 1, 2, 4, 7 | Т | T | [BREQ input] | [BREQ input] | [BREQ input] | | | | | | Т | BREQ | BREQ | | | | | | [Other than the above] | | [Other than the above] | | | | | | keep | | I/O port | | PG5/BACK | 1, 2, 4, 7 | Т | Т | [BACK output] | BACK | [BACK output] | | | | | | Other than the | | BACK | | | | | | above] | | Other than | | | | | | keep | | the above] | | - | | | | | | I/O port | | PG4/<br>BREQO | 1, 2, 4, 7 | Т | Т | [BREQO | [BREQO output] | [BREQO | | BHLQO | | | | output]<br>T | BREQO | output] BREQO | | | | | | Other than the | [Other than the above] | | | | | | | above] | | [Other than the above] | | | | | | keep | keep | I/O port | | PG3/CS3 | 1, 2, 4, 7 | Т | Т | [OPE = 0, | [CS output] | [CS output] | | PG2/CS2 | | | | CS output] | Т | <del>CS</del> | | PG1/CS1 | | | | Т | Other than the | Other than | | | | | | [OPE = 1, | above] | the above] | | | | | | CS output] | keep | I/O port | | | | | | Н | | | | | | | | [Other than the above] | | | | | | | | keep | | | | PG0/CS0 | 1, 2 | Н | T<br> | $[OPE = 0, \\ \overline{CS} \text{ output}]$ | [CS output] | [CS output] | | | 3, 4, 5* <sup>3</sup> , 7 | Т | | | Т | CS | | | | | | T | [Other than the | [Other than | | | | | | $\overline{CS}$ output] | above] | the above]<br>I/O port | | | | | | н | keep | ι/Ο μυτι | | | | | | [Other than the above] | | | | | | | | keep | | | | | | | | | | | | Port Name | MCU<br>Operating<br>Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program<br>Execution<br>State Sleep<br>Mode | |------------------------|--------------------------|-------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------| | PH3/OE*1/<br>CS7/CKE*2 | 1, 2, 4, 7 | T | T | [OPE = 0, OE, CS, CKE output] T [OPE = 1, OE output] H [OPE = 0, CS output] T [OPE = 1, CS output] H [OPE = 1, CS output] L [Other than the above] keep | [OE, CS, CKE output] T [Other than the above] keep | [OE, CKE output] OE, CKE [CS output] CS [Other than the above] I/O port | | PH2/CS6 | 1, 2, 4, 7 | Т | Т | [OPE = 0,<br>CS output]<br>T<br>[OPE = 1,<br>CS output]<br>H<br>[Other than the above]<br>keep | [CS output] T [Other than the above] keep | [CS output] CS [Other than the above] I/O port | | Port Name | MCU<br>Operating<br>Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus Release<br>State | Program<br>Execution<br>State Sleep<br>Mode | |-----------------------------------------|--------------------------|------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------| | PH1/CS5/<br>SDRAM <sub>\$\psi^2\$</sub> | 1, 2, 4, 7 | [DCTL<br>= 1]<br>Clock | [DCTL = 1]<br>L | [DCTL = 1]<br>L | [DCTL = 1] Clock output | [DCTL = 1] Clock output | | | | output<br>[DCTL<br>= 0]<br>T | [DCTL = 0]<br>T | [DCTL = 0,<br>OPE = 0<br>$\overline{CS}$ output]<br>T<br>[DCTL = 0,<br>OPE = 1<br>$\overline{CS}$ output]<br>H<br>[Other than the | [DCTL = 0,<br>CS output] T [Other than the above] keep | [DCTL = 0,<br>CS output] CS [Other than the above] I/O port | | | | | | above]<br>keep | | | | PH0/CS4 | 1, 2, 4, 7 | Т | Т | [OPE = 0, | [CS output] T [Other than the above] keep | [CS output] CS [Other than the above] I/O port | | WDTOVF | 1, 2, 4, 7 | H | Н | Н | Н | H* <sup>4</sup> | ### Legend: L: Low level H: High level keep: Input port becomes high-impedance, output port retains state T: High impedance DDR: Data direction register OPE: Output port enable Notes: 1. Not supported by the H8S/2376. - 2. Not supported by the H8S/2378 Group. - 3. Supported by the H8/2378 and H8/2378R only. - 4. Low output if a watchdog overflow occurs when WT/IT is set to 1. ### **B.** Product Lineup | Product | | | Type Name | Model Marking | Package<br>(Code) | |-----------|-------------------------|-----------------------|------------|---------------|--------------------------| | H8S/2378 | H8S/2378 F-ZTAT version | | HD64F2378 | HD64F2378VFQ | 144-pin QFP | | Group | H8S/2377 | _ | HD64F2377 | HD64F2377VFQ | ⁻(FP-144H,<br>₋FP144HV*) | | | H8S/2376 | _ | HD6432376 | HD6432376VFQ | -11 144117 / | | | H8S/2375 | Masked ROM version | HD6432375 | HD6432375FQ | | | | H8S/2373 | ROMLESS version | HD6412373 | HD6412373VFQ | | | H8S/2378R | H8S/2378R | F-ZTAT version | HD64F2378R | HD64F2378RVFQ | _ | | Group | H8S/2377R | _ | HD64F2377R | HD64F2377RVFQ | _ | | | H8S/2375R | Masked ROM<br>version | HD6432375R | HD6432375RFQ | | | | H8S/2373R | ROMLESS version | HD6412373R | HD6412373VFQ | - | Notes: The above products include those under development or being planned. For the status of each product, contact a Renesas Technology sales office. When using the optional functions for the F-ZTAT version, which has the common type name, contact your Renesas Technology sales agency. <sup>\*</sup> Pb-free version ### C. Package Dimensions For package dimensions, dimensions described in Renesas Technology Packages have priority. Figure C.1 Package Dimensions (FP-144H) ### D. Bus State during Execution of Instructions Table D.1 shows the execution state of each instruction in this LSI. #### [Explanation of Table Contents:] ### [Legend:] | R:B | Reading in bytes | |------|-----------------------------------------------------------------------------------| | R:W | Reading in words | | W:B | Writing in bytes | | W:W | Writing in words | | :M | Bus mastership cannot be handed over immediately after this cycle | | 2nd | Address of second word (3rd and 4th bytes) | | 3rd | Address of third word (5th and 6th bytes) | | 4th | Address of fourth word (7th and 8th bytes) | | 5th | Address of fifth word (9th and 10th bytes) | | NEXT | Start address of instruction immediately following the instruction being executed | | EA | Effective address | | VEC | Vector address | Figure D.1 shows the timing of the address bus, $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ during execution of the sample instruction above (example in "Explanation of Table Contents") with an 8-bit bus, 3-state access, and no wait. Figure D.1 Timing of Address Bus, $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ (8-bit bus, 3-state access, no wait) **Table D.1** Execution State of Instructions | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---------------------|-------------|--------------|-------------|---|---|---|---|---|---| | ADD.B<br>#xx:8,Rd | R:W<br>NEXT | | | | | | | | | | ADD.B Rs,Rd | R:W<br>NEXT | | | | | | | | | | ADD.W<br>#xx:16,Rd | R:W 2nd | R:W<br>NEXT | | | | | | | | | ADD.W Rs,Rd | R:W<br>NEXT | | | | | | | | | | ADD.L<br>#xx:32,ERd | R:W 2nd | R:W 3rd | R:W<br>NEXT | | | | | | | | ADD.L<br>ERs,ERd | R:W<br>NEXT | | | | | | | | | | ADDS<br>#1/2/4,ERd | R:W<br>NEXT | | | | | | | | | | ADDX<br>#xx:8,Rd | R:W<br>NEXT | | | | | | | | | | ADDX Rs,Rd | R:W<br>NEXT | | | | | | | | | | AND.B<br>#xx:8,Rd | R:W<br>NEXT | | | | | | | | | | AND.B Rs,Rd | R:W<br>NEXT | | | | | | | | | | AND.W<br>#xx:16,Rd | R:W 2nd | R:W:<br>NEXT | | | | | | | | | AND.W Rs,Rd | R:W<br>NEXT | | | | | | | | | | AND.L<br>#xx:32,ERd | R:W 2nd | R:W 3rd | R:W<br>NEXT | | | | | | | | AND.L<br>ERs,ERd | R:W 2nd | R:W<br>NEXT | | | | | | | | | ANDC<br>#xx:8,CCR | R:W<br>NEXT | | | | | | | | | | ANDC<br>#xx:8,EXR | R:W 2nd | R:W<br>NEXT | | | | | | | | | BAND<br>#xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BAND<br>#xx:3,@ERd | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |----------------------|-------------|---------|-------------|-------------|-------------|---|---|---|---| | BAND<br>#xx:3,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BAND<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BAND<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | BRA d:8<br>(BT d:8) | R:W<br>NEXT | R:W EA | | | | | | | | | BRN d:8<br>(BF d:8) | R:W<br>NEXT | R:W EA | | | | | | | | | BHI d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BLS d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BCC d:8<br>(BHS d:8) | R:W<br>NEXT | R:W EA | | | | | | | | | BCS d:8<br>(BLO d:8) | R:W<br>NEXT | R:W EA | | | | | | | | | BNE d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BEQ d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BVC d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BVS d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BPL d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BMI d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BGE d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BLT d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BGT d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | BLE d:8 | R:W<br>NEXT | R:W EA | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |------------------------|---------|-------------------------------|--------|---|---|---|---|---|---| | BRA d:16<br>(BT d:16) | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BRN d:16<br>(BF d:16) | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BHI d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BLS d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BCC d:16<br>(BHS d:16) | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BCS d:16<br>(BLO d:16) | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BNE d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BEQ d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BVC d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BVS d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BPL d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BMI d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BGE d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BLT d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-----------------------|-------------|-------------------------------|---------------|---------------|---------------|--------|---|---|---| | BGT d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BLE d:16 | R:W 2nd | 1 state of internal operation | R:W EA | | | | | | | | BCLR<br>#xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BCLR<br>#xx:3,@ERd | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BCLR<br>#xx:3,@aa:8 | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BCLR<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | BCLR<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | BCLR Rn,Rd | R:W<br>NEXT | | | | | | | | | | BCLR<br>Rn,@ERd | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BCLR<br>Rn,@aa:8 | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BCLR<br>Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | BCLR<br>Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | BIAND<br>#xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BIAND<br>#xx:3,@ERd | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BIAND<br>#xx:3,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BIAND<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BIAND<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | BILD #xx:3,Rd | R:W<br>NEXT | | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-----------------------|-------------|-------------|---------------|---------------|---------------|--------|---|---|---| | BILD<br>#xx:3,@ERd | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BILD<br>#xx:3,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BILD<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BILD<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | BIOR #xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BIOR<br>#xx:3,@ERd | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BIOR<br>#xx:3,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BIOR<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BIOR<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | BIST #xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BIST<br>#xx:3,@ERd | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BIST<br>#xx:3,@aa:8 | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BIST<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | BIST<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | BIXOR<br>#xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BIXOR<br>#xx:3,@ERd | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BIXOR<br>#xx:3,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BIXOR<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BIXOR<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |----------------------|-------------|-------------|---------------|---------------|---------------|--------|---|---|---| | BLD #xx:3,Rd | | | | | | | | | | | BLD<br>#xx:3,@ERd | | R:B EA | R:W<br>NEXT | | | | | | | | BLD<br>#xx:3,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BLD<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BLD<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | BNOT<br>#xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BNOT<br>#xx:3,@ERd | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BNOT<br>#xx:3,@aa:8 | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BNOT<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | BNOT<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | BNOT Rn,Rd | R:W<br>NEXT | | | | | | | | | | BNOT<br>Rn,@ERd | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BNOT<br>Rn,@aa:8 | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BNOT<br>Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | BNOT<br>Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | BOR #xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BOR<br>#xx:3,@ERd | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BOR<br>#xx:3,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BOR<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BOR<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |----------------------|-------------|-------------------------------|-----------------------|-----------------------|------------------|--------|---|---|---| | BSET<br>#xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BSET<br>#xx:3,@ERd | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BSET<br>#xx:3,@aa:8 | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BSET<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | BSET<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | BSET Rn,Rd | R:W<br>NEXT | | | | | | | | | | BSET<br>Rn,@ERd | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BSET<br>Rn,@aa:8 | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BSET<br>Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | BSET<br>Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | BSR Advanced d:8 | R:W<br>NEXT | R:W EA | W:W:M<br>Stack<br>(H) | W:W<br>Stack (L) | | | | | | | BSR Advanced<br>d:16 | R:W 2nd | 1 State of internal operation | R:W EA | W:W:M<br>Stack<br>(H) | W:W<br>Stack (L) | | | | | | BST #xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BST<br>#xx:3,@ERd | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BST<br>#xx:3,@aa:8 | R:W 2nd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | | BST<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | | BST<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B:M<br>EA | R:W:M<br>NEXT | W:B EA | | | | | BTST<br>#xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BTST<br>#xx:3,@ERd | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |----------------------|-------------|-------------------------------|-------------|-------------|-------------|---|---|---|---| | BTST<br>#xx:3,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BTST<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BTST<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | BTST Rn,Rd | R:W<br>NEXT | | | | | | | | | | BTST<br>Rn,@ERd | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BTST<br>Rn,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BTST<br>Rn,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BTST<br>Rn,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | BXOR<br>#xx:3,Rd | R:W<br>NEXT | | | | | | | | | | BXOR<br>#xx:3,@ERd | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BXOR<br>#xx:3,@aa:8 | R:W 2nd | R:B EA | R:W<br>NEXT | | | | | | | | BXOR<br>#xx:3,@aa:16 | R:W 2nd | R:W 3rd | R:B EA | R:W<br>NEXT | | | | | | | BXOR<br>#xx:3,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:B EA | R:W<br>NEXT | | | | | | CLRMAC | R:W<br>NEXT | 1 State of internal operation | | | | | | | | | CMP.B<br>#xx:8,Rd | R:W<br>NEXT | | | | | | | | | | CMP.B Rs,Rd | R:W<br>NEXT | | | | | | | | | | CMP.W<br>#xx:16,Rd | R:W 2nd | R:W<br>NEXT | | | | | | | | | CMP.W Rs,Rd | R:W<br>NEXT | | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---------------------|-------------|---------------------|---------------------|-------------------|---------|-------------|---|---|---| | CMP.L<br>#xx:32,ERd | R:W 2nd | R:W 3rd | R:W<br>NEXT | | | | | | | | CMP.L<br>ERs,ERd | R:W<br>NEXT | | | | | | | | | | DAA Rd | R:W<br>NEXT | | | | | | | | | | DAS Rd | R:W<br>NEXT | | | | | | | | | | DEC.B Rd | R:W<br>NEXT | | | | | | | | | | DEC.W<br>#1/2,Rd | R:W<br>NEXT | | | | | | | | | | DEC.L<br>#1/2,ERd | R:W<br>NEXT | | | | | | | | | | DIVXS.B<br>Rs,Rd | R:W 2nd | R:W<br>NEXT | 11 states operation | of interna | al | | | | | | DIVXS.W<br>Rs,ERd | R:W 2nd | R:W<br>NEXT | 19 states operation | of interna | al | | | | | | DIVXU.B<br>Rs,Rd | R:W<br>NEXT | 11 states operation | of interna | al | | | | | | | DIVXU.W<br>Rs,ERd | R:W<br>NEXT | 19 states | of interna | al operatio | n | | | | | | EEPMOV.B | R:W 2nd | 2 states operation | | R:B EAs | W:B EAd | R:W<br>NEXT | | | | | EEPMOV.W | R:W 2nd | 2 states operation | | R:B EAs | W:B EAd | R:W<br>NEXT | | | | | EXTS.W Rd | R:W<br>NEXT | | | Repeated times *1 | d for n | | | | | | EXTS.L ERd | R:W<br>NEXT | | | | | | | | | | EXTU.W Rd | R:W<br>NEXT | | | | | | | | | | EXTU.L ERd | R:W<br>NEXT | | | | | | | | | | INC.B Rd | R:W<br>NEXT | | | | | | | | | | INC.W<br>#1/2,Rd | R:W<br>NEXT | | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |----------------------------|-------------|-------------------------------|-----------------------|-------------------------------|------------------|--------|---|---|---| | INC.L<br>#1/2,ERd | R:W<br>NEXT | | | | | | | | | | JMP @ERn | R:W<br>NEXT | R:W EA | | | | | | | | | JMP @aa:24 | R:W 2nd | 1 State of internal operation | R:W EA | | | | | | | | JMP Advanced<br>@@aa<br>:8 | R:W<br>NEXT | R:W:M<br>aa:8 | R:W<br>aa:8 | 1 State of internal operation | R:W EA | | | | | | JSR Advanced<br>@ERn | R:W<br>NEXT | R:W EA | W:W:M<br>Stack<br>(H) | W:W<br>Stack (L) | | | | | | | JSR Advanced<br>@aa:2<br>4 | R:W 2nd | 1 State of internal operation | R:W EA | W:W:M<br>Stack<br>(H) | W:W<br>Stack (L) | | | | | | JSR Advanced<br>@@aa<br>:8 | R:W<br>NEXT | R:W:M<br>aa:8 | R:W<br>aa:8 | W:W:M<br>Stack<br>(H) | W:W<br>Stack (L) | R:W EA | | | | | LDC<br>#xx:8,CCR | R:W<br>NEXT | | | | | | | | | | LDC<br>#xx:8,EXR | R:W 2nd | R:W<br>NEXT | | | | | | | | | LDC Rs,CCR | R:W<br>NEXT | | | | | | | | | | LDC Rs,EXR | R:W<br>NEXT | | | | | | | | | | LDC<br>@ERs,CCR | R:W 2nd | R:W<br>NEXT | R:W EA | | | | | | | | LDC<br>@ERs,EXR | R:W 2nd | R:W<br>NEXT | R:W EA | | | | | | | | LDC@(d:16,E<br>Rs),CCR | R:W 2nd | R:W 3rd | R:W<br>NEXT | R:W EA | | | | | | | LDC@(d:16,E<br>Rs),EXR | R:W 2nd | R:W 3rd | R:W<br>NEXT | R:W EA | | | | | | | LDC@(d:32,E<br>Rs),CCR | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W<br>NEXT | R:W EA | | | | | LDC@(d:32,E<br>Rs),EXR | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W<br>NEXT | R:W EA | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-----------------------------|---------------------|-------------------------------|-------------------------------|-------------|------------------|---|---|---|---| | LDC<br>@ERs+,CCR | R:W 2nd | R:W<br>NEXT | 1 State of internal operation | R:W EA | | | | | | | LDC<br>@ERs+,EXR | R:W 2nd | R:W<br>NEXT | 1 State of internal operation | R:W EA | | | | | | | LDC<br>@aa:16,CCR | R:W 2nd | R:W 3rd | R:W<br>NEXT | R:W EA | | | | | | | LDC<br>@aa:16,EXR | R:W 2nd | R:W 3rd | R:W<br>NEXT | R:W EA | | | | | | | LDC<br>@aa:32,CCR | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | R:W EA | | | | | | LDC<br>@aa:32,EXR | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | R:W EA | | | | | | LDM.L @SP+,<br>(ERn-ERn+1) | R:W 2nd | R:W<br>NEXT | 1 State of internal operation | Stack | R:W<br>Stack (L) | | | | | | LDM.L @SP+,<br>(ERn-ERn+2) | R:W 2nd | R:W<br>NEXT | 1 State of internal operation | Stack | R:W<br>Stack (L) | | | | | | LDM.L @SP+,<br>(ERn-ERn+3) | R:W 2nd | R:W<br>NEXT | 1 State of internal operation | Stack | R:W<br>Stack (L) | | | | | | LDMAC<br>ERs,MACH | R:W<br>NEXT | 1 State of internal operation | | | | | | | | | LDMAC<br>ERs,MACL | R:W<br>NEXT | 1 State of internal operation | | | | | | | | | MAC<br>@ERn+,@ER<br>m+ | R:W 2nd | R:W<br>NEXT | R:W<br>EAn | R:W<br>EAm | | | | | | | MOV.B<br>#xx:8,Rd | R:W<br>NEXT | | | | | | | | | | MOV.B Rs,Rd | R:W<br>NEXT | | | | | | | | | | MOV.B<br>@ERs,Rd | R:W<br>NEXT | R:B EA | | | | | | | | | MOV.B<br>@(d:16,ERs),<br>Rd | R:W 2 <sup>nd</sup> | R:W<br>NEXT | R:B EA | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-----------------------------|-------------|-------------------------------|-------------|-------------|--------|---|---|---|---| | MOV.B<br>@(d:32,ERs),<br>Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | R:B EA | | | | | | MOV.B<br>@ERs+,Rd | R:W<br>NEXT | 1 State of internal operation | R:B EA | | | | | | | | MOV.B<br>@aa:8,Rd | R:W<br>NEXT | R:B EA | | | | | | | | | MOV.B<br>@aa:16,Rd | R:W 2nd | R:W<br>NEXT | R:B EA | | | | | | | | MOV.B<br>@aa:32,Rd | R:W 2nd | R:W 3rd | R:W<br>NEXT | R:B EA | | | | | | | MOV.B<br>Rs,@ERd | R:W<br>NEXT | W:B EA | | | | | | | | | MOV.B Rs,<br>@(d:16,ERd) | R:W 2nd | R:W<br>NEXT | W:B EA | | | | | | | | MOV.B Rs,<br>@(d:32,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | W:B EA | | | | | | MOV.B Rs,@-<br>ERd | R:W<br>NEXT | 1 State of internal operation | W:B EA | | | | | | | | MOV.B<br>Rs,@aa:8 | R:W<br>NEXT | W:B EA | | | | | | | | | MOV.B<br>Rs,@aa:16 | R:W 2nd | R:W<br>NEXT | W:B EA | | | | | | | | MOV.B<br>Rs,@aa:32 | R:W 2nd | R:W 3rd | R:W<br>NEXT | W:B EA | | | | | | | MOV.W<br>#xx:16,Rd | R:W 2nd | R:W<br>NEXT | | | | | | | | | MOV.W Rs,Ro | R:W<br>NEXT | | | | | | | | | | MOV.W<br>@ERs,Rd | R:W<br>NEXT | R:W EA | | | | | | | | | MOV.W<br>@(d:16,ERs),<br>Rd | R:W 2nd | R:W<br>NEXT | R:W EA | | | | | | | | MOV.W<br>@(d:32,ERs),<br>Rd | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | R:W EA | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |------------------------------|-------------|-------------------------------|-------------------------------|-------------|-------------|-------------|-------------|---|---| | MOV.W<br>@ERs+,Rd | R:W<br>NEXT | 1 State of internal operation | R:W EA | | | | | | | | MOV.W<br>@aa:16,Rd | R:W 2nd | R:W<br>NEXT | R:W EA | | | | | | | | MOV.W<br>@aa:32,Rd | R:W 2nd | R:W 3rd | R:W<br>NEXT | R:B EA | | | | | | | MOV.W<br>Rs,@ERd | R:W<br>NEXT | W:W EA | | | | | | | | | MOV.W Rs,<br>@(d:16,ERd) | R:W 2nd | R:W<br>NEXT | W:W EA | | | | | | | | MOV.W Rs,<br>@(d:32,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | W:W EA | | | | | | MOV.W Rs,@-<br>ERd | R:W<br>NEXT | 1 State of internal operation | W:W EA | | | | | | | | MOV.W<br>Rs,@aa:16 | R:W 2nd | R:W<br>NEXT | W:W EA | | | | | | | | MOV.W<br>Rs,@aa:32 | R:W 2nd | R:W 3rd | R:W<br>NEXT | W:W EA | | | | | | | MOV.L<br>#xx:32,ERd | R:W 2nd | R:W 3rd | R:W<br>NEXT | | | | | | | | MOV.L<br>ERs,ERd | R:W<br>NEXT | | | | | | | | | | MOV.L<br>@ERs,ERd | R:W 2nd | R:W<br>NEXT | R:W:M<br>EA | R:W<br>EA+2 | | | | | | | MOV.L<br>@(d:16,ERs),<br>ERd | R:W 2nd | R:W 3rd | R:W<br>NEXT | R:W:M<br>EA | R:W<br>EA+2 | | | | | | MOV.L<br>@(d:32,ERs),<br>ERd | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W<br>NEXT | R:W:M<br>EA | R:W<br>EA+2 | | | | MOV.L<br>@ERs+,ERd | R:W 2nd | R:W<br>NEXT | 1 State of internal operation | R:W:M<br>EA | R:W<br>EA+2 | | | | | | MOV.L<br>@aa:16,ERd | R:W 2nd | R:W 3rd | R:W<br>NEXT | R:W:M<br>EA | R:W<br>EA+2 | | | | | | MOV.L<br>@aa:32,ERd | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | R:W:M<br>EA | R:W<br>EA+2 | | | | | MOV.L<br>ERs,@ERd | R:W 2nd | R:W<br>NEXT | W:W:M<br>EA | W:W<br>EA+2 | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---------------------------|-------------|----------------------|-------------------------------|-------------|-------------|-------------|-------------|---|---| | MOV.L ERs,<br>@(d:16,ERd) | R:W 2nd | R:W 3rd | R:W<br>NEXT | W:W:M<br>EA | W:W<br>EA+2 | | | | | | MOV.L ERs,<br>@(d:32,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W<br>NEXT | W:W:M<br>EA | W:W<br>EA+2 | | | | MOV.L<br>ERs,@-ERd | R:W 2nd | R:W<br>NEXT | 1 State of internal operation | W:W:M<br>EA | W:W<br>EA+2 | | | | | | MOV.L<br>ERs,@aa:16 | R:W 2nd | R:W 3rd | R:W<br>NEXT | W:W:M<br>EA | W:W<br>EA+2 | | | | | | MOV.L<br>ERs,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | W:W:M<br>EA | W:W<br>EA+2 | | | | | MOVFPE<br>@aa:16,Rd | Not avail | able in thi | s LSI. | | | | | | | | MOVTPE<br>Rs,@aa:16 | _ | | | | | | | | | | MULXS.B<br>Rs,Rd | R:W 2nd | R:W<br>NEXT | 2 State of operation | internal | | | | | | | MULXS.W<br>Rs,ERd | R:W 2nd | R:W<br>NEXT | 3 State of | internal op | eration | | | | | | MULXU.B<br>Rs,Rd | R:W<br>NEXT | 2 State of operation | internal | | | | | | | | MULXU.W<br>Rs,ERd | R:W<br>NEXT | 3 State of | internal op | eration | | | | | | | NEG.B Rd | R:W<br>NEXT | | | | | | | | | | NEG.W Rd | R:W<br>NEXT | | | | | | | | | | NEG.L ERd | R:W<br>NEXT | | | | | | | | | | NOP | R:W<br>NEXT | | | | | | | | | | NOT.B Rd | R:W<br>NEXT | | | | | | | | | | NOT.W Rd | R:W<br>NEXT | | | | | | | | | | NOT.L ERd | R:W<br>NEXT | | | | | | | | | | OR.B #xx:8,Rd | R:W<br>NEXT | | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |--------------------|-------------|-------------------------------|-------------------------------|-------------|-------------|---|---|---|---| | OR.B Rs,Rd | R:W<br>NEXT | | | | | | | | | | OR.W<br>#xx:16,Rd | R:W 2nd | R:W<br>NEXT | | | | | | | | | OR.W Rs,Rd | R:W<br>NEXT | | | | | | | | | | OR.L<br>#xx:32,ERd | R:W 2nd | R:W 3rd | R:W<br>NEXT | | | | | | | | OR.L<br>ERs,ERd | R:W 2nd | R:W<br>NEXT | | | | | | | | | ORC<br>#xx:8,CCR | R:W<br>NEXT | | | | | | | | | | ORC<br>#xx:8,EXR | R:W 2nd | R:W<br>NEXT | | | | | | | | | POP.W Rn | R:W<br>NEXT | 1 State of internal operation | R:W EA | | | | | | | | POP.L ERn | R:W 2nd | R:W<br>NEXT | 1 State of internal operation | R:W:M<br>EA | R:W<br>EA+2 | | | | | | PUSH.W Rn | R:W<br>NEXT | 1 State of internal operation | W:W EA | | | | | | | | PUSH.L ERn | R:W 2nd | R:W<br>NEXT | 1 State of internal operation | W:W:M<br>EA | W:W<br>EA+2 | | | | | | ROTL.B Rd | R:W<br>NEXT | | | | | | | | | | ROTL.B #2,Rd | | | | | | | | | | | ROTL.W Rd | | | | | | | | | | | ROTL.W<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | ROTL.L ERd | R:W<br>NEXT | | | | | | | | | | ROTL.L<br>#2,ERd | R:W<br>NEXT | | | | | | | | | | ROTR.B Rd | R:W<br>NEXT | | | | | | | | | | ROTR.B<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-------------------|-------------|-----------------------|---------------------|-------------------------------|-------------------------------|-------------------|---|---|---| | ROTR.W Rd | R:W<br>NEXT | | | | | | | | | | ROTR.W<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | ROTR.L ERd | R:W<br>NEXT | | | | | | | | | | ROTR.L<br>#2,ERd | R:W<br>NEXT | | | | | | | | | | ROTXL.B Rd | R:W<br>NEXT | | | | | | | | | | ROTXL.B<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | ROTXL.W Rd | R:W<br>NEXT | | | | | | | | | | ROTXL.W<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | ROTXL.L ERd | R:W<br>NEXT | | | | | | | | | | ROTXL.L<br>#2,ERd | R:W<br>NEXT | | | | | | | | | | ROTXR.B Rd | R:W<br>NEXT | | | | | | | | | | ROTXR.B<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | ROTXR.W Rd | R:W<br>NEXT | | | | | | | | | | ROTXR.W<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | ROTXR.L ERd | R:W<br>NEXT | | | | | | | | | | ROTXR.L<br>#2,ERd | R:W<br>NEXT | | | | | | | | | | RTE | R:W<br>NEXT | R:W<br>Stack<br>(EXR) | R:W<br>Stack<br>(H) | R:W<br>Stack (L) | 1 State of internal operation | R:W* <sup>3</sup> | | | | | RTS Advanced | R:W<br>NEXT | R:W:M<br>Stack<br>(H) | R:W<br>Stack (L) | 1 State of internal operation | R:W* <sup>3</sup> | | | | | | SHAL.B Rd | R:W<br>NEXT | | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |------------------|---------------|---|---|---|---|---|---|---|---| | SHAL.B #2,Rd | R:W<br>NEXT | | | | | | | | | | SHAL.W Rd | R:W<br>NEXT | | | | | | | | | | SHAL.W<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | SHAL.L ERd | R:W<br>NEXT | | | | | | | | | | SHAL.L<br>#2,ERd | R:W<br>NEXT | | | | | | | | | | SHAR.B Rd | R:W<br>NEXT | | | | | | | | | | SHAR.B #2,Ro | dR:W<br>NEXT | | | | | | | | | | SHAR.W Rd | R:W<br>NEXT | | | | | | | | | | SHAR.W<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | SHAR.L ERd | R:W<br>NEXT | | | | | | | | | | SHAR.L<br>#2,ERd | R:W<br>NEXT | | | | | | | | | | SHLL.B Rd | R:W<br>NEXT | | | | | | | | | | SHLL.B #2,Rd | I R:W<br>NEXT | | | | | | | | | | SHLL.W Rd | R:W<br>NEXT | | | | | | | | | | SHLL.W #2,Ro | d R:W<br>NEXT | | | | | | | | | | SHLL.L ERd | R:W<br>NEXT | | | | | | | | | | SHLL.L<br>#2,ERd | R:W<br>NEXT | | | | | | | | | | SHLR.B Rd | R:W<br>NEXT | | | | | | | | | | SHLR.B #2,Rd | R:W<br>NEXT | | | | | | | | | | SHLR.W Rd | R:W<br>NEXT | | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-------------------------|-------------|-----------------------------|--------------------------------|-------------|-------------|--------|---|---|---| | SHLR.W<br>#2,Rd | R:W<br>NEXT | | | | | | | | | | SHLR.L ERd | R:W<br>NEXT | | | | | | | | | | SHLR.L<br>#2,ERd | R:W<br>NEXT | | | | | | | | | | SLEEP | R:W<br>NEXT | Internal<br>operation:<br>M | | | | | | | | | STC CCR,Rd | R:W<br>NEXT | | | | | | | | | | STC EXR,Rd | R:W<br>NEXT | | | | | | | | | | STC<br>CCR,@ERd | R:W 2nd | R:W<br>NEXT | W:W EA | | | | | | | | STC<br>EXR,@ERd | R:W 2nd | R:W<br>NEXT | W:W EA | | | | | | | | STC CCR,<br>@(d:16,ERd) | R:W 2nd | R:W 3rd | R:W<br>NEXT | W:W EA | | | | | | | STC EXR,<br>@(d:16,ERd) | R:W 2nd | R:W 3rd | R:W<br>NEXT | W:W EA | | | | | | | STC CCR,<br>@(d:32,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W<br>NEXT | W:W EA | | | | | STC EXR,<br>@(d:32,ERd) | R:W 2nd | R:W 3rd | R:W 4th | R:W 5th | R:W<br>NEXT | W:W EA | | | | | STC CCR,@-<br>ERd | R:W 2nd | R:W<br>NEXT | 1 state of internal opetration | W:W EA | | | | | | | STC EXR,@-<br>ERd | R:W 2nd | R:W<br>NEXT | 1 state of internal opetration | W:W EA | | | | | | | STC<br>CCR,@aa:16 | R:W 2nd | R:W 3rd | R:W<br>NEXT | W:W EA | | | | | | | STC<br>EXR,@aa:16 | R:W 2nd | R:W 3rd | R:W<br>NEXT | W:W EA | | | | | | | STC<br>CCR,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | W:W EA | | | | | | STC<br>EXR,@aa:32 | R:W 2nd | R:W 3rd | R:W 4th | R:W<br>NEXT | W:W EA | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-----------------------------------------------|-------------|--------------------------------|--------------------------------|---------------------|-----------------------|--------------|--------------|--------------------------------|---| | STM.L (ERn-<br>ERn+1),<br>@-SP * <sup>8</sup> | R:W 2nd | R:W<br>NEXT | 1 state of internal opetration | Stack | W:W<br>Stack (L) | | | | | | STM.L (ERn-<br>ERn+2),<br>@-SP * <sup>8</sup> | R:W 2nd | R:W<br>NEXT | 1 state of internal opetration | Stack | W:W<br>Stack (L) | | | | | | STM.L (ERn-<br>ERn+3),<br>@-SP* <sup>8</sup> | R:W 2nd | R:W<br>NEXT | 1 state of internal opetration | Stack | W:W<br>Stack (L) | | | | | | STMAC<br>MACH,ERd | R:W<br>NEXT | | | | | | | | | | STMAC<br>MACL,ERd | R:W<br>NEXT | | | | | | | | | | SUB.B Rs,Rd | R:W<br>NEXT | | | | | | | | | | SUB.W<br>#xx:16,Rd | R:W 2nd | R:W<br>NEXT | | | | | | | | | SUB.W Rs,Rd | R:W<br>NEXT | | | | | | | | | | SUB.L<br>#xx:32,ERd | R:W 2nd | R:W 3rd | R:W<br>NEXT | | | | | | | | SUB.L<br>ERs,ERd | R:W<br>NEXT | | | | | | | | | | SUBS<br>#1/2/4,ERd | R:W<br>NEXT | | | | | | | | | | SUBX<br>#xx:8,Rd | R:W<br>NEXT | | | | | | | | | | SUBX Rs,Rd | R:W | | | | | | | | | | TAS @ERd* <sup>7</sup> | R:W 2nd | R:W<br>NEXT | R:B:M<br>EA | W:B EA | | | | | | | TRAPA Advanced #x:2 | R:W<br>NEXT | 1 state of internal opetration | Stack (L) | W:W<br>Stack<br>(H) | W:W<br>Stack<br>(EXR) | R:W:M<br>VEC | R:W<br>VEC+2 | 1 state of internal opetration | | | XOR.B<br>#xx8,Rd | R:W<br>NEXT | | | | | | | | | | XOR.B Rs,Rd | R:W<br>NEXT | | | | | | | | | | XOR.W<br>#xx:16,Rd | R:W 2nd | R:W<br>NEXT | | | | | | | | | Instruction | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---------------------------------------|--------------------|--------------------------------|--------------------------------|---------------------|-----------------------|--------------|--------------|--------------------------------|--------------------| | XOR.W Rs,Rd | R:W<br>NEXT | | | | | | | | | | XOR.L<br>#xx:32,ERd | R:W 2nd | R:W 3rd | R:W<br>NEXT | | | | | | | | XOR.L<br>ERs,ERd | R:W 2nd | R:W<br>NEXT | | | | | | | | | XORC<br>#xx:8,CCR | R:W<br>NEXT | | | | | | | | | | XORC<br>#xx:8,EXR | R:W 2nd | R:W<br>NEXT | | | | | | | | | Reset Advanced exception handling | R:W:M<br>VEC | R:W<br>VEC+2 | 1 state of internal opetration | | | | | | | | Interrupt Advanced exception handling | R:W * <sup>5</sup> | 1 state of internal opetration | Stack (L) | W:W<br>Stack<br>(H) | W:W<br>Stack<br>(EXR) | R:W:M<br>VEC | R:W<br>VEC+2 | 1 state of internal opetration | R:W * <sup>6</sup> | Notes: 1. EAs is the ER5 value and EAd the ER6 value. 1 is added to each of them after execution. n is the initial value of R4L or R4, and the processing is not executed when n = 0. - 2. Repeated two times when two registers are stored/retrieved, three times when three registers are stored/retrieved, and four times when four registers are stored/retrieved. - 3. Start address on returning. - 4. Start address of program. - 5. Prefetch address that is obtained by adding 2 to the saved PC. Reading is not performed on returning from sleep mode or software standby mode, and this is regarded as internal operation. - 6. Start address of interrupt handling routine. - 7. Registers ER0, ER1, ER4, and ER5 are used for a TAS instruction. - 8. Registers ER0 to ER6 are used for an STM/LDM instruction. # Index | 16-Bit Timer Pulse Unit (TPU)541 | Extension of Chip Select $(\overline{CS})$ | | |------------------------------------------|--------------------------------------------|-----| | Buffer Operation586 | Assertion Period | 174 | | Cascaded Operation 589 | Read Strobe (RD) Timing | 173 | | Input Capture Function 583 | Valid Strobes | 163 | | Phase Counting Mode596 | Wait Control | | | PWM Modes591 | Bus Release | 257 | | Synchronous Operation584 | Clock Pulse Generator | 927 | | Toggle output582 | Condition Field | 59 | | Waveform Output by Compare | Condition-Code Register | 44 | | Match 581 | CPU Operating Modes | | | 8-Bit Timer (TMR)641 | Advanced Mode | | | 16-Bit Counter Mode654 | Normal Mode | 36 | | Cascaded Connection654 | Data direction register | 421 | | Compare Match Count Mode 654 | Data register | 421 | | Pulse Output 649 | Data Transfer Controller (DTC) | | | TCNT Incrementation Timing 650 | Activation by Software4 | | | Toggle output658 | Block Transfer Mode | | | A/D Converter | Chain Transfer | 411 | | A/D conversion time793 | Chain Transfer when Counter $= 0$ . | 417 | | A/D Converter Activation 604 | DTC Vector Table | 403 | | External Trigger794 | Normal Mode | 408 | | Scan Mode792 | Register Information | 403 | | Single Mode792 | Repeat Mode | 409 | | Address Space36 | Software Activation | 418 | | Addressing Mode60 | Vector number for the software | | | Absolute Address61 | activation interrupt | 402 | | Immediate | DMA Controller (DMAC) | 259 | | Memory Indirect62 | Activation by External Request | 287 | | Program-Counter Relative62 | Block Transfer Mode | 304 | | Register Direct61 | Burst Mode | 311 | | Register Indirect61 | Idle Mode | 292 | | Register Indirect with Displacement 61 | Interrupt Sources | 328 | | Register Indirect with Post-Increment 61 | Multi-Channel Operation | 324 | | Register indirect with pre-decrement 61 | Normal Mode | 301 | | Bcc49 | Repeat Mode | 294 | | Burst ROM Interface | Sequential Mode | 290 | | Bus Arbitration254 | Single Address Mode | 298 | | Bus Controller (BSC) 125 | Transfer Mode | 288 | | Basic Timing 163 | Write Data Buffer Function | 323 | | Data Size and Data Alignment161 | DRAM Interface | 175 | | | | | | Effective Address | user MAT8 | 97 | |--------------------------------------------|---------------------------------------|-----| | effective address extension | user memory MAT8 | 39 | | Effective Address Extension | User Program Mode8 | 71 | | Exception Handling85 | Flash Memory (0.35-µm F-ZTAT | | | Interrupt Exception Handling90 | Version)8 | 15 | | Reset exception handling 87 | Boot Mode 8 | 326 | | Stack Status after Exception Handling . 92 | Erase/Erase-Verify8 | 32 | | Trace Exception Handling90 | erasing units8 | 20 | | Trap Instruction Exception Handling 91 | Error Protection8 | 34 | | Exception Handling Vector Table 86 | Hardware Protection8 | 34 | | EXDMA controller (EXDMAC) | Program/Program-Verify8 | 30 | | Address Mode350 | Programmer Mode8 | 35 | | Auto Request Mode354 | programming units8 | 320 | | Block Transfer Mode357 | programming/erasing in user program | | | Burst Mode | mode8 | 329 | | Cycle Steal Mode354 | Software Protection8 | 34 | | Dual Address Mode350 | General Registers | 42 | | Ending DMA Transfer390 | I <sup>2</sup> C Bus Format7 | 68' | | External Request Mode354 | I <sup>2</sup> C Bus Interface (IIC)7 | 55 | | Normal Transfer Mode356 | Acknowledge7 | 55 | | Repeat Area Function358 | Slave-address7 | 55 | | Single Address Mode351 | Idle Cycle2 | 32 | | EXDMA Controller (EXDMAC) 335 | Input pull-up MOS4 | 21 | | Extended Control Register (EXR) 43 | Instruction Set | 49 | | Flash Memory (0.18-µm F-ZTAT Version) | Arithmetic Operations Instructions | 52 | | Boot Mode 867 | Bit Manipulation Instructions | 55 | | Communications Protocol901 | Block Data Transfer Instruction | 59 | | Error Protection896 | Branch Instructions | 57 | | Flash MAT Configuration 844 | Data Transfer Instructions | 51 | | Hardware Protection 895 | Logic Operations Instructions | 54 | | Mode Comparison 843 | Shift Instructions | 54 | | off-board programming mode 840 | System Control Instruction | 58 | | On-Board Programming 867 | Interrupt Control Modes1 | 16 | | on-board programming mode 839 | Interrupt Exception Handling Vector | | | Procedure Program 885 | Table1 | 11 | | Programmer Mode899 | Interrupt Mask Bit | 44 | | Protection | Interrupt Priority Register (IPR) | 95 | | Serial Communication Interface | Interrupt Request Mask Level | 43 | | Specification 899 | Interrupts | | | Software Protection 896 | ADI7 | 95 | | user boot MAT 897 | CMI1 | 12 | | user boot memory MAT 839 | CMIA6 | 55 | | User Boot Mode 881 | CMIA01 | 14 | | Rev. 4.00, 02/04, page 1084 of 1088 | | | | RENE | ESAS | | | CMIA1114 | TEI4 | .115 | |------------------|---------------------------------------|------| | CMIB655 | TGI0A | .603 | | CMIB0114 | TGI0B | .603 | | CMIB1114 | TGI0C | .603 | | DMTEND0A114 | TGI0D | .603 | | DMTEND0B114 | TGI1A | .603 | | DMTEND1A114 | TGI1B | .603 | | DMTEND1B114 | TGI2A | .603 | | ERI0746 | TGI2B | .603 | | ERI1114 | TGI3A | .603 | | ERI2114 | TGI3B | .603 | | ERI3115 | TGI3C | .603 | | ERI4115 | TGI3D | .603 | | EXDMTEND2114 | TGI4A | .603 | | EXDMTEND3114 | TGI4B | .603 | | IICI0115 | TGI5A | .603 | | IICI1115 | TGI5B | .603 | | IRQ0112 | TXI0 | .746 | | NMI123 | TXI1 | .114 | | NMI Interrupt109 | TXI2 | .114 | | OVI655 | TXI3 | .115 | | OVI0114 | TXI4 | | | OVI1114 | WOVI | .670 | | RXI0746 | List of Registers | | | RXI1 114 | Register Addresses | | | RXI2 114 | Register Bits | | | RXI3115 | Register States in Each Operating | | | RXI4115 | Mode | .977 | | SWDTEND412 | MCU Operating Modes | | | TCI0V113 | Open-drain control register | | | TCI1U603 | Operation Field | | | TCI1V603 | PLL Circuit | | | TCI2U603 | Port Function Control Register 1 | | | TCI2V603 | Port Function Control Register 2 | | | TCI3V | Port register | | | TCI4U603 | Program Counter | | | TCI4V | Programmable Pulse Generator | | | TCI5U | Non-Overlapping Pulse Output | | | TCI5V | Output trigger | | | TEI0746 | Programming/Erasing Interface Paramet | | | TEI1 | Download pass/fail result parameter | | | TEI2 | Flash erase block select parameter | | | TEI3 | Trash crase block select parameter | .002 | | 119 | Doy 4.00, 00/04, name 4005 - 4 | 4000 | | | Rev. 4.00, 02/04, page 1085 of | IUQQ | | Flash multipurpose address area | FCCS 848, 961, 974, 985 | | | | |--------------------------------------------|--------------------------|--|--|--| | parameter 860 | FECS848, 961, 974, 985 | | | | | Flash multipurpose data destination | FKEY 848, 961, 974, 985 | | | | | parameter 860 | FLMCR1822, 961, 974, 985 | | | | | Flash pass/fail parameter 864 | FLMCR2824, 961, 974, 985 | | | | | Flash programming/erasing frequency | FMATS 848, 961, 974, 985 | | | | | parameter 858 | FPCS 848, 961, 974, 985 | | | | | Programming/Erasing Interface Register 849 | FTDAR 848, 961, 974, 985 | | | | | Pull-up MOS control register421 | FVACR 848, 961, 975, 986 | | | | | RAM813 | ICCRA759, 952, 963, 977 | | | | | Register Field | ICCRB760, 952, 963, 977 | | | | | Registers | ICDRR767, 952, 963, 977 | | | | | ABWCR 130, 955, 968, 980 | ICDRS767 | | | | | ADCR791, 960, 974, 984 | ICDRT767, 952, 963, 977 | | | | | ADCSR 789, 960, 974, 984 | ICIER 763, 952, 963, 977 | | | | | ADDR 788, 960, 973, 984 | ICMR762, 952, 963, 977 | | | | | ASTCR 130, 955, 968, 980 | ICSR765, 952, 963, 977 | | | | | BCR 140, 956, 968, 980 | IER100, 957, 971, 982 | | | | | BROMCR 139, 956, 968, 980 | INTCR 98, 957, 971, 982 | | | | | BRR 697, 954, 966, 979 | IOAR263, 956, 969, 981 | | | | | CRA 401, 952, 963, 977 | IPR98, 953, 965, 978 | | | | | CRB 401, 952, 963, 977 | IrCR704, 953, 965, 978 | | | | | CSACR 137, 956, 968, 980 | ISCR102, 953, 965, 978 | | | | | DACR 806, 960, 974, 985 | ISR 107, 957, 971, 982 | | | | | DADR 805, 960, 974, 985 | ITSR107, 953, 965, 978 | | | | | DAR 401, 952, 963, 977 | MAR263, 956, 969, 981 | | | | | DMABCR273, 957, 970, 981 | MDCR70, 957, 971, 982 | | | | | DMACR 265, 957, 970, 981 | MRA 399, 952, 963, 977 | | | | | DMATCR 285, 957, 970, 981 | MRB400, 952, 963, 977 | | | | | DMAWER 283, 957, 970, 981 | MSTPCR940, 957, 971, 982 | | | | | DRACCR 149, 956, 969, 981 | NDER 624, 958, 971, 982 | | | | | DRAMCR 142, 956, 969, 981 | NDR 626, 958, 971, 976 | | | | | DTCER 401, 957, 970, 982 | P1DDR430, 953, 966, 978 | | | | | DTVECR 402, 957, 970, 982 | P1DR430, 959, 972, 983 | | | | | EBR1 824, 961, 975, 986 | P2DDR446, 953, 966, 978 | | | | | EBR2 825, 961, 975, 986 | P2DR447, 959, 972, 983 | | | | | EDACR 345, 952, 964, 977 | P3DDR464, 953, 966, 978 | | | | | EDDAR 338, 952, 964, 977 | P3DR465, 959, 972, 983 | | | | | EDMDR 341, 952, 964, 977 | P3ODR466, 954, 966, 979 | | | | | EDSAR 338, 952, 964, 977 | P5DDR475, 953, 966, 978 | | | | | EDTCR 339, 952, 964, 977 | P5DR475, 959, 972, 983 | | | | | ETCR 264, 956, 969, 981 | P6DDR478, 953, 966, 978 | | | | | EXMSTPCR 941, 958, 971, 982 | P6DR478, 959, 972, 983 | | | | | Rev. 4.00, 02/04, page 1086 of 1088 | | | | | | P8DDR | 484, 953, 966, 978 | PORTH | 536, 959, 972, 983 | | |-------------------------------------|--------------------|---------------|---------------------|--| | P8DR | 485, 959, 972, 983 | RDNCR | 136, 956, 968, 980 | | | PADDR | 494, 953, 966, 978 | RDR | 680, 954, 966, 979 | | | PADR | 495, 959, 972, 983 | REFCR | 152, 956, 969, 981 | | | PAODR | 496, 954, 966, 979 | RSR | 680 | | | PAPCR | 496, 954, 966, 979 | RSTCSR | 667, 961, 974, 985 | | | PBDDR | 500, 953, 966, 978 | RTCNT | 155, 969, 981 | | | PBDR | 501, 959, 972, 983 | RTCOR | 155, 956, 969, 981 | | | PBPCR | 502, 954, 966, 979 | SAR | 400, 952, 963, 977 | | | PCDDR | 504, 953, 966, 978 | SBYCR | 938, 957, 971, 982 | | | PCDR | 505, 959, 972, 983 | SCKCR | 927, 957, 971, 982 | | | PCPCR | 506, 954, 966, 979 | SCMR | 696, 954, 966, 979 | | | PCR | 628, 958, 971, 976 | SCR | 684, 954, 966, 979 | | | | 508, 953, 966, 978 | | 705, 952, 963, 977 | | | PDDR | 508, 959, 972, 983 | SMR | 680, 959, 972, 984 | | | PDPCR | 509, 954, 966, 979 | SSIER | 109, 953, 965, 978 | | | PEDDR | 511, 953, 966, 978 | SSR | 688, 954, 966, 979 | | | PEDR | 512, 959, 972, 983 | SYSCR | 71, 957, 971, 982 | | | PEPCR | 513, 954, 966, 979 | TCNT | 643, 955, 967, 979 | | | | 514, 953, 966, 979 | TCORA | 644, 961, 974, 985 | | | PFDR | 517, 959, 972, 983 | TCORB | 644, 961, 974, 985 | | | PGDDR | 525, 953, 966, 979 | TCR | 548, 644, 954, 960, | | | PGDR | 526, 959, 972, 983 | | 967, 979, 985, 986 | | | PHDDR | 533, 959, 972, 983 | TCSR | 665, 960, 974, 985 | | | PHDR | 536, 959, 972, 983 | TDR | 680, 954, 966, 979 | | | PLLCR | 929, 958, 971, 982 | | 569, 577, 586, 955, | | | PMR | 629, 958, 971, 982 | | 962, 967, 976, 980 | | | PODR | 625, 958, 971, 982 | TIER | 572, 954, 967, 979 | | | PORT1 | 431, 958, 971, 983 | TIOR | 554, 954, 967, 979 | | | | 447, 958, 971, 983 | | 553, 954, 967, 979 | | | | 465, 958, 971, 983 | | 574, 955, 967, 979 | | | | 473, 958, 971, 983 | | 577, 961, 974, 985 | | | | 476, 958, 971, 983 | | 578, 961, 974, 985 | | | | 479, 958, 971, 983 | WTCR | 131, 955, 968, 980 | | | | 485, 958, 971, 983 | Reset | 87 | | | | 492, 958, 971, 983 | | 956 | | | | 495, 958, 972, 983 | | ion Interface675 | | | | 501, 958, 972, 983 | | 769 | | | | 505, 958, 972, 983 | - | ode707 | | | | 509, 958, 972, 983 | | 697 | | | | 512, 958, 972, 983 | | 748 | | | | 517, 958, 972, 983 | • | onous Mode724 | | | PORTG | 526, 959, 972, 983 | Framing error | 714 | | | Rev. 4.00, 02/04, page 1087 of 1088 | | | | | | | = /~! 46 | _ <i></i> | | | | General Call Address766 | Stack Pointer (SP)42 | |-------------------------|-------------------------------| | IrDA Operation742 | Synchronous DRAM Interface200 | | Mark State | Trace Bit43 | | Overrun error | TRAPA62 | | Parity error | TRAPA instruction91 | | Slave address | Watchdog Timer (WDT)663 | | Start condition | Interval Timer Mode669 | | Stop condition769 | Overflow668 | | Transfer Rate760 | | ### H8S/2378, H8S/2378R Group Hardware Manual Publication Date: 1st Edition, September 2001 Rev.4.00, February 12, 2004 Published by: Sales Strategic Planning Div. Renesas Technology Corp. Edited by: Technical Documentation & Information Department Renesas Kodaira Semiconductor Co., Ltd. ©2001, 2004 Renesas Technology Corp. All rights reserved. Printed in Japan. Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501 Renesas Technology Europe Limited. Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900 Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11 Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852>2265-6688, Fax: <852>2375-6836 Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tei: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65- 6213-0200, Fax: <65- 6278-8001 http://www.renesas.com ## H8S/2378, H8S/2378R Group Hardware Manual