CMOS 4-bit Microcontroller

# TMP47P186M TMP47P187M

The TMP47P186M/187M is a system evaluation LSI with a built-in 1 Kbyte E<sup>2</sup>PROM as ROM. Like the MBM28C64, The TMP47P186M/187M can write / verify data using a PROM writer connection adaptor socket.

The TMP47P186M/187M is pin-compatible with mask ROM product TMP47E186M/187M. Writing a program to the built-in E<sup>2</sup>PROM enables the TMP47P186M/187M to operate the same as TMP47E186M/187M.

| Part No.   | ROM                 | RAM        | E <sup>2</sup> PROM | Package          | Adaptor socket | Oscillator                 |
|------------|---------------------|------------|---------------------|------------------|----------------|----------------------------|
| TMP47P186M | E <sup>2</sup> PROM | Canabit    | 16 v 9 hit          |                  | DN411114       | CR oscillator              |
| TMP47P187M | 1024 × 8 bit        | 64 × 4 bit | 16 × 8 bit          | P-SOP16-300-1.27 | BM11114        | crystal/ceramic oscillator |

#### Pin Assignment (Top View)



#### 000707EBA1

For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions.
TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products projectes," or "TOSHIBA Semiconductor Reliability Handbook" etc..
The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic applications (computer, personal equipment, office is given instruments, industrial robotics, domestic applications, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document are subject to the foreign exchange and foreign trade laws.
The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of the third parties which may result from its use. No lice

#### **Pin Functions**

The TMP47P186M/187M supports MCU and E<sup>2</sup>PROM modes.

- (1) MCU mode Pin-compatible with TMP47E186M/187M.
- (2) E<sup>2</sup>PROM mode

| Pin Name       | Input / Output | Function                                    | Pin Name<br>(In MCU Mode) |
|----------------|----------------|---------------------------------------------|---------------------------|
| A10 to A8      |                |                                             | R42 to R40 (Note 1)       |
| A7 to A4       | Input          | Inputs program memory addresses.            | R53 to R50 (Note 1)       |
| A3 to A0       |                |                                             | R43 to R40 (Note 1)       |
| I/O7 to I/O4   | land (Outrast  |                                             | R53 to R50 (Note 1)       |
| I/O3 to I/O0   | Input / Output | Inputs / outputs program memory data.       | R43 to R40 (Note 1)       |
| ŌĒ             |                | Inputs output enable signal.                | R80                       |
| WE             | Input          | Inputs write enable signal.                 | R81                       |
| CE             |                | Inputs chip enable signal.                  | HOLD (MODE) (Note 2)      |
| CLOCK (Note 3) | Input          | Oscillator connecting pin                   | XIN                       |
| DIDS (Note 3)  | Input          | Inputs address input timing control signal. | XOUT                      |
| vcc            |                | + 5 V (or other voltage)                    | VDD                       |
| VSS            | Power supply   | 0 V (GND)                                   | VSS                       |

Note 1: R43 to R40 and R53 to R50 are used in time sharing mode for input of program memory address and program memory data. The MODE signal is processed by the adaptor socket. The MODE signal, not the CE signal, is input to the

- Note 2: HOLD pin. Note 3: Generated by the adaptor socket.

# Operation

The following sections describe the configuration and operation of TMP47P186M/187M hardware. The TMP47P186M/187M uses the mask ROM built into TMP47E186M/187M as E<sup>2</sup>PROM. In every other respect, TMP47P186M/187M configuration and functions are identical to those of TMP47E186M/187M.

# 1. Operation modes

The TMP47P186M/187M supports MCU and E<sup>2</sup>PROM modes.

| Pin<br>Mode         | XIN          | XOUT       | R80 |                        |   |  |
|---------------------|--------------|------------|-----|------------------------|---|--|
| МСО                 | Oscillator o | connected. | *   |                        |   |  |
| E <sup>2</sup> PROM | Clock input  | L          | н   | H: 5V<br>*: Don't care | J |  |

| Table 1-1. | Operating | Mode | Setting |
|------------|-----------|------|---------|
|------------|-----------|------|---------|

# 1.1 MCU Mode

Operation in MCU mode is the same as that of TMP47E186M/187M.

### 1.1.1 Program Memory

The program area is the same as that of TMP47E186M/187M.



Figure 1-1. Program Area

#### 1.1.2 Data Memory

The TMP47P186M/187M incorporates a 64  $\times$  4-bit data memory (RAM, equivalent to TMP47E186M/187M).

# 1.1.3 Pin I/O Circuit

The pin I/O circuit is the same as that of TMP47E186M/187M.

#### **Electrical Characteristics**

| Absolute Maximum Ratings |  |
|--------------------------|--|
|--------------------------|--|

| Parameter                           | Symbol           | Pin | Specifications                 | Unit |
|-------------------------------------|------------------|-----|--------------------------------|------|
| Power supply voltage                | V <sub>DD</sub>  |     | – 0.3 to 6.5                   | V    |
| Input voltage                       | VIN              |     | – 0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output voltage                      | V <sub>OUT</sub> |     | – 0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output current (per pin)            | Ιουτ             |     | 3                              | mA   |
| Output current (total for all pins) | $\Sigma I_{OUT}$ |     | 12                             | mA   |
| Power dissipation                   | PD               |     | 88                             | mW   |
| Soldering temperature (time)        | Tsld             |     | 260 (10 s)                     | °C   |
| Storage temperature                 | Tstg             |     | – 55 to 125                    | °C   |
| Operating temperature               | T <sub>OPR</sub> |     | – 40 to 85                     | °C   |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

Recommended Operating Conditions  $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

 $(V_{SS} = 0 V)$ 

| Parameter                   | Symbol           | Pins                          | Condi                   | tions        | Min                                           | Max                    | Unit |  |
|-----------------------------|------------------|-------------------------------|-------------------------|--------------|-----------------------------------------------|------------------------|------|--|
|                             |                  |                               | Crystar or f            |              | 4.5                                           |                        |      |  |
|                             |                  | At normal                     | ceramic<br>(Note 2)     | fc = 4.2 MHz | 2.7                                           |                        |      |  |
| Power supply voltage        | V <sub>DD</sub>  | operation                     | RC                      | fc = 2.5 MHz | 2.2                                           | 5.5                    | V    |  |
|                             |                  |                               |                         | fc = 1 MHz   | 2.0                                           |                        |      |  |
|                             |                  | In hold mode                  | -                       | -            | 2.0                                           |                        |      |  |
| High-level input<br>voltage | V <sub>IH1</sub> | Excluding hysteresis<br>input | $VDD \ge 4.5 V$         |              | V <sub>DD</sub> ×0.7<br>V <sub>DD</sub> ×0.75 |                        | ×    |  |
|                             | V <sub>IH2</sub> | Hysteresis input              |                         |              |                                               |                        |      |  |
|                             | V <sub>IH3</sub> |                               | VDD < 4.5 V             |              | V <sub>DD</sub> × 0.9                         |                        |      |  |
| Low-level input             | V <sub>IL1</sub> | Excluding hysteresis<br>input | $VDD \ge 4.5 V$         |              | _                                             | V <sub>DD</sub> × 0.3  |      |  |
| voltage                     | V <sub>IL2</sub> | Hysteresis input              |                         |              | 0                                             | V <sub>DD</sub> × 0.25 | V    |  |
|                             | V <sub>IL3</sub> |                               | VDD < 4.5 V             |              |                                               | V <sub>DD</sub> × 0.1  |      |  |
|                             |                  |                               | VDD = 4.5 to 5.5 V      |              |                                               | 0.6                    |      |  |
| Clash from on a             |                  |                               | VDD = 2.7 to 5.5 V      |              |                                               | 4.2                    |      |  |
| Clock frequency             | fc               | XIN, XOUT                     | VDD = 2.2 to 5.5 V (CR) |              | 0.4                                           | 2.5                    | MHz  |  |
|                             |                  |                               | VDD = 2.0 to            | o 5.5 V (CR) | ]                                             | 1.0                    |      |  |

Note 1: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to.

Note 2: TMP47E187M

Note 3: TMP47E186M

# TOSHIBA

DC Characteristics

 $(V_{SS} = 0 V, Topr = -40 to 85^{\circ}C)$ 

| Parameter            | Symbol           | Pin                                          | Condition                              | Min | Тур. | Max | Unit |
|----------------------|------------------|----------------------------------------------|----------------------------------------|-----|------|-----|------|
| Hysteresis voltage   | V <sub>HS</sub>  | Hysteresis input                             |                                        | -   | 0.7  | -   | v    |
| Input current        | I <sub>IN1</sub> | RESET, HOLD                                  | $V_{DD} = 5.5 V, V_{IN} = 5.5 V / 0 V$ | -   | -    | ± 2 | μΑ   |
| Input resistance     | R <sub>IN</sub>  | RESET                                        |                                        | 100 | 220  | 450 | kΩ   |
| High-level output    | V <sub>OH</sub>  | Push-pull output portH                       | VDD = 4.5 V, IOH = - 1.6 mA            | 2.4 | -    | -   |      |
| current              |                  |                                              | VDD = 2.2 V, IOH = – 20 µA             | 2.0 | _    | _   | V    |
| Low-level output     | V <sub>OL</sub>  | Excluding XOUT                               | VDD = 4.5 V, IOL = 1.6 mA              | _   | _    | 0.4 |      |
| voltage              |                  |                                              | VDD = 2.2 V, IOL = 20 µA               | _   | _    | 0.1 | V    |
| Power supply current | I <sub>DD</sub>  | Except for E <sup>2</sup> PROM Erase / write | V <sub>DD</sub> = 5.5 V, fc = 4 MHz    | _   | 2    | 4   |      |
| at normal operation  |                  |                                              | V <sub>DD</sub> = 3.0 V, fc = 4 MHz    | _   | 1    | 2   |      |
|                      |                  |                                              | V <sub>DD</sub> = 3.0 V, fc = 400 kHz  | -   | 0.5  | 1   | mA   |
|                      |                  | During E <sup>2</sup> PROM Erase / write     | V <sub>DD</sub> = 5.5 V, fc = 4 MHz    | -   | 5    | 7   |      |
| Power supply current | I <sub>DDH</sub> |                                              | V <sub>DD</sub> = 5.5 V                | -   | 0.5  | 10  |      |
| in hold mode         |                  |                                              | V <sub>DD</sub> = 3.0 V                | -   | 0.3  | 1   | μA   |

Note 1: Typ. values are for when Topr =  $25^{\circ}$ C,  $V_{DD} = 5$  V.

Note 2: Input current: IIN1 excludes current due to built-in pull-up resistors.

Note 3:  $VIN = 5.3 V / 0.2 V (V_{DD} = 5 V)$  or  $VIN = 2.8 V / 0.2 V (V_{DD} = 3.0 V)$ 

Data (16 × 8 bit) E<sup>2</sup>PROM Characteristics

 $(V_{SS} = 0 V, Topr = -40 to 85^{\circ}C)$ 

| Parameter                 | Symbol          | Conditions                                    |                       | Unit  |
|---------------------------|-----------------|-----------------------------------------------|-----------------------|-------|
| Programming time          | t <sub>PW</sub> |                                               | 4.1 (Typ.)            |       |
| Erase time                | t <sub>EW</sub> |                                               | 4.1 (Typ.)            | ms    |
| Number of overwrites      |                 | Topr = T <sub>H</sub> , V <sub>DD</sub> = 5 V | 10 <sup>4</sup> (Min) | Cycle |
| Data hold characteristics |                 | After overwriting $10^4$ times, Ta = 55°C.    | 10 (Min)              | Year  |

#### **AC** Characteristics

 $(V_{SS} = 0 V, Topr = -40 to 85^{\circ}C)$ 

| Parameter                    | Symbol           | Condition      |                                | Min          | Тур. | Max | Unit |
|------------------------------|------------------|----------------|--------------------------------|--------------|------|-----|------|
| Instruction cycle time       |                  | tcy            | V <sub>DD</sub> = 4.5 to 5.5 V | 1.3          |      | 20  |      |
|                              | tay              |                | V <sub>DD</sub> = 2.7 to 5.5 V | 1.9          |      |     |      |
|                              | τςγ              |                | VDD = 2.2 to 5.5 V             | 3.2          |      |     | μs   |
|                              |                  |                | VDD = 2.0 to 5.5 V             | 8.0          |      |     |      |
| High-level clock pulse width | t <sub>WCH</sub> |                | $V_{DD} \ge 2.7 V$             | 80           |      | -   |      |
|                              |                  | External clock | V <sub>DD</sub> <2.7 V         | 160          |      |     |      |
| Low-level clock pulse width  | t <sub>WCL</sub> | (XIN input)    | $V_{DD} \ge 2.7 V$             | 80           |      |     | ns   |
|                              |                  |                | V <sub>DD</sub> <2.7 V         | 160          |      |     |      |
| Shift data storage time      | t <sub>SDH</sub> |                |                                | 0.5tcy – 0.3 | -    | -   | μs   |

Note: Shift data hold time: <u>PSCK</u>, PSO pin, External circuit

Serial port (end of transmission)



Same as those for TMP47E186M/187M.