

# 11.3 Gbps Active Back-Termination, Differential VCSEL Driver

## ADN2530

#### FEATURES

Up to 11.3 Gbps operation -40°C to +100°C operation Very low power: I<sub>SUPPLY</sub> = 65 mA Typical 26 ps rise/fall times Full back-termination of output transmission lines Crosspoint adjust function PECL-/CML-compatible data inputs Bias current range: 2 mA to 25 mA Differential modulation current range: 2.2 mA to 23 mA Automatic laser shutdown (ALS) 3.3 V operation Compact 3 mm × 3 mm LFCSP package Voltage-input control for bias and modulation currents XFP-compliant bias current monitor

#### APPLICATIONS

10 Gb Ethernet optical transceivers 10G-BASE-LRM optical transceivers 8× and 10× fiber channel optical transceivers XFP/X2/XENPAK/MSA 300 optical modules SONET OC-192/SDH STM-64 optical transceivers

#### **GENERAL DESCRIPTION**

The ADN2530 laser diode driver is designed for direct modulation of packaged VCSELs with a differential resistance ranging from 35  $\Omega$  to 140  $\Omega$ . The active back-termination technique provides excellent matching with the output transmission lines while reducing the power dissipation in the output stage. The back-termination in the ADN2530 absorbs signal reflections from the TOSA end of the output transmission lines, enabling excellent optical eye quality to be achieved even when the TOSA end of the output transmission lines is significantly misterminated. The small package provides the optimum solution for compact modules where laser diodes are packaged in low pin count optical subassemblies.

The modulation and bias currents are programmable via the MSET and BSET control pins. By driving these pins with control voltages, the user has the flexibility to implement various average power and extinction ratio control schemes, including closed-loop control and look-up tables. The eye crosspoint in the output eye diagram is adjustable via the crosspoint adjust (CPA) control voltage input. The automatic laser shutdown feature allows the user to turn on/off the bias and modulation currents by driving the ALS pin with the proper logic levels. The product is available in a space-saving 3 mm  $\times$  3 mm LFCSP package specified from  $-40^{\circ}$ C to  $+100^{\circ}$ C.



#### FUNCTIONAL BLOCK DIAGRAM

#### Rev. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 © 2005 Analog Devices, Inc. All rights reserved.

## TABLE OF CONTENTS

| Features 1                                   |
|----------------------------------------------|
| Applications1                                |
| General Description                          |
| Functional Block Diagram1                    |
| Revision History                             |
| Specifications                               |
| Package Thermal Specifications 4             |
| Absolute Maximum Ratings                     |
| ESD Caution                                  |
| Pin Configuration and Function Descriptions7 |
| Typical Performance Characteristics          |
| Theory of Operation11                        |
| Input Stage11                                |
| Bias Current 11                              |

| Automatic Laser Shutdown (ALS)        | . 12 |
|---------------------------------------|------|
| Modulation Current                    | . 12 |
| Load Mistermination                   | . 14 |
| Crosspoint Adjust                     | . 14 |
| Power Consumption                     | . 14 |
| Applications Information              | . 16 |
| Typical Application Circuit           | . 16 |
| Layout Guidelines                     | . 16 |
| Design Example                        | . 17 |
| Headroom Calculations                 | . 17 |
| BSET and MSET Pin Voltage Calculation | . 17 |
| IBIAS Monitor Accuracy Calculations   | . 18 |
| Outline Dimensions                    | . 19 |
| Ordering Guide                        | . 19 |

### **REVISION HISTORY**

10/05—Revision 0: Initial Version

### **SPECIFICATIONS**

 $VCC = VCC_{MIN}$  to  $VCC_{MAX}$ ,  $T_A = -40^{\circ}C$  to  $+100^{\circ}C$ ,  $100 \Omega$  differential load impedance, crosspoint adjust disabled, unless otherwise noted. Typical values are specified at 25°C and IMOD = 10 mA with crosspoint adjust disabled, unless otherwise noted.

#### Table 1.

| Parameter                                  | Min       | Тур          | Max        | Unit         | Test Conditions/Comments                                    |
|--------------------------------------------|-----------|--------------|------------|--------------|-------------------------------------------------------------|
| BIAS CURRENT (IBIAS)                       |           |              |            |              |                                                             |
| Bias Current Range                         | 2         |              | 25         | mA           |                                                             |
| Bias Current While ALS Asserted            |           |              | 50         | μΑ           | ALS = high                                                  |
| Compliance Voltage <sup>1</sup>            | 0.55      |              | VCC – 1.3  | V            | IBIAS = 25 mA                                               |
|                                            | 0.55      |              | VCC – 0.8  | V            | IBIAS = 2 mA                                                |
| MODULATION CURRENT (IMODP, IMODN)          |           |              |            |              |                                                             |
| Modulation Current Range                   | 2.2       |              | 23         | mA diff.     | $R_{IOAD} = 35 \Omega$ to 100 $\Omega$ differential         |
| Modulation Current Range                   | 2.2       |              | 19         | mA diff.     | $R_{LOAD} = 140 \Omega$ differential                        |
| Modulation Current While ALS Asserted      |           |              | 250        | μA diff.     | ALS = high                                                  |
| Crosspoint Adjust (CPA) Range <sup>2</sup> | 35        |              | 65         | %            |                                                             |
| Rise Time (20% to 80%) <sup>2, 3, 4</sup>  |           | 26           | 32.5       | ps           | CPA disabled                                                |
| Rise Time (20% to 80%) <sup>2, 3, 4</sup>  |           | 26.4         | 34.7       | ps           | CPA 35% to 65%                                              |
| Fall Time (20% to 80%) <sup>2, 3, 4</sup>  |           | 26           | 32.5       | ps           | CPA disabled                                                |
| Fall Time (20% to 80%) <sup>2, 3, 4</sup>  |           | 26.5         | 33.7       | ps           | CPA 35% to 65%                                              |
| Random Jitter <sup>2,3,4</sup>             |           | < 0.5        | 55.7       | ps<br>ps rms | CPA disabled                                                |
| Random Jitter <sup>2,3,4</sup>             |           | <0.5<br><0.5 |            | ps rms       | CPA 35% to 65%                                              |
| Deterministic Jitter <sup>2, 4, 5</sup>    |           | <0.5<br>5.4  | 8.2        |              | 10.7 Gbps, CPA disabled                                     |
| Deterministic Jitter <sup>2, 4, 5</sup>    |           | 5.4<br>5.8   | 8.2<br>8.2 | psp-p        | 10.7 Gbps, CPA 35% to 65%                                   |
| Deterministic Jitter <sup>2, 4, 6</sup>    |           |              |            | psp-p        |                                                             |
|                                            |           | 5.4          | 8.2        | psp-p        | 11.3 Gbps, CPA disabled                                     |
| Deterministic Jitter <sup>2, 4, 6</sup>    |           | 5.8          | 8.2        | psp-p        | 11.3 Gbps, CPA 35% to 65%                                   |
| Differential  S <sub>22</sub>              |           | -5           |            | dB           | 5 GHz < F < 10 GHz, $Z_0 = 100 \Omega$ differential         |
|                                            | 1466 07   | -13.6        |            | dB           | $F < 5 \text{ GHz}, Z_0 = 100 \Omega \text{ differential}$  |
| Compliance Voltage <sup>1</sup>            | VCC – 0.7 |              | VCC + 0.7  | V            |                                                             |
| DATA INPUTS (DATAP, DATAN)                 |           |              | 44.5       |              | 107                                                         |
| Input Data Rate                            |           |              | 11.3       | Gbps         | NRZ                                                         |
| Differential Input Swing                   | 0.4       |              | 1.6        | V p-p diff.  | Differential ac-coupled                                     |
| Differential  S <sub>11</sub>              |           | -15          |            | dB           | $F < 10 \text{ GHz}, Z_0 = 100 \Omega \text{ differential}$ |
| Input Termination Resistance               | 85        | 100          | 115        | Ω            | Differential                                                |
| BIAS CONTROL INPUT (BSET)                  |           |              |            |              |                                                             |
| BSET Voltage to IBIAS Gain                 | 15        | 20           | 24         | mA/V         |                                                             |
| BSET Input Resistance                      | 800       | 1000         | 1200       | Ω            |                                                             |
| MODULATION CONTROL INPUT (MSET)            |           |              |            |              |                                                             |
| MSET Voltage to IMOD Gain                  | 14        | 19           | 23         | mA/V         |                                                             |
| MSET Input Resistance                      | 800       | 1000         | 1200       | Ω            |                                                             |
| BIAS MONITOR (IBMON)                       |           |              |            |              |                                                             |
| IBMON to IBIAS Ratio                       |           | 50           |            | µA/mA        |                                                             |
| Accuracy of IBIAS to IBMON Ratio           | -5.0      |              | +5.0       | %            | IBIAS = 2 mA, $R_{IBMON}$ = 750 $\Omega$                    |
|                                            | -4.3      |              | +4.3       | %            | $IBIAS = 4 \text{ mA}, R_{IBMON} = 750 \Omega$              |
|                                            | -3.5      |              | +3.5       | %            | IBIAS = 8 mA, $R_{IBMON}$ = 750 $\Omega$                    |
|                                            | -3.0      |              | +3.0       | %            | $IBIAS = 14 \text{ mA}, R_{IBMON} = 750 \Omega$             |
|                                            | -2.5      |              | +2.5       | %            | IBIAS = 25 mA, $R_{IBMON}$ = 750 $\Omega$                   |
| AUTOMATIC LASER SHUTDOWN (ALS)             |           |              |            |              |                                                             |
| V <sub>IH</sub>                            | 2.4       |              |            | V            |                                                             |
| V <sub>IL</sub>                            |           |              | 0.8        | V            |                                                             |
| l <sub>IL</sub>                            | -20       |              | +20        | μA           |                                                             |
|                                            |           |              | -          | 1.101        |                                                             |

| Parameter            | Min  | Тур | Мах  | Unit | Test Conditions/Comments                                                         |
|----------------------|------|-----|------|------|----------------------------------------------------------------------------------|
| ALS Assert Time      |      |     | 10   | μs   | Rising edge of ALS to fall of IBIAS and IMOD below 10% of nominal; see Figure 2  |
| ALS Negate Time      |      |     | 10   | μs   | Falling edge of ALS to rise of IBIAS and IMOD above 90% of nominal; see Figure 2 |
| POWER SUPPLY         |      |     |      |      |                                                                                  |
| Vcc                  | 3.07 | 3.3 | 3.53 | V    |                                                                                  |
| lcc <sup>7</sup>     |      | 27  | 32   | mA   | $V_{BSET} = V_{MSET} = 0 V$                                                      |
| ISUPPLY <sup>8</sup> |      | 65  | 76   | mA   | $V_{BSET} = V_{MSET} = 0 V$                                                      |

<sup>1</sup> The voltage between the pin with the specified compliance voltage and GND. <sup>2</sup> Specified for  $T_A = -40^{\circ}$ C to +85°C due to test equipment limitation. See the Typical Performance Characteristics section for data on performance for  $T_A = -40^{\circ}$ C to +100°C. <sup>3</sup> The pattern used is composed of a repetitive sequence of eight 1s followed by eight 0s at 10.7 Gbps.

<sup>4</sup> Measured using the high speed characterization circuit shown in Figure 3.

<sup>5</sup> The pattern used is K28.5 (00111110101100000101) at 10.7 Gbps rate. <sup>6</sup> The pattern used is K28.5 (00111110101100000101) at 11.3 Gbps rate. <sup>7</sup> Only includes current in the ADN2530 VCC pins. <sup>8</sup> Includes current in ADN2530 VCC pins and DC current in IMODP and IMODN pull-up inductors. See the Power Consumption section for total supply current calculation.

### **PACKAGE THERMAL SPECIFICATIONS**

Table 2.

| Parameter               | Min | Тур  | Max  | Unit | Conditions/Comments                                        |
|-------------------------|-----|------|------|------|------------------------------------------------------------|
| θյ-τορ                  | 65  | 72.2 | 79.4 | °C/W | Thermal resistance from junction to top of package.        |
| $\theta_{J-PAD}$        | 2.6 | 5.8  | 10.7 | °C/W | Thermal resistance from junction to bottom of exposed pad. |
| IC Junction Temperature |     |      | 125  | °C   |                                                            |



### **ABSOLUTE MAXIMUM RATINGS**

Table 3.

| Parameter                 | Rating                     |
|---------------------------|----------------------------|
| Supply Voltage—VCC to GND | –0.3 V to +4.2 V           |
| IMODP, IMODN to GND       | VCC – 1.5 V to +4.5 V      |
| DATAP, DATAN to GND       | VCC - 1.8 V to VCC - 0.4 V |
| All Other Pins            | –0.3 V to VCC + 0.3 V      |
| Junction Temperature      | 150°C                      |
| Storage Temperature Range | –65°C to +150°C            |
| Soldering Temperature     | 260°C                      |
| (Less than 10 sec)        |                            |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



## **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



| Pin No.     | Mnemonic | I/O    | Description                        |  |
|-------------|----------|--------|------------------------------------|--|
| 1           | MSET     | Input  | Modulation Current Control Input   |  |
| 2           | CPA      | Input  | Crosspoint Adjust Control Input    |  |
| 3           | ALS      | Input  | Automatic Laser Shutdown           |  |
| 4           | GND      | Power  | Negative Power Supply              |  |
| 5           | VCC      | Power  | Positive Power Supply              |  |
| 6           | IMODN    | Output | Modulation Current Negative Output |  |
| 7           | IMODP    | Output | Modulation Current Positive Output |  |
| 8           | VCC      | Power  | Positive Power Supply              |  |
| 9           | GND      | Power  | Negative Power Supply              |  |
| 10          | IBIAS    | Output | Bias Current Output                |  |
| 11          | IBMON    | Output | Bias Current Monitoring Output     |  |
| 12          | BSET     | Input  | Bias Current Control Input         |  |
| 13          | VCC      | Power  | Positive Power Supply              |  |
| 14          | DATAP    | Input  | Data Signal Positive Input         |  |
| 15          | DATAN    | Input  | Data Signal Negative Input         |  |
| 16          | VCC      | Power  | Positive Power Supply              |  |
| Exposed Pad | Pad      | Power  | Connect to GND or VCC              |  |

### **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_A = 25^{\circ}C$ , VCC = 3.3 V, crosspoint adjust disabled, unless otherwise noted.



Figure 7. Differential |S11|



Figure 10. Differential |S<sub>22</sub>|

FREQUENCY (GHz)

12

0

4

567

3

8 9 10 11 12 13 14 15



Figure 11. Rise Time vs. Temperature (Worse-Case Conditions, CPA Disabled)



Figure 12. Fall Time vs. Temperature (Worst-Case Conditions, CPA Disabled)



Figure 13. Random Jitter vs. Temperature (Worst-Case Conditions, CPA Disabled [Worst-Case IMOD = 2.2 mA])



Figure 14. Deterministic Jitter vs. Temperature (Worse-Case Conditions, CPA Disabled)



Figure 15. IMOD Eye Diagram Crosspoint vs. CPA Voltage and VCC (IMOD = 10 mA)



Figure 16. IMOD Eye Diagram Crosspoint vs. CPA Voltage and Temperature (IMOD = 10 mA)





Figure 20. Electrical Eye Diagram (IMOD = 10 mA, PRBS31 Pattern at 10.3125 Gbps)



Figure 21. Filtered 10G Ethernet Optical Eye Using AOC HFE6192-562 VCSEL (PRBS31 Pattern at 10.3125 Gbps, 3 dB Optical Attenuator)



Figure 18. Worst-Case Rise Time Distribution



### THEORY OF OPERATION

As shown in Figure 1, the ADN2530 consists of an input stage and two voltage-controlled current sources for bias and modulation. The bias current is available at the IBIAS pin. It is controlled by the voltage at the BSET pin and can be monitored at the IBMON pin. The differential modulation current is available at the IMODP and IMODN pins. It is controlled by the voltage at the MSET pin. The output stage implements the active back-termination circuitry for proper transmission line matching and power consumption reduction. The ADN2530 can drive a load with differential resistance ranging from 35  $\Omega$ to 140  $\Omega$ . The excellent back-termination in the ADN2530 absorbs signal reflections from the TOSA end of the output transmission lines, enabling excellent optical eye quality to be achieved even when the TOSA end of the output transmission lines is significantly misterminated.

### **INPUT STAGE**

The input stage of the ADN2530 converts the data signal applied to the DATAP and DATAN pins to a level that ensures proper operation of the high speed switch. The equivalent circuit of the input stage is shown in Figure 22.



Figure 22. Equivalent Circuit of the Input Stage

The DATAP and DATAN pins are terminated internally with a 100  $\Omega$  differential termination resistor. This minimizes signal reflections at the input that could otherwise lead to degradation in the output eye diagram. It is not recommended to drive the ADN2530 with single-ended data signal sources.

The ADN2530 input stage must be ac-coupled to the signal source to eliminate the need for matching between the commonmode voltages of the data signal source and the input stage of the driver (see Figure 23). The ac-coupling capacitors should have an impedance less than 50  $\Omega$  over the required frequency range. Generally, this is achieved using 10 nF to 100 nF capacitors.



### **BIAS CURRENT**

The bias current is generated internally using a voltage-to-current converter consisting of an internal operational amplifier and a transistor, as shown in Figure 24.



Figure 24. Voltage-to-Current Converter Used to Generate IBIAS

The BSET to IBIAS voltage-to-current conversion factor is set at 20 mA/V by the internal resistors, and the bias current is monitored at the IBMON pin using a current mirror with a gain equal to 1/20. By connecting a 750  $\Omega$  resistor between IBMON and GND, the bias current can be monitored as a voltage across the resistor. A low temperature coefficient precision resistor must be used for the IBMON resistor (R<sub>IBMON</sub>). Any error in the value of R<sub>IBMON</sub> due to tolerances or drift in its value over temperature contributes to the overall error budget for the IBIAS monitor voltage. If the IBMON voltage is being connected to an ADC for A/D conversion, R<sub>IBMON</sub> should be placed close to the ADC to minimize errors due to voltage drops on the ground plane. See the Design Example section for example calculations of the accuracy of the IBIAS monitor as a percentage of the nominal IBIAS value.

The equivalent circuits of the BSET, IBIAS, and IBMON pins are shown in Figure 25 to Figure 27.











Figure 27. Equivalent Circuit of the IBMON Pin

The recommended configuration for BSET, IBIAS, and IBMON is shown in Figure 28.



Figure 28. Recommended Configuration for BSET, IBIAS, and IBMON Pins

The circuit used to drive the BSET voltage must be able to drive the 1 k $\Omega$  input resistance of the BSET pin. For proper operation of the bias current source, the voltage at the IBIAS pin must be between the compliance voltage specifications for this pin over supply, temperature, and bias current range. See Table 1. The maximum compliance voltage is specified for only two bias current levels (2 mA and 25 mA), but it can be calculated for any bias current by using the following equation:

$$V_{COMPLIANCE}(V) = VCC(V) - 0.75 - 22 \times IBIAS(A)$$

See the Headroom Calculations section for examples.

The function of Inductor L is to isolate the capacitance of the IBIAS output from the high frequency signal path. For recommended components, see Table 6.

### AUTOMATIC LASER SHUTDOWN (ALS)

The ALS pin is a digital input that enables/disables both the bias and modulation currents, depending on the logic state applied, as shown in Table 5.

| Table | 5. |
|-------|----|
|-------|----|

| 14010 01        |                |
|-----------------|----------------|
| ALS Logic State | IBIAS and IMOD |
| High            | Disabled       |
| Low             | Enabled        |
| Floating        | Enabled        |

The ALS pin is compatible with 3.3 V CMOS and TTL logic levels. Its equivalent circuit is shown in Figure 29.



Figure 29. Equivalent Circuit of the ALS Pin

### **MODULATION CURRENT**

The modulation current can be controlled by applying a dc voltage to the MSET pin. This voltage is converted into a dc current by using a voltage-to-current converter that uses an operational amplifier and a bipolar transistor, as shown in Figure 30.



Figure 30. Generation of Modulation Current on the ADN2530

This dc current is switched by the data signal applied to the input stage (DATAP and DATAN pins) and gained up by the output stage to generate the differential modulation current at the IMODP and IMODN pins. The output stage also generates the active back-termination, which provides proper transmission line termination. Active back-termination uses feedback around an active circuit to synthesize a broadband termination resistance.

This provides excellent transmission line termination while dissipating less power than a traditional resistor passive backtermination. The equivalent circuits for MSET, IMODP, and IMODN are shown in Figure 31 and Figure 32.



Figure 31. Equivalent Circuit of the MSET Pin



Figure 32. Equivalent Circuit of the IMODP and IMODN Pins

The recommended configuration of the MSET, IMODP, and IMODN pins is shown in Figure 33. See Table 6 for recommended components. When the voltage on DATAP is greater than the voltage on DATAN, the modulation current flows into the IMODP pin and out of the IMODN pin, generating an optical Logic 1 level at the TOSA output when the TOSA is connected as shown in Figure 33.



MSET, IMODP, and IMODN Pins

The ratio between the voltage applied to the MSET pin and the differential modulation current available at the IMODP and IMODN pins is a function of the load resistance value, as shown in Figure 34.



Using the resistance of the TOSA, the user can calculate the voltage range that should be applied to the MSET pin to generate the required modulation current range (see the example in the Applications Information section).

The circuit used to drive the MSET voltage must be able to drive the 1 k $\Omega$  resistance of the MSET pin. To be able to drive 23 mA modulation currents through the differential load, the output stage of the ADN2530 (IMODP, IMODN pins) must be ac-coupled to the load. The voltages at these pins have a dc component equal to VCC, and an ac component with singleended peak-to-peak amplitude of IMOD  $\times$  50  $\Omega$ . This is the case when the load impedance (R\_{\text{TOSA}}) is less than 100  $\Omega$ differential, since the transmission line characteristic impedance sets the peak-to-peak amplitude. For the case where  $R_{TOSA}$  is greater than 100  $\Omega$ , the single-ended peak-to-peak amplitude is IMOD  $\times$  R<sub>TOSA</sub>  $\div$  2. For proper operation of the output stage, the voltages at the IMODP and IMODN pins must be between the compliance voltage specifications for this pin over supply, temperature, and modulation current range, as shown in Figure 35. See the Headroom Calculations section for examples of headroom calculations.



Figure 35. Allowable Range for the Voltage at IMODP and IMODN

### LOAD MISTERMINATION

Due to its excellent S22 performance, the ADN2530 can drive differential loads that range from 35  $\Omega$  to 140  $\Omega$ . In practice, many TOSAs have differential resistance not equal to 100  $\Omega$ . In this case, with 100  $\Omega$  differential transmission lines connecting the ADN2530 to the load, the load end of the transmission lines are misterminated. This mistermination leads to signal reflections back to the driver. The excellent back-termination in the ADN2530 absorbs these reflections, preventing their reflection back to the load. This enables excellent optical eye quality to be achieved even when the load end of the transmission lines is significantly misterminated. The connection between the load and the ADN2530 must be made with 100  $\Omega$  differential (50  $\Omega$  single-ended) transmission lines so that the driver end of the transmission lines is properly terminated.

### **CROSSPOINT ADJUST**

The crossing level in the output electrical eye diagram can be adjusted between 35% and 65% using the crosspoint adjust (CPA) control input. This can be used to compensate for asymmetry in the VCSEL response and optimizes the optical eye mask margin. The CPA input is a voltage control input, and a plot of eye crosspoint vs. CPA control voltage is shown in Figure 15 and Figure 16 in the Typical Performance Characteristics section. The equivalent circuit for the CPA pin is shown in Figure 36. To disable the crosspoint adjust function and set the eye crossing to 50%,

the CPA pin should be tied to VCC.



Figure 36. Equivalent Circuit for CPA Pin

#### **POWER CONSUMPTION**

The power dissipated by the ADN2530 is given by

$$P = VCC \times \left(\frac{V_{MSET}}{50} + I_{SUPPLY}\right) + V_{IBIAS} \times (IBIAS \times 1.2)$$

where:

*VCC* is the power supply voltage.

IBIAS is the bias current generated by the ADN2530.

 $V_{MSET}$  is the voltage applied to the MSET pin.

 $I_{SUPPLY}$  is the sum of the current that flows into the VCC,

IMODP, and IMODN pins of the ADN2530 when

IBIAS = IMOD = 0 expressed in amps (see Table 1).  $V_{IBIAS}$  is the average voltage on the IBIAS pin.

Considering VBSET/IBIAS = 50 as the conversion factor from  $V_{BSET}$  to IBIAS, the dissipated power becomes

$$P = VCC \times \left(\frac{V_{MSET}}{50} + I_{SUPPLY}\right) + V_{IBIAS} \times \left(\frac{V_{BSET}}{50} \times 1.2\right)$$

To ensure long-term reliable operation, the junction temperature of the ADN2530 must not exceed 125°C, as specified in Table 2. For improved heat dissipation, the module's case can be used as a heat sink, as shown in Figure 37.



Figure 37. Typical Optical Module Structure

A compact optical module is a complex thermal environment, and calculations of device junction temperature using the package  $\theta_{IA}$  (junction-to-ambient thermal resistance) do not yield accurate results. The following equation, derived from the model in Figure 38, can be used to estimate the IC junction temperature:

$$T_{J} = \frac{P \times \left(\theta_{J-PAD} \times \theta_{J-TOP}\right) + T_{TOP} \times \theta_{J-PAD} + T_{PAD} \times \theta_{J-TOP}}{\theta_{J-PAD} + \theta_{J-TOP}}$$

where:

$$\begin{split} T_{\text{TOP}} &= \text{temperature at top of package in degrees Celsius.} \\ T_{\text{PAD}} &= \text{temperature at package exposed paddle in degrees Celsius.} \\ T_J &= \text{IC junction temperature in degrees Celsius.} \\ P &= \text{ADN2530 power dissipation in watts.} \\ \theta_{J\text{-TOP}} &= \text{thermal resistance from IC junction to package top.} \\ \theta_{J\text{-PAD}} &= \text{thermal resistance from IC junction to package exposed pad.} \end{split}$$



Figure 38. Electrical Model for Thermal Calculations

 $T_{TOP}$  and  $T_{PAD}$  can be determined by measuring the temperature at points inside the module, as shown in Figure 37. The thermocouples should be positioned to obtain an accurate measurement of the package top and paddle temperatures.  $\theta_{J-TOP}$  and  $\theta_{J-PAD}$  are given in Table 2.

### **APPLICATIONS INFORMATION** TYPICAL APPLICATION CIRCUIT

Figure 39 shows the typical application circuit for the ADN2530. The dc voltages applied to the BSET and MSET pins control the bias and modulation currents. The bias current can be monitored as a voltage drop across the 750  $\Omega$  resistor connected between the IBMON pin and GND. The dc voltage applied to the CPA pin controls the crosspoint in the output eye diagram. By tying the CPA pin to VCC, the CPA function is disabled. The ALS pin allows the user to turn on/off the bias and modulation currents depending on the logic level applied to the pin. The data signal source must be connected to the DATAP and DATAN pins of the ADN2530 using 50  $\Omega$  transmission lines. The modulation current outputs, IMODP and IMODN, must be connected to the load (TOSA) using 100  $\Omega$  differential (50  $\Omega$  single-ended) transmission lines. Table 6 shows recommended components for the ac-coupling interface between the ADN2530 and TOSA. For up-to-date component recommendations, contact your sales representative.

#### Table 6.

| Component      | Value  | Description                                       |
|----------------|--------|---------------------------------------------------|
| R1, R2         | 110 Ω  | 0603 size resistor                                |
| R3, R4         | 300 Ω  | 0603 size resistor                                |
| C3, C4         | 100 nF | 0402 size capacitor,<br>Phycomp 223878719849      |
| L6, L7         | 160 nH | 0603 size inductor,<br>Murata LQW18ANR16          |
| L2, L3         |        | 0603 size chip ferrite bead,<br>Murata BLM18HG601 |
| L1, L4, L5, L8 | 10 µH  | 0805 size inductor,<br>Murata LQM21FN100M70L      |

#### LAYOUT GUIDELINES

Due to the high frequencies at which the ADN2530 operates, care should be taken when designing the PCB layout to obtain optimum performance. Controlled impedance transmission lines must be used for the high speed signal paths. The length of the transmission lines must be kept to a minimum to reduce losses and pattern-dependent jitter. The PCB layout must be symmetrical both on the DATAP and DATAN inputs and on the IMODP and IMODN outputs to ensure a balance between the differential signals. All VCC and GND pins must be connected to solid copper planes by using low inductance connections. When the connections are made through vias, multiple vias can be connected in parallel to reduce the parasitic inductance. Each GND pin must be locally decoupled to VCC with high quality capacitors, see Figure 39. If proper decoupling cannot be achieved using a single capacitor, the user can use multiple capacitors in parallel for each GND pin. A 20 µF tantalum capacitor must be used as the general decoupling capacitor for the entire module. For recommended PCB layouts, including those suitable for XFP modules, contact your sales representative. For guidelines on the surface-mount assembly of the ADN2530, consult the Amkor Technology® "Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame® (MLF®) Packages."



Figure 39. Typical ADN2530 Application Circuit

### **DESIGN EXAMPLE**

This design example covers

- Headroom calculations for IBIAS, IMODP, and IMODN pins.
- Calculation of the typical voltage required at the BSET and MSET pins to produce the desired bias and modulation currents.
- Calculations of the IBIAS monitor accuracy over the IBIAS current range.

This design example assumes that the impedance of the TOSA is 60  $\Omega$ , the forward voltage of the VCSEL at low current is  $V_F = 1.2$  V, IBIAS = 10 mA, IMOD = 10 mA, and VCC = 3.3 V.

#### Headroom Calculations

To ensure proper device operation, the voltages on the IBIAS, IMODP, and IMODN pins must meet the compliance voltage specifications in Table 1.

Considering the typical application circuit shown in Figure 39, the voltage at the IBIAS pin can be written as

$$V_{IBIAS} = VCC - V_F - (IBIAS \times R_{TOSA}) - V_{LA}$$

where:

*VCC* is the supply voltage.

 $V_F$  is the forward voltage across the laser at low current.

 $R_{TOSA}$  is the resistance of the TOSA.

 $V_{LA}$  is the dc voltage drop across L5, L6, L7, and L8.

For proper operation, the minimum voltage at the IBIAS pin should be greater than 0.55 V, as specified by the minimum IBIAS compliance specification in Table 1.

Assuming that the voltage drop across the 50  $\Omega$  transmission lines is negligible and that  $V_{LA}$  = 0 V,  $V_F$  = 1.2 V, IBIAS = 10 mA,

 $V_{IBIAS} = 3.3 - 1.2 - (0.01 \times 60) = 1.5 \text{ V}$ 

 $V_{IBIAS} = 1.5 \text{ V} > 0.55 \text{ V}$ , which satisfies the requirement.

The maximum voltage at the IBIAS pin must be less than the maximum IBIAS compliance specification as described by the following equation:

 $V_{COMPLIANCE\_MAX} = VCC - 0.75 - 22 \times IBIAS(A)$ 

For this example,

 $V_{COMPLIANCE_{MAX}} = VCC - 0.75 - 22 \times 0.01 = 2.33 \text{ V}$ 

 $V_{IBIAS} = 1.5 \text{ V} < 2.33 \text{ V}$ , which satisfies the requirement.

To calculate the headroom at the modulation current pins (IMODP, IMODN), the voltage has a dc component equal to VCC due to the ac-coupled configuration and a swing equal to IMOD  $\times$  50  $\Omega$ , as R<sub>TOSA</sub> < 100  $\Omega$ . For proper operation of the

ADN2530, the voltage at each modulation output pin should be within the normal operation region shown in Figure 35.

Assuming the dc voltage drop across L1, L2, L3, and L4 = 0 V and IMOD = 10 mA, the minimum voltage at the modulation output pins is equal to

 $VCC - (IMOD \times 50)/2 = VCC - 0.25$ 

VCC - 0.25 > VCC - 0.7 V, which satisfies the requirement.

The maximum voltage at the modulation output pins is equal to

 $VCC + (IMOD \times 50)/2 = VCC + 0.25$ 

VCC + 0.25 < VCC + 0.7 V, which satisfies the requirement.

Headroom calculations must be repeated for the minimum and maximum values of the required IBIAS and IMOD ranges to ensure proper device operation over all operating conditions.

#### BSET and MSET Pin Voltage Calculation

To set the desired bias and modulation currents, the BSET and MSET pins of the ADN2530 must be driven with the appropriate dc voltage. The voltage range required at the BSET pin to generate the required IBIAS range can be calculated using the BSET voltage to IBIAS gain specified in Table 1. Assuming that IBIAS = 10 mA and the typical IBIAS/V<sub>BSET</sub> ratio of 20 mA/V, the BSET voltage is given by

$$V_{BSET} = \frac{IBIAS(mA)}{20 mA/V} = \frac{10}{20} = 0.5 V$$

The BSET voltage range can be calculated using the required IBIAS range and the minimum and maximum BSET voltage to IBIAS gain values specified in Table 1.

The voltage required at the MSET pin to produce the desired modulation current can be calculated using

$$V_{MSET} = \frac{IMOD}{K}$$

where *K* is the *MSET* voltage to *IMOD* ratio.

The value of K depends on the actual resistance of the TOSA and can be obtained from Figure 34. For a TOSA resistance of 60  $\Omega$ , the typical value of K = 24 mA/V. Assuming that IMOD = 10 mA and using the preceding equation, the MSET voltage is given by

$$V_{MSET} = \frac{IMOD(mA)}{24 mA/V} = \frac{10}{24} = 0.42 V$$

The MSET voltage range can be calculated using the required IMOD range and the minimum and maximum K values. These can be obtained from the minimum and maximum curves in Figure 34.

**IBIAS Monitor Accuracy Calculations** 



This example assumes that the nominal value of IBIAS is 8 mA and that the IBIAS range for all operating conditions is 4 mA to 14 mA. The accuracy of the IBIAS to IBMON ratio is given in the Table 1 and is plotted in Figure 40.

Referring to Figure 40, the IBMON output current accuracy is  $\pm 4.3\%$  for the minimum IBIAS of 4 mA and  $\pm 3.0\%$  for the maximum IBIAS value of 14 mA.

The accuracy of the IBMON output current as a percentage of the nominal IBIAS is given by

$$IBMON\_Accuracy_{MIN} = 4 \text{ mA} \frac{4.3}{100} \times \frac{100}{8 \text{ mA}} = \pm 2.15\%$$

for the minimum IBIAS value, and by

*IBMON* \_ *Accuracy*<sub>*MAX*</sub> = 14 mA 
$$\frac{3.0}{100} \times \frac{100}{8 \text{ mA}} = \pm 5.25\%$$

for the maximum IBIAS value. This gives a worse-case accuracy for the IBMON output current of ±5.25% of the nominal IBIAS value over all operating conditions. The IBMON output current accuracy numbers can be combined with the accuracy numbers for the 750  $\Omega$  IBMON resistor (R\_{\rm IEMON}) and any other error sources to calculate an overall accuracy for the IBMON voltage.

### **OUTLINE DIMENSIONS**



### **ORDERING GUIDE**

|                    | Temperature     |                                                             | Package |          |
|--------------------|-----------------|-------------------------------------------------------------|---------|----------|
| Model              | Range           | Package Description                                         | Option  | Branding |
| ADN2530YCPZ-WP1    | -40°C to +100°C | 16-Lead Lead Frame Chip Scale Package, 50-Piece Waffle Pack | CP-16-3 | F08      |
| ADN2530YCPZ-R21    | -40°C to +100°C | 16-Lead Lead Frame Chip Scale Package, 250-Piece Reel       | CP-16-3 | F08      |
| ADN2530YCPZ-REEL71 | -40°C to +100°C | 16-Lead Lead Frame Chip Scale Package, 1500-Piece Reel      | CP-16-3 | F08      |

 $^{1}$  Z = Pb-free part.

## NOTES

© 2005 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05457-0-10/05(0)



www.analog.com

Rev. 0 | Page 20 of 20