

# 200 mA Output Current High Speed Amplifier

## AD8010

**FEATURES** 

200 mA of Output Current

9  $\Omega$  Load

SFDR -54 dBc @ 1 MHz

Differential Gain Error 0.04%, f = 4.43 MHz

Differential Phase Error 0.06°, f = 4.43 MHz

Maintains Video Specifications Driving Eight Parallel

75  $\Omega$  Loads

0.02% Differential Gain

0.03° Differential Phase

0.1 dB Gain Flatness to 60 MHz

THD –72 dBc @ 1 MHz,  $R_{L}$  = 18.75  $\Omega$ 

IP3 42 dBm @ 5 MHz,  $R_1 = 18.75 \Omega$ 

1 dB Gain Compression 21 dBm @ 5 MHz,  $\rm R_L$  = 100  $\Omega$ 

230 MHz –3 dB Bandwidth, G = +1,  $R_L$  = 18.75  $\Omega$ 

800 V/ $\mu$ s Slew Rate, R<sub>L</sub> = 18.75  $\Omega$ 

25 ns Settling Time to 0.1%

Available in 8-Lead DIP, 16-Lead Wide Body SOIC and

Thermally Enhanced 8-Lead SOIC

#### **APPLICATIONS**

Video Distribution Amplifier VDSL, xDSL Line Driver

Communications

**ATE** 

Instrumentation

#### PRODUCT DESCRIPTION

The AD8010 is a low power, high current amplifier capable of delivering a minimum load drive of 175 mA. Signal performance such as 0.02% and 0.03° differential gain and phase error is maintained while driving eight 75  $\Omega$  back terminated video lines. The current feedback amplifier features gain flatness to 60 MHz and -3 dB (G = +1) signal bandwidth of 230 MHz and only requires a typical of 15.5 mA supply current from  $\pm 5$  V supplies. These features make the AD8010 an ideal component for Video Distribution Amplifiers or as the drive amplifier within high data rate Digital Subscriber Line (VDSL and xDSL) systems.

The AD8010 is an ideal component choice for any application that needs a driver that will maintain signal quality when driving low impedance loads.

The AD8010 is offered in three package options: an 8-lead DIP, 16-lead wide body SOIC and a low thermal resistance 8-lead SOIC, and operates over the industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

#### **CONNECTION DIAGRAMS**

#### 8-Lead DIP and SOIC



#### 16-Lead Wide Body SOIC





Figure 1. Video Distribution Amplifier

#### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

## 

| Model                                        | Conditions                                                               | Min                  | Typ          | Max  | Units      |
|----------------------------------------------|--------------------------------------------------------------------------|----------------------|--------------|------|------------|
| DYNAMIC PERFORMANCE                          |                                                                          |                      |              |      |            |
| -3 dB Bandwidth                              | $G = +1, V_{OUT} = 0.2 V p-p$                                            | 180                  | 230          |      | MHz        |
|                                              | $G = +2, V_{OUT} = 0.2 \text{ V p-p}$                                    | 130                  | 190          |      | MHz        |
| 0.1 dB Bandwidth                             | $V_{OUT} = 0.2 \text{ V p-p}$                                            | 30                   | 60           |      | MHz        |
| Large Signal Bandwidth                       | $V_{OUT} = 4 V p-p$                                                      | 30                   | 90           |      | MHz        |
| Peaking Peaking                              | $V_{OUT} = 0.2 \text{ V p-p}, < 5 \text{ MHz}$                           |                      | 0.02         |      | dB         |
| Slew                                         | $V_{OUT} = 0.2 \text{ V p-p}, \text{ V MHz}$ $V_{OUT} = 2 \text{ V p-p}$ |                      | 800          |      | V/µs       |
| Rise and Fall Time                           | $V_{OUT} = 2 V p-p$ $V_{OUT} = 2 V p-p$                                  |                      | 2.0          |      | ns         |
| Settling Time                                | $0.1\%, V_{OUT} = 2 \text{ V p-p}$                                       |                      | 25           |      | ns         |
| NOISE/HARMONIC PERFORMANCE                   |                                                                          |                      |              |      |            |
| Distortion                                   | $V_{OUT} = 2 V p-p$                                                      |                      |              |      |            |
| 2nd Harmonic                                 | 1 MHz                                                                    |                      | -73          |      | dBc        |
|                                              | 5 MHz                                                                    |                      | -58          |      | dBc        |
|                                              | 10 MHz                                                                   |                      | -53          |      | dBc        |
|                                              | $10 \text{ MHz}$ , $R_L = 39 \Omega$                                     |                      | -67          |      | dBc        |
|                                              | 20 MHz                                                                   |                      | -67<br>-44   |      | dBc        |
| 2. 1. 11                                     | I                                                                        |                      |              |      |            |
| 3rd Harmonic                                 | 1 MHz                                                                    |                      | -77          |      | dBc        |
|                                              | 5 MHz                                                                    |                      | -63          |      | dBc        |
|                                              | 10 MHz                                                                   |                      | -57          |      | dBc        |
|                                              | 10 MHz, $R_L = 39 \Omega$                                                |                      | -63          |      | dBc        |
|                                              | 20 MHz                                                                   |                      | -50          |      | dBc        |
| IMD                                          | $5 \text{ MHz } \Delta f = 10 \text{ kHz}$                               |                      | -73          |      | dBc        |
| IP3                                          | 5 MHz                                                                    |                      | 42           |      | dBm        |
| 1 dB Gain Compression                        | 5 MHz                                                                    |                      | 21           |      | dBm        |
| Input Noise Voltage                          | f = 10 kHz                                                               |                      | 2            |      | nV√Hz      |
| Input Noise Current                          | f = 10  kHz, +In                                                         |                      | 3            |      | pA√H:      |
| input ivoise Guirent                         | f = 20  kHz, -In                                                         |                      | 20           |      | pA√Hz      |
| Differential Gain                            |                                                                          |                      | 0.02         |      | % P/1 V112 |
| Differential Gain                            | $f = 4.43 \text{ MHz}, R_L = 150 \Omega$                                 |                      |              |      | l l        |
| D:00 : 1 DI                                  | $f = 4.43 \text{ MHz}, R_L = 18.75 \Omega$                               |                      | 0.02         |      | %<br>D     |
| Differential Phase                           | $f = 4.43 \text{ MHz}, R_L = 150 \Omega$                                 |                      | 0.02         |      | Degree     |
|                                              | $f = 4.43 \text{ MHz}, R_L = 18.75 \Omega$                               |                      | 0.03         |      | Degree     |
| DC PERFORMANCE                               |                                                                          |                      | -            | 10   | 3.7        |
| Input Offset Voltage                         | T T                                                                      |                      | 5            | 12   | mV         |
| O.C. D. (C                                   | $T_{MIN}$ - $T_{MAX}$                                                    |                      | 10           | 15   | mV         |
| Offset Drift                                 |                                                                          |                      | 10           |      | μV/°C      |
| Input Bias Current (–)                       |                                                                          |                      | 10           | 135  | μA         |
|                                              | $T_{MIN}$ - $T_{MAX}$                                                    |                      |              | 200  | μA         |
| Input Bias Current (+)                       |                                                                          |                      | 6            | 12   | μA         |
|                                              | $T_{MIN}$ - $T_{MAX}$                                                    |                      |              | 20   | μA         |
| INPUT CHARACTERISTICS                        |                                                                          |                      |              |      |            |
| Input Resistance                             | +Input                                                                   |                      | 125          |      | kΩ         |
|                                              | –Input                                                                   |                      | 12.5         |      | Ω          |
| Input Capacitance                            |                                                                          |                      | 2.75         |      | pF         |
| Common-Mode Rejection Ratio                  | $V_{CM} = \pm 2.5 \text{ V}$                                             | 50                   | 54           |      | dB         |
| Input Common-Mode Voltage Range              | Civi ==                                                                  |                      | ±2.5         |      | V          |
| Open Loop Transresistance                    | $V_{OUT} = \pm 2.5 \text{ V}$                                            | 300                  | 500          |      | kΩ         |
| Open Loop Transfesistance                    | $T_{MIN}$ - $T_{MAX}$                                                    | 250                  | 300          |      | kΩ         |
| OUTPUT CHARACTERISTICS                       |                                                                          |                      |              |      |            |
| Output Voltage Swing                         |                                                                          |                      |              |      |            |
| $R_L = 18.75 \Omega$                         |                                                                          | ±2.1                 | ±2.5         |      | V          |
| $R_{L} = 150.75 \Omega$ $R_{L} = 150 \Omega$ |                                                                          | $\pm 2.1 \\ \pm 2.7$ | ±2.5<br>±3.0 |      | V          |
|                                              | $R_{L} = 9 \Omega$                                                       | ±2.7<br>175          | ±3.0<br>200  |      | 1 .        |
| Output Current                               | KL - 3 77                                                                | 173                  |              |      | mA         |
| Short-Circuit Current Capacitive Load Drive  |                                                                          |                      | 240<br>40    |      | mA<br>pF   |
|                                              |                                                                          |                      | 40           |      | pF         |
| POWER SUPPLY Operating Range                 |                                                                          | ±4.5                 |              | ±6.0 | V          |
|                                              |                                                                          | 14.0                 | 155          |      |            |
| Quiescent Current                            |                                                                          |                      | 15.5         | 17   | mA         |
|                                              | $T_{MIN}$ to $T_{MAX}$                                                   |                      |              | 20   | mA         |
| Power Supply Rejection Ratio                 | $+V_S = +4 \text{ V to } +6 \text{ V}, -V_S = +5 \text{ V}$              | 60                   | 66           |      | dB         |
|                                              | $+V_S = +5 \text{ V}, -V_S = -4 \text{ V to } -6 \text{ V}$              | 50                   | 56           |      | dB         |

#### ABSOLUTE MAXIMUM RATINGS1

| Supply Voltage                                          |
|---------------------------------------------------------|
| Internal Power Dissipation <sup>2</sup>                 |
| Plastic Package (N) Observe Power Derating Curves       |
| Small Outline Package (R) Observe Power Derating Curves |
| Wide Body SOIC (R-16) Observe Power Derating Curves     |
| Input Voltage (Common-Mode) $\dots \pm V_S$             |
| Differential Input Voltage ±1.2 V                       |
| Output Short Circuit Duration                           |
| Observe Power Derating Curves                           |
| Storage Temperature Range N, R65°C to +125°C            |
| Operating Temperature Range (A Grade)40°C to +85°C      |
| Lead Temperature Range (Soldering 10 sec) +300°C        |
| NOTES                                                   |

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the

device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

 $^2$ Specification is for device in free air: 8-Lead Plastic Package:  $\theta_{JA} = 90$ °C/Watt 8-Lead SOIC Package:  $\theta_{JA} = 122$ °C/Watt 16-Lead SOIC Package:  $\theta_{JA} = 73$ °C/Watt

#### **MAXIMUM POWER DISSIPATION**

The maximum power that can be safely dissipated by the AD8010 is limited by the associated rise in junction temperature. The maximum safe junction temperature for plastic encapsulated devices is determined by the glass transition temperature of the plastic, approximately +150°C. Temporarily exceeding this limit may cause a shift in parametric performance due to a change in the stresses exerted on the die by the package. Exceeding a junction temperature of +175°C for an extended period can result in device failure.

While the AD8010 is internally short circuit protected, this may not be sufficient to guarantee that the maximum junction temperature (+150°C) is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves.



Figure 2. Plot of Maximum Power Dissipation vs. Temperature

#### **ORDERING GUIDE**

| Model                                                                                      | Temperature Range                                  | Package Description                                                                         | Package Options                                        |
|--------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------|
| AD8010AN<br>AD8010AR<br>AD8010AR-16<br>AD8010AR-REEL<br>AD8010AR-REEL7<br>AD8010AR-16-REEL | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C | 8-Lead Plastic DIP 8-Lead Plastic SOIC 16-Lead Wide Body SOIC REEL SOIC REEL SOIC REEL SOIC | N-8<br>SO-8<br>R-16<br>13" REEL<br>7" REEL<br>13" REEL |
| AD8010AR-16-REEL7                                                                          |                                                    | REEL SOIC                                                                                   | 7" REEL                                                |

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8010 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. A -3-

## **AD8010**—Typical Performance Characteristics



Figure 3. Distribution of Differential Gain (dG) and Differential Phase (d $\phi$ );  $R_L = 18.75 \Omega$ 



Figure 4. Harmonic Distortion vs. Frequency; G = +2



Figure 5. Gain Flatness vs. Frequency Over Temperature  $(-40^{\circ}\text{C to } +85^{\circ}\text{C})$ 



Figure 6. Differential Gain and Phase vs. Number of Video Loads Over Temperature (–40°C to +85°C); f = 4.43 MHz



Figure 7. Two-Tone, 3rd Order IMD Intercept vs. Frequency; G = +2,  $R_L = 18.75 \Omega$ 



Figure 8. Gain Flatness vs. Frequency vs. Number of Video Loads

-4- REV. A



Figure 9. Intermodulation Distortion



Figure 10. Total Harmonic Distortion vs.  $P_{OUT}$ ; G = +2



Figure 11. Small Signal Closed-Loop Frequency Response;  $R_L$  = 18.75  $\Omega$ 



Figure 12. Multitone Distortion;  $R_L = 100 \Omega$ 



Figure 13. Harmonic Distortion vs. Load



Figure 14. Closed-Loop Frequency Response vs. Number of Video Loads

REV. A -5-



Figure 15. PSRR vs. Frequency



Figure 16. Closed-Loop Output Resistance vs. Frequency



Figure 17. Large Signal Frequency Response;  $V_0 = 2 V p-p$ 



Figure 18. CMRR vs. Frequency



Figure 19. Transresistance and Phase vs. Frequency;  $R_L = 18.75~\Omega$ 



Figure 20. Large Signal Frequency Response;  $V_0 = 4 V p-p$ 

-6- REV. A



Figure 21. Small-Signal Pulse Response; G = +1



Figure 22. Small-Signal Pulse Response; G = +2, -1



Figure 23. Input Voltage Noise vs. Frequency



Figure 24. Large-Signal Pulse Response; G = +1



Figure 25. Large-Signal Pulse Response; G = +2, -1



Figure 26. Input Current Noise vs. Frequency

REV. A -7-



Figure 27. Overdrive Recovery; G = +6

#### **OVERDRIVE RECOVERY**

Overdrive of an amplifier occurs when the output and/or input range are exceeded. The amplifier must recover from this overdrive condition. As shown in Figure 27, the AD8010 recovers within 35 ns from negative overdrive and within 75 ns from positive overdrive.

#### THEORY OF OPERATION

The AD8010 is a current feedback amplifier optimized for high current output while maintaining excellent performance with respect to flatness, distortion and differential gain/phase. As a video distribution amplifier, the AD8010 will drive up to 12 parallel video loads (12.5  $\Omega$ ) from a single output with 0.04% differential gain and 0.04° differential phase errors. This means that, unlike designs with one driver per output, any output is a true reflection of the signal on all other outputs.

The high output current capability of the AD8010 also make it useful in xDSL applications. The AD8010 can drive a 12.5  $\Omega$  single-ended or 25  $\Omega$  differential load with low harmonic distortion. This makes it useful in designs that utilize a step-up transformer to drive a twisted-pair transmission line.

To achieve these levels of performance special precautions with respect to supply bypassing are recommended (Figure 29). This configuration minimizes the contribution from high frequency supply rejection to differential gain and phase errors as well as reducing distortion due to harmonic energy in the power supplies.



Figure 28. Capacitive Load Drive vs. Series Resistor for Various Gains

#### **Driving Capacitance Loads**

The AD8010 was designed primarily to drive nonreactive loads. If driving loads with a capacitive component is desired, best frequency response is obtained by the addition of a small series resistance as shown in Figure 28. The inset figure shows the optimum value for  $R_{\text{SERIES}}$  vs. capacitive load. It is worth noting that the frequency response of the circuit when driving large capacitive loads will be dominated by the passive roll-off of  $R_{\text{SERIES}}$  and  $C_{\text{L}}$ .

#### LAYOUT CONSIDERATIONS

The specified high speed performance of the AD8010 requires careful attention to board layout and component selection. Proper  $R_{\rm F}$  design techniques and low-pass parasitic component selection are necessary.

The PCB should have a ground plane covering all unused portions of the component side of the board to provide low impedance path. The ground plane should be removed from the area near the input pins to reduce the parasitic capacitance.



Figure 29. Standard Noninverting Closed-Loop Configuration with Recommended Bypassing Technique

The standard noninverting closed-loop configuration with the recommended power supply bypassing technique is shown in Figure 29. Ferrite beads (Amidon Associates, Torrance CA, Part Number 43101) are used to suppress high frequency power supply energy on the DUT supply lines at the DUT. C1 and C2 each represent the parallel combination of a 47  $\mu F$  (16 V) tantalum electrolytic capacitor, a 10  $\mu F$  (10 V) tantalum electrolytic capacitor and a 0.1  $\mu F$  ceramic chip capacitor. Connect C1 from the +Vs pin to the -Vs pin. Connect C2 from the -Vs pin to signal ground.

The feedback resistor should be located close to the inverting input pin in order to keep the parasitic capacitance at this node to a minimum. Parasitic capacitances of less than 1 pF at the inverting input can significantly affect high speed performance.

Stripline design techniques should be used for long traces (greater than about 3 cm). These should be designed with a characteristic impedance ( $Z_{O}$ ) of 50  $\Omega$  or 75  $\Omega$  and be properly terminated at each end.

–8– REV. A

#### APPLICATIONS

#### Video Distribution Amplifier

The AD8010 is optimized for the specific function of providing excellent video performance when driving multiple video loads in parallel. Significant power is saved and heat sinking is greatly simplified because of the ability of the AD8010 to obtain this performance when running on a  $\pm 5$  V supply. However, due to the high currents that flow when driving many parallel video loads, special layout and bypassing techniques are required to assure optimal performance.

When designing a video distribution amplifier with the AD8010, it is very important to keep in mind where the high (ac) currents will flow. These paths include the power supply pins of the chip along with the bypass capacitors and the return path for these capacitors, the output circuits and the return path of the output current from the loads.

In general, any loops that are formed by any of the above paths should be made as small as possible. Large loops are both generators and receivers of magnetic fields and can cause undesired coupling of signals that lowers the performance of the amplifier. Effects that have not been seen before in other op amp circuits might arise because of the high currents. Most op amp circuits output, at most, tens of milliamps and do not require extremely tight video specifications, while a video distribution amplifier can output hundreds of milliamps and require extremely low differential gain and phase errors.

The bypassing scheme that is used for the AD8010 requires special attention. It was found that the conventional technique of bypassing each power pin individually to ground can have an adverse effect on the differential phase error of the circuit. The cause of this is attributed to the fact that there is an internal compensation capacitor in the AD8010 that is referenced to the negative supply.

The recommended technique is to connect parallel bypass capacitors from the positive supply to the negative supply and then to bypass the negative supply to ground. For high frequency bypassing, 0.1  $\mu$ F ceramic capacitors are recommended. These should be placed within a few millimeters of the power pins and should preferably be chip type capacitors.

The high currents that can potentially flow through the power supply pins require large bypassing capacitors. These should be low inductance tantalum types and at least 47  $\mu$ F. The ground side of the capacitor that bypasses the negative supply should be brought to a single point ground that is the common for the returns of the outputs.

Figure 30 shows a circuit for making an N-channel video distribution amplifier. As a practical matter, the AD8010 can readily drive eight standard 150  $\Omega$  video loads. When driving up to 12 video loads, there is minimal degradation in video performance.

Another important consideration when driving multiple cables is the high frequency isolation between the outputs of the cables. Due to its low output impedance, the AD8010 achieves better than 46 dB of output-to-output isolation at 5 MHz driving back terminated 75  $\Omega$  cables.



Figure 30. An N-Channel Video Distribution Amplifier Using An AD8010. NOTE: Please see Figure 29 for Recommended Bypassing Technique.

REV. A -9-

#### Differential Line Driver

Twisted pair transmission lines are more often being used for high frequency analog and digital signals. Over long distances, however, the attenuation characteristics of these lines can degrade the performance of the transmission system. To compensate for this, larger signals are transmitted, which after the attenuation, will still have useful signal strength.

The high output current of two AD8010s can be used along with a transformer to create a high power differential line driver. The differential configuration effectively doubles the output swing, while the step-up transformer further increases the output voltage.

In the circuit in Figure 31 the A device is configured as a gain-of-two follower, while the B device is a gain-of-two inverter. These will produce a differential output signal whose maximum value is twice the peak-to-peak value of the maximum output of one device. For this circuit a 12 V peak-to-peak output can be obtained.

The op amps drive a 1:2 step-up transformer that drives a 100  $\Omega$  transmission line. Since the impedance reflected back to the primary varies as the square of the turns ratio, it will appear as 25  $\Omega$  at the primary. This source terminating resistor is split as a 12.4  $\Omega$  resistor at the output of each device.

The circuit shown is capable of delivering 12 V p-p to the line and operates with a -3 dB bandwidth of 40 MHz. The peak current output of either op amp is 100 mA.



Figure 31. High Output Differential Line Driver Using Two AD8010s. NOTE: Please see Figure 29 for Recommended Bypassing Technique.

-10- REV. A

#### Closed-Loop Gain and Bandwidth

The AD8010 is a current feedback amplifier optimized for use in high performance video and data acquisition applications. Since it uses a current feedback architecture, its closed-loop  $-3~\rm dB$  bandwidth is dependent on the magnitude of the feedback resistor. The desired closed-loop bandwidth and gain are obtained by varying the feedback resistor  $(R_F)$  to set the bandwidth, and varying the gain resistor  $(R_G)$  to set the desired gain. The characteristic curves and specifications for this data sheet reflect the performance of the AD8010 using the values of  $R_F$  noted at the top of the specifications table. If a greater  $-3~\rm dB$  bandwidth and/or slew rate is required (at the expense of video performance), Table I provides the recommended resistor values. Figure 32 shows the test circuit and conditions used to produce Table I.

#### Effect of Feedback Resistor Tolerance on Gain Flatness

Because of the relationship between the 3 dB bandwidth and the feedback resistor, the fine scale gain flatness will, to some extent, vary with feedback resistor tolerance. It is therefore recommended that resistors with a 1% tolerance be used if it is desired to maintain flatness over a wide range of production lots. In addition, resistors of different construction have different associated parasitic capacitance and inductance. Metal-film resistors were used for the bulk of the characterization for this data sheet. It is possible that values other than those indicated will be optimal for other resistor types.

#### **Quality of Coaxial Cable**

Optimum flatness when driving a coax cable is possible only when the driven cable is terminated at each end with a resistor matching its characteristic impedance. If the coax was ideal, then the resulting flatness would not be affected by the length of the cable. While outstanding results can be achieved using inexpensive cables, it should be noted that some variation in flatness due to varying cable lengths may be experienced.

## Table I. -3 dB Bandwidth and Slew Rate vs. Closed-Loop Gain and Resistor Values

Package: N-8

| Closed-Loop<br>Gain | $\mathbf{R}_{\mathbf{F}}\left(\Omega\right)$ | $\mathbf{R}_{\mathbf{G}}\left(\Omega\right)$ | -3 dB BW<br>(MHz) | Slew Rate<br>(V/µs) |
|---------------------|----------------------------------------------|----------------------------------------------|-------------------|---------------------|
| +1                  | 453                                          | ∞                                            | 285               | 900                 |
| +2                  | 374                                          | 374                                          | 255               | 900                 |
| +5                  | 348                                          | 86.6                                         | 200               | 800                 |
| +10                 | 562                                          | 61.9                                         | 120               | 550                 |

Package: R-16

| Closed-Loop<br>Gain | $R_{F}(\Omega)$ | $\mathbf{R}_{\mathbf{G}}\left(\Omega\right)$ | -3 dB BW<br>(MHz) | Slew Rate (V/µs) |
|---------------------|-----------------|----------------------------------------------|-------------------|------------------|
| +1                  | 412             | ∞                                            | 245               | 900              |
| +2                  | 392             | 392                                          | 220               | 900              |
| +5                  | 392             | 97.6                                         | 160               | 800              |
| +10                 | 604             | 66.5                                         | 95                | 550              |

Package: SO-8

| Closed-Loop<br>Gain | $R_{F}(\Omega)$ | $\mathbf{R}_{\mathbf{G}}\left(\Omega\right)$ | -3 dB BW<br>(MHz) | Slew Rate (V/μs) |
|---------------------|-----------------|----------------------------------------------|-------------------|------------------|
| +1                  | 392             | ∞                                            | 345               | 950              |
| +2                  | 374             | 374                                          | 305               | 1000             |
| +5                  | 348             | 86.6                                         | 220               | 1000             |
| +10                 | 499             | 54.9                                         | 135               | 650              |



Figure 32. Test Circuit for Table I

NOTES

 $^{1}V_{O}$  = 0.2 V p-p for -3 dB Bandwidth.

 ${}^{2}V_{O} = 2 \text{ V p-p for Slew Rate.}$ 

<sup>3</sup>Bypassing per Figure 29.

REV. A -11-

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

#### 8-Lead Plastic Mini-DIP (N-8)



## 8-Lead SOIC (SO-8)



#### 16-Lead Wide Body SOIC (R-16)

