

# Complete 12-Bit 20 MSPS CCD Signal Processor

AD9844A

#### **FEATURES**

20 MSPS Correlated Double Sampler (CDS)
4 dB ± 6 dB Variable CDS Gain with 6-Bit Resolution
2 dB to 36 dB 10-Bit Variable Gain Amplifier (VGA)
Low Noise Clamp Circuits
Analog Preblanking Function
12-Bit 20 MSPS A/D Converter
Auxiliary Inputs with VGA and Input Clamp
3-Wire Serial Digital Interface
3 V Single Supply Operation
Low Power: 65 mW @ 2.7 V Supply
48-Lead LQFP Package

APPLICATIONS
Digital Still Cameras
Digital Video Camcorders
PC Cameras

#### PRODUCT DESCRIPTION

The AD9844A is a complete analog signal processor for CCD applications. It features a 20 MHz single-channel architecture designed to sample and condition the outputs of interlaced and progressive scan area CCD arrays. The AD9844A's signal chain consists of an input clamp, correlated double sampler (CDS), digitally controlled variable gain amplifier (VGA), black level clamp, and 12-bit A/D converter. Additional input modes are provided for processing analog video signals.

The internal registers are programmed through a 3-wire serial digital interface. Programmable features include gain adjustment, black level adjustment, input configuration, and power-down modes.

The AD9844A operates from a single 3 V power supply, typically dissipates 78 mW, and is packaged in a 48-lead LQFP.

#### FUNCTIONAL BLOCK DIAGRAM



# AD9844A—SPECIFICATIONS

# **GENERAL SPECIFICATIONS** (T<sub>MIN</sub> to T<sub>MAX</sub>, AVDD = DVDD = 3.0 V, f<sub>DATACLK</sub> = 20 MHz, unless otherwise noted.)

| Parameter                       | Min        | Typ             | Max               | Unit            |  |  |
|---------------------------------|------------|-----------------|-------------------|-----------------|--|--|
| TEMPERATURE RANGE               |            |                 |                   |                 |  |  |
| Operating                       | -20        |                 | +85               | °C              |  |  |
| Storage                         | -65        |                 | +150              | °C              |  |  |
| POWER SUPPLY VOLTAGE            |            |                 |                   |                 |  |  |
| Analog, Digital, Digital Driver | 2.7        |                 | 3.6               | V               |  |  |
| POWER CONSUMPTION               |            |                 |                   |                 |  |  |
| Normal Operation                | (Specified | d Under Each M  | ode of Operation) |                 |  |  |
| Power-Down Modes                |            |                 |                   |                 |  |  |
| Fast Recovery Mode              |            | 45              |                   | mW              |  |  |
| Standby                         |            | 5               |                   | mW              |  |  |
| Total Power-Down                |            | 1               |                   |                 |  |  |
| MAXIMUM CLOCK RATE              | 20         |                 |                   | MHz             |  |  |
| A/D CONVERTER                   |            |                 |                   |                 |  |  |
| Resolution                      | 12         |                 |                   | Bits            |  |  |
| Differential Nonlinearity (DNL) |            | $\pm 0.5$       | $\pm 1.0$         | LSB             |  |  |
| No Missing Codes                | 12         |                 |                   | Bits Guaranteed |  |  |
| Full-Scale Input Voltage        |            | 2.0             |                   | V               |  |  |
| Data Output Coding              |            | Straight Binary |                   |                 |  |  |
| VOLTAGE REFERENCE               |            |                 |                   |                 |  |  |
| Reference Top Voltage (VRT)     |            | 2.0             |                   |                 |  |  |
| Reference Bottom Voltage (VRB)  |            | 1.0             |                   | V               |  |  |

Specifications subject to change without notice.

### **DIGITAL SPECIFICATIONS** (DRVDD = 2.7 V, $C_L = 20 \text{ pF}$ unless otherwise noted.)

| Parameter                                                                                                                | Symbol                                                        | Min | Тур      | Max | Unit               |
|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|----------|-----|--------------------|
| LOGIC INPUTS High Level Input Voltage Low Level Input Voltage High Level Input Current Low Level Input Current           | $egin{array}{c} V_{IH} & & & & & & & & & & & & & & & & & & &$ | 2.1 | 10<br>10 | 0.6 | V<br>V<br>μΑ<br>μΑ |
| Input Capacitance                                                                                                        | C <sub>IN</sub>                                               |     | 10       |     | pF                 |
| LOGIC OUTPUTS<br>High Level Output Voltage, $I_{OH} = 2 \text{ mA}$<br>Low Level Output Voltage, $I_{OL} = 2 \text{ mA}$ | $egin{array}{c} V_{ m OH} \ V_{ m OL} \end{array}$            | 2.2 |          | 0.5 | V<br>V             |

Specifications subject to change without notice.

-2- REV. 0

| Parameter                                      | Min  | Typ     | Max  | Unit    | Notes                                         |
|------------------------------------------------|------|---------|------|---------|-----------------------------------------------|
| POWER CONSUMPTION                              |      | 78      |      | mW      | See TPC 1 for Power Curves                    |
| MAXIMUM CLOCK RATE                             | 20   |         |      | MHz     |                                               |
| CDS                                            |      |         |      |         |                                               |
| Allowable CCD Reset Transient <sup>1</sup>     |      | 500     |      | mV      | See Input Waveform in Note 1                  |
| Max CCD Black Pixel Amplitude <sup>1</sup>     |      | 200     |      | mV      |                                               |
| Max Input Range Before Saturation <sup>1</sup> | 1.0  |         |      | V p-p   | With 4 dB CDS Gain                            |
| Max Input Range Before Saturation              |      | 1.5     |      | V p-p   | With –2 dB CDS Gain                           |
| Max Input Range Before Saturation              |      | 0.5     |      | V p-p   | With 10 dB CDS Gain                           |
| Max Output Range                               | 1.6  |         |      | V p-p   | At Any CDS Gain Setting                       |
| Gain Resolution                                |      | 64      |      | Steps   |                                               |
| Gain Range (Two's Complement Coding)           |      |         |      |         | See Figure 12 for CDS Gain Curve              |
| Min Gain (CDS Gain Register Code 32)           |      | -2      |      | dB      |                                               |
| Medium Gain (CDS Gain Code 63)                 |      | 4       |      | dB      | 4 dB Is Default with CDS Gain Disabled        |
| Max Gain (CDS Gain Code 31)                    |      | 10      |      | dB      |                                               |
| VARIABLE GAIN AMPLIFIER (VGA)                  |      |         |      |         |                                               |
| Max Input Range                                | 1.6  |         |      | V p-p   |                                               |
| Max Output Range                               | 2.0  |         |      | V p-p   |                                               |
| Gain Control Resolution                        |      | 1024    |      | Steps   |                                               |
| Gain Monotonicity                              |      | Guarant | eed  | _       |                                               |
| Gain Range                                     |      |         |      |         | See Figure 13 for VGA Gain Curve              |
| Low Gain (VGA Register Code 91)                |      | 2       |      | dB      | See Figure 13 for Gain Equations              |
| Max Gain (VGA Code 1023)                       |      | 36      |      | dB      | -                                             |
| BLACK LEVEL CLAMP                              |      |         |      |         |                                               |
| Clamp Level Resolution                         |      | 256     |      | Steps   |                                               |
| Clamp Level                                    |      |         |      |         | Measured at ADC Output                        |
| Min Clamp Level                                |      | 0       |      | LSB     | -                                             |
| Max Clamp Level                                |      | 255     |      | LSB     |                                               |
| SYSTEM PERFORMANCE                             |      |         |      |         | Specifications Include Entire Signal Chain    |
| Gain Accuracy, VGA Code 91 to 1023             | -0.5 |         | +0.5 | dB      | Use Equations on Page 13 to Calculate Gain    |
| Peak Nonlinearity, 500 mV Input Signal         |      | 0.1     |      | %       | 12 dB Gain Applied (4 dB CDS Gain)            |
| Peak Nonlinearity, 800 mV Input Signal         |      | 0.4     |      | %       | 8 dB Gain Applied (4 dB CDS Gain)             |
| Total Output Noise                             |      | 0.6     |      | LSB rms | AC Grounded Input, 6 dB Gain Applied          |
| Power Supply Rejection (PSR)                   |      | 40      |      | dB      | Measured with Step Change on Supply           |
| POWER-UP RECOVERY TIME                         |      |         |      |         | Clocks Must Be Applied, as in Figures 5 and 6 |
| From Fast Recovery Mode                        |      | 0.1     |      | ms      | , , , , , , , , , , , , , , , , , , ,         |
| From Reference Standby Mode                    |      | 1       |      | ms      |                                               |
| From Total Shutdown Mode                       |      | 3       |      | ms      |                                               |
| From Power-Off Condition                       | 1    | 15      |      | ms      |                                               |

#### NOTES

<sup>1</sup>Input Signal Characteristics defined as follows, with 4 dB CDS gain:



Specifications subject to change without notice.

REV. 0 -3-

# AD9844A—SPECIFICATIONS

### AUX1-MODE SPECIFICATIONS ( $T_{MIN}$ to $T_{MAX}$ , AVDD = DVDD = 3.0 V, $f_{DATACLK}$ = 20 MHz, unless otherwise noted.)

| Parameter                                                                            | Min | Тур     | Max | Unit           |
|--------------------------------------------------------------------------------------|-----|---------|-----|----------------|
| POWER CONSUMPTION                                                                    |     | 60      |     | mW             |
| MAXIMUM CLOCK RATE                                                                   | 20  |         |     | MHz            |
| INPUT BUFFER Gain Max Input Range                                                    | 1.0 | 0       |     | dB<br>V p-p    |
| VGA Max Output Range Gain Control Resolution Gain (Selected Using VGA Gain Register) | 2.0 | 1023    |     | V p-p<br>Steps |
| Min Gain  Max Gain                                                                   |     | 0<br>36 |     | dB<br>dB       |

Specifications subject to change without notice.

### AUX2-MODE SPECIFICATIONS ( $T_{MIN}$ to $T_{MAX}$ , AVDD = DVDD = 3.0 V, $f_{DATACLK}$ = 20 MHz, unless otherwise noted.)

| Parameter                               | Min  | Тур              | Max | Unit  |
|-----------------------------------------|------|------------------|-----|-------|
| POWER CONSUMPTION                       |      | 60               |     | mW    |
| MAXIMUM CLOCK RATE                      | 20   |                  |     | MHz   |
| INPUT BUFFER                            | (San | ne as AUX1-MODE) |     |       |
| VGA                                     |      |                  |     |       |
| Max Output Range                        | 2.0  |                  |     | V p-p |
| Gain Control Resolution                 |      | 512              |     | Steps |
| Gain (Selected Using VGA Gain Register) |      |                  |     |       |
| Min Gain                                |      | 0                |     | dB    |
| Max Gain                                |      | 18               |     | dB    |
| ACTIVE CLAMP                            |      |                  |     |       |
| Clamp Level Resolution                  |      | 256              |     | Steps |
| Clamp Level (Measured at ADC Output)    |      |                  |     | _     |
| Min Clamp Level                         |      | 0                |     | LSB   |
| Max Clamp Level                         |      | 255              |     | LSB   |

Specification subject to change without notice.

–4– REV. 0

# **TIMING SPECIFICATIONS** ( $C_L = 20 \text{ pF}, f_{SAMP} = 20 \text{ MHz}, CCD-Mode Timing in Figures 5 and 6, AUX-Mode Timing in Figure 7. Serial Timing in Figures 8–10.)$

| Parameter                            | Symbol             | Min | Тур  | Max | Unit   |
|--------------------------------------|--------------------|-----|------|-----|--------|
| SAMPLE CLOCKS                        |                    |     |      |     |        |
| DATACLK, SHP, SHD Clock Period       | t <sub>CONV</sub>  | 48  | 50   |     | ns     |
| DATACLK High/Low Pulsewidth          | $t_{ m ADC}$       | 20  | 25   |     | ns     |
| SHP Pulsewidth                       | t <sub>SHP</sub>   | 7   | 12.5 |     | ns     |
| SHD Pulsewidth                       | $t_{ m SHD}$       | 7   | 12.5 |     | ns     |
| CLPDM Pulsewidth                     | $t_{\mathrm{CDM}}$ | 4   | 10   |     | Pixels |
| CLPOB Pulsewidth <sup>1</sup>        | $t_{COB}$          | 2   | 20   |     | Pixels |
| SHP Rising Edge to SHD Falling Edge  | $t_{S1}$           | 0   | 12.5 |     | ns     |
| SHP Rising Edge to SHD Rising Edge   | $t_{\mathrm{S2}}$  | 20  | 25   |     | ns     |
| Internal Clock Delay                 | $t_{\mathrm{ID}}$  |     | 3.0  |     | ns     |
| Inhibited Clock Period               | t <sub>INH</sub>   | 10  |      |     | ns     |
| DATA OUTPUTS                         |                    |     |      |     |        |
| Output Delay                         | t <sub>OD</sub>    |     | 14.5 | 16  | ns     |
| Output Hold Time                     | t <sub>H</sub>     | 7.0 | 7.6  |     | ns     |
| Pipeline Delay                       |                    |     | 9    |     | Cycles |
| SERIAL INTERFACE                     |                    |     |      |     |        |
| Maximum SCK Frequency                | $f_{SCLK}$         | 10  |      |     | MHz    |
| SL to SCK Setup Time                 | t <sub>LS</sub>    | 10  |      |     | ns     |
| SCK to SL Hold Time                  | t <sub>I.H</sub>   | 10  |      |     | ns     |
| SDATA Valid to SCK Rising Edge Setup | $t_{ m DS}$        | 10  |      |     | ns     |
| SCK Falling Edge to SDATA Valid Hold | t <sub>DH</sub>    | 10  |      |     | ns     |
| SCK Falling Edge to SDATA Valid Read | $t_{\mathrm{DV}}$  | 10  |      |     | ns     |

#### NOTES

#### ABSOLUTE MAXIMUM RATINGS

|                      | With<br>Respect |      |             |      |
|----------------------|-----------------|------|-------------|------|
| Parameter            | То              | Min  | Max         | Unit |
| AVDD1, AVDD2         | AVSS            | -0.3 | +3.9        | V    |
| DVDD1, DVDD2         | DVSS            | -0.3 | +3.9        | V    |
| DRVDD                | DRVSS           | -0.3 | +3.9        | V    |
| Digital Outputs      | DRVSS           | -0.3 | DRVDD + 0.3 | V    |
| SHP, SHD, DATACLK    | DVSS            | -0.3 | DVDD + 0.3  | V    |
| CLPOB, CLPDM, PBLK   | DVSS            | -0.3 | DVDD + 0.3  | V    |
| SCK, SL, SDATA       | DVSS            | -0.3 | DVDD + 0.3  | V    |
| VRT, VRB, CMLEVEL    | AVSS            | -0.3 | AVDD + 0.3  | V    |
| BYP1-4, CCDIN        | AVSS            | -0.3 | AVDD + 0.3  | V    |
| Junction Temperature |                 |      | 150         | °C   |
| Lead Temperature     |                 |      | 300         | °C   |
| (10 sec)             |                 |      |             |      |

#### **ORDERING GUIDE**

| Model      | Temperature    | Package                                 | Package |
|------------|----------------|-----------------------------------------|---------|
|            | Range          | Description                             | Option  |
| AD9844AJST | −20°C to +85°C | Thin Plastic<br>Quad Flatpack<br>(LQFP) | ST-48   |

#### THERMAL CHARACTERISTICS Thermal Resistance 48-Lead LQFP Package

18-Lead LQFP Package  $\theta_{JA} = 92^{\circ}C$ 

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9844A features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. 0 \_5\_

<sup>&</sup>lt;sup>1</sup>Minimum CLPOB pulsewidth is for functional operation only. Wider typical pulses are recommended to achieve low noise clamp performance. Specifications subject to change without notice.

#### PIN CONFIGURATION



#### PIN FUNCTION DESCRIPTIONS

| Pin Number     | Name        | Type | Description                                                      |
|----------------|-------------|------|------------------------------------------------------------------|
| 1–12           | D0-D11      | DO   | Digital Data Outputs                                             |
| 13             | DRVDD       | P    | Digital Output Driver Supply                                     |
| 14             | DRVSS       | P    | Digital Output Driver Ground                                     |
| 15, 18, 24, 41 | DVSS        | P    | Digital Ground                                                   |
| 16             | DATACLK     | DI   | Digital Data Output Latch Clock                                  |
| 17             | DVDD1       | P    | Digital Supply                                                   |
| 19             | PBLK        | DI   | Preblanking Clock Input                                          |
| 20             | CLPOB       | DI   | Black Level Clamp Clock Input                                    |
| 21             | SHP         | DI   | CDS Sampling Clock for CCD's Reference Level                     |
| 22             | SHD         | DI   | CDS Sampling Clock for CCD's Data Level                          |
| 23             | CLPDM       | DI   | Input Clamp Clock Input                                          |
| 25, 26, 35     | AVSS        | P    | Analog Ground                                                    |
| 27             | AVDD1       | P    | Analog Supply                                                    |
| 28             | BYP1        | AO   | Internal Bias Level. Decoupling                                  |
| 29             | BYP2        | AO   | Internal Bias Level Decoupling                                   |
| 30             | CCDIN       | AI   | Analog Input for CCD Signal                                      |
| 31             | NC          | NC   | Leave Floating or Decouple to Ground with 0.1 μF                 |
| 32             | BYP4        | AO   | Internal Bias Level Decoupling                                   |
| 33             | AVDD2       | P    | Analog Supply                                                    |
| 34             | AUX2IN      | AI   | Analog Input                                                     |
| 36             | AUX1IN      | AI   | Analog Input                                                     |
| 37             | CML         | AO   | Internal Bias Level Decoupling                                   |
| 38             | VRT         | AO   | A/D Converter Top Reference Voltage Decoupling                   |
| 39             | VRB         | AO   | A/D Converter Bottom Reference Voltage Decoupling                |
| 40             | DVDD2       | P    | Digital Supply                                                   |
| 42             | THREE-STATE | DI   | Digital Output Disable. Active High                              |
| 43             | NC          | NC   | May be tied High or Low. Should not be left floating.            |
| 44             | STBY        | DI   | Standby Mode, Active High. Same as Serial Interface Standby Mode |
| 45             | NC          | NC   | Internally Not Connected. May be Tied High or Low                |
| 46             | SL          | DI   | Serial Digital Interface Load Pulse                              |
| 47             | SDATA       | DI   | Serial Digital Interface Data                                    |
| 48             | SCK         | DI   | Serial Digital Interface Clock                                   |

 $TYPE: AI = Analog \ Input, \ AO = Analog \ Output, \ DI = Digital \ Input, \ DO = Digital \ Output, \ P = Power.$ 

## DEFINITIONS OF SPECIFICATIONS DIFFERENTIAL NONLINEARITY (DNL)

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Thus every code must have a finite width. No missing codes guaranteed to 12-bit resolution indicates that all 4096 codes, respectively, must be present over all operating conditions.

#### PEAK NONLINEARITY

Peak nonlinearity, a full signal chain specification, refers to the peak deviation of the output of the AD9844A from a true straight line. The point used as "zero scale" occurs 1/2 LSB before the first code transition. "Positive full scale" is defined as a Level 1, 1/2 LSB beyond the last code transition. The deviation is measured from the middle of each particular output code to the true straight line. The error is then expressed as a percentage of the 2 V ADC full-scale signal. The input signal is always appropriately gained up to fill the ADC's full-scale range.

#### TOTAL OUTPUT NOISE

The rms output noise is measured using histogram techniques. The standard deviation of the ADC output codes is calculated in LSB, and represents the rms noise level of the total signal

chain at the specified gain setting. The output noise can be converted to an equivalent voltage, using the relationship 1 LSB = (ADC Full Scale/2<sup>N</sup> codes) when N is the bit resolution of the ADC. For the AD9844A, 1 LSB is 0.5 mV.

#### POWER SUPPLY REJECTION (PSR)

The PSR is measured with a step change applied to the supply pins. This represents a very high-frequency disturbance on the AD9844A's power supply. The PSR specification is calculated from the change in the data outputs for a given step change in the supply voltage.

#### INTERNAL DELAY FOR SHP/SHD

The internal delay (also called aperture delay) is the time delay that occurs from when a sampling edge is applied to the AD9844A until the actual sample of the input signal is held. Both SHP and SHD sample the input signal during the transition from low to high, so the internal delay is measured from each clock's rising edge to the instant the actual internal sample is taken.

#### **EQUIVALENT INPUT CIRCUITS**



Figure 1. Digital Inputs—SHP, SHD, DATACLK, CLPOB, CLPDM, HD, VD, PBLK, SCK, SL



Figure 3. CCDIN (Pin 30)



Figure 2. Data Outputs



Figure 4. SDATA (Pin 47)

REV. 0 -7-

# **AD9844A**—Typical Performance Characteristics



TPC 1. Power vs. Sample Rate



TPC 2. Typical DNL Performance



TPC 3. Output Noise vs. VGA Gain

\_8\_ REV. 0

#### **CCD-MODE AND AUX-MODE TIMING**



- 1. RECOMMENDED PLACEMENT FOR DATACLK RISING EDGE IS BETWEEN THE SHD RISING EDGE AND NEXT SHP FALLING EDGE.
- 2. CCD SIGNAL IS SAMPLED AT SHP AND SHD RISING EDGES.

Figure 5. CCD-Mode Timing



- NOTES:

  1. CLPOB AND CLPDM WILL OVERWRITE PBLK. PBLK WILL NOT AFFECT CLAMP OPERATION IF OVERLAPPING CLPDM AND/OR CLPOB.

  2. PBLK SIGNAL IS OPTIONAL.

  3. DIGITAL OUTPUT DATA WILL BE ALL ZEROS DURING PBLK. OUTPUT DATA LATENCY IS 9 DATACLK CYCLES.

Figure 6. Typical CCD-Mode Line Clamp Timing



Figure 7. AUX-Mode Timing

REV. 0 -9-

#### SERIAL INTERFACE TIMING AND INTERNAL REGISTER DESCRIPTION

Table I. Internal Register Map

| Register    | Add | lress      | 3         | Data Bits       |            |               |                    |                                            |                    |           |               |                 |           |             |
|-------------|-----|------------|-----------|-----------------|------------|---------------|--------------------|--------------------------------------------|--------------------|-----------|---------------|-----------------|-----------|-------------|
| Name        | A0  | <b>A</b> 1 | <b>A2</b> | D0              | <b>D</b> 1 | $\mathbf{D2}$ | <b>D</b> 3         | <b>D</b> 4                                 | <b>D</b> 5         | <b>D6</b> | $\mathbf{D7}$ | $\mathbf{D8}$   | <b>D9</b> | <b>D</b> 10 |
| Operation   | 0   | 0          | 0         | Channe<br>CCD/A |            | Powe<br>Mod   | er-Down<br>es      | Software<br>Reset                          | OB Clamp<br>On/Off | 0*        | 1**           | 0*              | 0*        | 0*          |
| VGA Gain    | 1   | 0          | 0         | LSB             |            |               |                    |                                            |                    |           |               |                 | MSB       | X           |
| Clamp Level | 0   | 1          | 0         | LSB             |            |               |                    |                                            |                    |           | MSB           | X               | X         | X           |
| Control     | 1   | 1          | 0         | 0*              | 0*         | 0*            | CDS Gain<br>On/Off | Clock Polarity Select for SHP/SHD/CLP/DATA |                    | 0*        | 0*            | Three-<br>State | X         |             |
| CDS Gain    | 0   | 0          | 1         | LSB             |            |               |                    |                                            | MSB                | X         | X             | X               | X         | X           |

<sup>\*</sup>Internal use only, must be set to zero. \*\*Should be set to one.



- NOTES:

  1. SDATA BITS ARE INTERNALLY LATCHED ON THE RISING EDGES OF SCK.

  2. RNW = READ-NOT WRITE. SET LOW FOR WRITE OPERATION.

  3. TEST BIT = INTERNAL USE ONLY, MUST BE SET LOW.

  4. SYSTEM UPDATE OF LOADED REGISTERS OCCURS ON SL RISING EDGE.

Figure 8. Serial Write Operation



Figure 9. Serial Readback Operation



- NOTES:
- 1. ANY NUMBER OF ADJACENT REGISTERS MAY BE LOADED SEQUENTIALLY, BEGINNING WITH THE LOWEST ADDRESS AND INCREMENTING ONE ADDRESS AT A TIME.

  2. WHEN SEQUENTIALLY LOADING MULTIPLE REGISTERS, THE EXACT REGISTER LENGTH (SHOWN ABOVE) MUST BE USED FOR EACH REGISTER.

  3. ALL LOADED REGISTERS WILL BE SIMULTANEOUSLY UPDATED WITH THE RISING EDGE OF SL.

Figure 10. Continuous Serial Write Operation to Multiple Registers

Table II. Operation Register Contents (Default Value x000)

| <b>D</b> 10 | D9 | D8 | <b>D</b> 7 | D6 | Optical Black Clamp<br>D5               | Reset<br>D4             |   | Power-Down Modes<br>D3 D2 |                               | Ch<br>D1 | el Selection |                        |
|-------------|----|----|------------|----|-----------------------------------------|-------------------------|---|---------------------------|-------------------------------|----------|--------------|------------------------|
| 0*          | 0* | 0* | 1**        | 0* | 0 Enable Clamping<br>1 Disable Clamping | 0 Normal<br>1 Reset All | 0 | 0                         | Normal Power<br>Fast Recovery | 0        | 0            | CCD-Mode<br>AUX1-Mode  |
|             |    |    |            |    |                                         | Registers<br>to Default | 1 | 0                         | •                             | 1        | 0            | AUX2-Mode<br>Test Only |

<sup>\*</sup>Must be set to zero. \*\*Set to one.

Table III. VGA Gain Register Contents (Default Value x096)

| D10 | MSB<br>D9 | D8     | <b>D</b> 7 | D6     | <b>D</b> 5 | D4     | D3     | D2     | D1     | LSB<br>D0 | Gain (dB)      |
|-----|-----------|--------|------------|--------|------------|--------|--------|--------|--------|-----------|----------------|
| X   | 0         | 0      | 0          | 1      | 0          | 1      | 1      | 1      | 1      | 1         | 2.0            |
|     |           |        |            |        |            | •      |        |        |        |           |                |
|     | 1<br>1    | 1<br>1 | 1<br>1     | 1<br>1 | 1<br>1     | 1<br>1 | 1<br>1 | 1<br>1 | 1<br>1 | 0<br>1    | 35.965<br>36.0 |

Table IV. Clamp Level Register Contents (Default Value x080)

| D10 | D9 | <b>D</b> 8 | MSB<br>D7 | D6 | <b>D</b> 5 | D4 | <b>D</b> 3 | D2 | D1 | LSB<br>D0 | Clamp Level (LSB) |
|-----|----|------------|-----------|----|------------|----|------------|----|----|-----------|-------------------|
| X   | X  | X          | 0         | 0  | 0          | 0  | 0          | 0  | 0  | 0         | 0                 |
|     |    |            | 0         | 0  | 0          | 0  | 0          | 0  | 0  | 1         | 1                 |
|     |    |            | 0         | 0  | 0          | 0  | 0          | 0  | 1  | 0         | 2                 |
|     |    |            |           |    |            | •  |            |    |    |           | •                 |
|     |    |            |           |    |            | •  |            |    |    |           | •                 |
|     |    |            |           |    |            | •  |            |    |    |           | •                 |
|     |    |            | 1         | 1  | 1          | 1  | 1          | 1  | 1  | 0         | 254               |
|     |    |            | 1         | 1  | 1          | 1  | 1          | 1  | 1  | 1         | 255               |

Table V. Control Register Contents (Default Value x000)

| <b>D</b> 10 | Data Out<br>D9            | <b>D</b> 8 <b>D</b> 7 |    | DATACLK<br>D6                                                          | CLP/PBLK<br>D5                | SHP/SHD<br>D4                 | CDS Gain<br>D3            | D2 | D1 | <b>D</b> 0 |
|-------------|---------------------------|-----------------------|----|------------------------------------------------------------------------|-------------------------------|-------------------------------|---------------------------|----|----|------------|
| X           | 0 Enable<br>1 Three-State | 0*                    | 0* | <ul><li>0 Rising Edge Trigger</li><li>1 Falling Edge Trigger</li></ul> | 0 Active Low<br>1 Active High | 0 Active Low<br>1 Active High | 0 Disabled**<br>1 Enabled | 0* | 0* | 0*         |

Table VI. CDS Gain Register Contents (Default Value x000)

| <b>D</b> 10 | <b>D</b> 9 | <b>D</b> 8 | <b>D</b> 7 | <b>D</b> 6 | MSB<br>D5 | D4 | <b>D</b> 3 | <b>D</b> 2 | <b>D</b> 1 | LSB<br>D0 | Gain (dB) * |
|-------------|------------|------------|------------|------------|-----------|----|------------|------------|------------|-----------|-------------|
| X           | X          | X          | X          | X          | 0         | 0  | 0          | 0          | 0          | 0         | +4.3        |
|             |            |            |            |            |           |    | •          |            |            |           | •           |
|             |            |            |            |            |           |    | •          |            |            |           | •           |
|             |            |            |            |            |           |    | •          |            |            |           | •           |
|             |            |            |            |            | 0         | 1  | 1          | 1          | 1          | 0         | +10.0       |
|             |            |            |            |            | 1         | 0  | 0          | 0          | 0          | 0         | -2.0        |
|             |            |            |            |            |           |    | •          |            |            |           | •           |
|             |            |            |            |            |           |    | •          |            |            |           | •           |
|             |            |            |            |            |           |    | •          |            |            |           | •           |
|             |            |            |            |            | 1         | 1  | 1          | 1          | 1          | 1         | +4.0        |

<sup>\*</sup>Control Register Bit D3 must be set high for the CDS Gain Register to be used.

<sup>\*</sup>Must be set to zero.

\*\*When D3 = 0 (CDS Gain Disabled), the CDS Gain Register is fixed at -4 dB (Code 63 dec).



Figure 11. CCD-Mode Block Diagram

#### CIRCUIT DESCRIPTION AND OPERATION

The AD9844A signal processing chain is shown in Figure 11. Each processing step is essential in achieving a high-quality image from the raw CCD pixel data.

#### **DC** Restore

To reduce the large dc offset of the CCD output signal, a dc-restore circuit is used with an external 0.1  $\mu$ F series-coupling capacitor. This restores the dc level of the CCD signal to approximately 1.5 V, to be compatible with the 3 V single supply of the AD9844A.

#### **Correlated Double Sampler**

The CDS circuit samples each CCD pixel twice to extract the video information and reject low-frequency noise. The timing shown in Figure 5 illustrates how the two CDS clocks, SHP and SHD, are used to sample the reference level and data level of the CCD signal respectively. The CCD signal is sampled on the rising edges of SHP and SHD. Placement of these two clock signals is critical in achieving the best performance from the CCD. An internal SHP/SHD delay ( $t_{\rm ID}$ ) of 3 ns is caused by internal propagation delays.

The CDS stage has a default gain of 4 dB, but uses a unique architecture that allows the CDS gain to be varied. Using the CDS Gain Register, the gain is programmable from –2 dB to +10 dB in 64 steps, using two's complement coding. The CDS Gain curve is shown in Figure 12. To change the gain of the CDS using the CDS Gain Register, the Control Register bit D3 must be set high (CDS Gain Enabled). The default gain setting when bit Control Register Bit D3 is low (CDS Gain Disabled) is 4 dB. See Tables V and VI for more details.

A CDS gain of 4 dB provides some front-end signal gain and improves the overall signal-to-noise ratio. This gain setting works very well in most applications, and the CCD-Mode Specifications use this default gain setting. However, the CDS gain may be varied to optimize the AD9844A operation in a particular application. Increased CDS gain can be useful with low output level CCDs, while decreased CDS gain allows the AD9844A to accept CCD signal swings greater than 1 V p-p. Table VII summarizes some example CDS gain settings for different maximum signal swings. The CDS Gain Register may also be used "on the fly" to provide a +6 dB boost or -6 dB attenuation when setting exposure levels. It is best to keep the CDS *output* level from exceeding 1.5 V~1.6 V.

Table VII. Example CDS Gain Settings

| Max Input Signal | Recommended<br>Gain Range | Register Code Range |
|------------------|---------------------------|---------------------|
| 250 mV p-p       | 8 to 10 dB                | 21 to 31            |
| 500 mV p-p       | 6 to 8 dB                 | 10 to 21            |
| 800 mV p-p       | 4 to 6 dB                 | 63 to 10            |
| 1 V p-p          | 2 to 4 dB                 | 53 to 63            |
| 1.25 V p-p       | 0 to 2 dB                 | 42 to 53            |
| 1.5 V p-p        | −2 to 0 dB                | 32 to 42            |



Figure 12. CDS Gain Curve

-12- REV. 0

#### **Input Clamp**

A line-rate input clamping circuit is used to remove the CCD's optical black offset. This offset exists in the CCD's shielded black reference pixels. Unlike some AFE architectures, the AD9844A removes this offset in the input stage to minimize the effect of a gain change on the system black level, usually called the "gain step." Another advantage of removing this offset at the input stage is to maximize system headroom. Some area CCDs have large black level offset voltages, which, if not corrected at the input stage, can significantly reduce the available headroom in the internal circuitry when higher VGA gain settings are used.

Horizontal timing is shown in Figure 6. It is recommended that the CLPDM pulse be used during valid CCD dark pixels. CLPDM may be used during the optical black pixels, either together with CLPOB or separately. The CLPDM pulse should be a minimum of 4 pixels wide.

#### Variable Gain Amplifier

The VGA stage provides a gain range of 2 dB to 36 dB, programmable with 10-bit resolution through the serial digital interface. Combined with the typical 4 dB gain from the CDS stage, the total gain range for the AD9844A is 6 dB to 40 dB. A gain of 6 dB will match a 1 V input signal with the ADC full-scale range of 2 V. When compared to 1 V full-scale systems (such as ADI's AD9803), the equivalent gain range is 0 dB to 34 dB.

The VGA gain curve is divided into two separate regions. When the VGA Gain Register code is between 0 and 511, the curve follows a (1 + x)/(1 - x) shape, which is similar to a "linear-in-dB" characteristic. From code 512 to code 1023, the curve follows a "linear-in-dB" shape. The exact VGA gain can be calculated for any Gain Register value by using the following two equations:

#### Code Range Gain Equation (dB)

0–511  $Gain = 20 \log_{10} ([658 + code]/[658 - code]) - 0.35$ 512–1023 Gain = (0.0354)(code) - 0.35

Using these two equations, the actual gain of the AD9844A can be accurately predicted to within  $\pm 0.5~\text{dB}$ . As shown in the CCD-Mode Specifications, only the VGA gain range from 2 dB to 36 dB is specified. This corresponds to a VGA gain code range of 91 to 1023. The Gain Accuracy specifications also include a CDS gain of 4 dB, for a total gain range of 6 dB to 40 dB.



Figure 13. VGA Gain Curve (Gain from CDS Not Included) Optical Black Clamp

The optical black clamp loop is used to remove residual offsets in the signal chain, and to track low-frequency variations in the CCD's black level. During the optical black (shielded) pixel interval on each line, the ADC output is compared with a fixed black level reference, selected by the user in the Clamp Level Register. Any value between 0 LSB and 255 LSB may be programmed, with 8-bit resolution. The resulting error signal is filtered to reduce noise, and the correction value is applied to the ADC input through a D/A converter. Normally, the optical black clamp loop is turned on once per horizontal line, but this loop can be updated more slowly to suit a particular application. If external digital clamping is used during the post processing, the AD9844A's optical black clamping may be disabled using bit D5 in the Operation Register (see Serial Interface Timing and Internal Register Description section). When the loop is disabled, the Clamp Level Register may still be used to provide programmable offset adjustment.

Horizontal timing is shown in Figure 5. The CLPOB pulse should be placed during the CCD's optical black pixels. It is recommended that the CLPOB pulse duration be at least 20 pixels wide to minimize clamp noise. Shorter pulsewidths may be used, but clamp noise may increase, and the loop's ability to track low-frequency variations in the black level will be reduced.

#### A/D Converter

The AD9844A uses a high-performance ADC architecture, optimized for high speed and low power. Differential nonlinearity (DNL) performance is typically better than 0.5 LSB, as shown in TPC 2. Instead of the 1 V full-scale range used by the earlier AD9801 and AD9803 products from Analog Devices, the AD9844A's ADC uses a 2 V input range. Better noise performance results from using a larger ADC full-scale range (see TPC 3).

#### AUX1-Mode

For applications that do not require CDS, the AD9844A can be configured to sample ac-coupled waveforms. Figure 14 shows the circuit configuration for using the AUX1 channel input (Pin 36). A single 0.1  $\mu F$  ac-coupling capacitor is needed between the input signal driver and the AUX1IN pin. An onchip dc-bias circuit sets the average value of the input signal to approximately 0.4 V, which is referenced to the midscale code of the ADC. The VGA Gain register provides a gain range of 0 dB to 36 dB in this mode of operation (see VGA Gain Curve, Figure 12). The VGA gains up the signal level with respect to the 0.4 V bias level. Signal levels above the bias level will be further increased to a higher ADC code, while signal levels below the bias level will be further decreased to a lower ADC code.

#### AUX2-Mode

For sampling video-type waveforms, such as NTSC and PAL signals, the AUX2 channel provides black level clamping, gain adjustment, and A/D conversion. Figure 15 shows the circuit configuration for using the AUX2 channel input (Pin 34). An external 0.1  $\mu F$  blocking capacitor is used with the on-chip video clamp circuit, to level-shift the input signal to a desired reference level. The clamp circuit automatically senses the most negative portion of the input signal, and adjusts the voltage across the input capacitor. This forces the black level of the input signal to be equal to the value programmed into the Clamp Level register (see Serial Interface Register Description). The VGA provides gain adjustment from 0 dB to 18 dB. The same VGA Gain register is used, but only the 9 MSBs of the gain register are used (see Table VIII.)

REV. 0 –13–



Figure 14. AUX1 Circuit Configuration



Figure 15. AUX2 Circuit Configuration

Table VIII. VGA Gain Register Used for AUX2-Mode

|             | MSB |            |               |           |            |            |            |               |            | LSB           |           |
|-------------|-----|------------|---------------|-----------|------------|------------|------------|---------------|------------|---------------|-----------|
| <b>D</b> 10 | D9  | <b>D</b> 8 | $\mathbf{D}7$ | <b>D6</b> | <b>D</b> 5 | <b>D</b> 4 | <b>D</b> 3 | $\mathbf{D2}$ | <b>D</b> 1 | $\mathbf{D0}$ | Gain (dB) |
| X           | 0   | X          | X             | X         | X          | X          | X          | X             | X          | X             | 0.0       |
|             | 1   | 0          | 0             | 0         | 0          | 0          | 0          | 0             | 0          | 0             | 0.0       |
|             |     |            |               |           | •          |            |            |               |            |               | •         |
|             |     |            |               |           | •          |            |            |               |            |               | •         |
|             |     |            |               |           | •          |            |            |               |            |               | •         |
|             | 1   | 1          | 1             | 1         | 1          | 1          | 1          | 1             | 1          | 1             | 18.0      |

-14- REV. 0



Figure 16. System Applications Diagram

#### APPLICATIONS INFORMATION

The AD9844A is a complete Analog Front End (AFE) product for digital still camera and camcorder applications. As shown in Figure 16, the CCD image (pixel) data is buffered and sent to the AD9844A analog input through a series input capacitor. The AD9844A performs the dc restoration, CDS, gain adjustment, black level correction, and analog-to-digital conversion. The AD9844A's digital output data is then processed by the image processing ASIC. The internal registers of the AD9844A—used to control gain, offset level, and other functions—are programmed by the ASIC or microprocessor through a 3-wire serial digital interface. A system timing generator provides the clock signals for both the CCD and the AFE.

#### **Internal Power-On Reset Circuitry**

After power-on, the AD9844A will automatically reset all internal registers and perform internal calibration procedures. This takes approximately 1 ms to complete. During this time, normal clock signals and serial write operations may occur. However, serial register writes will be ignored until the internal reset operation is completed. Pin 43 (formerly RSTB on the AD9843 non-A) is no longer used for the reset operation. Toggling Pin 43 in the AD9844A will have no effect.

#### **Grounding and Decoupling Recommendations**

As shown in Figure 17, a single ground plane is recommended for the AD9844A. This ground plane should be as continuous as possible, particularly around Pins 25 through 39. This will ensure that all analog decoupling capacitors provide the lowest possible impedance path between the power and bypass pins and their respective ground pins. All decoupling capacitors should be located as close as possible to the package pins. A single clean power supply is recommended for the AD9844A, but a separate digital driver supply may be used for DRVDD (Pin 13). DRVDD should always be decoupled to DRVSS (Pin 14), which should be connected to the analog ground plane. Advantages of using a separate digital driver supply include using a lower voltage (2.7 V) to match levels with a 2.7 V ASIC, reducing digital power dissipation, and reducing potential noise coupling. If the digital outputs (Pins 3–12) must drive a load larger than 20 pF, buffering is recommended to reduce digital code transition noise. Alternatively, placing series resistors close to the digital output pins may help reduce noise.

REV. 0 –15–



Figure 17. Recommended Circuit Configuration for CCD-Mode

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

## 48-Lead LQFP (ST-48)

