

# 3 $\Omega$ , 4-/8-Channel Multiplexers in Chip Scale Package

# ADG758/ADG759

#### **FEATURES**

1.8 V to 5.5 V Single Supply
±2.5 V Dual Supply
3 Ω ON Resistance
0.75 Ω ON Resistance Flatness
100 pA Leakage Currents
14 ns Switching Times
Single 8-to-1 Multiplexer ADG758
Differential 4-to-1 Multiplexer ADG759
20-Lead 4 mm × 4 mm Chip Scale Package
Low Power Consumption
TTL-/CMOS-Compatible Inputs
For Functionally Equivalent Devices in 16-Lead TSSOP
Package, See ADG708/ADG709

#### **APPLICATIONS**

Data Acquisition Systems Communication Systems Relay Replacement Audio and Video Switching Battery-Powered Systems

#### GENERAL DESCRIPTION

The ADG758 and ADG759 are low voltage, CMOS analog multiplexers comprising eight single channels and four differential channels, respectively. The ADG758 switches one of eight inputs (S1–S8) to a common output, D, as determined by the 3-bit binary address lines A0, A1, and A2. The ADG759 switches one of four differential inputs to a common differential output as determined by the 2-bit binary address lines A0 and A1. An EN input on both devices is used to enable or disable the device. When disabled, all channels are switched OFF.

Low power consumption and an operating supply range of 1.8 V to 5.5 V make the ADG758 and ADG759 ideal for battery-powered, portable instruments. All channels exhibit break-before-make switching action preventing momentary shorting when switching channels.

These switches are designed on an enhanced submicron process that provides low power dissipation yet gives high switching speed, very low ON resistance and leakage currents. ON resistance is in the region of a few ohms and is closely matched between switches and very flat over the full signal range. These parts can operate equally well as either multiplexers or demultiplexers and have an input signal range that extends to the supplies.

The ADG758 and ADG759 are available in 20-lead chip scale packages.

#### FUNCTIONAL BLOCK DIAGRAMS



#### PRODUCT HIGHLIGHTS

- 1. Small 20-Lead 4 mm × 4 mm Chip Scale Packages (CSP).
- 2. Single/Dual Supply Operation. The ADG758 and ADG759 are fully specified and guaranteed with 3 V and 5 V single-supply and ±2.5 V dual-supply rails.
- 3. Low  $R_{ON}$  (3  $\Omega$  Typical).
- 4. Low Power Consumption (<0.01  $\mu$ W).
- 5. Guaranteed Break-Before-Make Switching Action.

#### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 2002

# $\textbf{ADG758/ADG759-SPECIFICATIONS}^{1} \ (\textbf{V}_{\text{DD}} = 5 \ \textbf{V} \ \pm \ 10\%, \ \textbf{V}_{\text{SS}} = 0 \ \textbf{V}, \ \textbf{GND} = 0 \ \textbf{V}, \ \textbf{unless otherwise noted.})$

|                                                         | B Vers               |                        |                           |                                                                                       |
|---------------------------------------------------------|----------------------|------------------------|---------------------------|---------------------------------------------------------------------------------------|
| Parameter                                               | +25°C                | -40°C<br>to +85°C      | Unit                      | Test Conditions/Comments                                                              |
| ANALOG SWITCH                                           |                      |                        |                           |                                                                                       |
| Analog Signal Range                                     |                      | 0 V to V <sub>DD</sub> | V                         |                                                                                       |
| ON Resistance (R <sub>ON</sub> )                        | 3                    | O V to VDD             | ν<br>Ω typ                | $V_S = 0 \text{ V to } V_{DD}, I_{DS} = 10 \text{ mA};$                               |
| OIV Resistance (R <sub>ON</sub> )                       | 4.5                  | 5                      | $\Omega$ max              | Test Circuit 1                                                                        |
| ON Resistance Match Between                             | 4.5                  | 0.4                    | **                        | Test Circuit 1                                                                        |
| Channels ( $\Delta R_{ON}$ )                            |                      | 0.4                    | $\Omega$ typ $\Omega$ max | $V_S = 0 \text{ V to } V_{DD}$ , $I_{DS} = 10 \text{ mA}$                             |
|                                                         | 0.75                 | 0.0                    |                           |                                                                                       |
| ON Resistance Flatness (R <sub>FLAT(ON)</sub> )         | 0.75                 | 1.2                    | $\Omega$ typ $\Omega$ max | $V_S = 0 \text{ V to } V_{DD}, I_{DS} = 10 \text{ mA}$                                |
| LEAKAGE CURRENTS                                        |                      | ·                      |                           | $V_{DD} = 5.5 \text{ V}$                                                              |
| Source OFF Leakage I <sub>S</sub> (OFF)                 | ±0.01                |                        | nA typ                    | $V_D = 4.5 \text{ V/1 V}, V_S = 1 \text{ V/4.5 V};$                                   |
| Source Off Leakage is (Off)                             | ±0.01                | ±0.3                   | nA max                    | Test Circuit 2                                                                        |
| Drain OFF Leakage I <sub>D</sub> (OFF)                  | $\pm 0.11$           | ±0.5                   | nA typ                    | $V_D = 4.5 \text{ V/1 V}, V_S = 1 \text{ V/4.5 V};$                                   |
| Diani Ori Leakage in (Ori)                              | $\pm 0.01$           | ±0.75                  | nA max                    | Test Circuit 3                                                                        |
| Channel ON Leakage I I (ON)                             | $\pm 0.1$ $\pm 0.01$ | ±0.75                  |                           | $V_D = V_S = 1 \text{ V}$ , or 4.5 V, Test Circuit                                    |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | ±0.01                | ±0.75                  | nA typ<br>nA max          | $v_D - v_S - 1$ $v$ , or 4.3 $v$ , Test Circuit                                       |
| DIGITAL INPUTS                                          | 1                    |                        |                           |                                                                                       |
| Input High Voltage, V <sub>INH</sub>                    |                      | 2.4                    | V min                     |                                                                                       |
| Input Low Voltage, V <sub>INL</sub>                     |                      | 0.8                    | V max                     |                                                                                       |
| Input Cow voltage, V <sub>INL</sub> Input Current       |                      | 0.0                    | v IIIax                   |                                                                                       |
|                                                         | 0.005                |                        | II A true                 | $V_{IN} = V_{INL}$ or $V_{INH}$                                                       |
| $I_{INL}$ or $I_{INH}$                                  | 0.005                | ±0.1                   | μA typ                    | $\mathbf{v}_{\mathrm{IN}} - \mathbf{v}_{\mathrm{INL}}$ or $\mathbf{v}_{\mathrm{INH}}$ |
| C <sub>IN</sub> , Digital Input Capacitance             | 2                    | ±0.1                   | μΑ max<br>pF typ          |                                                                                       |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                    |                      |                        | r -51                     |                                                                                       |
|                                                         | 14                   |                        | ns typ                    | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; Test Circuit                                     |
| Transition                                              | 14                   | 25                     | ns max                    | $V_{S1} = 3 \text{ V/O V}, V_{S8} = 0 \text{ V/3 V}$                                  |
| Break-Before-Make Time Delay, t <sub>D</sub>            | 8                    | 23                     | ns typ                    | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                                   |
| break-before-wake Time Delay, in                        |                      | 1                      | ns min                    | $V_S = 3 \text{ V}$ ; Test Circuit 6                                                  |
| $t_{ON}$ (EN)                                           | 14                   | 1                      |                           | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                    |
| ton (EIV)                                               | 14                   | 25                     | ns typ                    | $V_S = 3 \text{ V}$ ; Test Circuit 7                                                  |
| t <sub>OFF</sub> (EN)                                   | 7                    | 23                     | ns max                    | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                    |
| toff (EIV)                                              | '                    | 12                     | ns typ                    | $V_S = 3 \text{ V}$ ; Test Circuit 7                                                  |
| Change Injection                                        | +2                   | 12                     | ns max                    | 5                                                                                     |
| Charge Injection                                        | ±3                   |                        | pC typ                    | $V_S$ = 2.5 V, $R_S$ = 0 $\Omega$ , $C_L$ = 1 nF;<br>Test Circuit 8                   |
| Off Isolation                                           | -60                  |                        | dB typ                    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$                                       |
|                                                         | -80                  |                        | dB typ                    | $R_L = 50 \Omega, C_L = 5 pF, f = 1 MHz;$                                             |
|                                                         |                      |                        |                           | Test Circuit 9                                                                        |
| Channel-to-Channel Crosstalk                            | -60                  |                        | dB typ                    | $R_{I} = 50 \Omega$ , $C_{I} = 5 pF$ , $f = 10 MHz$                                   |
|                                                         | -80                  |                        | dB typ                    | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ ;<br>Test Circuit 10                   |
| -3 dB Bandwidth                                         | 55                   |                        | MHz typ                   | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Test Circuit 11                                    |
| C <sub>S</sub> (OFF)                                    | 13                   |                        | pF typ                    | f = 1  MHz                                                                            |
| C <sub>D</sub> (OFF)                                    |                      |                        | pr typ                    | 1 1111117                                                                             |
| ADG758                                                  | 85                   |                        | pF typ                    | f = 1 MHz                                                                             |
| ADG750<br>ADG759                                        | 42                   |                        | pF typ                    | f = 1  MHz<br>f = 1  MHz                                                              |
|                                                         | 72                   |                        | br. ryb                   | 1 — 1 141117                                                                          |
| $C_D, C_S (ON)$ ADG758                                  | 96                   |                        | nE trun                   | f = 1 MHz                                                                             |
| ADG758<br>ADG759                                        | 48                   |                        | pF typ<br>pF typ          | f = 1  MHz<br>f = 1  MHz                                                              |
|                                                         | 10                   |                        | P= -JP                    |                                                                                       |
| POWER REQUIREMENTS                                      | 0.001                |                        |                           | $V_{\rm DD} = 5.5 \text{ V}$                                                          |
| $I_{\mathrm{DD}}$                                       | 0.001                | 1.0                    | μA typ                    | Digital Inputs = 0 V or 5.5 V                                                         |
|                                                         |                      | 1.0                    | μA max                    |                                                                                       |

-2-

NOTES

Specifications subject to change without notice.

REV. A

<sup>&</sup>lt;sup>1</sup>Temperature range is as follows: B Version: −40°C to +85°C.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

 $\label{eq:continuous} \textbf{SPECIFICATIONS}^{1} \ \, (\textbf{V}_{\text{DD}} = 3 \ \textbf{V} \ \pm \ 10\%, \ \textbf{V}_{\text{SS}} = 0 \ \textbf{V}, \ \textbf{GND} = 0 \ \textbf{V}, \ unless \ otherwise \ noted.)$ 

|                                                                                                                                                     | B Vers                                                                                                      |                                   |                                                         |                                                                                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                                                                                                                           | +25°C                                                                                                       | -40°C<br>to +85°C                 | Unit                                                    | Test Conditions/Comments                                                                                                                                                                                                                                 |
| ANALOG SWITCH Analog Signal Range ON Resistance $(R_{ON})$ ON Resistance Match Between Channels $(\Delta R_{ON})$                                   | 8<br>11                                                                                                     | 0 V to V <sub>DD</sub> 12 0.4 1.2 | $V$ $\Omega$ typ $\Omega$ max $\Omega$ typ $\Omega$ max | $V_S$ = 0 V to $V_{DD}$ , $I_{DS}$ = 10 mA;<br>Test Circuit 1<br>$V_S$ = 0 V to $V_{DD}$ , $I_{DS}$ = 10 mA                                                                                                                                              |
| LEAKAGE CURRENTS Source OFF Leakage $I_S$ (OFF)  Drain OFF Leakage $I_D$ (OFF)  Channel ON Leakage $I_D$ , $I_S$ (ON)                               | $\begin{array}{c} \pm 0.01 \\ \pm 0.1 \\ \pm 0.01 \\ \pm 0.1 \\ \pm 0.1 \\ \pm 0.01 \\ \pm 0.1 \end{array}$ | ±0.3<br>±0.75<br>±0.75            | nA typ nA max nA typ nA max nA typ nA max nA typ        | $V_{\rm DD}$ = 3.3 V<br>$V_{\rm S}$ = 3 V/1 V, $V_{\rm D}$ = 1 V/3 V;<br>Test Circuit 2<br>$V_{\rm S}$ = 3 V/1 V, $V_{\rm D}$ = 1 V/3 V;<br>Test Circuit 3<br>$V_{\rm S}$ = $V_{\rm D}$ = 1 V or 3 V; Test Circuit 4                                     |
| DIGITAL INPUTS Input High Voltage, $V_{INH}$ Input Low Voltage, $V_{INL}$ Input Current $I_{INL}$ or $I_{INH}$ $C_{IN}$ , Digital Input Capacitance | 0.005                                                                                                       | 2.0<br>0.8<br>±0.1                | V min<br>V max<br>µA typ<br>µA max<br>pF typ            | $V_{IN} = V_{INL}$ or $V_{INH}$                                                                                                                                                                                                                          |
| DYNAMIC CHARACTERISTICS <sup>2</sup> t <sub>TRANSITION</sub> Break-Before-Make Time Delay, t <sub>D</sub> t <sub>ON</sub> (EN)                      | 18<br>8<br>18                                                                                               | 30<br>1<br>30                     | ns typ ns max ns typ ns min ns typ ns max               | $R_L = 300 \ \Omega, \ C_L = 35 \ pF; \ Test \ Circuit 5 \ V_{S1} = 2 \ V/0 \ V, \ V_{S2} = 0 \ V/2 \ V \ R_L = 300 \ \Omega, \ C_L = 35 \ pF \ V_S = 2 \ V; \ Test \ Circuit 6 \ R_L = 300 \ \Omega, \ C_L = 35 \ pF \ V_S = 2 \ V; \ Test \ Circuit 7$ |
| t <sub>OFF</sub> (EN)  Charge Injection  Off Isolation                                                                                              | 8<br>±3<br>-60                                                                                              | 15                                | ns typ<br>ns max<br>pC typ<br>dB typ                    | $R_{L} = 300 \ \Omega, C_{L} = 35 \ pF$<br>$V_{S} = 2 \ V; Test Circuit 7$<br>$V_{S} = 1.5 \ V, R_{S} = 0 \ \Omega, C_{L} = 1 \ nF;$<br>Test Circuit 8<br>$R_{L} = 50 \ \Omega, C_{L} = 5 \ pF, f = 10 \ MHz$                                            |
| Channel-to-Channel Crosstalk                                                                                                                        | -80<br>-60<br>-80                                                                                           |                                   | dB typ<br>dB typ<br>dB typ                              | $R_{L} = 50 \ \Omega, \ C_{L} = 5 \ pF, \ f = 1 \ MHz;$<br>Test Circuit 9<br>$R_{L} = 50 \ \Omega, \ C_{L} = 5 \ pF, \ f = 10 \ MHz$<br>$R_{L} = 50 \ \Omega, \ C_{L} = 5 \ pF, \ f = 1 \ MHz;$<br>Test Circuit 10                                       |
| -3 dB Bandwidth C <sub>S</sub> (OFF) C <sub>D</sub> (OFF) ADG758 ADG759 C <sub>D</sub> , C <sub>S</sub> (ON) ADG758                                 | 55<br>13<br>85<br>42<br>96                                                                                  |                                   | MHz typ<br>pF typ<br>pF typ<br>pF typ<br>pF typ         | rest Cheult 10 $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Test Circuit 11 $f = 1 \text{ MHz}$                                                                                                        |
| ADG759 ADG759 POWER REQUIREMENTS I <sub>DD</sub>                                                                                                    | 0.001                                                                                                       | 1.0                               | pF typ pF typ μA typ μA max                             | f = 1  MHz<br>f = 1  MHz<br>$V_{DD} = 3.3 \text{ V}$<br>Digital Inputs = 0 V or 3.3 V                                                                                                                                                                    |

REV. A -3-

¹Temperature ranges are as follows: B Version: −40°C to +85°C.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

# ADG758/ADG759—SPECIFICATIONS<sup>1</sup>

DUAL SUPPLY (V<sub>DD</sub> = +2.5 V  $\pm$  10%, V<sub>SS</sub> = -2.5 V  $\pm$  10%, GND = 0 V, unless otherwise noted.)

|                                                         | B Vers   |                      |                   |                                                                                                           |
|---------------------------------------------------------|----------|----------------------|-------------------|-----------------------------------------------------------------------------------------------------------|
| Parameter                                               | +25°C    | -40°C<br>to +85°C    | Unit              | Test Conditions/Comments                                                                                  |
|                                                         | +23 C    | 10 +83 C             | Unit              | Test Conditions/Comments                                                                                  |
| ANALOG SWITCH                                           |          | V to V               | V                 |                                                                                                           |
| Analog Signal Range<br>ON Resistance (R <sub>ON</sub> ) | 2.5      | $V_{SS}$ to $V_{DD}$ | v<br>Ω typ        | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA;                                                            |
| ON Resistance (R <sub>ON</sub> )                        | 4.5      | 5                    | $\Omega$ max      | Test Circuit 1                                                                                            |
| ON Resistance Match Between                             | 1.5      | 0.4                  | $\Omega$ typ      | Test Gircuit 1                                                                                            |
| Channels ( $\Delta R_{ON}$ )                            |          | 0.8                  | $\Omega$ max      | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA                                                             |
| ON Resistance Flatness (R <sub>FLAT(ON)</sub> )         | 0.6      |                      | $\Omega$ typ      | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA                                                             |
|                                                         |          | 1.0                  | $\Omega$ max      |                                                                                                           |
| LEAKAGE CURRENTS                                        |          |                      |                   | $V_{DD} = +2.75 \text{ V}, V_{SS} = -2.75 \text{ V}$                                                      |
| Source OFF Leakage I <sub>S</sub> (OFF)                 | ±0.01    |                      | nA typ            | $V_S = +2.25 \text{ V/}-1.25 \text{ V}, V_D = -1.25 \text{ V/}+2.25 \text{ V};$                           |
|                                                         | ±0.1     | $\pm 0.3$            | nA max            | Test Circuit 2                                                                                            |
| Drain OFF Leakage I <sub>D</sub> (OFF)                  | ±0.01    |                      | nA typ            | $V_S = +2.25 \text{ V/}-1.25 \text{ V}, V_D = -1.25 \text{ V/}+2.25 \text{ V};$                           |
|                                                         | ±0.1     | $\pm 0.75$           | nA max            | Test Circuit 3                                                                                            |
| Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | ±0.01    | 10.75                | nA typ            | $V_S = V_D = +2.25 \text{ V/}-1.25 \text{ V}$ ; Test Circuit 4                                            |
|                                                         | ±0.1     | ±0.75                | nA max            |                                                                                                           |
| DIGITAL INPUTS                                          |          |                      |                   |                                                                                                           |
| Input High Voltage, V <sub>INH</sub>                    |          | 1.7                  | V min<br>V max    |                                                                                                           |
| Input Low Voltage, V <sub>INL</sub> Input Current       |          | 0.7                  | v max             |                                                                                                           |
| $I_{\mathrm{INL}}$ or $I_{\mathrm{INH}}$                | 0.005    |                      | μA typ            | $V_{IN} = V_{INL}$ or $V_{INH}$                                                                           |
| I <sub>INL</sub> of I <sub>INH</sub>                    | 0.005    | ±0.1                 | μA max            | VIN — VINL OI VINH                                                                                        |
| C <sub>IN</sub> , Digital Input Capacitance             | 2        |                      | pF typ            |                                                                                                           |
| DYNAMIC CHARACTERISTICS <sup>2</sup>                    |          |                      |                   |                                                                                                           |
| t <sub>TRANSITION</sub>                                 | 14       |                      | ns typ            | $R_L = 300 \Omega$ , $C_L = 35 pF$ ; Test Circuit 5                                                       |
| TRANSITION                                              |          | 25                   | ns max            | $V_S = 1.5 \text{ V/O V}$ ; Test Circuit 5                                                                |
| Break-Before-Make Time Delay, t <sub>D</sub>            | 8        |                      | ns typ            | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                                                       |
| •                                                       |          | 1                    | ns min            | $V_S = 1.5 \text{ V}$ ; Test Circuit 6                                                                    |
| $t_{ON}$ (EN)                                           | 14       |                      | ns typ            | $R_{L} = 300 \Omega, C_{L} = 35 pF$                                                                       |
| (T) 7                                                   |          | 25                   | ns max            | $V_S = 1.5 \text{ V}$ ; Test Circuit 7                                                                    |
| $t_{OFF}$ (EN)                                          | 8        | 1.5                  | ns typ            | $R_L = 300 \Omega$ , $C_L = 35 pF$                                                                        |
| Charge Injection                                        | ±3       | 15                   | ns max            | $V_S = 1.5 \text{ V}$ ; Test Circuit 7<br>$V_S = 0 \text{ V}$ , $R_S = 0 \Omega$ , $C_L = 1 \text{ nF}$ ; |
| Charge injection                                        | 1 1      |                      | pC typ            | $V_S = 0$ V, $K_S = 0$ 22, $C_L = 1$ III.,  Test Circuit 8                                                |
| Off Isolation                                           | -60      |                      | dB typ            | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$                                                           |
|                                                         | -80      |                      | dB typ            | $R_L = 50 \Omega, C_L = 5 pF, f = 1 MHz;$                                                                 |
|                                                         |          |                      |                   | Test Circuit 9                                                                                            |
| Channel-to-Channel Crosstalk                            | -60      |                      | dB typ            | $R_L = 50 \Omega, C_L = 5 pF, f = 10 MHz$                                                                 |
|                                                         | -80      |                      | dB typ            | $R_L = 50 \Omega, C_L = 5 pF, f = 1 MHz;$                                                                 |
| 2 dD Dandwidth                                          | 55       |                      | MU                | Test Circuit 10                                                                                           |
| −3 dB Bandwidth<br>C <sub>S</sub> (OFF)                 | 55<br>13 |                      | MHz typ<br>pF typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ ; Test Circuit 11<br>f = 1 MHz                                           |
| $C_{\rm S}$ (OFF)<br>$C_{\rm D}$ (OFF)                  | 15       |                      | br. ryb           | 1 - 1 1/11/12                                                                                             |
| ADG758                                                  | 85       |                      | pF typ            | f = 1 MHz                                                                                                 |
| ADG759                                                  | 42       |                      | pF typ            | f = 1 MHz                                                                                                 |
| $C_D, C_S(ON)$                                          |          |                      |                   |                                                                                                           |
| ADG758                                                  | 96       |                      | pF typ            | f = 1  MHz                                                                                                |
| ADG759                                                  | 48       |                      | pF typ            | f = 1 MHz                                                                                                 |
| POWER REQUIREMENTS                                      |          |                      |                   | $V_{\rm DD} = +2.75 \text{ V}$                                                                            |
| $ m I_{DD}$                                             | 0.001    |                      | μA typ            | Digital Inputs = 0 V or 2.75 V                                                                            |
| _                                                       |          | 1.0                  | μA max            |                                                                                                           |
| ${ m I}_{ m SS}$                                        | 0.001    | 1.0                  | μA typ            | $V_{SS} = -2.75 \text{ V}$                                                                                |
|                                                         |          | 1.0                  | μA max            | Digital Inputs = 0 V or 2.75 V                                                                            |

NOTES

<sup>&</sup>lt;sup>1</sup>Temperature range is as follows: B Version: -40°C to +85°C.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

Specifications subject to change without notice.

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| $(T_{\lambda})$ | = 25°C | unless | otherwise | noted ) | ١ |
|-----------------|--------|--------|-----------|---------|---|
|                 |        |        |           |         |   |

| (1A - 2) C, unless otherwise noted.) |                                                          |
|--------------------------------------|----------------------------------------------------------|
| $V_{DD}$ to $V_{SS}$                 | 7 V                                                      |
| $V_{DD}$ to GND $$                   | $\dots \dots -0.3 \text{ V to +7 V}$                     |
| $V_{SS}$ to GND                      | +0.3 V to -3.5 V                                         |
| Analog Inputs <sup>2</sup>           | . $V_{SS} - 0.3 \text{ V to } V_{DD} + 0.3 \text{ V or}$ |
|                                      | 30 mA, Whichever Occurs First                            |
| Digital Inputs <sup>2</sup>          | $-0.3$ V to $V_{DD}$ +0.3 V or                           |
|                                      | 30 mA, Whichever Occurs First                            |
| Peak Current, S or D                 | 100 mA                                                   |
| (Pulsed                              | d at 1 ms, 10% Duty Cycle max)                           |
| Continuous Current, S or D           | 30 mA                                                    |
| Operating Temperature Range          |                                                          |
| Industrial (B Version)               | 40°C to +85°C                                            |
| Storage Temperature Range            | 65°C to +150°C                                           |
|                                      |                                                          |

| Chip Scale Package,             |        |
|---------------------------------|--------|
| $\theta_{JA}$ Thermal Impedance | 32°C/W |
| Lead Temperature, Soldering     |        |
| Vapor Phase (60 sec)            | 215°C  |
| Infrared (15 sec)               | 220°C  |

#### NOTES

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

<sup>2</sup>Overvoltages at EN, A, S, or D will be clamped by internal diodes. Current should be limited to the maximum ratings given.

#### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG758/ADG759 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



Table I. ADG758 Truth Table

| A2 | A1 | A0 | EN | Switch Condition |
|----|----|----|----|------------------|
| X  | X  | X  | 0  | NONE             |
| 0  | 0  | 0  | 1  | 1                |
| 0  | 0  | 1  | 1  | 2                |
| 0  | 1  | 0  | 1  | 3                |
| 0  | 1  | 1  | 1  | 4                |
| 1  | 0  | 0  | 1  | 5                |
| 1  | 0  | 1  | 1  | 6                |
| 1  | 1  | 0  | 1  | 7                |
| 1  | 1  | 1  | 1  | 8                |

X = Don't Care

Table II. ADG759 Truth Table

| A1 | A0 | EN | ON Switch Pair |
|----|----|----|----------------|
| X  | X  | 0  | NONE           |
| 0  | 0  | 1  | 1              |
| 0  | 1  | 1  | 2              |
| 1  | 0  | 1  | 3              |
| 1  | 1  | 1  | 4              |

X = Don't Care

#### **PIN CONFIGURATIONS**



NC = NO CONNECT EXPOSED PAD TIED TO SUBSTRATE, V<sub>SS</sub>



NC = NO CONNECT EXPOSED PAD TIED TO SUBSTRATE, V<sub>SS</sub>

#### **ORDERING GUIDE**

| Model     | Temperature Range | Package Description              | Package Option |
|-----------|-------------------|----------------------------------|----------------|
| ADG758BCP | -40°C to +85°C    | 20-Lead Chip Scale Package (CSP) | CP-20          |
| ADG759BCP | -40°C to +85°C    | 20-Lead Chip Scale Package (CSP) | CP-20          |

REV. A \_5\_

Input Current of the Digital Input

Positive Supply Current

Negative Supply Current

 $I_{INL} \; (I_{INH})$ 

 $I_{DD}$ 

 $I_{SS}$ 

#### **TERMINOLOGY**

|                         | TERMINOLOGY                                                                                                                                            |  |  |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| $\overline{ m V_{DD}}$  | Most Positive Power Supply Potential                                                                                                                   |  |  |  |
| $V_{SS}$                | Most Negative Power Supply in a dual-supply application. In single-supply applications, this should be tied to ground at the device.                   |  |  |  |
| GND                     | Ground (0 V) Reference                                                                                                                                 |  |  |  |
| S                       | Source Terminal. May be an input or output.                                                                                                            |  |  |  |
| D                       | Drain Terminal. May be an input or output.                                                                                                             |  |  |  |
| IN                      | Logic Control Input                                                                                                                                    |  |  |  |
| $R_{ON}$                | Ohmic Resistance between D and S                                                                                                                       |  |  |  |
| $R_{FLAT(ON)}$          | Flatness is defined as the difference between the maximum and minimum value of ON resistance as measured over the specified analog signal range.       |  |  |  |
| I <sub>S</sub> (OFF)    | Source Leakage Current with the Switch OFF                                                                                                             |  |  |  |
| $I_D$ (OFF)             | Drain leakage Current with the Switch OFF                                                                                                              |  |  |  |
| $I_D$ , $I_S$ (ON)      | Channel Leakage current with the Switch ON                                                                                                             |  |  |  |
| $V_{D}(V_{S})$          | Analog Voltage on Terminals D, S                                                                                                                       |  |  |  |
| $C_{S}$ (OFF)           | OFF Switch Source Capacitance. Measured with reference to ground.                                                                                      |  |  |  |
| $C_D$ (OFF)             | OFF Switch Drain Capacitance. Measured with reference to ground.                                                                                       |  |  |  |
| $C_D$ , $C_S$ (ON)      | ON Switch Capacitance. Measured with reference to ground.                                                                                              |  |  |  |
| $C_{IN}$                | Digital Input Capacitance                                                                                                                              |  |  |  |
| t <sub>TRANSITION</sub> | Delay Time measured between the 50% and 90% points of the digital inputs and the switch ON condition when switching from one address state to another. |  |  |  |
| $t_{ON}$ (EN)           | Delay Time between the 50% and 90% points of the EN digital input and the switch ON condition.                                                         |  |  |  |
| t <sub>OFF</sub> (EN)   | Delay Time between the 50% and 90% points of the EN digital input and the switch OFF condition.                                                        |  |  |  |
| t <sub>OPEN</sub>       | OFF Time measured between the 80% points of both switches when switching from one address state to another.                                            |  |  |  |
| Off Isolation           | A measure of unwanted signal coupling through an OFF switch.                                                                                           |  |  |  |
| Crosstalk               | A measure of unwanted signal which is coupled through from one channel to another as a result of parasitic capacitance.                                |  |  |  |
| Charge<br>Injection     | A measure of the glitch impulse transferred from the digital input to the analog output during switching.                                              |  |  |  |
| On Response             | The Frequency Response of the ON Switch.                                                                                                               |  |  |  |
| On Loss                 | The Loss Due to the ON Resistance of the Switch                                                                                                        |  |  |  |
| $V_{INL}$               | Maximum Input Voltage for Logic "0"                                                                                                                    |  |  |  |
| $V_{INH}$               | Minimum Input Voltage for Logic "1"                                                                                                                    |  |  |  |
|                         | l                                                                                                                                                      |  |  |  |

-6- REV. A

# **Typical Performance Characteristics—ADG758/ADG759**



TPC 1. ON Resistance as a Function of  $V_D \left( V_S \right)$  for Single Supply



TPC 2. ON Resistance as a Function of  $V_D$  ( $V_S$ ) for Dual Supply



TPC 3. ON Resistance as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures, Single Supply



TPC 4. ON Resistance as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures, Single Supply



TPC 5. ON Resistance as a Function of  $V_D \ (V_S)$  for Different Temperatures, Dual Supply



TPC 6. Leakage Currents as a Function of  $V_D$  ( $V_S$ )

REV. A -7-



TPC 7. Leakage Currents as a Function of  $V_D$  ( $V_S$ )



TPC 8. Leakage Currents as a Function of  $V_D$  ( $V_S$ )



TPC 9. Leakage Currents as a Function of Temperature



TPC 10. Leakage Currents as a Function of Temperature



TPC 11. Supply Current vs. Input Switching Frequency



TPC 12. OFF Isolation vs. Frequency

-8- REV. A



TPC 13. Crosstalk vs. Frequency



TPC 14. ON Response vs. Frequency



TPC 15. Charge Injection vs. Source Voltage

REV. A \_9\_

# **Test Circuits**



Test Circuit 1. ON Resistance



Test Circuit 3. I<sub>D</sub> (OFF)



Test Circuit 2.  $I_S$  (OFF)



Test Circuit 4. I<sub>D</sub> (ON)



Test Circuit 5. Switching Time of Multiplexer, t<sub>TRANSITION</sub>



Test Circuit 6. Break-Before-Make Delay, t<sub>OPEN</sub>

-10- REV. A



Test Circuit 7. Enable Delay, t<sub>ON</sub> (EN), t<sub>OFF</sub> (EN)



\*SIMILAR CONNECTION FOR ADG759

Test Circuit 8. Charge Injection



Test Circuit 9. OFF Isolation



Test Circuit 10. Channel-to-Channel Crosstalk



Test Circuit 11. Bandwidth

#### **Power-Supply Sequencing**

When using CMOS devices, care must be taken to ensure correct power-supply sequencing. Incorrect power-supply sequencing can result in the device being subjected to stresses beyond the maximum ratings listed in the data sheet. Digital and analog inputs should always be applied after power supplies and ground. For single-supply operation,  $V_{\rm SS}$  should be tied to GND as close to the device as possible.

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

# 20-Lead Chip Scale Package (CP-20)



# **Revision History**

| Location                                  | Page |
|-------------------------------------------|------|
| Data Sheet changed from REV. 0 to REV. A. |      |
| Edits to General Description section      | 1    |
| Undate Outline Drawings                   | 12   |