

# Precision, Very Low Noise, Low Input Bias Current, Wide Bandwidth JFET Operational Amplifiers

## AD8510/AD8512

#### **FEATURES**

Fast Settling Time: 500 ns to 0.1% Low Offset Voltage: 400 μV Max

Low TcV  $_{OS}$ : 1  $\mu$ V/ $^{\circ}$ C Typ

Low Input Bias Current: 25 pA Typ Dual-Supply Operation: ±5 V to ±15 V

Low Noise: 8 nV/√Hz Low Distortion: 0.0005% No Phase Reversal Unity Gain Stable

APPLICATIONS
Instrumentation
Multipole Filters
Precision Current Measurement
Photodiode Amplifiers
Sensors
Audio

#### **GENERAL DESCRIPTION**

The AD8510 and AD8512 are single- and dual-precision JFET amplifiers featuring low offset voltage, low input bias current, low input voltage noise, and low input current noise.

The combination of low offsets, low noise, and very low input bias currents makes these amplifiers especially suitable for high impedance sensor amplification and precise current measurements using shunts. The combination of dc precision, low noise, and fast settling time results in superior accuracy in medical instruments, electronic measurement, and automated test equipment. Unlike many competitive amplifiers, the AD8510 and AD8512 maintain their fast settling performance even with substantial capacitive loads.

Fast slew rate and great stability with capacitive loads make the AD8510 and AD8512 a perfect fit for high performance filters.

Low input bias currents, low offset, and low noise result in a wide dynamic range of photodiode amplifier circuits.

Low noise and distortion, high output current, and excellent speed make the AD8510 and AD8512 a great choice for audio applications.

Unlike many older JFET amplifiers, the AD8510 and AD8512 do not suffer from output phase reversal when input voltages exceed the maximum common-mode voltage range.

The AD8510 and AD8512 are both available in 8-lead narrow SOIC and 8-lead MSOP packages. MSOP packaged parts are only available in tape and reel.

The AD8510 and AD8512 are specified over the extended industrial ( $-40^{\circ}$ C to  $+125^{\circ}$ C) temperature range.

#### REV. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

#### PIN CONFIGURATIONS

8-Lead MSOP (RM Suffix)



8-Lead SOIC (R Suffix)



8-Lead MSOP (RM Suffix)



8-Lead SOIC (R Suffix)



# $\textbf{AD8510/AD8512} \textbf{—SPECIFICATIONS} \quad (@ \ V_S = \pm 5 \ \text{V}, \ V_{CM} = 0 \ \text{V}, \ T_A = 25 ^{\circ}\text{C}, \ unless \ otherwise \ noted.)$

| Parameter                                                                                                                                                                                         | Symbol                                                                                                           | Conditions                                                                                                                                                                                                                                                              | Min                         | Typ                                                  | Max                  | Unit                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------|
| INPUT CHARACTERISTICS<br>Offset Voltage (B Grade)                                                                                                                                                 | Vos                                                                                                              | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$                                                                                                                                                                                                      |                             | 0.08                                                 | 0.4<br>0.8           | mV<br>mV                                                                                                                   |
| Offset Voltage (A Grade)                                                                                                                                                                          | $V_{OS}$                                                                                                         | $-40^{\circ}\text{C} < T_A < +125^{\circ}\text{C}$<br>$-40^{\circ}\text{C} < T_A < +125^{\circ}\text{C}$                                                                                                                                                                |                             | 0.1                                                  | 0.8<br>0.9<br>1.8    | mV<br>mV                                                                                                                   |
| Input Bias Current                                                                                                                                                                                | $I_{\mathrm{B}}$                                                                                                 | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$<br>$-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$                                                                                                                                 |                             | 21                                                   | 75<br>0.7<br>7.5     | pA<br>nA<br>nA                                                                                                             |
| Input Offset Current                                                                                                                                                                              | $I_{OS}$                                                                                                         | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$ $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$ $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$                                                                 |                             | 5                                                    | 50<br>0.3<br>0.5     | pA<br>nA<br>nA                                                                                                             |
| Input Capacitance Differential Common-Mode Input Voltage Range Common-Mode Rejection Ratio Large Signal Voltage Gain Offset Voltage Drift (B Grade) Offset Voltage Drift (A Grade)                | CMRR $A_{VO}$ $\Delta V_{OS}/\Delta T$ $\Delta V_{OS}/\Delta T$                                                  | $V_{CM} = -2.0 \text{ V to } +2.5 \text{ V}$ $R_{L} = 2 \text{ k}\Omega, V_{O} = -3 \text{ V to } +3 \text{ V}$                                                                                                                                                         | -2.0<br>86<br>65            | 12.5<br>11.5<br>100<br>107<br>0.9<br>1.7             | +2.5<br>5<br>12      | pF<br>pF<br>V<br>dB<br>V/mV<br>μV/°C<br>μV/°C                                                                              |
| OUTPUT CHARACTERISTICS Output Voltage High Output Voltage Low Output Voltage High Output Voltage Low Output Voltage High Output Voltage High Output Voltage Low Output Voltage Low Output Current | V <sub>OH</sub> V <sub>OL</sub> V <sub>OH</sub> V <sub>OL</sub> V <sub>OH</sub> V <sub>OL</sub> I <sub>OUT</sub> | $\begin{split} R_L &= 10 \text{ k}\Omega, \\ -40^{\circ}\text{C} < T_A < +125^{\circ}\text{C} \\ R_L &= 2 \text{ k}\Omega, \\ -40^{\circ}\text{C} < T_A < +125^{\circ}\text{C} \\ R_L &= 600 \ \Omega, \\ -40^{\circ}\text{C} < T_A < +125^{\circ}\text{C} \end{split}$ | +4.1<br>+3.9<br>+3.7<br>±40 | +4.3<br>-4.9<br>+ 4.2<br>-4.9<br>+4.1<br>-4.8<br>±54 | -4.7<br>-4.5<br>-4.2 | V<br>V<br>V<br>V<br>V<br>V<br>mA                                                                                           |
| POWER SUPPLY Power Supply Rejection Ratio Supply Current/Amplifier                                                                                                                                | PSRR<br>I <sub>SY</sub>                                                                                          | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}$<br>$V_O = 0 \text{ V}$<br>$-40^{\circ}\text{C} < T_A < +125^{\circ}\text{C}$                                                                                                                                             | 86                          | 130<br>2.0                                           | 2.3<br>2.5           | dB<br>mA<br>mA                                                                                                             |
| DYNAMIC PERFORMANCE Slew Rate Gain Bandwidth Product Settling Time THD + Noise Phase Margin                                                                                                       | $SR \\ GBP \\ t_S \\ THD + N \\ \Phi_o$                                                                          | $R_{L} = 2 \text{ k}\Omega$<br>To 0.1%, 0 V to 4 V Step, $G = +1$<br>1 kHz, $G = +1$ , $R_{L} = 2 \text{ k}\Omega$                                                                                                                                                      |                             | 20<br>8<br>0.4<br>0.0005<br>44.5                     |                      | V/µs<br>MHz<br>µs<br>%<br>Degrees                                                                                          |
| NOISE PERFORMANCE Voltage Noise Density  Peak-to-Peak Voltage Noise                                                                                                                               | e <sub>n</sub> e <sub>n</sub> e <sub>n</sub> e <sub>n</sub> e <sub>n</sub>                                       | f = 10 Hz<br>f = 100 Hz<br>f = 1 kHz<br>f = 10 kHz<br>0.1 Hz to 10 Hz Bandwidth                                                                                                                                                                                         |                             | 34<br>12<br>8.0<br>7.6<br>2.4                        | 10<br>5.2            | $\begin{array}{c} nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ \mu V \ p-p \end{array}$ |

Specifications subject to change without notice.

-2- REV. C

# **ELECTRICAL CHARACTERISTICS** (@ $V_S = \pm 15$ V, $V_{CM} = 0$ V, $T_A = 25^{\circ}$ C, unless otherwise noted.)

| Parameter                      | Symbol                   | Conditions                                                                    | Min   | Typ    | Max   | Unit           |
|--------------------------------|--------------------------|-------------------------------------------------------------------------------|-------|--------|-------|----------------|
| INPUT CHARACTERISTICS          |                          |                                                                               |       |        |       |                |
| Offset Voltage (B Grade)       | V <sub>OS</sub>          |                                                                               |       | 0.08   | 0.4   | mV             |
|                                |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$            |       |        | 0.8   | mV             |
| Offset Voltage (A Grade)       | V <sub>OS</sub>          |                                                                               |       | 0.1    | 1.0   | mV             |
|                                | 03                       | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$            |       |        | 1.8   | mV             |
| Input Bias Current             | $I_{\rm B}$              | n a same                                                                      |       | 25     | 80    | pА             |
| •                              |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$             |       |        | 0.7   | nA             |
|                                |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}}^{\text{C}} < +125^{\circ}\text{C}$ |       |        | 10    | nA             |
| Input Offset Current           | I <sub>OS</sub>          | n - n                                                                         |       | 6      | 75    | pА             |
| <b>F</b>                       |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$             |       |        | 0.3   | nA             |
|                                |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}}^{\text{A}} < +125^{\circ}\text{C}$ |       |        | 0.5   | nA             |
| Input Capacitance              |                          | 10 G 11A 1123 G                                                               |       |        | 0.5   |                |
| Differential                   |                          |                                                                               |       | 12.5   |       | рF             |
| Common-Mode                    |                          |                                                                               |       | 11.5   |       | рF             |
| Input Voltage Range            |                          |                                                                               | -13.5 | 1113   | +13.0 | V              |
| Common-Mode Rejection Ratio    | CMRR                     | $V_{CM} = -12.5 \text{ V to } +12.5 \text{ V}$                                | 86    | 108    | 123.0 | dB             |
| Large Signal Voltage Gain      | A <sub>VO</sub>          | $V_0 = -13.5 \text{ V to } +13.5 \text{ V}$                                   | 115   | 196    |       | V/mV           |
| Eurge Orginal Voltage Cam      | 1100                     | $R_L = 2 k\Omega, V_{CM} = 0 V$                                               |       | 170    |       | * / ***        |
| Offset Voltage Drift (B Grade) | $\Delta V_{OS}/\Delta T$ | TL Z Nas, VCM V                                                               |       | 1.0    | 5     | μV/°C          |
| Offset Voltage Drift (A Grade) | $\Delta V_{OS}/\Delta T$ |                                                                               |       | 1.7    | 12    | μV/°C          |
|                                | 2108/21                  |                                                                               |       |        |       | μιισ           |
| OUTPUT CHARACTERISTICS         |                          |                                                                               |       |        |       |                |
| Output Voltage High            | $V_{OH}$                 | $R_L = 10 \text{ k}\Omega,$                                                   | +14.0 | +14.2  |       | V              |
| Output Voltage Low             | $V_{OL}$                 | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$            |       | -14.9  | -14.6 | V              |
| Output Voltage High            | V <sub>OH</sub>          | $R_L = 2 k\Omega,$                                                            | +13.8 | +14.1  |       | V              |
| Output Voltage Low             | $V_{OL}$                 | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$            |       | -14.8  | -14.5 | V              |
| Output Voltage High            | V <sub>OH</sub>          | $R_{L} = 600 \Omega, T_{A} = 25^{\circ}C$                                     | +13.5 | +13.9  |       | V              |
|                                |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$            | 11.4  |        |       | V              |
| Output Voltage Low             | V <sub>OL</sub>          | $R_{L} = 600 \Omega, T_{A} = 25^{\circ}C$                                     |       | -14.3  | -13.8 | V              |
|                                |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$            |       |        | -12.1 | V              |
| Output Current                 | $I_{OUT}$                |                                                                               |       | ±45    |       | mA             |
| POWER SUPPLY                   |                          |                                                                               |       |        |       |                |
| Power Supply Rejection Ratio   | PSRR                     | $V_{\rm S} = \pm 4.5 \text{ V to } \pm 18 \text{ V}$                          | 86    |        |       | dB             |
| Supply Current/Amplifier       | $I_{SY}$                 | $V_0 = 0 \text{ V}$                                                           |       | 2.2    | 2.5   | mA             |
| Tr J                           |                          | $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +125^{\circ}\text{C}$            |       |        | 2.6   | mA             |
|                                |                          | A - A                                                                         |       |        |       |                |
| DYNAMIC PERFORMANCE            | CD.                      | D 010                                                                         |       | 20     |       | <b>T.</b> 7 /  |
| Slew Rate                      | SR                       | $R_L = 2 k\Omega$                                                             |       | 20     |       | V/µs           |
| Gain Bandwidth Product         | GBP                      |                                                                               |       | 8      |       | MHz            |
| Settling Time                  | $t_{\rm S}$              | To 0.1%, 0 V to 10 V Step, G = +1                                             |       | 0.5    |       | μs             |
|                                | TITLE . N                | To $0.01\%$ , 0 V to 10 V Step, G = +1                                        |       | 0.9    |       | μs             |
| THD + Noise                    | THD + N                  | 1 kHz, G = +1, $R_L$ = 2 k $\Omega$                                           |       | 0.0005 |       | %              |
| Phase Margin                   | Фо                       |                                                                               |       | 52     |       | Degrees        |
| NOISE PERFORMANCE              |                          |                                                                               |       |        |       |                |
| Voltage Noise Density          | e <sub>n</sub>           | f = 10 Hz                                                                     |       | 34     |       | $nV/\sqrt{Hz}$ |
| Ž                              | e <sub>n</sub>           | f = 100 Hz                                                                    |       | 12     |       | $nV/\sqrt{Hz}$ |
|                                | e <sub>n</sub>           | f = 1  kHz                                                                    |       | 8.0    | 10    | $nV/\sqrt{Hz}$ |
|                                | e <sub>n</sub>           | f = 10  kHz                                                                   |       | 7.6    |       | $nV/\sqrt{Hz}$ |
| Peak-to-Peak Voltage Noise     | e <sub>n</sub> p-p       | 0.1 Hz to 10 Hz Bandwidth                                                     |       | 2.4    | 5.2   | μV p-p         |

Specifications subject to change without notice.

REV. C -3-

#### ABSOLUTE MAXIMUM RATINGS\*

| ABSOLUTE MAXIMUM RATINGS                         |
|--------------------------------------------------|
| Supply Voltage                                   |
| Input Voltage                                    |
| Output Short-Circuit Duration                    |
| to GND Observe Derating Curves                   |
| Storage Temperature Range                        |
| R, RM Packages65°C to +150°C                     |
| Operating Temperature Range40°C to +125°C        |
| Junction Temperature Range                       |
| R, RM Packages65°C to +150°C                     |
| Lead Temperature Range (Soldering, 10 sec) 300°C |
| Electrostatic Discharge (HBM) 2000 V             |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Package Type     | θ <sub>JA</sub> * | $\theta_{ m JC}$ | Unit |
|------------------|-------------------|------------------|------|
| 8-Lead MSOP (RM) | 210               | 45               | °C/W |
| 8-Lead SOIC (R)  | 158               | 43               | °C/W |

<sup>\*</sup> $\theta_{JA}$  is specified for worst-case conditions, i.e.,  $\theta_{JA}$  is specified for device soldered in circuit board for surface-mount packages.

#### **ORDERING GUIDE**

| Model          | Temperature<br>Range | Package<br>Description | Package<br>Option | Branding<br>Information |
|----------------|----------------------|------------------------|-------------------|-------------------------|
| AD8510ARM-REEL | -40°C to +125°C      | 8-Lead MSOP            | RM-8              | B7A                     |
| AD8510ARM-R2   | −40°C to +125°C      | 8-Lead MSOP            | RM-8              | B7A                     |
| AD8510AR       | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8510AR-REEL  | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8510AR-REEL7 | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8510BR       | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8510BR-REEL  | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8510BR-REEL7 | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8512ARM-REEL | −40°C to +125°C      | 8-Lead MSOP            | RM-8              | B8A                     |
| AD8512ARM-R2   | −40°C to +125°C      | 8-Lead MSOP            | RM-8              | B8A                     |
| AD8512AR       | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8512AR-REEL  | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8512AR-REEL7 | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8512BR       | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8512BR-REEL  | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |
| AD8512BR-REEL7 | −40°C to +125°C      | 8-Lead SOIC            | R-8               |                         |

#### CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8510/AD8512 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-4- REV. C

# **Typical Performance Characteristics—AD8510/AD8512**



TPC 1. Input Offset Voltage Distribution



TPC 2.  $TcV_{OS}$  Distribution



TPC 3.  $TcV_{OS}$  Distribution



TPC 4. Input Bias Current vs. Temperature



TPC 5. Input Offset Current vs. Temperature



TPC 6. Input Bias Current vs. Supply Voltage

REV. C -5-



TPC 7. AD8512 Supply Current Per Amplifier vs. Supply Voltage



TPC 8. Output Voltage vs. Load Current



TPC 9. AD8512 Supply Current Per Amplifier vs. Temperature



TPC 10. AD8510 Supply Current vs. Supply Voltage



TPC 11. Open-Loop Gain and Phase vs. Frequency



TPC 12. AD8510 Supply Current vs. Temperature

-6- REV. C



TPC 13. Closed-Loop Gain vs. Frequency



TPC 14. CMRR vs. Frequency



TPC 15. PSRR vs. Frequency



TPC 16. Output Impedance vs. Frequency



TPC 17. Voltage Noise Density



TPC 18. 0.1 Hz to 10 Hz Input Voltage Noise

REV. C -7-



TPC 19. Voltage Noise Density vs. Frequency



TPC 20. Large Signal Transient Response



TPC 21. Small Signal Transient Response



TPC 22. Small Signal Overshoot vs. Load Capacitance



TPC 23. Open-Loop Gain and Phase vs. Frequency



TPC 24. CMRR vs. Frequency

-8- REV. C



TPC 25. Output Impedance vs. Frequency



TPC 26. 0.1 Hz to 10 Hz Input Voltage Noise



TPC 27. Large Signal Transient Response



TPC 28. Small Signal Transient Response



TPC 29. Small Signal Overshoot vs. Load Capacitance

REV. C –9–

#### GENERAL APPLICATION INFORMATION

#### **Input Overvoltage Protection**

The AD8510/AD8512 have internal protective circuitry that allows voltages as high as 1.4 V beyond the supplies to be applied at the input of either terminal without causing damage.

For higher input voltages, a series resistor is necessary to limit the input current. The resistor value can be determined from the formula:

$$\frac{V_{IN} - V_S}{R_S} \le 5 \, mA$$

With a very low offset current of < 0.5 nA up to 125°C, higher resistor values can be used in series with the inputs. A 5 k $\Omega$  resistor will protect the inputs to voltages as high as 25 V beyond the supplies and will add less than 10  $\mu$ V to the offset.

#### **Output Phase Reversal**

Phase reversal is a change of polarity in the transfer function of the amplifier. This can occur when the voltage applied at the input of an amplifier exceeds the maximum common-mode voltage. Phase reversal can cause permanent damage to the device and may result in system lockups. The AD8510/AD8512 do not exhibit phase reversal when input voltages are beyond the supplies.



Figure 1. No Phase Reversal



Figure 2. THD + N vs. Frequency

#### THD + Noise

The AD8510/AD8512 have low total harmonic distortion and excellent gain linearity, which make these amplifiers a great choice for precision circuits with high closed-loop gain as well as audio application circuits.

Figure 2 shows that the AD8510/AD8512 have approximately 0.0005% of total distortion when configured in positive unity gain (the worst case) and driving a 100 k $\Omega$  load.

#### **Total Noise Including Source Resistors**

The low input current noise and input bias current of the AD8510/AD8512 make them the ideal amplifiers for circuits with substantial input source resistance. Input offset voltage increases by less than 15 nV per 500  $\Omega$  of source resistance at room temperature.

The total noise density of the circuit is:

$$e_{nTOTAL} = \sqrt{e_n^2 + \left(i_n R_S\right)^2 + 4kTR_S}$$

where:

 $e_n$  is the input voltage noise density of the AD8510/AD8512  $i_n$  is the input current noise density of the AD8510/AD8512  $R_S$  is the source resistance at the noninverting terminal k is Boltzman's constant (1.38  $\times$  10<sup>-23</sup> J/K) T is the ambient temperature in Kelvin (T = 273 + °C)

For  $R_S < 3.9 \text{ k}\Omega$ ,  $e_n$  dominates and  $e_{nTOTAL} \approx e_n$ 

The current noise of the AD8510/AD8512 is so low that its total density does not become a significant term unless  $R_S$  is greater than 165 M $\Omega$ , a value that is impractical for most applications.

The total equivalent rms noise over a specific bandwidth is expressed as:

$$e_{nTOTAL} = e_{nTOTAL} \sqrt{BW}$$

where BW is the bandwidth in Hertz.

NOTE: The above analysis is valid for frequencies larger than 150 Hz and assumes flat noise above 10 kHz. For lower frequencies, flicker noise (1/f) must be considered.

#### **Settling Time**

Settling time is the time it takes the output of the amplifier to reach and remain within a percentage of its final value after a pulse has been applied at the input. The AD8510/AD8512 will settle to within 0.01% in less than 900 ns with a step of 0 V to 10 V in unity gain. This makes it an excellent choice as a buffer at the output of DACs whose settling time is typically less than 1  $\mu s$ .

In addition to its fast settling time and fast slew rate, the AD8510/AD8512's low offset voltage drift and input offset current maintain full accuracy of 12-bit converters over the entire operating temperature range.

#### **Overload Recovery Time**

Overload recovery, also known as overdrive recovery, is the time it takes the output of an amplifier to recover from a saturated condition to its linear region. This recovery time is particularly important in applications where the amplifier must amplify small signals in the presence of large transient voltages.

Figure 3 shows the positive overload recovery of the AD8510/AD8512. The output recovers in approximately 200 ns from a saturated condition.

-10- REV. C



Figure 3. Positive Overload Recovery

The negative overdrive recovery time shown in Figure 4 is less than 200 ns.

In addition to the fast recovery time, the AD8510/AD8512 show excellent symmetry of the positive and negative recovery times. This is an important feature for transient signal rectification because the output signal is kept equally undistorted throughout any given period.



Figure 4. Negative Overload Recovery

#### Capacitive Load Drive

The AD8510/AD8512 are unconditionally stable at all gains in inverting and noninverting configurations. They are capable of driving up to  $1000~\rm pF$  of capacitive loads without oscillation in unity gain, the worst-case configuration.

However, as with most amplifiers, driving larger capacitive loads in a unity gain configuration may cause excessive overshoot and ringing or even oscillation. A simple snubber network reduces the amount of overshoot and ringing significantly. The advantage of this configuration is that the output swing of the amplifier is not reduced because  $R_{\rm S}$  is outside the feedback loop.



Figure 5. Snubber Network Configuration

Figure 6 shows a scope photograph of the output of the AD8510/AD8512 in response to a 400 mV pulse. The circuit is configured in positive unity gain (worst-case) with a load capacitance of 500 pF.



Figure 6. Capacitive Load Drive without Snubber

When the snubber circuit is used, the overshoot is reduced from 55% to less than 3% with the same load capacitance. Ringing is virtually eliminated as shown in Figure 7.



Figure 7. Capacitive Load with Snubber Network

REV. C –11–

Optimum values for  $R_S$  and  $C_S$  depend on the load capacitance and input stray capacitance and are determined empirically. Table I shows a few values that can be used as starting points.

Table I. Optimum Values for Capacitive Loads

| C <sub>LOAD</sub> | $R_{S}(\Omega)$ | Cs     |
|-------------------|-----------------|--------|
| 500 pF            | 100             | 1 nF   |
| 2 nF              | 70              | 100 pF |
| 5 nF              | 60              | 300 pF |

#### Open-Loop Gain and Phase Response

In addition to its impressive low noise, low offset voltage, and offset current, the AD8510/AD8512 have excellent loop gain and phase response even when driving large resistive and capacitive loads. They were compared to the OPA2132 under the same conditions. With a 2.5 k $\Omega$  load at the output, the AD8510/AD8512 have more than 8 MHz of bandwidth and a phase margin of more than 52°.

In comparison to its predecessor the OPA2132, on the other hand, has only 4.5 MHz of bandwidth and 28° of phase margin under the same test conditions. Even with a 1 nF capacitive load in parallel with the 2 k $\Omega$  load at the output, the AD8510/AD8512 show much better response than the OPA2132, whose phase margin is degraded to less than 0, indicating oscillation.



Figure 8. Frequency Response of the AD8510/AD8512



Figure 9. Frequency Response of the OPA2132

#### **Precision Rectifiers**

Rectifying circuits are used in a multitude of applications. One of the most popular uses is in the design of regulated power supplies where a rectifier circuit is used to convert an input sinusoid to a unipolar output voltage. There are some potential problems for amplifiers used in this manner.

When the input voltage  $(V_{\rm IN})$  is negative, the output is zero. The magnitude of  $V_{\rm IN}$  is doubled at the inputs of the op amp. This voltage can exceed the power supply voltage. This would damage some amplifiers permanently. The op amp must come out of saturation when  $V_{\rm IN}$  is negative. This delays the output signal, since the amplifier requires time to enter its linear region.

The AD8510/AD8512 have a very fast overdrive recovery time, which makes them a great choice for the rectification of transient signals. The symmetry of the positive and negative recovery times is also important in keeping the output signal undistorted.

Figure 10 shows the test circuit of the rectifier. The first stage of the circuit is a half wave rectifier. When the sine wave applied at the input is positive, the output follows the input response. During the negative cycle of the input, the output tries to swing negative to follow the input but the power supply restrains it to zero.

In a similar fashion, the second stage is a follower during the positive cycle of the sine wave and an inverter during the negative cycle.



Figure 10. Half Wave and Full Wave Rectifier



Figure 11. Half Wave Rectified Signal (Out A)

-12- REV. C



Figure 12. Full Wave Rectified Signal (Out B)

#### I-V CONVERSION APPLICATIONS

#### **Photodiode Circuits**

Common applications for I-V conversion include photodiode circuits where the amplifier is used to convert a current emitted by a diode placed at the positive input terminal, into an output voltage.

The AD8510/AD8512 low input bias current, wide bandwidth, and low noise make these amplifiers an excellent choice for various photodiode applications, including fax machines, fiber optic controls, motion sensors, and bar code readers.

The circuit shown in Figure 13 uses a silicon diode with zero bias voltage. This is known as a Photovoltaic Mode; this configuration limits the overall noise and is suitable for instrumentation applications.



Figure 13. Equivalent Preamplifier Photodiode Circuit

A larger signal bandwidth can be attained at the expense of additional output noise. The total input capacitance (Ct) consists of the sum of the diode capacitance (typically 3 pF to 4 pF) and the amplifier's input capacitance (12 pF), which includes external parasitic capacitance. Ct creates a pole in the frequency response, which may lead to an unstable system. To ensure stability and optimize the bandwidth of the signal, a capacitor is placed in the feedback loop of the circuit shown in Figure 13. It creates a zero and yields a bandwidth whose corner frequency is 1/(2(R1Cf)).

The value of R2 can be determined by the ratio V/I<sub>D</sub>, where V is the desired output voltage of the op amp and I<sub>D</sub> is the diode current. For example, if I<sub>D</sub> is 100  $\mu$ A and the output voltage that is desired is 10 V, then R1 should be 100 k $\Omega$ . Rd is a junction resistance that drops typically by a factor of 2 for every 10°C increase in temperature. A typical value for Rd is 1000 M $\Omega$ . Since Rd >> R1, the circuit behavior is not impacted by the effect of the junction resistance. The maximum signal bandwidth is:

$$f_{MAX} = \sqrt{\frac{ft}{2\pi R2Ct}}$$

where ft is the unity gain frequency of the amplifier.

Using the parameters of the example above,  $Cf \approx 1$  pF. This yields a signal bandwidth of about 2.6 MHz.

$$Cf = \sqrt{\frac{Ct}{2\pi R2ft}}$$

where ft is the unity gain frequency of the op amp, achieves a phase margin,  $\Phi_{\rm m}$ , of approximately 45°.

A higher phase margin can be obtained by increasing the value of Cf. Setting Cf to twice the previous value yields approximately  $\Phi_{\rm m}=65^{\circ}$  and a maximally flat frequency response. This comes at a cost of 50% reduction in the maximum signal bandwidth.

#### **Signal Transmission Applications**

One popular signal transmission method uses pulsewidth modulation. High data rates may require a fast comparator rather than an op amp. However, the need for sharp and undistorted signals may favor using a linear amplifier.

The AD8510/AD8512 make excellent voltage comparators. In addition to a high slew rate, the AD8510/AD8512 have a very fast saturation recovery time. In the absence of feedback, the amplifiers are in Open-Loop Mode (very high gain). In this mode of operation, they spend much of their time in saturation.

The circuit of Figure 14 compares two signals of different frequencies, namely, a sine wave of 100 Hz and a triangular wave of 1 kHz. Figure 15 shows a scope photograph of the output waveform. A pull-up resistor (typically 5  $k\Omega)$  may be connected from the output to  $V_{CC}$  if the output voltage needs to reach the positive rail. The trade-off is that power consumption will be higher.



Figure 14. Pulse Width Modulator

REV. C -13-



Figure 15. Pulse Width Modulation

#### Crosstalk

Crosstalk, also known as channel separation, is a measure of signal feedthrough from one channel to the other on the same IC. The AD8510/AD8512 have a channel separation better than  $-140\ dB$  for frequencies up to 20 kHz, and better than  $-130\ dB$  for frequencies up to 10 MHz.



Figure 16. Channel Separation

-14- REV. C

#### **OUTLINE DIMENSIONS**

#### 8-Lead Standard Small Outline Package [SOIC] Narrow Body

(R-8)

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-012AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES), ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## 8-Lead Mini Small Outline Package [MSOP] (RM-8)

Dimensions shown in millimeters



REV. C -15-

# **Revision History**

| Location                                           | Page      |
|----------------------------------------------------|-----------|
| 9/03—Data Sheet changed from REV. B to REV. C.     |           |
| Changes to ORDERING GUIDE                          | 4         |
| Updated Figure 2                                   | 10        |
| Changes to Input Overvoltage Protection section    | 10        |
| Changes to Figures 10 and 11                       |           |
| Changes to Photodiode Circuits section             | 13        |
| Changes to Figures 13 and 14                       | 13        |
| Deleted Precision Current Monitoring section       | 14        |
| Updated OUTLINE DIMENSIONS                         | 15        |
| 3/03—Data Sheet changed from REV. A to REV. B.     |           |
| Updated Figure 5                                   |           |
| Updated OUTLINE DIMENSIONS                         | 15        |
| 8/02—Data Sheet changed from REV. 0 to REV. A.     |           |
| Added AD8510 Model                                 | Universal |
| Added PIN CONFIGURATIONS                           |           |
| Changes to SPECIFICATIONS                          |           |
| Changes to ORDERING GUIDE                          | 4         |
| Changes to TPCs 2 and 3                            | 5         |
| Added new TPCs 10 and 12                           | 6         |
| Replaced TPC 20                                    | 8         |
| Replaced TPC 27                                    | 9         |
| Changes to GENERAL APPLICATION INFORMATION section |           |
| Changes to Figure 5                                |           |
| Changes to I-V CONVERSION APPLICATIONS section     |           |
| Changes to Figures 13 and 14                       |           |
| Changes to Figure 17                               | 14        |