

# 2.5 V/3.3 V, 2:1 Multiplexer/ **Demultiplexer Bus Switch**

**ADG3248** 

#### **FEATURES**

225 ps Propagation Delay through the Switch 4.5  $\Omega$  Switch Connection between Ports Data Rate 1.244 Gbps 2.5 V/3.3 V Supply Operation **Level Translation** 3.3 V to 2.5 V 2.5 V to 1.8 V Small Signal Bandwidth 610 MHz 6-Lead SC70 Package

**APPLICATIONS** 3.3 V to 2.5 V Voltage Translation 2.5 V to 1.8 V Voltage Translation **Bus Switching Docking Stations Memory Switching Analog Switch Applications** 

#### FUNCTIONAL BLOCK DIAGRAM



SWITCHES SHOWN FOR A LOGIC 0 INPUT

#### **GENERAL DESCRIPTION**

The ADG3248 is a 2.5 V or 3.3 V, high performance 2:1 multiplexer/demultiplexer. It is designed on a low voltage CMOS process, which provides low power dissipation yet gives high switching speed and very low on resistance. This allows the input to be connected to the output without additional propagation delay or generating additional ground bounce noise.

Each switch of the ADG3248 conducts equally well in both directions when on. The ADG3248 exhibits break-before-make switching action, preventing momentary shorting when switch-

The ADG3248 is available in a tiny 6-lead SC70 package.

#### PRODUCT HIGHLIGHTS

- 1. 3.3 V or 2.5 V supply operation.
- 2. Extremely low propagation delay through switch.
- 3. 4.5  $\Omega$  switches connect inputs to outputs.
- 4. Tiny SC70 package.

© 2003 Analog Devices, Inc. All rights reserved.

|                                                                  | Symbol                              |                                                                    |     | B Version        |         | Unit   |
|------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------|-----|------------------|---------|--------|
| Parameter                                                        |                                     | Conditions                                                         |     | $\mathbf{Typ}^2$ | Max     |        |
| DC ELECTRICAL CHARACTERISTICS                                    |                                     |                                                                    |     |                  |         |        |
| Input High Voltage                                               | V <sub>INH</sub>                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$                         | 2.0 |                  |         | V      |
|                                                                  | V <sub>INH</sub>                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                         | 1.7 |                  |         | V      |
| Input Low Voltage                                                | V <sub>INL</sub>                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$                         |     |                  | 0.8     | V      |
|                                                                  | $V_{INL}$                           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$                         |     |                  | 0.7     | V      |
| Input Leakage Current                                            | $I_{I}$                             |                                                                    |     | $\pm 0.01$       | $\pm 1$ | μΑ     |
| OFF State Leakage Current                                        | $I_{OZ}$                            | $0 \le A, B \le V_{CC}$                                            |     | $\pm 0.01$       | $\pm 1$ | μΑ     |
| ON State Leakage Current                                         |                                     | $0 \le A, B \le V_{CC}$                                            |     | $\pm 0.01$       | $\pm 1$ | μΑ     |
| Maximum Pass Voltage                                             | $V_P$                               | $V_A/V_B = V_{CC} = 3.3 \text{ V}, I_O = -5 \mu A$                 | 2.0 | 2.5              | 2.9     | V      |
|                                                                  |                                     | $V_A/V_B = V_{CC} = 2.5 \text{ V}, I_O = -5 \mu A$                 | 1.5 | 1.8              | 2.1     | V      |
| CAPACITANCE <sup>3</sup>                                         |                                     |                                                                    |     |                  |         |        |
| A Port Off Capacitance                                           | C <sub>A</sub> OFF                  | f = 1 MHz                                                          |     | 3.5              |         | pF     |
| B Port Off Capacitance                                           | C <sub>B</sub> OFF                  | f = 1 MHz                                                          |     | 4.5              |         | pF     |
| A, B Port On Capacitance                                         | $C_A$ , $C_B$ ON                    | f = 1 MHz                                                          |     | 8.5              |         | pF     |
| Control Input Capacitance                                        | C <sub>IN</sub>                     | f = 1 MHz                                                          |     | 4                |         | pF     |
| SWITCHING CHARACTERISTICS <sup>3</sup>                           |                                     |                                                                    |     |                  |         |        |
| Propagation Delay A to B or B to A, t <sub>PD</sub> <sup>4</sup> | t <sub>PHI</sub> , t <sub>PLH</sub> | $C_{\rm I} = 50 \text{ pF}, V_{\rm CC} = 3 \text{ V}$              |     |                  | 0.225   | ns     |
| Propagation Delay Matching <sup>5</sup>                          | THE TEN                             |                                                                    |     |                  | 5       | ps     |
| Transition Time                                                  | t <sub>TRANS</sub>                  | $R_{L} = 510 \Omega, C_{L} = 50 pF$                                |     | 16               | 29      | ns     |
| Break-before-Make Time                                           | t <sub>BBM</sub>                    | $R_L = 510 \Omega, C_L = 50 pF$                                    | 5   | 10               |         | ns     |
| Maximum Data Rate                                                |                                     | $V_{CC} = 3.3 \text{ V}; V_A/V_B = 2 \text{ V}$                    |     | 1.244            |         | Gbps   |
| Channel Jitter                                                   |                                     | $V_{CC} = 3.3 \text{ V}; V_A/V_B = 2 \text{ V}$                    |     | 45               |         | ps p-p |
| DIGITAL SWITCH                                                   |                                     |                                                                    |     |                  |         |        |
| On Resistance                                                    | R <sub>ON</sub>                     | $V_{CC} = 3 \text{ V}, V_{A} = 0 \text{ V}, I_{BA} = 8 \text{ mA}$ |     | 4.5              | 8       | Ω      |
|                                                                  |                                     | $V_{CC} = 3 \text{ V}, V_A = 1.7 \text{ V}, I_{BA} = 8 \text{ mA}$ |     | 12               | 28      | Ω      |
|                                                                  |                                     | $V_{CC} = 2.3 \text{ V}, V_A = 0 \text{ V}, I_{BA} = 8 \text{ mA}$ |     | 5                | 9       | Ω      |
|                                                                  |                                     | $V_{CC} = 2.3 \text{ V}, V_A = 1 \text{ V}, I_{BA} = 8 \text{ mA}$ |     | 9                | 18      | Ω      |
| On Resistance Matching                                           | $\Delta R_{\rm ON}$                 | $V_{CC} = 3 \text{ V}, V_A = 0 \text{ V}, I_A = 8 \text{ mA}$      |     | 0.1              | 0.5     | Ω      |
| POWER REQUIREMENTS                                               |                                     |                                                                    |     |                  |         |        |
| $V_{CC}$                                                         |                                     |                                                                    | 2.3 |                  | 3.6     | V      |
| Quiescent Power Supply Current                                   | $I_{CC}$                            | Digital Inputs = $0 \text{ V or } V_{CC}$                          |     | 0.01             | 1       | μA     |

#### NOTES

Specifications subject to change without notice.

-2-REV. 0

<sup>&</sup>lt;sup>1</sup>Temperature range is as follows: B Version: −40 °C to +85 °C.

<sup>&</sup>lt;sup>2</sup>Typical values are at 25°C, unless otherwise stated.

<sup>&</sup>lt;sup>3</sup>Guaranteed by design, not subject to production test.

<sup>&</sup>lt;sup>4</sup>The digital switch contributes no propagation delay other than the RC delay of the typical R<sub>ON</sub> of the switch and the load capacitance when driven by an ideal voltage source. Since the time constant is much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay of the digital switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side.

<sup>&</sup>lt;sup>5</sup>Propagation delay matching between channels is calculated from the on resistance matching and load capacitance of 50 pF.

#### **ABSOLUTE MAXIMUM RATINGS\***

 $(T_A = 25^{\circ}C, \text{ unless otherwise noted.})$ 

| A                                           |
|---------------------------------------------|
| $V_{CC}$ to GND                             |
| Digital Inputs to GND0.5 V to +4.6 V        |
| DC Input Voltage0.5 V to +4.6 V             |
| DC Output Current 25 mA per Channel         |
| Operating Temperature Range                 |
| Industrial (B Version)40°C to +85°C         |
| Storage Temperature Range65°C to +150°C     |
| Junction Temperature                        |
| $\theta_{IA}$ Thermal Impedance             |
| Lead Temperature, Soldering (10 sec) 300°C  |
| IR Reflow, Peak Temperature (<20 sec) 235°C |
|                                             |

<sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.

#### Table II. Truth Table

| IN | Function |
|----|----------|
| L  | B = A0   |
| Н  | B = A1   |

#### PIN CONFIGURATION 6-Lead SC70



**Table I. Pin Function Descriptions** 

| Pin No. | Mnemonic | Description                   |
|---------|----------|-------------------------------|
| 1       | A0       | Port A0, Input or Output      |
| 2       | GND      | Ground Reference              |
| 3       | A1       | Port A1, Input or Output      |
| 4       | В        | Port B, Input or Output       |
| 5       | $V_{CC}$ | Positive Power Supply Voltage |
| 6       | IN       | Channel Select                |

#### **ORDERING GUIDE**

| Model            | Temperature<br>Range | Package<br>Description                              | Package | Branding |
|------------------|----------------------|-----------------------------------------------------|---------|----------|
| ADG3248BKS-R2    | −40°C to +85°C       | SC70 (Thin Shrink Small Outline Transistor Package) | KS-6    | SMA      |
| ADG3248BKS-REEL  | −40°C to +85°C       | SC70 (Thin Shrink Small Outline Transistor Package) | KS-6    | SMA      |
| ADG3248BKS-REEL7 | −40°C to +85°C       | SC70 (Thin Shrink Small Outline Transistor Package) | KS-6    | SMA      |

#### CAUTION \_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG3248 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



REV. 0 -3-

Channel Jitter

### **TERMINOLOGY**

| $\overline{V_{CC}}$   | Positive Power Supply Voltage.                                                                                                                                                                                      |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND                   | Ground (0 V) Reference.                                                                                                                                                                                             |
| $V_{INH}$             | Minimum Input Voltage for Logic 1.                                                                                                                                                                                  |
| $V_{INL}$             | Maximum Input Voltage for Logic 0.                                                                                                                                                                                  |
| $I_{I}$               | Input Leakage Current at the Control Inputs.                                                                                                                                                                        |
| $I_{OZ}$              | OFF State Leakage Current. It is the maximum leakage current at the switch pin in the OFF state.                                                                                                                    |
| $I_{OL}$              | ON State Leakage Current. It is the maximum leakage current at the switch pin in the ON state.                                                                                                                      |
| $V_{P}$               | Maximum Pass Voltage. The maximum pass voltage relates to the clamped output voltage of an NMOS device when the switch input voltage is equal to the supply voltage.                                                |
| $R_{ON}$              | Ohmic Resistance Offered by a Switch in the ON State. It is measured at a given voltage by forcing a specified amount of current through the switch.                                                                |
| $\Delta R_{ m ON}$    | ON Resistance Match between Any Two Channels, i.e., R <sub>ON</sub> max – R <sub>ON</sub> min.                                                                                                                      |
| $C_X$ OFF             | OFF Switch Capacitance.                                                                                                                                                                                             |
| $C_X$ ON              | ON Switch Capacitance.                                                                                                                                                                                              |
| $C_{IN}$              | Control Input Capacitance. This consists of IN.                                                                                                                                                                     |
| $I_{CC}$              | Quiescent Power Supply Current. This current represents the leakage current between the $V_{CC}$ and ground pins. It is measured when all control inputs are at a logic high or low level and the switches are OFF. |
| $t_{PLH}$ , $t_{PHL}$ | Data Propagation Delay through the Switch in the ON State. Propagation delay is related to the RC time constant $R_{ON} \times C_L$ , where $C_L$ is the load capacitance.                                          |
| $t_{BBM}$             | On or Off time measured between the 90% points of both switches when switching from one to another.                                                                                                                 |
| t <sub>TRANS</sub>    | Time taken to switch from one channel to the other, measured from 50% of the IN signal to 90% of the OUT signal.                                                                                                    |
| Max Data Rate         | Maximum Rate at which Data Can Be Passed through the Switch.                                                                                                                                                        |

Peak-to-Peak Value of the Sum of the Deterministic and Random Jitter of the Switch Channel.

-4- REV. 0

# **Typical Performance Characteristics—ADG3248**



TPC 1. On Resistance vs. Input Voltage



TPC 2. On Resistance vs. Input Voltage



TPC 3. On Resistance vs. Input Voltage for Different Temperatures



TPC 4. On Resistance vs. Input Voltage for Different Temperatures



TPC 5. Pass Voltage vs. V<sub>CC</sub>



TPC 6. Pass Voltage vs. V<sub>CC</sub>



TPC 7. Output Low Characteristic



TPC 8. Output High Characteristic



TPC 9. Charge Injection vs. Source Voltage

REV. 0 -5-



TPC 10. Bandwidth vs. Frequency



TPC 11. Crosstalk vs. Frequency



TPC 12. Off Isolation vs. Frequency



TPC 13. Transition Time vs. Temperature



TPC 14. Jitter vs. Data Rate; PRBS 31



TPC 15. Eye Width vs. Data Rate; PRBS 31



TPC 16. Eye Pattern; 1.244 Gbps,  $V_{CC} = 3.3 \text{ V}$ , PRBS 31



TPC 17. Eye Pattern; 1 Gbps,  $V_{CC} = 2.5 V$ , PRBS 31

-6- REV. 0

#### **BUS SWITCH APPLICATIONS**

#### Mixed Voltage Operation, Level Translation

Bus switches can provide an ideal solution for interfacing between mixed voltage systems. The ADG3248 is suitable for applications where voltage translation from 3.3 V technology to a lower voltage technology is needed. This device can translate from 2.5 V to 1.8 V, or bidirectionally from 3.3 V directly to 2.5 V.

Figure 1 shows a block diagram of a typical application in which a user needs to interface between a 3.3 V ADC and a 2.5 V microprocessor. The microprocessor may not have 3.3 V tolerant inputs, therefore placing the ADG3248 between the two devices allows the devices to communicate easily. The bus switch directly connects the two blocks, thus introducing minimal propagation delay, timing skew, or noise.



Figure 1. Level Translation between a 3.3 V ADC and a 2.5 V Microprocessor

#### 3.3 V to 2.5 V Translation

When  $V_{CC}$  is 3.3 V and the input signal range is 0 V to  $V_{CC}$ , the maximum output signal will be clamped to within a voltage threshold below the  $V_{CC}$  supply.

In this case, the output will be limited to 2.5 V, as shown in Figure 3. This device can be used for translation from 2.5 V to 3.3 V devices and also between two 3.3 V devices.



Figure 2. 3.3 V to 2.5 V Voltage Translation



Figure 3. 3.3 V to 2.5 V Voltage Translation

#### 2.5 V to 1.8 V Translation

When  $V_{CC}$  is 2.5 V and the input signal range is 0 V to  $V_{CC}$ , the maximum output signal will, as before, be clamped to within a voltage threshold below the  $V_{CC}$  supply. In this case, the output will be limited to approximately 1.8 V, as shown in Figure 5.



Figure 4. 2.5 V to 1.8 V Voltage Translation



Figure 5. 2.5 V to 1.8 V Voltage Translation

#### **Analog Switching**

Bus switches can be used in many analog switching applications, for example, video graphics. Bus switches can have lower on resistance, smaller ON and OFF channel capacitance, and thus improved frequency performance than their analog counterparts. The bus switch channel itself, consisting solely of an NMOS switch, limits the operating voltage (see TPC 1 for a typical plot), but in many cases, this does not present an issue.

REV. 0 -7-

#### Multiplexing

Many systems, such as docking stations and memory banks, have a large number of common bus signals. Common problems faced by designers of these systems include

- Large delays caused by capacitive loading of the bus
- Noise due to simultaneous switching of the address and data bus signals

Figure 6 shows an array of memory banks in which each address and data signal is loaded by the sum of the individual loads. If a bus switch is used as shown in Figure 7, the output load on the memory address and data bits is halved. The speed at which the selected bank's data can flow is much improved because the capacitance loading is halved and the switches introduce negligible propagation delay. Bus noise is also reduced.



Figure 6. All Memory Banks Are Permanently Connected to the Bus



Figure 7. ADG3248 Used to Reduce Both Access Time and Noise

-8- REV. 0

### **OUTLINE DIMENSIONS**

# 6-Lead Thin Shrink Small Outline Transistor Package [SC70] (KS-6)

Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MO-203AB

REV. 0 -9-