## FEATURES

Optimally Compensated Active Voltage Positioning
with Gain and Offset Adjustment (ADOPT
Superior Load Transient Response
Complies with VRM 8.5 Specifications with Lowest
System Cost
5-Bit Digitally Programmable 1.05 V to 1.825 V Output
N-Channel Synchronous Buck Controller
Onboard 1.8 V Linear Regulator Controller
Total Accuracy $\pm 1 \%$ Over Temperature
High Efficiency Current-Mode Operation
Short Circuit Protection
Power Good Output
Overvoltage Protection Crowbar Protects
Microprocessors with No Additional External
Components

## APPLICATIONS

Core and 1.8 V Standby Supplies for Next Generation
Intel Pentium ${ }^{\circledR}$ III Processors

## GENERAL DESCRIPTION

The ADP3170 is a highly efficient output synchronous buck switching regulator controller optimized for converting a 5 V main supply into the core supply voltage required by next generation Intel Celeron processors. The ADP3170 uses an internal 5-bit DAC to read a voltage identification (VID) code directly from the processor, which is used to set the output voltage between 1.05 V and 1.825 V . The ADP3170 uses a current mode, constant off-time architecture to drive two N -channel MOSFETs at a programmable switching frequency that can be optimized for regulator size and efficiency.
The ADP3170 also uses a unique supplemental regulation technique called Analog Devices Optimal Positioning Technology (ADOPT) to enhance load transient performance. Active voltage positioning results in a dc/dc converter that meets the stringent output voltage specifications for high performance processors, with the minimum number of output capacitors and smallest footprint. Unlike voltage-mode and standard current-

FUNCTIONAL BLOCK DIAGRAM

mode architectures, active voltage positioning adjusts the output voltage as a function of the load current so that it is always optimally positioned for a system transient. The ADP3170 also provides accurate and reliable short circuit protection and adjustable current limiting. It also includes an integrated overvoltage crowbar function to protect the microprocessor from destruction in case the core supply exceeds the nominal programmed voltage by more than $20 \%$.
The ADP3170 contains a 1.8 V linear regulator controller that is designed to drive an external N-channel MOSFET. This linear regulator can be used to generate auxiliary voltages (such as 1.8 V standby power) required in most motherboard designs, and has been designed to provide a high bandwidth load-transient response.
The ADP3170 is specified over the commercial temperature range of $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ and is available in a 20 -lead TSSOP package.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700
www.analog.com
Fax: 781/326-8703
© Analog Devices, Inc., 2001
(VCC $=12 \mathrm{~V}, \mathrm{I}_{\text {REF }}=150 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, unless otherwise noted.)

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FEEDBACK INPUT <br> Output Accuracy <br> 1.05 V Output <br> 1.5 V Output <br> 1.825 V Output <br> Line Regulation Input Bias Current Crowbar Trip Point Crowbar Reset Point Crowbar Response Time | $\mathrm{V}_{\mathrm{FB}}$ <br> $\Delta \mathrm{V}_{\text {OUT }}$ <br> $\mathrm{I}_{\mathrm{FB}}$ <br> $\mathrm{V}_{\text {CROWBAR }}$ <br> $\mathrm{t}_{\text {CROWBAR }}$ | Figure 1 <br> Figure 1 <br> Figure 1 $\mathrm{VCC}=10 \mathrm{~V} \text { to } 14 \mathrm{~V}$ <br> \% of Nominal DAC Voltage \% of Nominal DAC Voltage Overvoltage to DRVL Going High | $\begin{aligned} & 1.039 \\ & 1.485 \\ & 1.807 \\ & \\ & 115 \\ & 40 \end{aligned}$ | $\begin{aligned} & 1.05 \\ & 1.5 \\ & 1.825 \\ & 0.06 \\ & 5 \\ & 120 \\ & 50 \\ & 400 \end{aligned}$ | $\begin{aligned} & 1.061 \\ & 1.515 \\ & 1.843 \\ & \\ & 50 \\ & 125 \\ & 60 \end{aligned}$ | V <br> V <br> V <br> \% <br> nA <br> \% <br> \% <br> ns |
| REFERENCE Output Voltage Output Current | $\begin{aligned} & \mathrm{V}_{\mathrm{REF}} \\ & \mathrm{I}_{\mathrm{REF}} \end{aligned}$ |  | $\begin{aligned} & 2.937 \\ & 300 \end{aligned}$ | 3.0 | 3.048 | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| VID INPUTS Input Low Voltage Input High Voltage Input Current Pull-up Resistance Internal Pull-up Voltage | $\mathrm{V}_{\mathrm{IL}(\mathrm{VID})}$ <br> $\mathrm{V}_{\mathrm{IH}(\mathrm{VID})}$ <br> $\mathrm{I}_{\mathrm{VID}}$ <br> $\mathrm{R}_{\mathrm{VID}}$ | $\mathrm{VID}(\mathrm{X})=0 \mathrm{~V}$ | $\begin{aligned} & 2.3 \\ & 2.75 \end{aligned}$ | $\begin{aligned} & 300 \\ & 16 \\ & 3.1 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 425 \\ & 3.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{k} \Omega \\ & \mathrm{~V} \end{aligned}$ |
| SHUTDOWN INPUT <br> Input Low Voltage Input High Voltage Input Current | $\mathrm{V}_{\text {IL(SD) }}$ $\mathrm{V}_{\mathrm{IH}(\mathrm{SD})}$ $\mathrm{I}_{\mathrm{SD}}$ |  | 2.0 |  | $\begin{aligned} & 0.8 \\ & 1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| OSCILLATOR <br> Off Time CT Charge Current | $\mathrm{I}_{\mathrm{CT}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{CT}=200 \mathrm{pF} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\text {Out }} \text { in Regulation } \\ & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{~V}_{\text {OuT }}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 130 \\ & 25 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 150 \\ & 35 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 170 \\ & 45 \end{aligned}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| ERROR AMPLIFIER <br> Output Resistance <br> Transconductance <br> Output Current Maximum Output Voltage Output Disable Threshold -3 dB Bandwidth | $\mathrm{R}_{\mathrm{O} \text { (ERR) }}$ <br> $\mathrm{g}_{\mathrm{m}(\mathrm{ERR})}$ <br> $\mathrm{I}_{\mathrm{O}(\mathrm{ERR})}$ <br> $\mathrm{V}_{\text {COMP (MAX) }}$ <br> $\mathrm{V}_{\mathrm{COMP}(\mathrm{OFF})}$ <br> $\mathrm{BW}_{\text {ERR }}$ | $\mathrm{FB}=0$ <br> FB Forced to $\mathrm{V}_{\text {OUT }}-3 \%$ COMP = Open | $\begin{aligned} & 2.05 \\ & 600 \end{aligned}$ | $\begin{aligned} & 1 \\ & 2.2 \\ & 625 \\ & 3.0 \\ & 750 \\ & 500 \end{aligned}$ | $\begin{aligned} & 2.35 \\ & 900 \end{aligned}$ | $M \Omega$ <br> mmho <br> $\mu \mathrm{A}$ <br> V <br> mV <br> kHz |
| CURRENT SENSE <br> Threshold Voltage <br> Input Bias Current Response Time | $\mathrm{V}_{\mathrm{CS}(\mathrm{TH})}$ <br> $\mathrm{I}_{\mathrm{CS}+}, \mathrm{I}_{\mathrm{CS}-}$ $\mathrm{t}_{\mathrm{CS}}$ | FB Forced to $\mathrm{V}_{\text {OUT }}-3 \%$ $\begin{aligned} & \mathrm{FB} \leq 0.45 \mathrm{~V} \\ & 0.8 \mathrm{~V} \leq \mathrm{COMP} \leq 1 \mathrm{~V} \\ & \mathrm{CS}+=\mathrm{CS}-=\mathrm{V}_{\text {OUT }} \\ & \mathrm{CS}+-(\mathrm{CS}-)>87 \mathrm{mV} \\ & \text { to DRVH going low } \end{aligned}$ | $\begin{aligned} & 69 \\ & 35 \end{aligned}$ | $\begin{aligned} & 78 \\ & 45 \\ & 1 \\ & 0.5 \\ & 50 \end{aligned}$ | $\begin{aligned} & 87 \\ & 54 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mathrm{mV} \\ & \mu \mathrm{~A} \\ & \mathrm{~ns} \end{aligned}$ |
| OUTPUT DRIVERS <br> Output Resistance <br> Output Transition Time | $\begin{aligned} & \mathrm{R}_{\mathrm{O}(\mathrm{DRV}[\mathrm{X}])} \\ & \mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}} \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=50 \mathrm{~mA} \\ & \mathrm{C}_{\mathrm{L}}=3000 \mathrm{pF} \end{aligned}$ |  | $\begin{aligned} & 4.5 \\ & 75 \end{aligned}$ |  | $\begin{aligned} & \Omega \\ & \mathrm{ns} \end{aligned}$ |
| LINEAR REGULATOR <br> Feedback Current LR Feedback Voltage Driver Output Voltage | $\mathrm{I}_{\text {LRFB }}$ <br> $\mathrm{V}_{\text {LRFB }}$ <br> $V_{\text {LRDRV }}$ | Figure 2, VCC $=4.5 \mathrm{~V}$ to 12.6 V $\mathrm{VCC}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{LRFB}(\mathrm{X})}=0 \mathrm{~V}$ | $\begin{aligned} & 1.75 \\ & 4.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & 1 \\ & 1.85 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |


| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER GOOD COMPARATOR <br> Undervoltage Threshold Undervoltage Hysteresis Overvoltage Threshold Overvoltage Reset Point Output Voltage Low Response Time | $\mathrm{V}_{\text {PWRGD(UV) }}$ <br> $\mathrm{V}_{\text {PWRGD(OV) }}$ <br> $\mathrm{V}_{\mathrm{OL}(\mathrm{PWRGD})}$ | \% of Nominal DAC Voltage \% of Nominal DAC Voltage \% of Nominal DAC Voltage \% of Nominal DAC Voltage $\mathrm{I}_{\text {PWRGD(SINK) }}=1 \mathrm{~mA}$ | $\begin{aligned} & 74 \\ & 114 \\ & 40 \end{aligned}$ | $\begin{aligned} & 80 \\ & 5 \\ & 120 \\ & 50 \\ & 250 \\ & 200 \end{aligned}$ | $\begin{aligned} & 86 \\ & 126 \\ & 60 \\ & 500 \end{aligned}$ | \% <br> \% <br> \% <br> \% <br> mV <br> ns |
| SUPPLY <br> DC Supply Current ${ }^{2}$ <br> UVLO Threshold Voltage UVLO Hysteresis | $\mathrm{I}_{\mathrm{CC}}$ <br> $\mathrm{V}_{\mathrm{UVLO}}$ |  | $\begin{aligned} & 6.75 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7 \\ & 1 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 7.25 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |

## NOTES

${ }^{1}$ All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC).
${ }^{2}$ Dynamic supply current is higher due to the gate charge being delivered to the external MOSFETs.
Specifications subject to change without notice.


#### Abstract

ABSOLUTE MAXIMUM RATINGS* VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 V to +15 V DRVH, DRVL, LRDRV . . . . . . . . . . -0.3 V to VCC + 0.3 V All Other Inputs \& Outputs . . . . . . . . . . . . . -0.3 V to +10 V Operating Ambient Temperature Range $\ldots . . .0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ Operating Junction Temperature . . . . . . . . . . . . . . . . . $125^{\circ} \mathrm{C}$ Storage Temperature Range . . . . . . . . . . . . $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $\theta_{\mathrm{JA}}$. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $143^{\circ} \mathrm{C} / \mathrm{W}$ Lead Temperature (Soldering, 10 sec ) . . . . . . . . . . . . $300^{\circ} \mathrm{C}$ Vapor Phase ( 60 sec ) . . . . . . . . . . . . . . . . . . . . . . . . . . . $215^{\circ} \mathrm{C}$ Infrared (15 sec) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $220^{\circ} \mathrm{C}$ *This is a stress rating only; operation beyond these limits can cause the device to be permanently damaged. Unless otherwise specified, all voltages are referenced to GND.


## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADP3170JRU | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | TSSOP | RU-20 |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3170 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION

|  | RU-20 |  |
| :---: | :---: | :---: |
| VID3 1 | - | 20 GND |
| VID2 2 |  | 19 PGND |
| VID1 3 |  | 18 DRVH |
| VIDO 4 |  | 17 DRVL |
| VID25 5 | ADP3170 | 16 VCC |
| PWRGD 6 | TOP VIEW (Not to Scale) | 15 LRFB |
| REF 7 |  | 14 LRDRV |
| SD 8 |  | 13 COMP |
| FB 9 |  | 12 CT |
| Cs- 10 |  | ${ }_{11} \mathrm{CS}+$ |

PIN FUNCTION DESCRIPTIONS

| Pin No. | Mnemonic | Function |
| :---: | :---: | :---: |
| 1-5 | $\begin{aligned} & \text { VID3, VID2, } \\ & \text { VID1, VID0, } \\ & \text { VID25 } \end{aligned}$ | Voltage Identification DAC Inputs. These pins are pulled up to an internal reference, providing a logic one if left open. The DAC output programs the FB regulation voltage from 1.05 V to 1.825 V . |
| 6 | PWRGD | Open drain output that signals when the output voltage is in the proper operating range. |
| 7 | REF | 3.0 V Reference Output. |
| 8 | SD | Regulator Shutdown. Pulling this pin high turns off both MOSFETs of the switching regulator. SD has no effect on the linear regulator controller. |
| 9 | FB | Feedback Input. Error amplifier input for remote sensing of the output voltage. |
| 10 | CS- | Current Sense Negative Node. Negative input for the current comparator. |
| 11 | CS+ | Current Sense Positive Node. Positive input for the current comparator. The output current is sensed as a voltage at this pin with respect to CS-. |
| 12 | CT | External capacitor connected from CT to ground sets the OFF-Time of the device. |
| 13 | COMP | Error Amplifier Output and Compensation Point. The voltage at this output programs the output current control level between CS+ and CS-. |
| 14 | LRDRV | Gate Drive for the 1.8 V linear regulator N -channel MOSFET. |
| 15 | LRFB | Feedback Connections for the 1.8 V linear regulator controller. |
| 16 | VCC | Supply Voltage for the ADP3170. |
| 17 | DRVL | Low-Side MOSFET Drive. Gate drive for the synchronous rectifier N-channel MOSFET. The voltage at DRVL swings from GND to VCC. |
| 18 | DRVH | High-Side MOSFET Drive. Gate drive for the buck switch N-channel MOSFET. The voltage at DRVH swings from GND to VCC. |
| 19 | PGND | Power Ground. PGND should have a low impedance path to the source of the synchronous MOSFET. |
| 20 | GND | Small-Signal Ground. This ground reference can be used in conjunction with FB to provide remote sensing of the output voltage at the CPU pins. |



Figure 1. Closed-Loop Output Voltage Accuracy Test Circuit


Figure 2. Linear Regulator Output Voltage Accuracy Test Circuit


TPC 1. Supply Current vs. Operating Frequency Using MOSFETs of Figure 3


TPC 2. Gate Switching Waveforms Using MOSFETs of Figure 3


TPC 3. Driver Transition Waveforms Using MOSFETs of Figure 3


TPC 4. Power-On Start-Up Waveform


TPC 5. Output Accuracy Distribution

## THEORY OF OPERATION

The ADP3170 uses a current-mode, constant off-time control technique to switch a pair of external N -channel MOSFETs in a synchronous buck topology. Constant off-time operation offers several performance advantages, including that no slope compensation is required for stable operation. A unique feature of the constant off-time control technique is that since the offtime is fixed, the converter's switching frequency is a function of the ratio of input voltage to output voltage. The fixed offtime is programmed by the value of an external capacitor connected to the CT pin. The on-time varies in such a way that a regulated output voltage is maintained as described below in the cycle-by-cycle operation. Under fixed operating conditions the on-time does not vary, and it varies only slightly as a function of load. This means that switching frequency is fairly constant in standard VRM applications.

## Active Voltage Positioning

The output voltage is sensed at the CS- pin. A voltage error amplifier, ( $\mathrm{g}_{\mathrm{m}}$ ), amplifies the difference between the output voltage and a programmable reference voltage. The reference voltage is programmed to between 1.05 V and 1.825 V by an internal 5-bit DAC, which reads the code at the voltage identification (VID) pins. (Refer to Table I for output voltage vs. VID pin code information.) A unique supplemental regulation technique called Analog Devices Optimal Positioning Technology (ADOPT) adjusts the output voltage as a function of the load current so that it is always optimally positioned for a load transient. Standard (passive) voltage positioning, sometimes recommended for use with other architectures, has poor dynamic performance that renders it ineffective under the stringent repetitive transient conditions specified in Intel VRM documents. Consequently, such techniques do not allow the minimum possible number of output capacitors to be used. ADOPT, as used in the ADP3170, provides a bandwidth for transient response that is limited only by parasitic output inductance. This yields optimal load transient response with the minimum number of output capacitors.

## Reference Output

A 3.0 V reference is available on the ADP3170. This reference is normally used to accurately set the voltage positioning using a resistor divider to the COMP pin. In addition, the reference can be used for other functions such as generating a regulated voltage with an external amplifier. The reference is bypassed with a 1 nF capacitor to ground. It is not intended to drive larger capacitive loads, and it should not be used to provide more than $300 \mu \mathrm{~A}$ of output current.

## Cycle-by-C ycle Operation

During normal operation (when the output voltage is regulated), the voltage error amplifier and the current comparator are the main control elements. During the on-time of the high side MOSFET, the current comparator monitors the voltage between the CS+ and CS- pins. When the voltage level between the two pins reaches the threshold level, the DRVH output is switched to ground, which turns off the high side MOSFET. The timing capacitor CT is then charged at a rate determined by the off-time controller. While the timing capacitor is charging, the DRVL output goes high, turning on the low side MOSFET. When the voltage level on the timing capacitor has charged to the upper threshold voltage level, a comparator resets a latch.

The output of the latch forces the low side drive output to go low and the high side drive output to go high. As a result, the low side switch is turned off and the high side switch is turned on. The sequence is then repeated. As the load current increases, the output voltage starts to decrease. This causes an increase in the output of the voltage-error amplifier, which, in turn, leads to an increase in the current comparator threshold, thus tracking the load current. To prevent cross conduction of the external MOSFETs, feedback is incorporated to sense the state of the driver output pins. Before the low side drive output can go high, the high side drive output must be low. Likewise, the high side drive output is unable to go high while the low side drive output is high.

## Output Crowbar

An added feature of using an N -channel MOSFET as the synchronous switch is the ability to crowbar the output with the same MOSFET. If the output voltage is $20 \%$ greater than the targeted value, the ADP3170 will turn on the lower MOSFET, which will current-limit the source power supply or blow its fuse, pull down the output voltage, and thus save the microprocessor from destruction. The crowbar function releases at approximately $50 \%$ of the nominal output voltage. For example, if the output is programmed to 1.5 V , but is pulled up to 1.85 V or above, the crowbar will turn on the lower MOSFET. If in this case the output is pulled down to less than 0.75 V , the crowbar will release, allowing the output voltage to recover to 1.5 V if the fault condition has been removed.

## Onboard Linear Regulator Controller

The ADP3170 includes a linear regulator controller to provide a low cost solution for generating an additional supply rail. This regulator is internally set to 1.8 V with $\pm 2.8 \%$ accuracy. The output voltage is sensed by the high input impedance LRFB pin and compared to an internal fixed reference. The LRDRV pin controls the gate of an external N -channel MOSFET resulting in a negative feedback loop. The only additional components required are a capacitor and resistor for stability. Higher output voltages can be generated by placing a resistor divider between the linear regulator output and its LRFB pin. The maximum output load current is determined by the size and thermal impedance of the external power MOSFET that is placed in series with the supply and controlled by the ADP3170.

## APPLICATION INFORMATION

## Specifications for a Design Example

The design parameters for a typical VRM 8.5-compliant Pentium III application (shown in Figure 3) are as follows:

Input voltage: $\left(\mathrm{V}_{\mathrm{IN}}\right)=5 \mathrm{~V}$
Auxiliary input: $\left(\mathrm{V}_{\mathrm{CC}}\right)=12 \mathrm{~V}$
VID setting voltage: $\left(\mathrm{V}_{\text {OUT }}\right)=1.8 \mathrm{~V}$
Nominal output voltage at no load $\left(\mathrm{V}_{\mathrm{ONL}}\right)=1.845 \mathrm{~V}$
Nominal output voltage at maximum load $\left(\mathrm{V}_{\mathrm{OFL}}\right)=1.771 \mathrm{~V}$
Static output voltage drop based on a 3.2 mW load line ( $\mathrm{R}_{\mathrm{OUT}}$ ) from no load to full load $\left(\mathrm{V}_{\Delta}\right)=\mathrm{V}_{\mathrm{ONL}}-\mathrm{V}_{\mathrm{OFL}}=$ $1.845 \mathrm{~V}-1.771 \mathrm{~V}=74 \mathrm{mV}$

Maximum output current $\left(\mathrm{I}_{\mathrm{O}[\text { MAX }]}\right)=23 \mathrm{~A}$

## ADP3170

## CT Selection for Operating Frequency

The ADP3170 uses a constant off-time architecture with $t_{\text {OFF }}$ determined by an external timing capacitor CT. Each time the high-side N-channel MOSFET switch turns on, the voltage across CT is reset to approximately 0 V . During the off-time, CT is charged by a constant current of $150 \mu \mathrm{~A}$. Once CT reaches 3.0 V , a new on-time cycle is initiated. The value of the off-time is calculated using the continuous-mode operating frequency. Assuming a nominal operating frequency ( $\mathrm{f}_{\mathrm{NOM}}$ ) of 200 kHz at an output voltage of 1.8 V , the corresponding off-time is:

$$
\begin{align*}
& t_{\text {OFF }}=\left(1-\frac{V_{\text {OUT }}}{V_{\text {IN }}}\right) \times \frac{1}{f_{\text {NOM }}}= \\
& \left(1-\frac{1.8 \mathrm{~V}}{5 \mathrm{~V}}\right) \times \frac{1}{200 \mathrm{kHz}}=3.2 \mu \mathrm{~S} \tag{1}
\end{align*}
$$

The timing capacitor cab be calculated from the equation:

$$
\begin{equation*}
C_{T}=\frac{t_{0 F F} \times I_{C T}}{V_{T(T H)}}=\frac{3.2 \mu \mathrm{~S} \times 150 \mu \mathrm{~A}}{3 \mathrm{~V}} \approx 150 \mathrm{pF} \tag{2}
\end{equation*}
$$

The converter operates at the nominal operating frequency only at the above-specified $\mathrm{V}_{\text {OUT }}$ and at light load. At higher values of $V_{\text {OUT }}$, or under heavy load, the operating frequency decreases due to the parasitic voltage drops across the power devices. The actual minimum frequency at $\mathrm{V}_{\text {OUT }}=1.8 \mathrm{~V}$ is calculated to be 183 kHz (see Equation 3), where:
$\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{HSF}}$ is the resistance of the high-side MOSFET (estimated value: $6 \mathrm{~m} \Omega$ )
$\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) L S \mathrm{~F}}$ is the resistance of the low-side MOSFET (estimated value: $6 \mathrm{~m} \Omega$ )
$\mathrm{R}_{\text {SENSE }}$ is the resistance of the sense resistor
(estimated value: $2.5 \mathrm{~m} \Omega$ )
$\mathrm{R}_{\mathrm{L}}$ is the resistance of the inductor
(estimated value: $3 \mathrm{~m} \Omega$ )

Table I. Output Voltage vs. VID Code

| VID3 | VID2 | VID1 | VIDO | VID25 | V $_{\text {OUT(NOM) }}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 | 0 | 0 | 0 | 1.050 V |
| 0 | 1 | 0 | 0 | 1 | 1.075 V |
| 0 | 0 | 1 | 1 | 0 | 1.100 V |
| 0 | 0 | 1 | 1 | 1 | 1.125 V |
| 0 | 0 | 1 | 0 | 0 | 1.150 V |
| 0 | 0 | 1 | 0 | 1 | 1.175 V |
| 0 | 0 | 0 | 1 | 0 | 1.200 V |
| 0 | 0 | 0 | 1 | 1 | 1.225 V |
| 0 | 0 | 0 | 0 | 0 | 1.250 V |
| 0 | 0 | 0 | 0 | 1 | 1.275 V |
| 1 | 1 | 1 | 1 | 0 | 1.300 V |
| 1 | 1 | 1 | 1 | 1 | 1.325 V |
| 1 | 1 | 1 | 0 | 0 | 1.350 V |
| 1 | 1 | 1 | 0 | 1 | 1.375 V |
| 1 | 1 | 0 | 1 | 0 | 1.400 V |
| 1 | 1 | 0 | 1 | 1 | 1.425 V |
| 1 | 1 | 0 | 0 | 0 | 1.450 V |
| 1 | 1 | 0 | 0 | 1 | 1.475 V |
| 1 | 0 | 1 | 1 | 0 | 1.500 V |
| 1 | 0 | 1 | 1 | 1 | 1.525 V |
| 1 | 0 | 1 | 0 | 0 | 1.550 V |
| 1 | 0 | 1 | 0 | 1 | 1.575 V |
| 1 | 0 | 0 | 1 | 0 | 1.600 V |
| 1 | 0 | 0 | 1 | 1 | 1.625 V |
| 1 | 0 | 0 | 0 | 0 | 1.650 V |
| 1 | 0 | 0 | 0 | 1 | 1.675 V |
| 0 | 1 | 1 | 1 | 0 | 1.700 V |
| 0 | 1 | 1 | 1 | 1 | 1.725 V |
| 0 | 1 | 1 | 0 | 0 | 1.750 V |
| 0 | 1 | 1 | 0 | 1 | 1.775 V |
| 0 | 1 | 0 | 1 | 0 | 1.800 V |
| 0 | 1 | 0 | 1 | 1 | 1.825 V |
|  |  |  |  |  |  |

$$
\begin{align*}
& \mathrm{f}_{\text {MIN }}=\frac{1}{\mathrm{t}_{\text {OFF }}} \times \frac{\mathrm{V}_{\text {IN }}-\mathrm{I}_{\text {O(MAX) }} \times\left(\mathrm{R}_{\text {DS (ON)HSF }}+R_{\text {SENSE }}+R_{L}\right)-V_{\text {OUT }}}{\mathrm{V}_{\text {IN }}-\mathrm{I}_{\text {O(MAX) }} \times\left(\mathrm{R}_{\text {DS(ON)HSF }}+R_{\text {SENSE }}+R_{L}-R_{\text {DS (ON }) L S F}\right)}= \\
& \frac{1}{3.3 \mu \mathrm{~S}} \times \frac{5 \mathrm{~V}-23 \mathrm{~A} \times(6 \mathrm{~m} \Omega+3 \mathrm{~m} \Omega)-1.8 \mathrm{~V}}{5 \mathrm{~V}-23 \mathrm{~A} \times(6 \mathrm{~m} \Omega+2.5 \mathrm{~m} \Omega+3 \mathrm{~m} \Omega-6 \mathrm{~m} \Omega)}=183 \mathrm{kHz} \tag{3}
\end{align*}
$$

## Inductance Selection

The choice of inductance determines the ripple current in the inductor. Less inductance leads to more ripple current, which increases the output ripple voltage and the conduction losses in the MOSFETs, but allows using smaller-size inductors and, for a specified peak-to-peak transient deviation, output capacitors with less total capacitance. Conversely, a higher inductance means lower ripple current and reduced conduction losses, but requires larger-size inductors and more output capacitance for the same peak-to-peak transient deviation. The following equation shows the relationship between the inductance, oscillator frequency, peak-to-peak ripple current in an inductor and input and output voltages:

$$
\begin{equation*}
L=\frac{V_{\text {OUT }} \times t_{\text {OFF }}}{I_{\text {LRIPPLE })}} \tag{4}
\end{equation*}
$$

For 6 A peak-to-peak ripple current, which corresponds to approximately $25 \%$ of the 23 A full-load dc current in an inductor, Equation 4 yields an inductance of:

$$
\mathrm{L}=\frac{1.8 \mathrm{~V} \times 3.3 \mu \mathrm{~S}}{6 \mathrm{~A}}=990 \mathrm{nH}
$$

A $1 \mu \mathrm{H}$ inductor can be used, which gives a calculated ripple current of 5.9 A at no load. The inductor should not saturate at the peak current of 26 A and should be able to handle the sum of the power dissipation caused by the average current of 23 A in the winding and the core loss.

## Designing an Inductor

Once the inductance is known, the next step is either to design an inductor or find a standard inductor that comes as close as possible to meeting the overall design goals. The first decision in designing the inductor is to choose the core material. There are several possibilities for providing low core loss at high frequencies. Two examples are the powder cores (e.g., Kool-M ${ }^{\circledR}$ from Magnetics, Inc.) and the gapped soft ferrite cores (e.g., 3F3 or 3F4 from Philips). Low frequency powdered iron cores should be avoided due to their high core loss, especially when the inductor value is relatively low and the ripple current is high.
Two main core types can be used in this application. Open magnetic loop types, such as beads, beads on leads, and rods and slugs, provide lower cost but do not have a focused magnetic field in the core. The radiated EMI from the distributed magnetic field may create problems with noise interference in the circuitry surrounding the inductor. Closed-loop types,
such as pot cores, PQ, U, and E cores, or toroids, cost more, but have much better EMI/RFI performance. A good compromise between price and performance are cores with a toroidal shape.
There are many useful references for quickly designing a power inductor. Table II gives some examples.

Table II. Magnetics Design References

## Magnetic Designer Software

Intusoft (http://www.intusoft.com)
Designing Magnetic Components for High-Frequency DC-DC Converters

McLyman, Kg Magnetics
ISBN 1-883107-00-08


Figure 3. 24 A VRM 8.5-Compliant CPU Supply

## Selecting a Standard Inductor

The companies listed in Table III can provide design consultation and deliver power inductors optimized for high power applications upon request.

Table III. Power Inductor Manufacturers

## Coilcraft

(847) 639-6400
http://www.coilcraft.com
Coiltronics
(561) 752-5000
http://www.coiltronics.com
Sumida Electric Company
(408) 982-9660
http://www.sumida.com

## $\mathbf{R}_{\text {sense }}$

The value of $\mathrm{R}_{\text {SENSE }}$ is based on the required maximum output current. The current comparator of the ADP3170 has a minimum threshold of 69 mV . Note that this minimum value cannot be used for the maximum specified nominal current, as headroom is needed for ripple current and transients.
The current comparator threshold sets the peak of the inductor current yielding a maximum output current, $\mathrm{I}_{\mathrm{O}(\mathrm{MAX})}$, which equals the peak value less half of the peak-to-peak ripple current. Solving for $\mathrm{R}_{\text {SENSE }}$ allowing a $20 \%$ margin for overhead and using the minimum current sense threshold of 69 mV yields:

$$
\begin{equation*}
R_{\text {SENSE }}=\frac{V_{\text {CS (TH ) (MIN ) }}}{I_{O(M A X)}+\frac{I_{\text {RIPPLE }}}{2}}=\frac{69 \mathrm{mV}}{23 \mathrm{~A}+\frac{5.9 \mathrm{~A}}{2}}=2.66 \mathrm{~m} \Omega \tag{5}
\end{equation*}
$$

In this case, $2.5 \mathrm{~m} \Omega$ was chosen, assuming two $5 \mathrm{~m} \Omega, 1 \mathrm{~W}$ resistors in parallel (for power dissipation reasons). Once $R_{\text {SENSE }}$ has been chosen, the output current at the point where current limit is reached, $\mathrm{I}_{\mathrm{OUT}(\mathrm{CL})}$, can be calculated using the maximum current sense threshold of 87 mV :

$$
\begin{align*}
& \mathrm{I}_{\text {OUT (CL) }}=\frac{\mathrm{V}_{\text {CS(TH )(MAX) }}}{\mathrm{R}_{\text {SENSE }}}-\frac{\mathrm{I}_{\text {L(RIPPLE })}}{2}  \tag{6}\\
& \mathrm{I}_{\text {OUT (CL) }}=\frac{87 \mathrm{mV}}{2.5 \mathrm{~m} \Omega}-\frac{5.9 \mathrm{~A}}{2}=31.6 \mathrm{~A}
\end{align*}
$$

At output voltages below 450 mV , the current sense threshold is reduced to 54 mV , and the ripple current is negligible. Therefore, the worst-case dead short output current is reduced to:

$$
\begin{equation*}
I_{\text {OUT (SC })}=\frac{V_{C S(S C)}}{R_{\text {SENSE }}}=\frac{54 \mathrm{mV}}{2.5 \mathrm{~m} \Omega}=21.6 \mathrm{~A} \tag{7}
\end{equation*}
$$

To safely carry the current under maximum load conditions, the sense resistor must have a power rating of at least:

$$
\begin{equation*}
\mathrm{P}_{\mathrm{R}_{\text {SENSE }}}=\mathrm{I}_{0}^{2} \times \mathrm{R}_{\mathrm{SENSE}}=23 \mathrm{~A}^{2} \times 2.5 \mathrm{~m} \Omega=1.33 \mathrm{~W} \tag{8}
\end{equation*}
$$

## Output Resistance

Intel's VRM 8.5 specification requires that the regulator output voltage measured at the CPU pins drops when the output current increases. The specified voltage drop corresponds to a dc output resistance of:

$$
\begin{equation*}
\mathrm{R}_{\text {OUT }}=\frac{\mathrm{V}_{\text {ONL }}-\mathrm{V}_{\text {OFL }}}{\Delta \mathrm{l}_{\mathrm{O}}}=\frac{1.845 \mathrm{~V}-1.771 \mathrm{~V}}{23 \mathrm{~A}}=3.2 \mathrm{~m} \Omega \tag{9}
\end{equation*}
$$

The required dc output resistance can be achieved by terminating the $g_{m}$ amplifier with a resistor. The value of the total termination resistance that will yield the correct dc output resistance is:

$$
\begin{equation*}
R_{T}=\frac{n_{1} \times R_{\text {SENSE }}}{g_{m} \times R_{\text {OUT }}}=\frac{25 \times 2.5 \mathrm{~m} \Omega}{2.2 \mathrm{mmho} \times 3.2 \mathrm{~m} \Omega}=8.88 \mathrm{k} \Omega \tag{10}
\end{equation*}
$$

where $n_{1}$ is the division ratio from the output voltage signal of the $g_{m}$ amplifier to the PWM comparator and $g_{m}$ is the transconductance of the $g_{m}$ amplifier itself.

## Output Offset

Intel's VRM 8.5 specification requires that at no load the output voltage of the regulator module be offset to a higher value than the nominal voltage corresponding to the VID code. The offset is introduced by realizing the total termination resistance of the $\mathrm{g}_{\mathrm{m}}$ amplifier with a divider connected between the REF pin and ground. The resistive divider introduces an offset to the output of the $g_{m}$ amplifier that, when reflected back through the gain of the $\mathrm{g}_{\mathrm{m}}$ stage, accurately positions the output voltage near its allowed maximum at light load. Furthermore, the output of the $\mathrm{g}_{\mathrm{m}}$ amplifier sets the current sense threshold voltage. At no load, the current sense threshold is increased by the peak of the ripple current in the inductor and reduced by the delay between sensing when the current threshold has been reached and when the high side MOSFET actually turns off. These two factors are combined with the inherent voltage $\left(\mathrm{V}_{\mathrm{GNL}}\right)$, at the output of the $\mathrm{g}_{\mathrm{m}}$ amplifier that commands a current sense threshold of 0 mV :

$$
\begin{align*}
& V_{G N L}=V_{O N L}+\frac{\left.I_{L(R I P P L E}\right)}{} \times R_{\text {OUT }} \times n_{I} \\
& 2  \tag{11}\\
& \frac{V_{I N}-V_{O U T}}{L} \times t_{D} \times R_{\text {SENSE }} \times n_{I} \\
& V_{G N L}=1 V+\frac{5.9 \mathrm{~A} \times 3.2 \mathrm{~m} \Omega \times 25}{2}- \\
& \frac{5 \mathrm{~V}-1.8 \mathrm{~V}}{1 \mu \mathrm{H}} \times 60 \mathrm{~ns} \times 2.5 \mathrm{~m} \Omega \times 25=1.224 \mathrm{~V}
\end{align*}
$$

The divider resistors ( $R_{A}$ for the upper, and $R_{B}$ for the lower) can now be calculated assuming that the internal resistance of the $\mathrm{g}_{\mathrm{m}}$ amplifier $\left(\mathrm{R}_{\mathrm{OGM}}\right)$ is $130 \mathrm{k} \Omega$ :

$$
\begin{align*}
R_{B} & =\frac{V_{\text {REF }}}{\frac{V_{\text {REF }}-V_{G N L}}{R_{T}}-g_{m} \times V+}  \tag{12}\\
R_{B} & =\frac{3 \mathrm{~V}}{\frac{3 V-1.224 \mathrm{~V}}{8.88 \mathrm{k} \Omega}-2.2 \mathrm{mmho} \times 45 \mathrm{mV}}=29.7 \mathrm{k} \Omega
\end{align*}
$$

Choosing the nearest $1 \%$ resistor value gives $R_{B}=30.1 \mathrm{k} \Omega$. Finally, $R_{A}$ is calculated:

$$
\begin{align*}
& \mathrm{R}_{\mathrm{A}}=\frac{1}{\frac{1}{\mathrm{R}_{\mathrm{T}}}-\frac{1}{\mathrm{R}_{O G M}}-\frac{1}{\mathrm{R}_{\mathrm{B}}}}  \tag{13}\\
& \mathrm{R}_{\mathrm{A}}=\frac{1}{\frac{1}{8.88 \mathrm{k} \Omega}-\frac{1}{1 \mathrm{M} \Omega}-\frac{1}{29.7 \mathrm{k} \Omega}}=12.83 \mathrm{k} \Omega
\end{align*}
$$

Choosing the nearest $1 \%$ resistor value gives $\mathrm{R}_{\mathrm{A}}=12.7 \mathrm{k} \Omega$.

## Cout Selection

The required equivalent series resistance (ESR) and capacitance drive the selection of the type and quantity of the output capacitors. The ESR of the output filter capacitor bank must be equal to or less than the specified output resistance of the voltage regulator ( $3.2 \mathrm{~m} \Omega$ ). The capacitance must be large enough that the voltage across the capacitor, which is the sum of the resistive and capacitive voltage drops, does not move below or above the initial resistive step while the inductor current ramps up or down to the value corresponding to the new load current. One can use, for example, eight ZA series capacitors from Rubycon, which have a maximum ESR of $24 \mathrm{~m} \Omega$. These eight $1000 \mu \mathrm{~F}$ capacitors would give an ESR of $3 \mathrm{~m} \Omega$.
As long as the capacitance of the output capacitor is above a critical value, and the regulating loop is compensated with Analog Devices' proprietary compensation technique (ADOPT), the actual value has no influence on the peak-to-peak deviation of the output voltage to a full step change in the load current. The critical capacitance can be calculated as follows:

$$
\begin{align*}
& \mathrm{C}_{\text {OUT (CRIT })}=\frac{\mathrm{I}_{\text {O }}}{\mathrm{R}_{\text {OUT }} \times\left(\mathrm{V}_{\text {OUT }}+\mathrm{V}-\right)} \times \mathrm{L}  \tag{14}\\
& \mathrm{C}_{\text {OUT (CRIT })}=\frac{23 \mathrm{~A}}{3.2 \mathrm{~m} \Omega \times(1.8 \mathrm{~V}+[-29 \mathrm{mV}])} \times 1 \mu \mathrm{H}=4.06 \mathrm{mF}
\end{align*}
$$

The equivalent capacitance of the eight ZA series Rubycon capacitors is $8 \times 1 \mathrm{mF}=8 \mathrm{mF}$. In this case, the total capacitance is safely above the critical value.

## Feedback Loop Compensation Design for ADOPT

Optimized compensation of the ADP3170 allows the best possible containment of the peak-to-peak output voltage deviation. The output current slew rate of any practical switching power converter is inherently limited by the inductor to a value much less than the slew rate of the load. Therefore, any sudden change of load current will initially flow through the output capacitors, and assuming that the capacitance of the output capacitor is larger than the critical value defined by Equation 14, this will produce a peak output voltage deviation equal to the ESR of the output capacitor times the load current change.

The optimal implementation of voltage positioning, ADOPT, will create an output impedance of the power converter that is entirely resistive over the widest possible frequency range, including dc, and equal to the specified dc output resistance. With the wide-band resistive output impedance the output voltage will droop in proportion with the load current at any load current slew rate; this ensures the optimal positioning and allows the minimization of the output capacitor.
With an ideal current-mode controlled converter, where the inductor current would respond without delay to the command signal, the resistive output impedance could be achieved by having a single-pole roll-off of the voltage gain of the voltageerror amplifier. The pole frequency must coincide with the ESR zero of the output capacitor.
The ADP3170 uses peak-current control, which is known to have a nonideal, frequency-dependent command signal-toinductor current transfer function. The frequency dependence manifests in the form of a pair of complex conjugate poles at one-half of the switching frequency. A purely resistive output impedance could be achieved by canceling the complex conjugate with zeros at the same complex frequencies and adding a third pole equal to the ESR zero of the output capacitor. Such a compensating network would be quite complicated. Fortunately, in practice, it is sufficient to cancel the pair of complex conjugate poles with a single real zero placed at one-half of the switching frequency.
Although the end result is not a perfectly resistive output impedance, the remaining frequency dependence causes only a slight percentage of deviation from the ideal resistive response. The single-pole and single-zero compensation can be easily implemented by terminating the $g_{m}$ error amplifier with the parallel combination of a resistor $\left(\mathrm{R}_{\mathrm{T}}\right)$ and a series RC network. The value of the terminating resistor $R_{T}$ was determined previously; the capacitance and resistance of the series RC network are calculated as follows:

$$
\begin{align*}
& C_{O C}=\frac{C_{O U T} \times E S R}{R_{T}}  \tag{15}\\
& C_{O C}=\frac{8 \mathrm{mF} \times 3 \mathrm{~m} \Omega}{8.88 \mathrm{k} \Omega}=2.7 \mathrm{nF}
\end{align*}
$$

The closest standard value is 2.7 nF . The series resistance is:

$$
\begin{align*}
& \mathrm{R}_{\mathrm{Z}}=\frac{2}{\mathrm{C}_{O C} \times \pi \times \mathrm{f}_{\mathrm{MIN}}}  \tag{16}\\
& \mathrm{R}_{\mathrm{Z}}=\frac{2}{2.7 \mathrm{nF} \times \pi \times 188 \mathrm{kHz}}=1255 \Omega
\end{align*}
$$

The nearest standard $5 \%$ resistor value is $1.2 \mathrm{k} \Omega$. Note that this resistor is only required when $\mathrm{C}_{\text {OUT }}$ approaches $\mathrm{C}_{\text {CRIT }}$ (within $25 \%$ or less). In this example, $\mathrm{C}_{\text {OUT }} \gg \mathrm{C}_{\mathrm{CRIT}}$, and $\mathrm{R}_{\mathrm{Z}}$ can therefore be omitted.

## ADP3170

## Power MOSFETs

Two external N-channel power MOSFETs must be selected for use with the ADP3170, one for the main switch and one for the synchronous switch. The main selection parameters for the power MOSFETs are the threshold voltage $\left(\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}\right)$, the ON-resistance $\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}\right)$, and the gate charge $\left(\mathrm{Q}_{\mathrm{G}}\right)$. Logic-level MOSFETs are highly recommended. Only logic-level MOSFETs with $\mathrm{V}_{\mathrm{GS}}$ ratings higher than the absolute maximum value of $\mathrm{V}_{\mathrm{CC}}$ should be used.
The maximum output current $\mathrm{I}_{\mathrm{O}(\mathrm{MAX})}$ determines the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ requirement for the two power MOSFETs. When the ADP3170 is operating in continuous mode, the simplifying assumption can be made that one of the two MOSFETs is always conducting the average load current. For $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ and $\mathrm{V}_{\text {OUt }}=1.8 \mathrm{~V}$, the maximum duty ratio of the high-side FET is:

$$
\begin{align*}
& D_{H S F(M A X)}=1-\left(f_{\text {MIN }} \times t_{O F F}\right) \\
& D_{H S F(M A X)}=1-(183 \mathrm{kHz} \times 3.3 \mu \mathrm{~S})=40 \% \tag{17}
\end{align*}
$$

The maximum duty ratio of the low-side (synchronous rectifier) MOSFET is:

$$
\begin{equation*}
D_{L S F(M A X)}=1-D_{H S F(M A X)}=60 \% \tag{18}
\end{equation*}
$$

The maximum rms current of the high-side MOSFET is:

$$
\begin{align*}
& I_{\text {HSF (MAX })}=\sqrt{D_{\text {HSF (MAX })} \times \frac{\mathrm{I}_{\mathrm{L}_{\text {(NALLEY })}}{ }^{2}+\left(\mathrm{I}_{\text {L(NALLEY })} \times I_{\text {L(PEAK })}\right)+\mathrm{V}_{\mathrm{L}(\text { PEAK })}{ }^{2}}{3}}  \tag{19}\\
& I_{\text {HSF }(\text { MAX })}=\sqrt{0.4 \times \frac{17.4 \mathrm{~A}^{2}+(17.4 \mathrm{~A} \times 28.6 \mathrm{~A})+28.6 \mathrm{~A}^{2}}{3}}=14.7 \mathrm{~A}
\end{align*}
$$

The maximum rms current of the low-side MOSFET is:

$$
\begin{align*}
& I_{\text {LSF }(\text { MAX })}=\sqrt{D_{\text {LSF (MAX) }} \times \frac{I_{\text {L(NALLEY })}}{}{ }^{2}+\left(I_{\text {L(NALLEY })} \times I_{\text {L(PEAK })}\right)+I_{\text {L(PEAK }}{ }^{2}} \\
& I_{\text {HSF (MAX) }}=\sqrt{0.6 \times \frac{17.4 \mathrm{~A}^{2}+(17.4 \mathrm{~A} \times 28.6 \mathrm{~A})+28.6 \mathrm{~A}^{2}}{3}}=18 \mathrm{~A} \tag{20}
\end{align*}
$$

The $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ for each MOSFET can be derived from the allowable dissipation. If $10 \%$ of the maximum output power is allowed for MOSFET dissipation, the total dissipation will be:

$$
\begin{align*}
& \mathrm{P}_{\mathrm{D}(\text { FETS })}=0.1 \times \mathrm{V}_{\text {OUT }} \times \mathrm{I}_{\text {OUT (MAX })} \\
& \mathrm{P}_{\mathrm{D}(\text { FETS })}=0.1 \times 1.8 \mathrm{~V} \times 23 \mathrm{~A}=4.1 \mathrm{~W} \tag{21}
\end{align*}
$$

Allocating half of the total dissipation for the high-side MOSFET and half for the low-side MOSFET, and assuming that the resistive loss of the high-side MOSFET is one-third, and the switching loss is two-thirds of its portion, the required maximum MOSFET resistances will be:

$$
\begin{gather*}
R_{D S(O N) H S F}=\frac{P_{D(F E T S)}}{3 \times I_{H S F(M A X)}{ }^{2}}=\frac{4.1 \mathrm{~W}}{3 \times 14.7 \mathrm{~A}^{2}}=6 \mathrm{~m} \Omega  \tag{22}\\
R_{D S(O N) L S}=\frac{P_{D(F E T S)}}{I_{\text {LSF (MAX) }}{ }^{2}}=\frac{4.1 \mathrm{~W}}{2 \times 18 \mathrm{~A}^{2}}=6 \mathrm{~m} \Omega \tag{23}
\end{gather*}
$$

Note that there is a trade-off between converter efficiency and cost. Larger MOSFETs reduce the conduction losses and allow
higher efficiency, but increase the system cost. A Fairchild FDB7045L $\left(\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=4.5 \mathrm{~m} \Omega\right.$ nominal, $6 \mathrm{~m} \Omega$ worst-case $)$ is a good choice for both the low-side and high-side MOSFET. With this choice, the high-side MOSFET dissipation is:

$$
\begin{align*}
& \left.P_{H S F}=R_{D S(O N) H S F} \times I_{H S F(M A X)}\right)^{2}+\frac{V_{I N} \times I_{L(P E A K)} \times Q_{G} \times f_{M I N}}{2 \times I_{G}}+ \\
& V_{I N} \times Q_{R R} \times f_{M I N}  \tag{24}\\
& P_{H S F}=6 \mathrm{~m} \Omega \times 14.7 \mathrm{~A}^{2}+\frac{5 \times 28.6 \mathrm{~A} \times 50 \mathrm{nC} \times 183 \mathrm{kHz}}{2 \times 1 \mathrm{~A}}+ \\
& 5 \mathrm{~V} \times 100 \mathrm{nC} \times 183 \mathrm{kHz}=2.04 \mathrm{~W}
\end{align*}
$$

where the second term represents the turn-off loss of the MOSFET and the third term represents the turn-on loss due to the stored charge in the body diode of the low-side MOSFET. In the second term, $\mathrm{Q}_{\mathrm{G}}$ is the gate charge to be removed from the gate for turnoff and $\mathrm{I}_{\mathrm{G}}$ is the gate turn-off current. From the data sheet, the value of $\mathrm{Q}_{\mathrm{G}}$ for the FDB 7045 L is 50 nC and the peak gate drive current provided by the ADP3170 is about 1 A . In the third term, $\mathrm{Q}_{\mathrm{RR}}$ is the charge stored in the body diode of the low-side MOSFET at the valley of the inductor current. The data sheet of the FDB7045L does not give that information, so an estimated value of 100 nC is used. The estimate is based on information found on the data sheets of similar devices.
The low-side MOSFET dissipation is:

$$
\begin{align*}
& \mathrm{P}_{\mathrm{LSF}}=\mathrm{R}_{\mathrm{DS}(\mathrm{ON}) \mathrm{HSF}} \times \mathrm{I}_{\mathrm{HSF}(\mathrm{MAX})^{2}} \\
& \mathrm{P}_{\mathrm{LSF}}=6 \mathrm{~m} \Omega \times 18 \mathrm{~A}^{2}=1.94 \mathrm{~W} \tag{25}
\end{align*}
$$

Note that there are no switching losses in the low-side MOSFET.
Surface mount MOSFETs are preferred in CPU core converter applications due to their ability to be handled by automatic assembly equipment. The TO-263 package offers the power handling of a TO-220 in a surface mount package. However, this package still needs adequate copper area on the PCB to help move the heat away from the package.
The junction temperature for a given area of two-ounce copper can be approximated using:

$$
\begin{equation*}
\mathrm{T}_{J}=\left(\theta_{J \mathrm{~A}} \times \mathrm{P}_{\mathrm{D}}\right)+\mathrm{T}_{\mathrm{A}} \tag{26}
\end{equation*}
$$

assuming:

$$
\begin{aligned}
& \theta_{\mathrm{JA}}=45^{\circ} \mathrm{C} / \mathrm{W} \text { for } 0.5 \mathrm{in}^{2} \\
& \theta_{\mathrm{JA}}=36^{\circ} \mathrm{C} / \mathrm{W} \text { for } 1 \mathrm{in}^{2} \\
& \theta_{\mathrm{JA}}=28^{\circ} \mathrm{C} / \mathrm{W} \text { for } 2 \mathrm{in}^{2}
\end{aligned}
$$

For 1 in $^{2}$ of copper area attached to each transistor and an ambient temperature of $50^{\circ} \mathrm{C}$ :

$$
\begin{aligned}
& \mathrm{T}_{J H S F}=\left(28^{\circ} \mathrm{C} / \mathrm{W} \times 2.06 \mathrm{~W}\right)+50^{\circ} \mathrm{C}=108^{\circ} \mathrm{C} \\
& \mathrm{~T}_{J \mathrm{LSF}}=\left(28^{\circ} \mathrm{C} / \mathrm{W} \times 1.94 \mathrm{~W}\right)+50^{\circ} \mathrm{C}=104^{\circ} \mathrm{C}
\end{aligned}
$$

All of the above-calculated junction temperatures are safely below the $175^{\circ} \mathrm{C}$ maximum specified junction temperature of the selected MOSFETs.

## $\mathrm{C}_{\mathrm{IN}}$ Selection and Input Current di/dt Reduction

In continuous inductor-current mode, the source current of the high-side MOSFET is a square wave with a duty ratio of $\mathrm{V}_{\text {OUT }} /$ $\mathrm{V}_{\mathrm{IN}}$ and an amplitude of one-half of the maximum output current. To prevent large voltage transients, a low ESR input capacitor sized for the maximum rms current must be used. The maximum rms capacitor current is given by:

$$
\begin{align*}
& I_{C(R M S)}=I_{0} \sqrt{D_{H S F}-D_{H S F}^{2}} \\
& I_{C(R M S)}=23 \mathrm{~A} \times \sqrt{0.4-0.4^{2}}=11.3 \mathrm{~A} \tag{27}
\end{align*}
$$

For a ZA-type capacitor with $1000 \mu \mathrm{~F}$ capacitance and 6.3 V voltage rating, the ESR is $24 \mathrm{~m} \Omega$ and the maximum allowable ripple current at 100 kHz is 2 A . At $105^{\circ} \mathrm{C}$, at least six such capacitors must be connected in parallel to handle the calculated ripple current. At $50^{\circ} \mathrm{C}$ ambient, however, a higher ripple current can be tolerated, so five capacitors in parallel are adequate.
The ripple voltage across the five paralleled capacitors is:

$$
\begin{align*}
& \mathrm{V}_{\mathrm{C}(\mathrm{RIPPLE})}=I_{0} \times\left(\frac{E S R_{C}}{n_{C}}+\frac{\mathrm{D}_{\text {HSF (MAX) }}}{\mathrm{n}_{\mathrm{C}} \times \mathrm{C}_{\text {IN }} \times \mathrm{f}_{\text {MIN }}}\right)  \tag{28}\\
& \mathrm{V}_{\mathrm{C}(\text { RIPPLE })}=23 \mathrm{~A} \times\left(\frac{24 \mathrm{~m} \Omega}{5} \times \frac{0.4}{5 \times 1 \mathrm{mF} \times 183 \mathrm{kHz}}\right)=120 \mathrm{mV}
\end{align*}
$$

To further reduce the effect of the ripple voltage on the system supply voltage bus and to reduce the input-current di/dt to below the recommended maximum of $0.1 \mathrm{~A} / \mathrm{ms}$, an additional small inductor ( $\mathrm{L}>1 \mu \mathrm{H} @ 10 \mathrm{~A}$ ) should be inserted between the converter and the supply bus.

## Linear Regulators

The linear regulator provides a low cost, convenient and versatile solution for generating a 1.8 V supply rail. The maximum output load current is determined by the size and thermal impedance of the external N -channel power MOSFET that is placed in series with the supply and controlled by the ADP3170. The output voltage is sensed at the LRFB pin and compared to an internal reference voltage in a negative feedback loop which keeps the output voltage in regulation. If the load is reduced or increased, the MOSFET drive will also be reduced or increased by the ADP3170 to provide a well regulated output voltage. Output voltages higher than the fixed internal reference voltage can be programmed by adding an external resistor divider.

## Efficiency of the Linear Regulators

The efficiency and corresponding power dissipation of each of the linear regulators are not determined by the ADP3170. Rather, these are a function of input and output voltage and load current. Efficiency is approximated by the formula:

$$
\begin{equation*}
\eta=100 \% \times \frac{V_{\text {OUT }}}{V_{\text {IN }}} \tag{29}
\end{equation*}
$$

The corresponding power dissipation in the MOSFET, together with any resistance added in series from input to output is given by:

$$
\begin{equation*}
P_{\text {LDO }}=\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times I_{\text {OUT }} \tag{30}
\end{equation*}
$$

Minimum power dissipation and maximum efficiency are accomplished by choosing the lowest available input voltage that exceeds the desired output voltage. However, if the chosen input source is itself generated by a linear regulator, its power dissipation will be increased in proportion to the additional current it must now provide.


Figure 4. Adding Overcurrent Protection to the Linear Regulator

## Implementing Current Limit for the Linear Regulators

The circuit of Figure 4 gives an example of a current limit protection circuit that can be used in conjunction with the linear regulator. The output voltage is internally set by the LRFB pin. The value of the current sense resistor may be calculated as follows:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{S}} \cong \frac{540 \mathrm{mV}}{\mathrm{I}_{\mathrm{O}(\mathrm{mAX})}}=\frac{540 \mathrm{mV}}{2.2 \mathrm{~A}}=250 \mathrm{~m} \Omega \tag{31}
\end{equation*}
$$

The power rating of the current sense resistor must be at least:

$$
\begin{equation*}
P_{D\left(R_{S}\right)}=R_{S} \times I_{O(M A X)}{ }^{2}=1.2 \mathrm{~W} \tag{32}
\end{equation*}
$$

The maximum linear regulator MOSFET junction temperature with a shorted output is:

$$
\begin{align*}
& \mathrm{T}_{J(\text { MAX })}=\mathrm{T}_{\mathrm{A}}+\left(\theta_{J C} \times \mathrm{V}_{I \mathrm{~N}} \times \mathrm{I}_{\mathrm{O}(\mathrm{MAX})}\right)  \tag{33}\\
& \mathrm{T}_{J(\text { MAX })}=50^{\circ} \mathrm{C}+\left(1.4^{\circ} \mathrm{C} / \mathrm{W} \times 3.3 \mathrm{~V} \times 2.2 \mathrm{~A}\right)=60^{\circ} \mathrm{C}
\end{align*}
$$

which is within the maximum allowed by the MOSFET's data sheet specification. The maximum MOSFET junction temperature at nominal output is:

$$
\begin{align*}
& \mathrm{T}_{J(\mathrm{NOM})}=50^{\circ} \mathrm{C}+\left(\theta_{J C} \times\left[\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{OUT}}\right] \times \mathrm{I}_{\mathrm{O}(\mathrm{NOM})}\right)  \tag{34}\\
& \mathrm{T}_{J(\mathrm{NOM})}=50^{\circ} \mathrm{C}+\left(1.4^{\circ} \mathrm{C} / \mathrm{W} \times[3.3 \mathrm{~V}-1.8 \mathrm{~V}] \times 2 \mathrm{~A}\right)=54^{\circ} \mathrm{C}
\end{align*}
$$

This example assumes an infinite heat sink. The practical limitation will be based on the actual heat sink used.

## LAYOUT AND COMPONENT PLACEMENT GUIDELINES

The following guidelines are recommended for optimal performance of a switching regulator in a PC system:

## General Recommendations

1. For best results, a four-layer PCB is recommended. This should allow the needed versatility for control circuitry interconnections with optimal placement, a signal ground plane, power planes for both power ground and the input power (e.g., 5 V ), and wide interconnection traces in the rest of the power delivery current paths.
2. Whenever high currents must be routed between PCB layers, vias should be used liberally to create several parallel current paths so that the resistance and inductance introduced by these current paths is minimized and the via current rating is not exceeded.
3. If critical signal lines (including the voltage and current sense lines of the ADP3170) must cross through power circuitry, it is best if a ground plane can be interposed between those signal lines and the traces of the power circuitry. This serves as a shield to minimize noise injection into the signals at the expense of making signal ground a bit noisier.
4. The GND pin of the ADP3170 should connect first to a ceramic bypass capacitor (on the VCC pin) and then into the analog ground plane. The analog ground plane should be located below the ADP3170 and the surrounding smallsignal components, such as, the timing capacitor and compensation network. The analog ground plane should connect to power ground plane at a single point; the best location being the negative terminal of the last output capacitor.
5. The output capacitors should also be connected as closely as possible to the load (or connector) that receives the power (e.g., a microprocessor core). If the load is distributed, the capacitors too should be distributed, and generally in proportion to where the load tends to be more dynamic. It is advised to keep the planar interconnection path short (i.e., have input and output capacitors close together).
6. Absolutely avoid crossing any signal lines over the switching power path loop, described below.

## Power Circuitry

7. The switching power path should be routed on the PCB to encompass the smallest possible area in order to minimize radiated switching noise energy (i.e., EMI). Failure to take proper precaution often results in EMI problems for the entire PC system, as well as, noise-related operational problems in the power converter control circuitry. The switching power path is the loop formed by the current path through the input capacitors, the two FETs and the power Schottky diode, if used, including all interconnecting PCB traces and planes. The use of short and wide interconnection traces is especially critical in this path for two reasons: it minimizes the inductance in the switching loop, which can cause high-energy ringing; and it accommodates the high current demand with minimal voltage loss.
8. A power Schottky diode ( $1 \sim 2 \mathrm{~A}$ dc rating) placed from the lower MOSFET's source (anode) to drain (cathode) will help to minimize switching power dissipation in the
upper MOSFET. In the absence of an effective Schottky diode, this dissipation occurs through the following sequence of switching events. The lower MOSFET turns off in advance of the upper MOSFET turning on (necessary to prevent cross-conduction). The circulating current in the power converter, no longer finding a path for current through the channel of the lower MOSFET, draws current through the inherent body-drain diode of the MOSFET. The upper MOSFET turns on, and the reverse recovery characteristic of the lower MOSFET's body-drain diode prevents the drain voltage from being pulled high quickly. The upper MOSFET then conducts very large current while it momentarily has a high voltage forced across it, which translates into added power dissipation in the upper MOSFET. The Schottky diode minimizes this problem by carrying a majority of the circulating current when the lower MOSFET is turned off, and by virtue of its essentially nonexistent reverse recovery time.
9. Whenever a power dissipating component (e.g., a power MOSFET) is soldered to a PCB, the liberal use of vias, both directly on the mounting pad and immediately surrounding it, is recommended. Two important reasons for this are: improved current rating through the vias (if it is a current path); and improved thermal performanceespecially if the vias extended to the opposite side of the PCB where a plane can more readily transfer the heat to the air.
10. The output power path, though not as critical as the switching power path, should also be routed to encompass a small area. The output power path is formed by the current path through the inductor, the current sensing resistor, the output capacitors, and back to the input capacitors.
11. For best EMI containment, the ground plane should extend fully under all the power components. These are: the input capacitors, the power MOSFETs and Schottky diode, the inductor, the current sense resistor, any snubbing elements that might be added to dampen ringing and the output capacitors.

## Signal Circuitry

12. The output voltage is sensed and regulated between the GND pin (which connects to the signal ground plane) and the CS- pin. The output current is sensed (as a voltage) and regulated between the CS- pin and the CS+ pin. In order to avoid differential mode noise pickup in those sensed signals, their loop areas should be small. Thus the CS- trace should be routed atop the signal ground plane, and the CS+ and CS- traces should be routed as a closely coupled pair (CS+ should be over the signal ground plane as well).
13. The CS+ and CS- traces should be Kelvin connected to the current sense resistor so that the additional voltage drop due to current flow on the PCB at the current sense resistor connections does not affect the sensed voltage. It is desirable to have the ADP3170 close to the output capacitor bank and not in the output power path, so that any voltage drop between the output capacitors and the GND pin is minimized, and voltage regulation is not compromised.

## OUTLINE DIMENSIONS

Dimensions shown in inches and (mm).
20-Lead TSSOP
(RU-20)


