

# ±300°/s Yaw Rate Gyro with SPI Interface

ADIS16100

#### **FEATURES**

Complete angular rate gyroscope
Z-axis (yaw rate) response
SPI® digital output interface
High vibration rejection over wide frequency
2000 g powered shock survivability
Externally controlled self test
Internal temperature sensor output
Dual auxiliary 12-bit ADC inputs
Absolute rate output for precision applications
5 V single-supply operation
8.2 mm × 8.2 mm × 5.2 mm package

#### **APPLICATIONS**

Platform stabilization Image stabilization Guidance and control Inertial measurement units

#### **GENERAL DESCRIPTION**

The ADIS16100 is a complete angular rate sensor (gyroscope) that uses Analog Devices' surface-micromachining process to make a functionally complete angular rate sensor with an integrated serial peripheral interface (SPI).

The digital data available at the SPI port is proportional to the angular rate about the axis normal to the top surface of the package (see Figure 19). A single external resistor can be used to increase the measurement range. An external capacitor can be used to lower the bandwidth.

Access to an internal temperature sensor measurement is provided, through the SPI, for compensation techniques. Two pins are available to the user to input analog signals for digitization. An additional output pin provides a precision voltage reference. Two digital self-test inputs electromechanically excite the sensor to test operation of the sensor and the signal conditioning circuits.

The ADIS16100 is available in an 8.2 mm  $\times$  8.2 mm  $\times$  5.2 mm 16-terminal, peripheral land grid array (LGA) package.

#### **FUNCTIONAL BLOCK DIAGRAM**



# **TABLE OF CONTENTS**

| Features                                     |
|----------------------------------------------|
| Applications1                                |
| General Description                          |
| Functional Block Diagram                     |
| Revision History                             |
| Specifications                               |
| Timing Diagram4                              |
| Timing Specifications                        |
| Absolute Maximum Ratings                     |
| ESD Caution                                  |
| Pin Configuration and Function Descriptions7 |
| Typical Performance Characteristics          |
| Theory of Operation11                        |

|   | Supply and Common Considerations | L |
|---|----------------------------------|---|
|   | Increasing Measurement Range     | l |
|   | Setting Bandwidth                | l |
|   | Self-Test Function               | l |
|   | Continuous Self Test             | l |
|   | Control Register                 | 2 |
|   | Serial Interface                 | 3 |
|   | Rate Sensitive Axis              | 3 |
|   | Second-Level Assembly14          | 1 |
| C | Outline Dimensions               | 5 |
|   | Ordering Guide15                 | 5 |

#### **REVISION HISTORY**

1/06—Revision 0: Initial Version

# **SPECIFICATIONS**

 $T_A = 25$ °C,  $V_{CC} = V_{DR} = 5$  V, angular rate = 0°/sec,  $C_{OUT} = 0$   $\mu F$ ,  $\pm 1$  g, unless otherwise noted.

Table 1.

| Parameter                                     | Conditions                                                  | Min <sup>1</sup>       | Тур  | Max <sup>1</sup>              | Unit        |
|-----------------------------------------------|-------------------------------------------------------------|------------------------|------|-------------------------------|-------------|
| SENSITIVITY                                   | Clockwise rotation is positive output                       |                        |      |                               |             |
| Dynamic Range <sup>2</sup>                    | Full-scale range over specifications range                  | ±300                   |      |                               | °/s         |
| Initial                                       | @25°C                                                       | 3.68                   | 4.1  | 4.52                          | LSB/°/s     |
| Change over Temperature <sup>3</sup>          | $V_{CC} = V_{DR} = 4.75 \text{ V to } 5.25 \text{ V}$       |                        | ±10  |                               | %           |
| Nonlinearity                                  | Best fit straight line                                      |                        | 0.15 |                               | % of FS     |
| NULL                                          |                                                             |                        |      |                               |             |
| Initial Null                                  |                                                             | 1843                   | 2048 | 2253                          | LSB         |
| Change Over Temperature <sup>3</sup>          | $V_{CC} = V_{DR} = 4.75 \text{ V to } 5.25 \text{ V}$       |                        | ±205 |                               | LSB         |
| Turn-On Time                                  | Power on to ±½°/s of final                                  |                        | 75   |                               | ms          |
| Linear Acceleration Effect                    | Any axis                                                    |                        | 0.82 |                               | LSB/g       |
| Voltage Sensitivity                           | $V_{CC} = V_{DR} = 4.75 \text{ V to } 5.25 \text{ V}$       |                        | 4.1  |                               | LSB/V       |
| NOISE PERFORMANCE                             | 0.1 Hz to 40 Hz                                             |                        | 3.25 |                               | LSB rms     |
| Rate Noise Density                            | f = 100 Hz                                                  |                        | 0.43 |                               | LSB rms/√Hz |
| FREQUENCY RESPONSE                            |                                                             |                        |      |                               |             |
| 3 dB Bandwidth (User-Selectable) <sup>4</sup> | $C_{OUT} = 0 \mu F$                                         |                        | 40   |                               | Hz          |
| Sensor Resonant Frequency                     |                                                             |                        | 14   |                               | kHz         |
| SELF-TEST INPUTS                              |                                                             |                        |      |                               |             |
| ST1 RATEOUT Response <sup>5</sup>             | ST1 pin from Logic 0 to Logic 1                             | -121                   | -221 | -376                          | LSB         |
| ST2 RATEOUT Response <sup>5</sup>             | ST2 pin from Logic 0 to Logic 1                             | +121                   | +221 | +376                          | LSB         |
| Logic 1 Input Voltage                         | Standard high logic level definition                        | 3.3                    |      |                               | V           |
| Logic 0 Input Voltage                         | Standard low logic level definition                         |                        |      | 1.7                           | V           |
| Input Impedance                               | To common                                                   |                        | 50   |                               | kΩ          |
| TEMPERATURE SENSOR                            |                                                             |                        |      |                               |             |
| Reading at 298°K                              |                                                             |                        | 2048 |                               | LSB         |
| Scale Factor                                  | Proportional to absolute temperature                        |                        | 6.88 |                               | LSB/°K      |
| 2.5 V REFERENCE                               |                                                             |                        |      |                               |             |
| Voltage Value                                 |                                                             | 2.45                   | 2.5  | 2.55                          | V           |
| Load Drive to Ground                          | Source                                                      |                        | 100  |                               | μΑ          |
| Load Regulation                               | $0 \mu A < I_{OUT} < 100 \mu A$                             |                        | 5.0  |                               | mV/mA       |
| Power Supply Rejection                        | $V_{CC} = V_{DR} = 4.75 V_{CC}$ to 5.25                     |                        | 1.0  |                               | mV/V        |
| Temperature Drift                             | Delta from 25°C                                             |                        | 5.0  |                               | mV          |
| LOGIC INPUTS                                  |                                                             |                        |      |                               |             |
| Input High Voltage, V <sub>INH</sub>          |                                                             | $0.7 \times V_{DRIVE}$ |      |                               | V           |
| Input Low Voltage, V <sub>INL</sub>           |                                                             |                        |      | $0.3 \times V_{\text{DRIVE}}$ | V           |
| Input Current, I <sub>IN</sub>                | Typically 10 nA                                             | -1                     |      | +1                            | μΑ          |
| Input Capacitance, C <sub>IN</sub>            |                                                             |                        | 10   |                               | pF          |
| ANALOG INPUTS <sup>6</sup>                    | All at $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ |                        |      |                               |             |
| Resolution                                    |                                                             |                        | 12   |                               | Bits        |
| Integral Nonlinearity <sup>6</sup>            |                                                             | -2                     |      | +2                            | LSB         |
| Differential Nonlinearity                     |                                                             | -2                     |      | +2                            | LSB         |
| Offset Error                                  |                                                             | -8                     |      | +8                            | LSB         |
| Gain Error                                    |                                                             | -2                     |      | +2                            | %FSR        |
| Input Voltage Range                           |                                                             | 0                      |      | $VREF \times 2$               | V           |
| Leakage Current                               |                                                             | -1                     |      | +1                            | μΑ          |
| Input Capacitance                             |                                                             |                        | 20   |                               | pF          |
| Full Power Bandwidth                          |                                                             |                        | 8    |                               | MHz         |

| Parameter                                   | Conditions                                                  | Min <sup>1</sup>         | Тур | Max <sup>1</sup> | Unit |
|---------------------------------------------|-------------------------------------------------------------|--------------------------|-----|------------------|------|
| DIGITAL OUTPUTS                             |                                                             |                          |     |                  |      |
| Output High Voltage (V <sub>OH</sub> )      | $I_{SOURCE} = 200  \mu A$                                   | $V_{\text{DRIVE}} - 0.2$ |     |                  | V    |
| Output Low Voltage (Vol)                    | $I_{SINK} = 200  \mu A$                                     |                          |     | 0.4              | V    |
| CONVERSION RATE                             |                                                             |                          |     |                  |      |
| Conversion Time                             | 16 SCLK cycles with SCLK at 20 MHz                          |                          |     | 800              | ns   |
| Throughput Rate                             |                                                             |                          |     | 1                | MSPS |
| POWER SUPPLY                                | All at $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ |                          |     |                  |      |
| <b>V</b> cc                                 |                                                             | 4.75                     | 5   | 5.25             | V    |
| $V_{DRIVE}$                                 |                                                             | 2.7                      |     | 5.25             | V    |
| V <sub>CC</sub> Quiescent Supply Current    | $V_{CC} @ 5 V, f_{SCLK} = 50 kSPS$                          |                          | 7.0 | 9.0              | mA   |
| V <sub>DRIVE</sub> Quiescent Supply Current | $V_{DRIVE}$ @ 5 V, $f_{SCLK} = 50 \text{ kSPS}$             |                          | 70  | 500              | μΑ   |
| Power Dissipation                           | $V_{CC}$ and $V_{DRIVE}$ @ 5 V, $f_{SCLK} = 50$ kSPS        |                          | 40  |                  | mW   |

 $<sup>^{1}</sup>$  All minimum and maximum specifications are guaranteed. Typical specifications are neither tested nor guaranteed.

#### **TIMING DIAGRAM**



Figure 2. Gyroscope Serial Interface Timing Diagram

The DIN bit functions are outlined in the following table (see the Control Register section for additional information).

#### **Table 2. DIN Bit Functions**

| MSB (11) |     |       |       |      |      |      | LSB (0) |       |       |     |        |
|----------|-----|-------|-------|------|------|------|---------|-------|-------|-----|--------|
| WRITE    | LOW | DONTC | DONTC | ADD1 | ADD0 | HIGH | HIGH    | DONTC | DONTC | LOW | CODING |

<sup>&</sup>lt;sup>2</sup> Dynamic range is the maximum full-scale measurement range possible, including output swing range, initial offset, sensitivity, offset drift, and sensitivity drift at 5 V supplies.

<sup>&</sup>lt;sup>3</sup> Defined as the output change from ambient to maximum temperature or ambient to minimum temperature.

<sup>&</sup>lt;sup>4</sup> Frequency at which the response is 3 dB down from dc response. Bandwidth =  $1/(2 \times \pi \times 180 \text{ k}\Omega \times (22 \text{ nF} + C_{OUT}))$ . For  $C_{OUT} = 0$ , bandwidth = 40 Hz. For  $C_{OUT} = 1 \mu F$ , bandwidth = 0.87 Hz.

<sup>&</sup>lt;sup>5</sup> Self-test response varies with temperature.

 $<sup>^{6}</sup>$  For  $V_{IN} < V_{CC}$ .

## TIMING SPECIFICATIONS

 $T_A = 25$ °C, angular rate = 0°/sec, unless otherwise noted.

Table 3.

| Parameter                      | $V_{CC} = V_{DR} = 5$ | Unit       | Description                                                                     |
|--------------------------------|-----------------------|------------|---------------------------------------------------------------------------------|
| f <sub>SCLK</sub> <sup>2</sup> | 10                    | kHz min    |                                                                                 |
|                                | 20                    | MHz max    |                                                                                 |
| <b>t</b> CONVERT               | $16 \times t_{SCLK}$  |            |                                                                                 |
| t <sub>QUIET</sub>             | 50                    | ns min     | Minimum quiet time required between CS rising edge and start of next conversion |
| $t_2$                          | 10                    | ns min     | CS to SCLK setup time                                                           |
| $t_3$ <sup>3</sup>             | 30                    | ns max     | Delay from CS until DOUT three-state disabled                                   |
| $t_4$ <sup>3</sup>             | 40                    | ns max     | Data access time after SCLK falling edge                                        |
| <b>t</b> <sub>5</sub>          | $0.4 \times t_{SCLK}$ | ns min     | SCLK low pulse width                                                            |
| t <sub>6</sub>                 | $0.4 \times t_{SCLK}$ | ns min     | SCLK high pulse width                                                           |
| <b>t</b> <sub>7</sub>          | 10                    | ns min     | SCLK to DOUT valid hold time                                                    |
| t <sub>8</sub> <sup>4</sup>    | 15/35                 | ns min/max | SCLK falling edge to DOUT high impedance                                        |
| <b>t</b> 9                     | 10                    | ns min     | DIN setup time prior to SCLK falling edge                                       |
| t <sub>10</sub>                | 5                     | ns min     | DIN hold time after SCLK falling edge                                           |
| t <sub>11</sub>                | 20                    | ns min     | 16th SCLK falling edge to CS high                                               |
| t <sub>12</sub>                | 1                     | μs max     | Power-up time from full power-down/auto shutdown modes                          |

 $<sup>^{1}</sup>$  Guaranteed by design. All input signals are specified with  $t_r$  and  $t_f = 5$  ns (10% to 90% of  $V_{CC}$ ) and timed from a voltage level of 1.6 V. The 5 V operating range spans from 4.75 V to 5.25 V.

<sup>&</sup>lt;sup>4</sup> ts is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit in Figure 3. The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, ts, quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading.



Figure 3. Load Circuit for Digital Output Timing Specifications

<sup>&</sup>lt;sup>2</sup> Mark/space ratio for the SCLK input is 40/60 to 60/40.

 $<sup>^3</sup>$  Measured with the load circuit in Figure 3 and defined as the time required for the output to cross 0.4 V or 0.7 V  $\times$  V<sub>DRIVE</sub>.

## **ABSOLUTE MAXIMUM RATINGS**

Table 4.

| 1 11010 11                                 |                                                      |
|--------------------------------------------|------------------------------------------------------|
| Parameter                                  | Rating                                               |
| Acceleration (Any Axis, Unpowered, 0.5 ms) | 2000 g                                               |
| Acceleration (Any Axis, Powered, 0.5 ms)   | 2000 g                                               |
| +V <sub>CC</sub> to COM                    | -0.3 V to +6.0 V                                     |
| +V <sub>DRIVE</sub> to COM                 | $-0.3  \text{V}$ to $ \text{V}_{CC} + 0.3  \text{V}$ |
| Analog Input Voltage to COM                | $-0.3 \text{ V}$ to $V_{CC} + 0.3 \text{ V}$         |
| Digital Input Voltage to COM               | -0.3 V to +7.0 V                                     |
| Digital Output Voltage to COM              | $-0.3  \text{V}$ to $ \text{V}_{CC} + 0.3  \text{V}$ |
| STx Input Voltage to COM                   | $-0.3 \text{ V to V}_{CC} + 0.3 \text{ V}$           |
| Operating Temperature Range                | -40°C to +85°C                                       |
| Storage Temperature Range                  | −65°C to +150°C                                      |

Stresses above those listed under the Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Drops onto hard surfaces can cause shocks of greater than 2000 *g* and exceed the absolute maximum rating of the device. Care should be exercised in handling to avoid damage.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

**Table 5. Pin Function Descriptions** 

| Pin No. | Mnemonic           | Type <sup>1</sup> | Description                                                                                                                                                                                       |
|---------|--------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | DIN                | 1                 | Data In. Data to be written to the control register is provided on this input and is clocked in on the falling edge of the SCLK.                                                                  |
| 2       | SCLK               | I                 | Serial Clock. SCLK provides the serial clock for accessing data from the part and writing serial data to the control registers. Also used as a clock source for the ADIS16100 conversion process. |
| 3       | DOUT               | 0                 | Data Out. The data on this pin represents data being read from the control registers and is clocked on the falling edge of the SCLK.                                                              |
| 4       | NC                 |                   | No Connect.                                                                                                                                                                                       |
| 5       | RATE               | 0                 | Buffered analog output representing the angular rate signal.                                                                                                                                      |
| 6       | FILT               | 1                 | External capacitor connection to control bandwidth.                                                                                                                                               |
| 7       | V <sub>DRIVE</sub> | S                 | Power to SPI. The voltage supplied to this pin determines the voltage at which the serial interface operates.                                                                                     |
| 8       | AIN1               | I                 | External Analog Input Channel 1. Single-ended analog input multiplexed into the on-chip trackand-hold according to the setting of the ADD0 and ADD1 address bits.                                 |
| 9       | AIN2               | I                 | External Analog Input Channel 2. Single-ended analog input multiplexed into the on-chip trackand-hold according to the setting of the ADD0 and ADD1 address bits.                                 |
| 10      | СОМ                | S                 | Common. Reference point for all circuitry in the ADIS16100.                                                                                                                                       |
| 11      | $V_{REF}$          | 0                 | Precision 2.5 V Reference.                                                                                                                                                                        |
| 12      | ST2                | 1                 | Self Test Input 2.                                                                                                                                                                                |
| 13      | ST1                | 1                 | Self Test Input 1.                                                                                                                                                                                |
| 14      | Vcc                | S                 | Analog Power.                                                                                                                                                                                     |
| 15      | NC                 |                   | No Connect.                                                                                                                                                                                       |
| 16      | <u>cs</u>          | I                 | Chip Select. Active low. This input frames the serial data transfer and initiates the conversion process.                                                                                         |

 $<sup>^{1}</sup>$  I = Input; O = Output; S = Power supply.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Initial Null Histogram



Figure 6. Null Level vs. Supply Voltage



Figure 7. Null Level vs. Temperature



Figure 8. Supply Current Histogram



Figure 9. Self Test 1 Histogram



Figure 10. Self Test 2 Histogram



Figure 11. Self Test 1 vs. Supply Voltage



Figure 12. Self Test 2 vs. Supply Voltage



Figure 13. Self Test 1 vs. Temperature



Figure 14. Self Test 2 vs. Temperature



Figure 15. ADC Offset vs. Temperature and Supply Voltage



Figure 16. ADC Gain Error vs. Temperature (Excluding V<sub>REF</sub>)



Figure 17. V<sub>REF</sub> vs. Supply Voltage



Figure 18. Noise Histogram

### THEORY OF OPERATION

The ADIS16100 operates on the principle of a resonator gyro. Two polysilicon sensing structures each contain a dither frame, which is electrostatically driven to resonance. This produces the necessary velocity element to produce a Coriolis force during angular rate. At two of the outer extremes of each frame, orthogonal to the dither motion, are movable fingers that are placed between fixed pickoff fingers to form a capacitive pickoff structure that senses Coriolis motion. The resulting signal is fed to a series of gain and demodulation stages that produce the electrical rate signal output. The rate signal is then converted to a digital representation of the output on the SPI pins. The dual-sensor design rejects external g-forces and vibration. Fabricating the sensor with the signal conditioning electronics preserves signal integrity in noisy environments.

The electrostatic resonator requires 14 V to 16 V for operation. Since only 5 V is typically available in most applications, a charge pump is included on-chip.

After the demodulation stage, there is a single-pole, low-pass filter included on-chip that is used to limit high frequency artifacts before final amplification. A second single-pole, low-pass filter is set up via the bandwidth limit capacitor,  $C_{\text{OUT}}$ . This pole acts as the primary filter within the system (see the Increasing Measurement Range section).

#### **SUPPLY AND COMMON CONSIDERATIONS**

Power supply noise and transient behaviors can influence the accuracy and stability of any sensor-based measurement system. When considering the power supply for the ADIS16100, it is important to understand that the ADIS16100 provides 0.2  $\mu F$  of decoupling capacitance on the  $V_{\rm CC}$  pin. Depending on the level of noise present in the system power supply, the ADIS16100 may not require any additional decoupling capacitance for this supply. The analog supply,  $V_{\rm CC}$ , and the digital drive supply,  $V_{\rm DRIVE}$ , were segmented to allow multiple logic levels to be used in receiving the digital output data.  $V_{\rm DRIVE}$  is intended for the down-stream logic power supply and supports standard 3.3 V and 5 V logic families. The  $V_{\rm DRIVE}$  supply does not have internal decoupling capacitors.

#### **INCREASING MEASUREMENT RANGE**

The full-scale measurement range of the ADIS16100 is increased by placing an external resistor between the RATE pin and FILT pin, which would parallel an internal 180 k $\Omega$ , 1% resistor. For example, a 330 k $\Omega$  external resistor gives ~50% increase in the full-scale range. This is effective for up to a 4× increase in the full-scale range (minimum value of the parallel resistor allowed is 45 k $\Omega$ ). The internal circuitry headroom requirements prevent further increase in the linear full-scale output range.

The trade-off associated with increasing the full-scale range are potential increase in output null drift (as much as 2°/s over temperature) and introducing initial null bias errors that must be calibrated.

#### **SETTING BANDWIDTH**

An external capacitor can be used in combination with an onchip resistor to create a low-pass filter to limit the bandwidth of the ADIS16100's rate response.

The −3 dB frequency is defined as

$$f_{OUT} = 1/(2 \times \pi \times R_{OUT} \times (C_{OUT} + 0.022 \,\mu\text{F}))$$

where  $R_{OUT}$  represents an internal impedance that was trimmed during manufacturing to 180 k $\Omega$  ± 1%.

Any external resistor applied between the RATE pin and the FILT pin results in

$$R_{OUT} = (180 \text{ k}\Omega \times R_{EXT}) / (180 \text{ k}\Omega + R_{EXT})$$

With  $C_{\text{OUT}}$  = 0  $\mu F$ , a default -3 dB frequency response of 40 Hz is obtained based upon an internal 0.022  $\mu F$  capacitor implemented on-chip.

#### **SELF-TEST FUNCTION**

The ADIS16100 includes a self-test feature that actuates each of the sensing structures and associated electronics in the same manner as if subjected to angular rate. It provides a simple method for exercising the mechanical structure of the sensor, along with the entire signal processing circuit. It is activated by standard logic high levels applied to inputs ST1, ST2, or both. ST1 causes a change in the digital output equivalent to typically –221 LSB, and ST2 causes an opposite +221 LSB change. The self-test response follows the viscosity temperature dependence of the package atmosphere, approximately 0.25%/°C.

Activating both ST1 and ST2 simultaneously is not damaging. Since ST1 and ST2 are not necessarily closely matched, actuating both simultaneously can result in an apparent null bias shift.

#### **CONTINUOUS SELF TEST**

As an additional failure detection measure, power-on self test can be performed. However, some applications can warrant continuous self test while sensing rate.

#### **CONTROL REGISTER**

The control register on the ADIS16100 is a 12-bit, write-only register. Data is loaded from the DIN pin on the falling edge of SCLK. The data is transferred on the DIN line at the same time that the conversion result is read from the part. The data transferred on the DIN line dictates the configuration for the next conversion. This requires 16 serial clocks for every data transfer. Only the information provided on the first 12 falling clock edges (after  $\overline{\text{CS}}$  falling edge) is loaded to the control register.

MSB denotes the first bit in the data stream. Table 8 shows the analog input channel selection options.

**Table 6. Channel Selection** 

| ADD1 | ADD0 | Analog Input Channel |
|------|------|----------------------|
| 0    | 0    | Gyroscope            |
| 0    | 1    | Temperature sensor   |
| 1    | 0    | AIN1 input           |
| 1    | 1    | AIN2 input           |

#### Table 7. The DIN Bit Stream

MSB (11)

WRITE LOW DONTC DONTC ADD1 ADD0 HIGH HIGH DONTC DONTC LOW CODING

Table 8. Analog Input Channel Selection Options

| Bit  | Mnemonic   | Comment                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11   | WRITE      | The value written to this bit of the control register determines whether the following 11 bits are loaded to the control register or not. If this bit is a 1, the following 11 bits are written to the control register. If it is a 0, the remaining 11 bits are not loaded to the control register and it remains unchanged.                                                                                                    |
| 10   | LOW        | This bit should be held low.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 9, 8 | DONTC      | Don't care.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7, 6 | ADD1, ADD0 | These two address bits are loaded at the end of the present conversion sequence and select which analog input channel is to be converted in the next serial transfer. The selected input channel is decoded as shown in Table 6. The address bits corresponding to the conversion result are output on DOUT prior to the 12 bits of data. The next channel to be converted is selected by the mux on the 14th SCLK falling edge. |
| 5, 4 | HIGH       | These pins should be held high.                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3, 2 | DONTC      | Don't care.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1    | LOW        | This bit should be held low.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0    | CODING     | This bit selects the type of output coding used for the conversion result. If this bit is set to 0, the output coding for the part is twos complement. If this bit is set to 1, the output coding from the part is straight binary (for the next conversion).                                                                                                                                                                    |

#### **SERIAL INTERFACE**

Figure 2 shows the detailed timing diagram for the serial interface to the ADIS16100. The chip select signal,  $\overline{\text{CS}}$ , frames the entire data transfer, because it must be kept in a Logic 0 state to communicate with the ADIS16100. The serial clock, SCLK, provides the conversion clock and controls the transfer of information to and from the ADIS16100 during each conversion cycle. The data input, DIN, provides access to critical control parameters in the control register and the output signal, DOUT, provides access to the ADIS16100's output data.

The ADIS16100 offers an efficient data transfer function by supporting simultaneous READ and WRITE cycles. A data transfer cycle is started when the  $\overline{\text{CS}}$  transitions to a Logic 0 state. If DIN is in Logic 1 state during the first falling edge of the SCLK, then the next 11 SCLK cycles fill the control register with the contents on the DIN pin. The appropriate bit definitions for DIN can be found in Table 7 and Table 8. If the DIN is in a Logic 0 state during the first falling edge of the SCLK, then contents of the control register remain unchanged. Since the control register is only 12-bits wide, the contents on the DIN pin during the last 4 SCLK cycles are ignored.

During this same cycle, the digital output data is clocked out on the DOUT pin, with the bit transitions occurring shortly after the SCLK falling edges. DOUT's bit sequence is characterized in Table 9 and Table 10. On the 16th falling edge of SCLK, the DOUT line goes back into a tri-state mode. If the rising edge of  $\overline{\text{CS}}$  occurs before 16 SCLKs have elapsed, the DOUT line goes back into tri-state mode and the control register is not updated. Otherwise, DOUT returns to a tri-state mode on the 16th SCLK falling edge, as shown in Figure 2.

#### **RATE SENSITIVE AXIS**

This is a z-axis rate-sensing device that is also called a yaw rate sensing device. It produces a positive going output voltage for clockwise rotation about the axis normal to the package top, that is, clockwise when looking down at the package lid.



Figure 19. Rate Signal Increases with Clockwise Rotation

#### Table 9. DOUT Bit Stream

SCLK1 SCLK16 LOW LOW ADD0 ADD1 DB11 **DB10** DB9 DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 D<sub>B</sub>0

#### **Table 10. DOUT Bit Functions**

| SCLK    | Mnemonic    | Comment                                                                                                                                                    |
|---------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2    | LOW         | The outputs are low for SCLK1 and SCLK2.                                                                                                                   |
| 3, 4    | ADD0, ADD1  | The address bits corresponding to the conversion result are output on DOUT prior to the 12 bits of data. See Table 6 for the coding of these address bits. |
| 5       | DB11        | Data Bit 11 (MSB).                                                                                                                                         |
| 6 to 15 | DB10 to DB1 | Data Bit 10 to Data Bit 1.                                                                                                                                 |
| 16      | DB0         | Data Bit 0 (LSB).                                                                                                                                          |

#### **SECOND-LEVEL ASSEMBLY**

The recommended pad geometries for the ADIS16100 are displayed in Figure 20. The ADIS16100 can be attached to printed circuit boards using Sn63 or an equivalent solder. Figure 21 and Table 11 provide recommended solder reflow profiles for each solder type. Note: These profiles may not be the optimum profile for the user's application. In no case should the temperature exceed 260°C. It is recommended that the user develop a reflow profile based upon the specific application. In general, keep in mind that the lowest peak temperature and shortest dwell time above the melt temperature of the solder results in less shock and stress to the product. In addition, evaluating the cooling rate and peak temperature can result in a more reliable assembly.



Figure 20. Second Level Assembly Pad Layout



Figure 21. Recommended Solder Reflow Profiles

**Table 11. Solder Profile Characteristics** 

| Profile Feature                                                  | Sn63/Pb37         |
|------------------------------------------------------------------|-------------------|
| Average Ramp Rate (T <sub>L</sub> to T <sub>P</sub> )            | 3°C/sec max       |
| Preheat                                                          |                   |
| Minimum Temperature (T <sub>SMIN</sub> )                         | 100°C             |
| Maximum Temperature ( $T_{SMAX}$ )                               | 150°C             |
| Time (T <sub>SMIN</sub> to T <sub>SMAX</sub> ) (t <sub>s</sub> ) | 60 sec to 120 sec |
| $T_{SMAX}$ to $T_L$                                              |                   |
| Ramp-Up Rate                                                     | 3°C/sec           |
| Time Maintained Above Liquidous $(T_L)$                          |                   |
| Liquidous Temperature (T <sub>L</sub> )                          | 183°C             |
| Time (t <sub>L</sub> )                                           | 60 sec to 150 sec |
| Peak Temperature (T <sub>P</sub> )                               | 240°C + 0°C/-5°C  |
| Time Within 5°C of Actual Peak                                   | 10 sec to 30 sec  |
| Temperature (t <sub>p</sub> )                                    |                   |
| Ramp-Down Rate                                                   | 6°C/sec max       |
| Time 25°C to Peak Temperature                                    | 6 min max         |

# **OUTLINE DIMENSIONS**



Figure 22. 16-Terminal Land Grid Array [LGA] (CC-16-2) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model         | Temperature Range | Package Description               | Package Option |
|---------------|-------------------|-----------------------------------|----------------|
| ADIS16100ACC  | -40°C to +85°C    | 16-Terminal Land Grid Array (LGA) | CC-16-2        |
| ADIS16100/PCB |                   | Evaluation Board                  |                |

| ADIS16100 |
|-----------|
|-----------|

# **NOTES**

