

# **Multichannel 96 kHz Codec**

# **Preliminary Technical Data**

AD1836

### **FEATURES**

5 V Multichannel Audio System Accepts 16-/18-/20-/24-Bit Data Supports 24 Bits and 96 kHz Sample Rate Multibit Sigma-Delta Modulators with Data Directed Scrambling Data-Directed Scrambling ADCs and DACs-Least Sensitive to Jitter **Differential Output for Optimum Performance** ADCs: -92 dB THD + N, 105 dB SNR and Dynamic Range DACs: -95 dB THD + N, 108 dB SNR and Dynamic Range On-Chip Volume Control with "Autoramp" Function **Programmable Gain Amplifier for ADC Input** Hardware and Software Controllable Clickless Mute **Digital De-Emphasis Processing** Supports 256  $\times$  f<sub>S</sub>, 512  $\times$  f<sub>S</sub> or 768  $\times$  f<sub>S</sub> Master Clock Power-Down Mode Plus Soft Power-Down Mode Flexible Serial Data Port with Right-Justified, Left-Justified, I<sup>2</sup>S-Compatible and DSP Serial Port Modes

TDM Interface Mode Supports 8 In/8 Out Using a

Single SHARC® SPORT

52-Lead MQFP (PQFP) Plastic Package

APPLICATIONS
Home Theatre Systems
Automotive Audio Systems
DVD
Set-Top Boxes
Digital Audio Effects Processors

#### GENERAL DESCRIPTION

The AD1836 is a high-performance, single-chip codec providing three stereo DACs and two stereo ADCs using ADI's patented multibit sigma-delta architecture. An SPI port is included, allowing a microcontroller to adjust volume and many other parameters. The AD1836 operates from a 5 V supply, with provision for a separate output supply to interface with low-voltage external circuitry. The AD1836 is available in a 52-lead MQFP (PQFP) package.

### FUNCTIONAL BLOCK DIAGRAM



SHARC is a registered trademark of Analog Device, Inc.

### REV. PrC

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 World Wide Web Site: www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 2001

# **AD1836-SPECIFICATIONS**

### TEST CONDITIONS UNLESS OTHERWISE NOTED

Supply Voltages (AVDD, DVDD) 5.0 V Ambient Temperature 25°C

Master Clock 12.288 MHz, (48 kHz  $f_S$ , 256  $\times$   $f_S$  Mode)

Input Signal 1.000 kHz, 0 dBFS (Full Scale)

Input Sample Rate 48 kHz

Measurement Bandwidth 20 Hz to 20 kHz

 $\begin{array}{lll} \mbox{Word Width} & 20 \mbox{ Bits} \\ \mbox{Load Capacitance} & 100 \mbox{ pF} \\ \mbox{Load Impedance} & 47 \mbox{ k}\Omega \\ \mbox{Input Voltage HI} & 2.4 \mbox{ V} \\ \mbox{Input Voltage LO} & 0.8 \mbox{ V} \\ \end{array}$ 

NOTE

Performance of all channels are identical (exclusive of the Interchannel Gain Mismatch and Interchannel Phase Deviation specifications).

### ANALOG PERFORMANCE

|                                                      | Min | Тур        | Max | Unit          |
|------------------------------------------------------|-----|------------|-----|---------------|
| ANALOG-TO-DIGITAL CONVERTERS                         |     |            |     |               |
| ADC Resolution (all ADCs)                            |     | 24         |     | Bits          |
| Dynamic Range (20 Hz to 20 kHz, -60 dB Input)        |     |            |     |               |
| No Filter                                            |     | 102        |     | dB            |
| With A-Weighted Filter                               |     | 105        |     | dB            |
| Total Harmonic Distortion + Noise                    |     | -92        |     | dB            |
| Interchannel Isolation                               |     | 100        |     | dB            |
| Interchannel Gain Mismatch                           |     | 0.01       |     | dB            |
| Programmable Input Gain                              |     | 12         |     | dB            |
| Gain Step Size                                       |     | 3          |     | dB            |
| Offset Error                                         |     |            |     | LSB           |
| Full-Scale Input Voltage At Each Pin (Single-Ended)  |     | 1.0 (2.8)  |     | V rms (V p-p) |
| Gain Drift                                           |     | 100        |     | ppm/°C        |
| Input Resistance                                     | 10  |            |     | $k\Omega$     |
| Input Capacitance                                    |     |            | 15  | pF            |
| Common-Mode Input Volts                              |     | 2.25       |     | V             |
| DIGITAL-TO-ANALOG CONVERTERS                         |     |            |     |               |
| Dynamic Range (20 Hz to 20 kHz, -60 dB Input)        |     |            |     |               |
| No Filter                                            |     | 105        |     | dB            |
| With A-Weighted Filter                               |     | 108        |     | dB            |
| Total Harmonic Distortion + Noise                    |     | <b>-95</b> |     | dB            |
| Interchannel Isolation                               |     | 100        |     | dB            |
| Interchannel Gain Mismatch                           |     | 0.01(0.12  | 2)  | dB (%)        |
| DC Accuracy                                          |     |            |     | %             |
| Gain Error                                           |     | $\pm 3.0$  |     | %             |
| Interchannel Gain Mismatch                           |     | 0.01       |     | dB            |
| Gain Drift                                           |     | 150        |     | ppm/°C        |
| Interchannel Crosstalk (EIAJ Method)                 |     | -120       |     | dB            |
| Interchannel Phase Deviation                         |     | $\pm 0.1$  |     | Degrees       |
| Volume Control Step Size (1023 Linear Steps)         |     | 0.098      |     | %             |
| Volume Control Range (Max Attenuation)               |     | 60         |     | dB            |
| Mute Attenuation                                     |     | -100       |     | dB            |
| De-Emphasis Gain Error                               |     | $\pm 0.1$  |     | dB            |
| Full-Scale Output Voltage At Each Pin (Single-Ended) |     | 1.0 (2.8)  |     | V rms (V p-p) |
| Output Resistance At Each Pin                        |     | 115 ′      |     | Ω             |
| Common-Mode Output                                   |     | 2.25       |     | V             |

-2- REV. PrC

# AD1836

### **DIGITAL FILTERS at 44.1 kHz**

|                          | Min | Typ          | Max | Unit |
|--------------------------|-----|--------------|-----|------|
| ADC DECIMATION FILTER    |     |              |     |      |
| Pass Band                |     | 20           |     | kHz  |
| Pass Band Ripple         |     | $\pm 0.0001$ |     | dB   |
| Transition Band          |     | 22           |     | kHz  |
| Stop Band                |     | 24           |     | kHz  |
| Stop Band Attenuation    |     | 120          |     | dB   |
| Group Delay              |     | TBD          |     | μs   |
| DAC INTERPOLATION FILTER |     |              |     |      |
| Pass Band                |     | 20           |     | kHz  |
| Pass Band Ripple         |     | $\pm 0.01$   |     | dB   |
| Transition Band          |     | 22           |     | kHz  |
| Stop Band                |     | 24           |     | kHz  |
| Stop Band Attenuation    |     | 70           |     | dB   |
| Group Delay              |     | TBD          |     | μs   |

### **TIMING**

| Parameter          |                  | Min  | Max | Unit         | Comments                                           |
|--------------------|------------------|------|-----|--------------|----------------------------------------------------|
| MASTER CLO         | OCK AND RESET    |      |     |              |                                                    |
| $t_{MH}$           | MCLK High        | min  | max | ns           | $256 \times f_S$ $512 \times f_S$ $768 \times f_S$ |
| t <sub>ML</sub>    | MCLK Low         | min  | max | ns           | 700 × 15                                           |
| t <sub>MCLK</sub>  | MCLK Period      | min  | max | ns           |                                                    |
| $f_{MCLK}$         | MCLK Freq        | min  | max | ns           |                                                    |
| t <sub>PDR</sub>   | PD/RST Low       | 4500 |     | MCLK Periods | Reset to SPI Register Write                        |
| SPI PORT           |                  |      |     |              |                                                    |
| t <sub>CCH</sub>   | CCLK High        | min  |     | ns           |                                                    |
| t <sub>CCL</sub>   | CCLK Low         | min  |     | ns           |                                                    |
| t <sub>CCP</sub>   | CCLK Period      | min  |     | ns           |                                                    |
| t <sub>CDS</sub>   | CDATA Setup      | min  |     | ns           | To CCLK Rising                                     |
| t <sub>CDH</sub>   | CDATA Hold       | min  |     | ns           | From CCLK Rising                                   |
| t <sub>CLS</sub>   | CLATCH Setup     | min  |     | ns           | To CCLK Rising                                     |
| t <sub>CLH</sub>   | CLATCH Hold      | min  |     | ns           | From CCLK Falling                                  |
| t <sub>CODE</sub>  | COUT Enable      |      | max | ns           | From CCLK Falling                                  |
| t <sub>COD</sub>   | COUT Delay       |      | max | ns           | From CCLK Falling                                  |
| t <sub>COH</sub>   | COUT Hold        | min  |     | ns           | From CCLK Falling                                  |
| t <sub>COTS</sub>  | COUT Three-State |      | max | ns           | From CCLK Falling                                  |
| DAC SERIAL         | PORT             |      |     |              |                                                    |
| Normal Mod         | les              |      |     |              |                                                    |
| $t_{\mathrm{DBH}}$ | DBCLK High       | min  |     | ns           |                                                    |
| t <sub>DBL</sub>   | DBCLK Low        | min  |     | ns           |                                                    |
| t <sub>DBP</sub>   | DBCLK Period     | min  |     | ns           |                                                    |
| $f_{DB}$           | DBCLK Freq       | max  |     | ns           |                                                    |
| t <sub>DLS</sub>   | DLRCLK Setup     | min  |     | ns           | To DBCLK Rising                                    |
| t <sub>DLH</sub>   | DLRCLK Hold      | min  |     | ns           | From DBCLK Rising                                  |
| t <sub>DDS</sub>   | DSDATA Setup     | min  |     | ns           | To DBCLK Rising                                    |
| $t_{ m DDH}$       | DSDATA Hold      | min  |     | ns           | From DBCLK Rising                                  |
| Packed 128,        | 256 Modes        |      |     |              |                                                    |
| $t_{\mathrm{DBH}}$ | DBCLK High       | min  |     | ns           |                                                    |
| $t_{\mathrm{DBL}}$ | DBCLK Low        | min  |     | ns           |                                                    |
| $t_{\mathrm{DBP}}$ | DBCLK Period     | min  |     | ns           |                                                    |
| $ _{DB}$           | DBCLK Freq       |      | max | ns           |                                                    |
| $t_{\mathrm{DLS}}$ | DLRCLK Setup     | min  |     | ns           | To DBCLK Rising                                    |
| t <sub>DLH</sub>   | DLRCLK Hold      | min  |     | ns           | From DBCLK Rising                                  |
| t <sub>DDS</sub>   | DSDATA Setup     | min  |     | ns           | To DBCLK Rising                                    |
| $t_{ m DDH}$       | DSDATA Hold      | min  |     | ns           | From DBCLK Rising                                  |

REV. PrC -3-

# **AD1836—SPECIFICATIONS**

### TIMING (continued)

| Parameter                                                |                             | Min | Max        | Unit       | Comments                               |
|----------------------------------------------------------|-----------------------------|-----|------------|------------|----------------------------------------|
| DC Serial Port                                           |                             |     |            |            |                                        |
| Normal Modes                                             | S                           |     |            |            |                                        |
| $t_{ABH}$                                                | ABCLK Delay High            |     | max        | ns         | From MCLK Rising                       |
| 1221                                                     |                             |     |            |            | $256 \times f_S$                       |
|                                                          |                             |     |            |            | $512 \times f_S$                       |
|                                                          |                             |     |            |            | $768 \times f_S$                       |
| $t_{ m ABL}$                                             | ABCLK Delay Low             |     | max        | ns         | From MCLK Rising                       |
| ADL                                                      | The object being how        |     | 111411     | 110        | $256 \times f_S$                       |
|                                                          |                             |     |            |            | $512 \times f_S$                       |
|                                                          |                             |     |            |            | $768 \times f_S$                       |
| +                                                        | LRCLK Delay                 |     | may        | no         | From ABCLK Falling                     |
| t <sub>ALS</sub>                                         | <del>-</del>                |     | max        | ns         |                                        |
| $t_{ m ABDD}$                                            | ASDATA Delay                |     | max        | ns         | From ABCLK Falling                     |
| $t_{ m ALRDD}$                                           | ASDATA Delay                |     | max        | ns         | From ALRCLK Changing (Left-Justified)  |
| Packed 128, 25                                           | 56 Modes                    |     |            |            | (Zeit Jastiliea)                       |
| t <sub>ABH</sub>                                         | ABCLK Delay High            |     | max        | ns         | From MCLK Rising                       |
|                                                          |                             |     |            |            | $256 \times f_S$                       |
|                                                          |                             |     |            |            | $512 \times f_S$                       |
|                                                          |                             |     |            |            | $768 \times f_S$                       |
| $t_{\mathrm{ABL}}$                                       | ABCLK Delay Low             |     | max        | ns         | From MCLK Rising                       |
| ADL                                                      | TIB CERT Being 20 W         |     | 111421     | 110        | $256 \times f_S$                       |
|                                                          |                             |     |            |            | $512 \times f_S$                       |
|                                                          |                             |     |            |            | $768 \times f_S$                       |
|                                                          | I DCL V Dolov               |     | ****       | <b>n</b> o | From ABCLK Falling                     |
| t <sub>ALS</sub>                                         | LRCLK Delay                 |     | max        | ns         |                                        |
| $t_{ABDD}$                                               | ASDATA Delay                |     | max        | ns         | From ABCLK Falling                     |
| $t_{ALRDD}$                                              | ASDATA Delay                |     | max        | ns         | From ALRCLK Changing                   |
|                                                          |                             |     |            |            | (Left-Justified)                       |
| TDM PACKED                                               | AUX, MASTER MODE            |     |            |            |                                        |
| $t_{ABH}$                                                | ABCLK Delay High            |     | max        | ns         | From MCLK Rising                       |
|                                                          |                             |     |            |            | $256 \times f_S$                       |
|                                                          |                             |     |            |            | $512 \times f_S$                       |
|                                                          |                             |     |            |            | $768 \times f_{\rm S}$                 |
| $t_{ m ABL}$                                             | ABCLK Delay Low             |     | max        | ns         | From MCLK Rising                       |
| 1122                                                     | •                           |     |            |            | $256 \times f_S$                       |
|                                                          |                             |     |            |            | $512 \times f_S$                       |
|                                                          |                             |     |            |            | $768 \times f_S$                       |
| $t_{XBH}$                                                | AUXBCLK Delay High          |     | max        | ns         | From MCLK Rising                       |
| -ADII                                                    | Tierizezh zenaj riign       |     | 111411     | 110        | $256 \times f_S$                       |
|                                                          |                             |     |            |            | $512 \times f_S$                       |
|                                                          |                             |     |            |            | $768 \times f_S$                       |
| <b>+</b>                                                 | AUXBCLK Delay Low           |     | may        | no         | From MCLK Rising                       |
| $t_{XBL}$                                                | ACABCLE Delay Low           |     | max        | ns         |                                        |
|                                                          |                             |     |            |            | $256 \times f_S$                       |
|                                                          |                             |     |            |            | $512 \times f_S$                       |
|                                                          | I DOLK D. I                 |     |            |            | $768 \times f_S$                       |
| $t_{ALS}$                                                | LRCLK Delay                 |     | max        | ns         | From ABCLK Falling                     |
| $t_{\mathrm{XLS}}$                                       | AUXLRCLK Delay              |     | max        | ns         | From ABCLK Falling                     |
| $t_{ABDD}$                                               | ASDATA Delay                |     | max        | ns         | From ABCLK Falling                     |
| $t_{ALRDD}$                                              | ASDATA Delay                |     | max        | ns         | From ALRCLK Changing                   |
|                                                          |                             |     |            |            | (Left-Justified)                       |
| $t_{DDS}$                                                | AAUXDATA Setup              | min |            | ns         | To AUXBCLK Rising                      |
| DDS .                                                    | AAUXDATA Hold               | min |            | ns         | From AUXBCLK Rising                    |
| t <sub>DDH</sub>                                         |                             | min |            | ns         | To DBCLK Rising                        |
|                                                          | DSDATA Setup                |     |            |            |                                        |
| $t_{ m DDH}$ $t_{ m DDS}$                                | DSDATA Setup<br>DSDATA Hold | min |            | ns         | From DBCLK Rising                      |
| $t_{\mathrm{DDH}}$ $t_{\mathrm{DDS}}$ $t_{\mathrm{DDH}}$ | -                           |     | max        | ns<br>ns   | From DBCLK Rising From AUXBCLK Falling |
| t <sub>DDH</sub><br>t <sub>DDS</sub>                     | DSDATA Hold                 |     | max<br>max |            |                                        |

-4- REV. PrC

## **AD1836**

### TIMING (continued)

| Parameter     |                    | Min | Max | Unit | Comments               |
|---------------|--------------------|-----|-----|------|------------------------|
| TDM, PACKE    | ED AUX, SLAVE MODE |     |     |      |                        |
| $t_{ABH}$     | ABCLK High         | min |     | ns   |                        |
| $t_{ m ABL}$  | ABCLK Low          | min |     | ns   |                        |
| $t_{ABP}$     | ABCLK Period       | min |     | ns   |                        |
| $f_{AB}$      | ABCLK Freq         |     | max | ns   |                        |
| $t_{ALS}$     | LRCLK Setup        | min |     | ns   | To ABCLK Rising        |
| $t_{ALH}$     | LRCLK Hold         | min |     | ns   | To ABCLK Rising        |
| $t_{ m ABDD}$ | ASDATA Delay       | max |     | ns   | From ABCLK Falling     |
| $t_{ALRDD}$   | ASDATA Delay       |     | max | ns   | From ALRCLK Changing   |
|               |                    |     |     |      | (Left-Justified)       |
| $t_{AXDS}$    | AAUXDATA Setup     | min |     | ns   | To AUXBCLK Rising      |
| $t_{AXDH}$    | AAUXDATA Hold      | min |     | ns   | From AUXBCLK Rising    |
| $t_{ m DDS}$  | DSDATA Setup       | min |     | ns   | To DBCLK Rising        |
| $t_{ m DDH}$  | DSDATA Hold        | min |     | ns   | From DBCLK Rising      |
| $t_{DXDD}$    | DAUXDATA Delay     | max |     | ns   | From AUXBCLK Falling   |
| $t_{ m DXDD}$ | DAUXDATA Delay     | max |     | ns   | From AUXLRCLK Changing |
|               |                    |     |     |      | (Left-Justified)       |

### **POWER SUPPLIES**

| Parameter                                      | Min | Typ | Max | Unit |
|------------------------------------------------|-----|-----|-----|------|
| Supplies                                       |     |     |     |      |
| Voltage, Analog and Digital                    | 4.5 | 5   | 5.5 | V    |
| Analog Current                                 |     | 108 |     | mA   |
| Analog Current, Power-Down                     |     | 47  |     | mA   |
| Digital Current                                |     | 78  |     | mA   |
| Digital Current, Power-Down                    |     | 1.5 |     | mA   |
| Dissipation                                    |     |     |     |      |
| Operation, Both Supplies                       |     | 930 |     | mW   |
| Operation, Analog Supply                       |     | 540 |     | mW   |
| Operation, Digital Supply                      |     | 390 |     | mW   |
| Power-Down, Both Supplies                      |     | 243 |     | mW   |
| Power Supply Rejection Ratio                   |     |     |     |      |
| 1 kHz 300 mV p-p Signal at Analog Supply Pins  |     | -60 |     | dB   |
| 20 kHz 300 mV p-p Signal at Analog Supply Pins |     | -50 |     | dB   |
| · · · · · · · · · · · · · · · · ·              | 1   |     |     | 1    |

### TEMPERATURE RANGE

| Parameter                 | Min | Тур | Max  | Unit |
|---------------------------|-----|-----|------|------|
| Specifications Guaranteed |     | 25  |      | °C   |
| Functionality Guaranteed  | -40 |     | +85  | °C   |
| Storage                   | -65 |     | +150 | °C   |

Specifications subject to change without notice.

REV. PrC -5-

#### **ABSOLUTE MAXIMUM RATINGS\***

| Parameter             | Min       | Max              | Unit |
|-----------------------|-----------|------------------|------|
| Power Supplies        |           |                  |      |
| Analog (AVDD)         | -0.3      | 6.0              | V    |
| Digital (DVDD)        | -0.3      | 6.0              | V    |
| Input Current         |           | $\pm 20$         | mA   |
| (Except Supply Pins)  |           |                  |      |
| Analog Input Voltage  | -0.3      | AVDD + 0.3       | V    |
| (Signal Pins)         |           |                  |      |
| Digital Input Voltage | -0.3      | DVDD + 0.3       | V    |
| (Signal Pins)         |           |                  |      |
| Ambient Temperature   | -40       | +85              | °C   |
| (Operating)           |           |                  |      |
| ESD Tolerance         | 1         |                  | kV   |
| (Human Body Model, Mo | ethod 301 | 15.2, MIL-STD-88 | 83B) |

<sup>\*</sup>Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### 52-Lead MQFP ABCLK DSDATA3 DSDATA2 ASDATA1 ODVDD MCLK ASDATA2 39 DGND DVDD 1 PIN 1 CDATA 2 38 DSDATA1 37 DBCLK PD/RST 3 OUTLP3 36 DLRCLK OUTLN3 35 OUTRP3 34 OUTRN3 OUTLP2 AD1836 OUTLN2 33 OUTRP2 TOP VIEW (Not to Scale) OUTLP1 32 OUTRN2 31 OUTRP1 OUTLN1 AVDD 10 30 OUTRN1 AGND 29 AGND 28 AGND FILTD FILTR 13 27 CAPR2 14 15 16 17 18 19 20 21 22 23 24 25 26 ADC1INLP ADC1INLN ADC1INRP ADC1INRN ADC2INL1 CAPL2 ADC2INL2

PIN CONFIGURATION

#### ORDERING INFORMATION

| Model    | Temperature  | Package      | Package |
|----------|--------------|--------------|---------|
|          | Range        | Description  | Option  |
| AD1836AS | −40 to +85°C | 52-Lead MQFP | S-52    |

### **CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD1836 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



-6- REV. PrC

AD1836

### PIN FUNCTION DESCRIPTIONS

| PIN<br>No.     | Mnemonic                   | In/Out | Description                                                                                           |
|----------------|----------------------------|--------|-------------------------------------------------------------------------------------------------------|
| 1, 40          | DVDD                       | I      | Digital Power Supply. Connect to digital 5 V supply.                                                  |
| 2              | CDATA                      | Ī      | Serial Control Input                                                                                  |
| 3              | PD/RST                     | Ī      | Power-Down Reset                                                                                      |
| 4              | OUTLP3                     | 0      | DAC 3 (Left) Positive Output                                                                          |
| 5              | OUTLN3                     | o      | DAC 3 (Left) Negative Output                                                                          |
| 6              | OUTLP2                     | Ö      | DAC 2 (Left) Positive Output                                                                          |
| 7              | OUTLN2                     | Ö      | DAC 2 (Left) Negative Output                                                                          |
| 8              | OUTLP1                     | o      | DAC 1 (Left) Positive Output                                                                          |
| 9              | OUTLN1                     | Ö      | DAC 1 (Left) Negative Output                                                                          |
| 10, 15         | AVDD                       | I      | Analog Power Supply. Connect to analog 5 V.                                                           |
| 11, 14, 28, 29 | AGND                       | Ī      | Analog Ground                                                                                         |
| 12             | FILTD                      | Ī      | Filter Capacitor Connection. Recommend 10 µF//100 nF.                                                 |
| 13             | FILTR                      | Ī      | Voltage Reference Filter Capacitor Connection. Recommend 10 µF//100 nF.                               |
| 16             | ADC1INLP                   | I      | ADC1 Left Positive Input                                                                              |
| 17             | ADC1INLN                   | I      | ADC1 Left Negative Input                                                                              |
| 18             | ADC1INRP                   | I      | ADC1 Right Positive Input                                                                             |
| 19             | ADC1INRN                   | I      | ADC1 Right Negative Input                                                                             |
| 20             | ADC11NKN<br>ADC2INL+/CAPL2 | I      | ADC2 Left Positive Input (Direct Mode)/ADC2 Left Decoupling Cap                                       |
|                |                            |        | (MUX/PGA and PGA Differential Mode)                                                                   |
| 21             | ADC2INL-/CAPL1             | I      | ADC2 Left Negative Input (Direct Mode)/ADC2 Left Decoupling Cap (MUX/PGA and PGA Differential Mode)   |
| 22             | ADC2INL1                   | I      | ADC2 Left Input 2 (MUX/PGA Mode)/Left Positive Input (PGA Differential Mode)                          |
| 23             | ADC2INL2                   | I      | ADC2 Left Input 1 (MUX/PGA Mode)/Left Negative Input (PGA Differential Mode)                          |
| 24             | ADC2INR2                   | I      | ADC2 Right Input 1 (MUX/PGA Mode)/Right Negative Input (PGA Differential Mode)                        |
| 25             | ADC2INR1                   | I      | ADC2 Right Input 2 (MUX/PGA Mode)/Right Positive Input (PGA Differential Mode)                        |
| 26             | ADC2INR-/CAPR1             | I      | ADC2 Right Negative Input (Direct Mode)/ADC2 Right Decoupling Cap (MUX/PGA and PGA Differential Mode) |
| 27             | ADC2INR+/CAPR2             | I      | ADC2 Right Positive Input (Direct Mode)/ADC2 Right Decoupling Cap (MUX/PGA and PGA Differential Mode) |
| 30             | OUTRN1                     | 0      | DAC 1 (Right) Negative Output                                                                         |
| 31             | OUTRP1                     | 0      | DAC 1 (Right) Positive Output                                                                         |
| 32             | OUTRN2                     | 0      | DAC 2 (Right) Negative Output                                                                         |
| 33             | OUTRP2                     | О      | DAC 2 (Right) Positive Output                                                                         |
| 34             | OUTRN3                     | 0      | DAC 3 (Right) Negative Output                                                                         |
| 35             | OUTRP3                     | О      | DAC 3 (Right) Positive Output                                                                         |
| 36             | DLRCLK                     | I/O    | LR Clock for DACs                                                                                     |
| 37             | DBCLK                      | I/O    | Bit Clock for DACs                                                                                    |
| 38             | DSDATA1                    | I      | DAC Input #1 (Input to DAC1 and DAC2)                                                                 |
| 39, 52         | DGND                       | I      | Digital Ground                                                                                        |
| 41             | DSDATA2                    | I      | DAC Input #2 (Input to DAC3 and DAC4)                                                                 |
| 42             | DSDATA3                    | I      | DAC Input #3 (Input to DAC5 and DAC6)                                                                 |
| 43             | ABCLK                      | 0      | Bit Clock for ADCs                                                                                    |
| 44             | ALRCLK                     | o      | LR Clock for ADCs                                                                                     |
| 45             | MCLK                       | I      | Master Clock Input                                                                                    |
| 46             | ODVDD                      | Ī      | Digital Output Driver Power Supply                                                                    |
| 47             | ASDATA1                    | 0      | ADC Serial Data Output #1                                                                             |
| 48             | ASDATA2                    | o      | ADC Serial Data Output #2                                                                             |
| 49             | COUT                       | o      | Output for Control Data                                                                               |
| 50             | CLATCH                     | I      | Latch Input for Control Data                                                                          |
| 51             | CCLK                       | Ī      | Control Clock Input for Control Data                                                                  |
| 52             | DGND                       | Ī      | Digital Ground                                                                                        |

REV. PrC -7-



Figure 1.

# FUNCTIONAL OVERVIEW ADCs

There are four ADC channels in the AD1836, configured as two independent stereo pairs. One stereo pair is the primary ADC and has fully differential inputs. The second pair can be programmed to operate in one of three possible input modes (programmed via SPI ADC Control Register 3). The ADC section may also operate at a sample rate of 96 kHz, with only the two primary channels active. The ADCs include an on-board digital decimation filter with 120 dB stopband attenuation and linear phase response, operating at an oversampling ratio of 128 (for 4-channel 48 kHz operation) or 64 (for two-channel 96 kHz operation).

The primary ADC pair should be driven from a differential signal source for best performance. The input pins of the primary ADC connect directly to internal switched capacitors. To isolate the external driving op amp from the "glitches" caused by the internal switched-capacitors, each input pin should be isolated by using a series-connected external  $100~\Omega$  resistor together with a 1 nF capacitor connected from each input to ground. This capacitor must be of high quality; for example, ceramic NPO or polypropylene film.

The secondary input pair can be operated in one of the following three modes:

- 1. Direct differential inputs (driven the same as the primary ADC inputs described above).
- 2. PGA mode with differential inputs (Figure 13). In this mode, the PGA amplifier can be programmed using the SPI port to give an input gain of 0 to 12 dB in 3 dB steps. External capacitors are used after the PGA to supply filtering for the switched-capacitor inputs.
- 3. Single-ended MUX/PGA mode. In this mode, two single-ended stereo inputs are provided that can be selected using the SPI port. Input gain can be programmed from 0 dB to 12 dB in steps of 3 dB External capacitors are used to supply filtering for the switched-capacitor inputs.

ADC peak level information for each ADC may be read from the SPI port through Registers 12 through 15. The data is supplied as a 10-bit word with a maximum range of 0 dB to -60 dB and a resolution of 1 dB. The registers will hold peak information until read; after reading, the registers are reset so that new peak information can be acquired. Refer to the register description for details of the format.

The voltage at the  $V_{REF}$  pin, FILTR (~2.25 V) can be used to bias external op amps used to buffer the input signals. This source can be connected directly to op amp inputs but should be buffered if it is required to drive resistive networks.

#### DACs

The AD1836 has six DAC channels arranged as three independent stereo pairs, with six fully differential analog outputs for improved noise and distortion performance. Each channel has its own independently programmable attenuator, adjustable in 1024 linear steps. Digital inputs are supplied through three serial data input pins (one for each stereo pair) and a common frame (DLRCLK) and bit (DBLCK) clock. Alternatively, one of the "packed data" modes may be used to access all six channels on a single TDM data pin.

Each set of differential output pins sits at a dc level of  $V_{REF}$ , and swings  $\pm 1.4~V$  for a 0 dB digital input signal. A single op amp third-order external low-pass filter is recommended to remove high-frequency noise present on the output pins, as well as to provide differential-to-single-ended conversion. A recommended circuit is shown in Figure 2. Note that the use of op amps with low slew rate or low bandwidth may cause high-frequency noise and tones to fold down into the audio band; care should be exercised in selecting these components.

The FILTD pin should be connected to an external grounded capacitor. This pin is used to reduce the noise of the internal DAC bias circuitry, thereby reducing the DAC output noise. In some cases this capacitor may be eliminated with little effect on performance. The voltage at the  $V_{REF}$  pin, FILTR (~2.25 V) can be used to bias external op amps used to buffer the output signals.

-8- REV. PrC



Figure 2. Format of SPI Signal

#### **Clock Signals**

The master clock frequency can be selected for 256, 512, or 768 times the sample rate. The default at power-up is 256 f<sub>S</sub>. For operation at 96 kHz, the master clock frequency should stay at the same absolute frequency. For example, if the AD1836 is programmed in  $256 \times f_S$  mode and operated in the normal 48 kHz 4-channel mode, the frequency of the master-clock would be  $256 \times 48$  kHz = 12.288 MHz. If the AD1836 is then switched to 96 kHz operation (via writing to the SPI port), the frequency of the master-clock should remain at 12.288 MHz (which is now  $128 \times f_S$ ).

The internal clock used in the AD1836 is  $512 \times f_S$  (48 kHz mode) or  $512 \times f_S$  (96 kHz mode). Clock doublers are used to generate this internal master-clock from the external clocks. Since clock-doublers have a limited range of operation, it is recommended that the part be operated in  $512 \times f_S$  mode if the desired sampling rates are not at all close to the common audio sampling rates for which the part was designed.

To maintain the highest performance possible, it is recommended that the clock jitter of the master clock signal be limited to less than 300 ps rms, measured using the edge-to-edge technique. Even at these levels, extra noise or tones may appear in the DAC outputs if the jitter spectrum contains large spectral peaks. It is highly recommended that the master clock be generated by an independent crystal oscillator. In addition, it is especially important that the clock signal should not be passed through an FPGA or other large digital chip before being applied to the AD1836. In most cases this will induce clock jitter due to the fact that the clock signal is sharing common power and ground connections with other unrelated digital output signals.

The six DAC channels use a common serial bit clock to clock in the serial data and a common left-right framing clock. The four ADC channels output a common serial bit clock and a left-right framing clock. The clock signals are all synchronous with the sample rate.

### **RESET and Power-Down**

RESET will power down the chip and set the control registers to their default settings. After reset is deasserted, an initialization routine will run inside the AD1836 to clear all memories to zero. This initialization lasts for approximately 20 LRCLK intervals. During this time it is recommended that no SPI writes occur.

#### **Serial Control Port**

The AD1836 has an SPI-compatible control port to permit programming the internal control registers for the ADCs and

DACs and for reading the ADC signal level from the internal peak detectors. The DAC output levels may be independently programmed by means of an internal digital attenuator adjustable in 1024 linear steps.

The SPI control port is a 4-wire serial control port. The format is similar to the Motorola SPI format except the input data word is 16-bits wide. Max serial bit clock frequency is 8 MHz and may be completely asynchronous to the sample rate of the ADCs and DACs. The following figure shows the format of the SPI signal. Note that the CCLK should be run continuously and not stop between SPI transactions.

### Power Supply and Voltage Reference

The AD1836 is designed for 5 V supplies. Separate power supply pins are provided for the analog and digital sections. These pins should be bypassed with 100 nF ceramic chip capacitors, as close to the pins as possible, to minimize noise pickup. A bulk aluminum electrolytic capacitor of at least 22  $\mu F$  should also be provided on the same PC board as the codec. For critical applications, improved performance will be obtained with separate supplies for the analog and digital sections. If this is not possible, it is recommended that the analog and digital supplies be isolated by means of two ferrite beads in series with the bypass capacitor of each supply. It is important that the analog supply be as clean as possible.

The internal voltage reference is brought out on Pin 13 (FILTR) and should be bypassed as close as possible to the chip, with a parallel combination of 10  $\mu F$  and 100 nF. The reference voltage may be used to bias external op amps to the common-mode voltage of the analog input and output signal pins. The current drawn from the  $V_{REF}$  pin should be limited to less than 50  $\mu A$ .

#### Serial Data Ports—Data Format

The ADC serial data output mode defaults to the popular I<sup>2</sup>S format, where the data is delayed by 1 BCLK interval from the edge of the LRCLK. By changing Bits 8 and 9 in ADC Control Register 2, the serial mode can be changed to Right-Justified (RJ), Left-Justified DSP (DSP) or Left-Justified (LJ). In the RJ mode, it is necessary to set Bits 6 and 7 to define the width of the data word.

The DAC serial data input mode defaults to I<sup>2</sup>S. By changing Bits 5, 6, and 7 in DAC Control Register 1, the mode can be changed to RJ, DSP, LJ, Packed Mode 1 or Packed Mode 2.

REV. PrC –9–

### AD1836

The word width defaults to 24 bits but can be changed by reprogramming Bits 3 and 4 in DAC Control Register 1. The packed modes accept six channels of data at the DSDATA1 input pin which is independently routed to each of the six internal DACs.

A special "auxiliary mode" is provided to allow two external stereo ADCs and one external stereo DAC to be interfaced to the AD1836 to provide 8-in/8-out operation. In addition, this mode supports glueless interface to a single SHARC DSP serial port, allowing a SHARC DSP to access all eight channels of analog I/O. In this special mode, many pins are redefined; see Table I for a list of redefined pins. Two versions of this mode are available. In the "master" mode, the AD1836 provides the

LRCLK and BCLK signals, and the external ADCs operate in slave mode. In the "slave" mode, the external ADCs provide the LRCLK and BCLK signals (which must be divided down properly from the external master clock), and the AD1836 will sync to these external clocks. See Figures 8 through 10 for details of this mode. Figure 11 shows the internal signal-flow diagram of the auxiliary mode.

The following figures show the serial mode formats.



Figure 3. Stereo Serial Modes

-10- REV. PrC



Figure 4. ADC Packed Mode 128



Figure 5. ADC Packed Mode 256



Figure 6. DAC Packed Mode 128



Figure 7. DAC Packed Mode 256

REV. PrC -11-



Figure 8. AUX-Mode Timing

-12- REV. PrC



Figure 9. AUX-Mode Connection to SHARC (Master Mode)



Figure 10. AUX-Mode Connection to SHARC (Slave Mode)

REV. PrC -13-

### AD1836

Table I. Pin Function Changes in AUX-Mode

| Pin Name (I <sup>2</sup> S/AUX-Mode) | I <sup>2</sup> S-Mode                    | AUX-Mode                                       |
|--------------------------------------|------------------------------------------|------------------------------------------------|
| ASDATA1(O)                           | I <sup>2</sup> S Data Out, Internal ADC1 | TDM Data Out, to SHARC                         |
| ASDATA2(O)/DAUXDATA(O)               | I <sup>2</sup> S Data Out, Internal ADC2 | AUX–I <sup>2</sup> S-Data Out (to Ext. DAC)    |
| DSDATA1(I)                           | I <sup>2</sup> S Data In, Internal DAC1  | TDM Data In, from SHARC                        |
| DSDATA2(I)/AAUXDATA(I)               | I <sup>2</sup> S Data In, Internal DAC2  | AUX–I <sup>2</sup> S-Data in 1 (from Ext. ADC) |
| DSDATA3(I)/AAUXDATA2(I)              | I <sup>2</sup> S Data in Internal DAC3   | AUX–I <sup>2</sup> S-Data in 2 (from Ext. ADC) |
| ALRCLK(O)                            | LRCLK for Internal ADC1, 2               | TDM Frame Sync Out, to SHARC                   |
| ABCLK(O)                             | BCLK for Internal ADC1, 2                | TDM BCLK Out, to SHARC                         |
| DLRCLK(I)/AUXLRCLK(I/O)              | LRCLK In/Out Internal DACs               | AUX LRCLK IN/OUT, Driven by Ext. IRCLK         |
|                                      |                                          | from ADC (in Slave Mode). In Master Mode,      |
|                                      |                                          | Driven by Internal MCLK/512.                   |
| DBCLK(I)/AUXBCLK(I/O)                | BCLK In/Out Internal DACs                | AUX BCLK IN/OUT, Drive by Ext. BCLK            |
|                                      |                                          | from ADC (in Slave Mode). In Master Mode,      |
|                                      |                                          | Driven by Internal MCLK/8.                     |



Figure 11. Extended TDM Mode Internal Flow Diagram

-14- REV. PrC

#### **SPI CONTROL REGISTERS**

Note: All control registers default to zero at power-up.

### **Serial SPI Word Format**

| Register Address | Read/Write            | Reserved | Data Field |
|------------------|-----------------------|----------|------------|
| 1512             | 11                    | 10       | 90         |
| 4 Bits           | 1 = Read<br>0 = Write | 0        | 10 Bits    |

### **Register Addresses and Functions**

|        | Register | r Address |        | RD/WR  | RSVD   | Function                       |
|--------|----------|-----------|--------|--------|--------|--------------------------------|
| Bit 15 | Bit 14   | Bit 13    | Bit 12 | Bit 11 | Bit 10 | (Bits 9:0)                     |
| 0      | 0        | 0         | 0      | 0      | 0      | DAC Control 1                  |
| 0      | 0        | 0         | 1      | 0      | 0      | DAC Control 2                  |
| 0      | 0        | 1         | 0      | 0      | 0      | DAC Volume 0                   |
| 0      | 0        | 1         | 1      | 0      | 0      | DAC Volume 1                   |
| 0      | 1        | 0         | 0      | 0      | 0      | DAC Volume 2                   |
| 0      | 1        | 0         | 1      | 0      | 0      | DAC Volume 3                   |
| 0      | 1        | 1         | 0      | 0      | 0      | DAC Volume 4                   |
| 0      | 1        | 1         | 1      | 0      | 0      | DAC Volume 5                   |
| 1      | 0        | 0         | 0      | 0      | 0      | ADC 0 – Peak Level (Read Only) |
| 1      | 0        | 0         | 1      | 0      | 0      | ADC 1 – Peak Level (Read Only) |
| 1      | 0        | 1         | 0      | 0      | 0      | ADC 2 – Peak Level (Read Only) |
| 1      | 0        | 1         | 1      | 0      | 0      | ADC 3 – Peak Level (Read Only) |
| 1      | 1        | 0         | 0      | 0      | 0      | ADC Control 1                  |
| 1      | 1        | 0         | 1      | 0      | 0      | ADC Control 2                  |
| 1      | 1        | 1         | 0      | 0      | 0      | ADC Control 3                  |
| 1      | 1        | 1         | 1      | 0      | 0      | Reserved                       |

### **DAC Control Register 1**

|                |       |      | Function                                                     |                                                                                                                                               |                                                               |                     |                                      |          |  |  |  |
|----------------|-------|------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------|--------------------------------------|----------|--|--|--|
| Address        | RD/WR | RSVD | De-Emphasis                                                  | Serial Mode                                                                                                                                   | Data Word<br>Width                                            | Power-Down<br>Reset | Interpolator<br>Mode                 | Reserved |  |  |  |
| 15, 14, 13, 12 | 11    | 10   | 9, 8                                                         | 7, 6, 5                                                                                                                                       | 4, 3                                                          | 2                   | 1                                    | 0        |  |  |  |
| 0000           | 0     | 0    | 00 = None<br>01 = 44.1 kHz<br>10 = 32.0 kHz<br>11 = 48.0 kHz | 000 = I <sup>2</sup> S<br>001 = RJ<br>010 = DSP<br>011 = LJ<br>100 = Pack Mode 256<br>101 = Pack Mode 128<br>110 = Reserved<br>111 = Reserved | 00 = 24-Bits<br>01 = 20 Bits<br>10 = 16 Bits<br>11 = Reserved |                     | 0 = 8 × (48 kHz)<br>1 = 4 × (96 kHz) | 0        |  |  |  |

NOTES

Packed Mode: Four channels are "packed" into DSDATA1 serial input. Packed Mode 128: Refer Figure 6.

Packed Mode 256: Refer to Figure 7.

REV. PrC -15-

### AD1836

### **DAC Control Register 2**

|                |       |                | Function            |                     |                     |                     |                     |                     |
|----------------|-------|----------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| Address        | RD/WR | Reserved       |                     |                     | Mute 1              | DAC                 |                     |                     |
| 15, 14, 13, 12 | 11    | 10, 9, 8, 7, 6 | 5                   | 4                   | 3                   | 2                   | 1                   | 0                   |
| 0001           | 0     | 00000          | 0 = On<br>1 = Mute5 | 0 = On<br>1 = Mute4 | 0 = On<br>1 = Mute3 | 0 = On<br>1 = Mute2 | 0 = On<br>1 = Mute1 | 0 = On<br>1 = Mute0 |

### **DAC Volume Registers**

|                                                                                        |       |          | Function                       |
|----------------------------------------------------------------------------------------|-------|----------|--------------------------------|
| Address                                                                                | RD/WR | Reserved | Volume                         |
| 15, 14, 13, 12                                                                         | 11    | 10       | 9:0                            |
| 0010: DAC 0<br>0011: DAC 1<br>0100: DAC 2<br>0101: DAC 3<br>0110: DAC 4<br>0111: DAC 5 | 0     | 0        | 0 to 1023 in 1024 Linear Steps |

### **ADC Control Register 1**

|                |       |       | Function                |                          |                          |                                                                                                                  |                                                                                                                  |  |  |
|----------------|-------|-------|-------------------------|--------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| Address        | RD/WR | RSVD  | Filter                  | Power-Down               | Sample Rate              | Left Gain                                                                                                        | Right Gain                                                                                                       |  |  |
| 15, 14, 13, 12 | 11    | 9, 10 | 8                       | 7                        | 6                        | 5, 4, 3                                                                                                          | 2, 1, 0                                                                                                          |  |  |
| 1100           | 0     | 00    | 0 = DC<br>1 = High-Pass | 0 = Normal<br>1 = PWRDWN | 0 = 48 kHz<br>1 = 96 kHz | 000 = 0 dB<br>001 = 3 dB<br>010 = 6 dB<br>011 = 9 dB<br>100 = 12 dB<br>101 = Rsrvd<br>110 = Rsrvd<br>111 = Rsrvd | 000 = 0 dB<br>001 = 3 dB<br>010 = 6 dB<br>011 = 9 dB<br>100 = 12 dB<br>101 = Rsrvd<br>110 = Rsrvd<br>111 = Rsrvd |  |  |

NOTE

High-Pass Filter: 3 Hz High-Pass Filter.

### **ADC Control Register 2**

|                |       |      | Master/Slave            | SOUT                                                                                                                  | Word                                                         | ADC Mute  |                     |                               |                               |
|----------------|-------|------|-------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------|---------------------|-------------------------------|-------------------------------|
| Address        | RD/WR | RSVD | AUX Mode                | Mode                                                                                                                  | Width                                                        | Right     | Left                | Right                         | Left                          |
| 15, 14, 13, 12 | 11    | 10   | 9                       | 8, 7, 6                                                                                                               | 5, 4                                                         | 3         | 2                   | 1                             | 0                             |
| 1101           | 0     | 0    | 0 = Slave<br>1 = Master | 000 = I <sup>2</sup> S<br>001 = RJ<br>010 = DSP<br>011 = LJ<br>100 Packed 256<br>101 Packed 128<br>110 Packed<br>AUX* | 00 = 24 Bits<br>01 = 20 Bits<br>10 = 16 Bits<br>11 = Invalid | 1 = Mute3 | 0 = On<br>1 = Mute2 | W/Gain<br>0 = On<br>1 = Mute1 | W/Gain<br>0 = On<br>1 = Mute( |

NOTES

\*Note that Packed AUX mode affects the entire chip, including the DAC serial mode.

Packed Mode: Four channels are packed into ASDATA1 serial output.

Packed Mode 128: Refer Figure 4. Packed Mode 256: Refer to Figure 5.

Packed AUX: Refer to Figures 8 to 11.

-16- REV. PrC

### **ADC Control Register 3**

|                |       |          |                                                                         | Function                                     |                                                                               |                                                                |                           |                               |                            |
|----------------|-------|----------|-------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------|-------------------------------|----------------------------|
| Address        | RD/WR | Reserved | Clock<br>Mode                                                           | Left Diff. I/P Select                        | Right Diff. I/P Select                                                        | Left<br>MUX/PGA<br>Enable                                      | Left<br>MUX<br>I/P Select | Right<br>MUX/PGA<br>Enable    | Right<br>MUX<br>I/P Select |
| 15, 14, 13, 12 | 11    | 10, 9, 8 | 7, 6                                                                    | 5                                            | 4                                                                             | 3                                                              | 2                         | 1                             | 0                          |
| 1110           | 0     | 000      | $00 = 256 \times f_S$<br>$01 = 512 \times f_S$<br>$10 = 768 \times f_S$ | 0 = Differential<br>PGA Mode.<br>1 = PGA/MUX | 0 = Differential<br>PGA Mode.<br>1 = PGA/MUX<br>Mode (Single-<br>Ended Input) | 0 = Direct<br>1 = MUX/<br>PGA<br>Mode (Single-<br>Ended Input) | 0 = I/P 0<br>1 = I/P 1    | 0 = Direct<br>1 = MUX/<br>PGA | 0 = I/P 0<br>1 = I/P 1     |

<sup>\*</sup>When changing clock doubler bypass mode, other SPI bits that are written during the same SPI transaction may be lost. It is therefore recommended that a separate transaction be used for setting CLKDBL Bypass Mode.

### **ADC Peak Level Data Registers**

|                                                          |       |      | Peak Level Data (10 Bits)                                                           |                                |
|----------------------------------------------------------|-------|------|-------------------------------------------------------------------------------------|--------------------------------|
| Address                                                  | RD/WR | RSVD | 6-Data Bits                                                                         | 4-Fixed Bits                   |
| 15, 14, 13, 12                                           | 11    | 10   | 94                                                                                  | 30                             |
| 1000 = ADC0<br>1001 = ADC1<br>1010 = ADC2<br>1011 = ADC3 | 1     | 0    | 000000 = 0.0 dBFS<br>000001 = -1.0 dBFS<br>000010 = -2.0 dBFS<br>000011 = -3.0 dBFS | The four LSBs are always zero. |



Figure 12. Single-Ended MUX/PGA Mode



NOTE ADC2 DIFFERENTIAL PGA INPUT MODE – LEFT CHANNEL ONLY SHOWN CONTROL REGISTER 3 CONTENTS: 6 LSBS: 00 1010

Figure 13. Differential Mode

REV. PrC -17-

# 52-Lead MQFP (S-52)



-18- REV. PrC