

# High Speed, Low Noise Video Op Amp

AD829

**FEATURES** 

**High Speed** 

120 MHz Bandwidth, Gain = -1

230 V/µs Slew Rate

90 ns Settling Time to 0.1%

**Ideal for Video Applications** 

0.02% Differential Gain

0.04° Differential Phase

**Low Noise** 

1.7 nV/√Hz Input Voltage Noise

1.5 pA/√Hz Input Current Noise

**Excellent DC Precision** 

1 mV Max Input Offset Voltage (Over Temp)

0.3 mV/°C Input Offset Drift

Flexible Operation

Specified for ±5 V to ±15 V Operation

 $\pm 3$  V Output Swing into a 150  $\Omega$  Load

**External Compensation for Gains 1 to 20** 

5 mA Supply Current

Available in Tape and Reel in Accordance with

**EIA-481A Standard** 

### **GENERAL DESCRIPTION**

The AD829 is a low noise (1.7 nV/NHz), high speed op amp with custom compensation that provides the user with gains of  $\pm 1$  to  $\pm 20$  while maintaining a bandwidth greater than 50 MHz. The AD829's  $0.04^\circ$  differential phase and 0.02% differential gain performance at 3.58 MHz and 4.43 MHz, driving reverse-terminated 50  $\Omega$  or 75  $\Omega$  cables, makes it ideally suited for professional video applications. The AD829 achieves its 230 V/µs uncompensated slew rate and 750 MHz gain bandwidth while requiring only 5 mA of current from power supplies.

The AD829's external compensation pin gives it exceptional versatility. For example, compensation can be selected to optimize the bandwidth for a given load and power supply voltage. As a gain-of-two line driver, the –3 dB bandwidth can be increased to 95 MHz at the expense of 1 dB of peaking. The AD829's output can also be clamped at its external compensation pin.

The AD829 exhibits excellent dc performance. It offers a minimum open-loop gain of 30 V/mV into loads as low as 500  $\Omega$ , low input voltage noise of 1.7 nV/ $\sqrt{\text{Hz}}$ , and a low input offset voltage of 1 mV maximum. Common-mode rejection and power supply rejection ratios are both 120 dB.

This op amp is also useful in multichannel, high speed data conversion where its fast (90 ns to 0.1%) settling time is important. In such applications, the AD829 serves as an input buffer for 8-bit to-10-bit A/D converters and as an output I/V converter for high speed DACs.

#### REV. F

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

#### CONNECTION DIAGRAMS

8-Lead

PDIP(N), CERDIP (Q), AND SOIC (R) PACKAGES



#### 20-LEAD LCC PINOUT



Operating as a traditional voltage feedback amplifier, the AD829 provides many of the advantages a transimpedance amplifier offers. A bandwidth greater than 50 MHz can be maintained for a range of gains through the replacement of the external compensation capacitor. The AD829 and the transimpedance amplifier are both unity gain stable and provide similar voltage noise performance  $(1.7 \text{ nV/$\sqrt{$Hz}$})$ ; however, the current noise of the AD829  $(1.5 \text{ pA/$\sqrt{$Hz}$})$  is less than 10% of the noise of transimpedance amps. The inputs of the AD829 are symmetrical.

### PRODUCT HIGHLIGHTS

- 1. Input voltage noise of 2 nV/√Hz, current noise of 1.5 pA/√Hz, and 50 MHz bandwidth, for gains of 1 to 20, make the AD829 an ideal preamp.
- 2. Differential phase error of  $0.04^{\circ}$  and a 0.02% differential gain error, at the 3.58 MHz NTSC and 4.43 MHz PAL and SECAM color subcarrier frequencies, make the op amp an outstanding video performer for driving reverse-terminated 50  $\Omega$  and 75  $\Omega$  cables to  $\pm 1$  V (at their terminated end).
- 3. The AD829 can drive heavy capacitive loads.
- 4. Performance is fully specified for operation from ±5 V to ±15 V supplies.
- 5. The AD829 is available in plastic, CERDIP, and small outline packages. Chips and MIL-STD-883B parts are also available. The SOIC-8 package is available for the extended temperature range of -40°C to +125°C.

# AD829—SPECIFICATIONS (@ $T_A=25^{\circ}\text{C}$ and $V_S=\pm15$ V dc, unless otherwise noted.)

| Model                                                                                                                               | Conditions                                                                                                                                                                  | $V_{S}$                                               | Min                    | AD829J<br>Typ                           | R<br>Max | Min              | AD829A<br>Typ                           | AR<br>Max |                        | D829A<br>Typ                            | Q/S<br>Max | Unit                                    |
|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------|-----------------------------------------|----------|------------------|-----------------------------------------|-----------|------------------------|-----------------------------------------|------------|-----------------------------------------|
| INPUT OFFSET VOLTAGE                                                                                                                |                                                                                                                                                                             | ±5 V, ±15 V                                           |                        | 0.2                                     | 1        |                  | 0.2                                     | 1         |                        | 0.1                                     | 0.5        | mV                                      |
| Offset Voltage Drift                                                                                                                | $T_{MIN}$ to $T_{MAX}$                                                                                                                                                      | ±5 V, ±15 V                                           |                        | 0.3                                     | 1        |                  | 0.3                                     | 1         |                        | 0.3                                     | 0.5        | mV<br>μV/°C                             |
| INPUT BIAS CURRENT                                                                                                                  | $T_{ m MIN}$ to $T_{ m MAX}$                                                                                                                                                | ±5 V, ±15 V                                           |                        | 3.3                                     | 7<br>8.2 |                  | 3.3                                     | 7<br>9.5  |                        | 3.3                                     | 7<br>9.5   | μ <b>Α</b><br>μ <b>Α</b>                |
| INPUT OFFSET CURRENT                                                                                                                |                                                                                                                                                                             | ±5 V, ±15 V                                           |                        | 50                                      | 500      |                  | 50                                      | 500       |                        | 50                                      | 500        | nA                                      |
| Offset Current Drift                                                                                                                | $T_{MIN}$ to $T_{MAX}$                                                                                                                                                      | ±5 V, ±15 V                                           |                        | 0.5                                     | 500      |                  | 0.5                                     | 500       |                        | 0.5                                     | 500        | nA<br>nA/°C                             |
| OPEN-LOOP GAIN                                                                                                                      | $V_0 = \pm 2.5 \text{ V}$                                                                                                                                                   | ±5 V                                                  |                        |                                         |          |                  |                                         |           |                        |                                         |            | 111111111111111111111111111111111111111 |
| CTEV LOOF GIMV                                                                                                                      | $R_{\text{LOAD}} = 500 \ \Omega$ $T_{\text{MIN}} \text{ to } T_{\text{MAX}}$ $R_{\text{LOAD}} = 150 \ \Omega$ $V_{\text{OUT}} = \pm 10 \ V$ $R_{\text{LOAD}} = 1 \ k\Omega$ | ±15 V                                                 | 30<br>20<br>50         | 65<br>40<br>100                         |          | 30<br>20<br>50   | 65<br>40<br>100                         |           | 30<br>20<br>50         | 65<br>40<br>100                         |            | V/mV<br>V/mV<br>V/mV                    |
|                                                                                                                                     | $T_{MIN}$ to $T_{MAX}$<br>$R_{LOAD}$ = 500 $\Omega$                                                                                                                         |                                                       | 20                     | 85                                      |          | 20               | 85                                      |           | 20                     | 85                                      |            | V/mV<br>V/mV                            |
| DYNAMIC PERFORMANCE Gain Bandwidth Product Full Power Bandwidth <sup>1, 2</sup>                                                     | V <sub>O</sub> = 2 V p-p                                                                                                                                                    | ±5 V<br>±15 V                                         |                        | 600<br>750                              |          |                  | 600<br>750                              |           |                        | 600<br>750                              |            | MHz<br>MHz                              |
|                                                                                                                                     | $R_{LOAD} = 500 \Omega$ $V_O = 20 \text{ V p-p}$                                                                                                                            | ±5 V                                                  |                        | 25                                      |          |                  | 25                                      |           |                        | 25                                      |            | MHz                                     |
| Slew Rate <sup>2</sup>                                                                                                              | $R_{LOAD} = 1 \text{ k}\Omega$ $R_{LOAD} = 500 \Omega$ $R_{LOAD} = 1 \text{ k}\Omega$                                                                                       | ±15 V<br>±5 V<br>±15 V                                |                        | 3.6<br>150<br>230                       |          |                  | 3.6<br>150<br>230                       |           |                        | 3.6<br>150<br>230                       |            | MHz<br>V/μs<br>V/μs                     |
| Settling Time to 0.1%                                                                                                               | $A_{V} = -19$<br>-2.5 V to +2.5 V                                                                                                                                           | ±5 V                                                  |                        | 65                                      |          |                  | 65                                      |           |                        | 65                                      |            | ns                                      |
| Phase Margin <sup>2</sup>                                                                                                           | $10 \text{ V Step}$ $C_{\text{LOAD}} = 10 \text{ pF}$ $R_{\text{LOAD}} = 1 \text{ k}\Omega$                                                                                 | ±15 V<br>±15 V                                        |                        | 90<br>60                                |          |                  | 90<br>60                                |           |                        | 90<br>60                                |            | ns<br>Degrees                           |
| DIFFERENTIAL GAIN ERROR <sup>3</sup>                                                                                                | $R_{LOAD} = 100 \Omega$<br>$C_{COMP} = 30 \text{ pF}$                                                                                                                       | ±15 V                                                 |                        | 0.02                                    |          |                  | 0.02                                    |           |                        | 0.02                                    |            | %                                       |
| DIFFERENTIAL PHASE ERROR <sup>3</sup>                                                                                               | $R_{LOAD} = 100 \Omega$<br>$C_{COMP} = 30 \text{ pF}$                                                                                                                       | ±15 V                                                 |                        | 0.04                                    |          |                  | 0.04                                    |           |                        | 0.04                                    |            | Degrees                                 |
| COMMON-MODE REJECTION                                                                                                               | $V_{CM} = \pm 2.5 \text{ V}$ $V_{CM} = \pm 12 \text{ V}$ $T_{MIN} \text{ to } T_{MAX}$                                                                                      | ±5 V<br>±15 V                                         | 100<br>100<br>96       | 120<br>120                              |          | 100<br>100<br>96 | 120<br>120                              |           | 100<br>100<br>96       | 120<br>120                              |            | dB<br>dB<br>dB                          |
| POWER SUPPLY REJECTION                                                                                                              | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}$<br>$T_{MIN}$ to $T_{MAX}$                                                                                                    |                                                       | 98<br>94               | 120                                     |          | 98<br>94         | 120                                     |           | 98<br>94               | 120                                     |            | dB<br>dB                                |
| INPUT VOLTAGE NOISE                                                                                                                 | f = 1 kHz                                                                                                                                                                   | ±15 V                                                 |                        | 1.7                                     | 2        |                  | 1.7                                     | 2         |                        | 1.7                                     | 2          | nV/√Hz                                  |
| INPUT CURRENT NOISE                                                                                                                 | f = 1 kHz                                                                                                                                                                   | ±15 V                                                 |                        | 1.5                                     |          |                  | 1.5                                     |           |                        | 1.5                                     |            | pA/√Hz                                  |
| INPUT COMMON-MODE<br>VOLTAGE RANGE                                                                                                  |                                                                                                                                                                             | ±5 V<br>±15 V                                         |                        | +4.3<br>-3.8<br>+14.3<br>-13.8          |          |                  | +4.3<br>-3.8<br>+14.3<br>-13.8          |           |                        | +4.3<br>-3.8<br>+14.3<br>-13.8          |            | V<br>V<br>V                             |
| OUTPUT VOLTAGE SWING  Short Circuit Current                                                                                         | $\begin{aligned} R_{LOAD} &= 500 \ \Omega \\ R_{LOAD} &= 150 \ \Omega \\ R_{LOAD} &= 50 \ \Omega \\ R_{LOAD} &= 1 \ k\Omega \\ R_{LOAD} &= 500 \ \Omega \end{aligned}$      | ±5 V<br>±5 V<br>±5 V<br>±15 V<br>±15 V<br>±5 V, ±15 V | 3.0<br>2.5<br>12<br>10 | 3.6<br>3.0<br>1.4<br>13.3<br>12.2<br>32 |          |                  | 3.6<br>3.0<br>1.4<br>13.3<br>12.2<br>32 |           | 3.0<br>2.5<br>12<br>10 | 3.6<br>3.0<br>1.4<br>13.3<br>12.2<br>32 |            | ±V<br>±V<br>±V<br>±V<br>±V              |
| INPUT CHARACTERISTICS Input Resistance (Differential) Input Capacitance (Differential) <sup>4</sup> Input Capacitance (Common Mode) |                                                                                                                                                                             | ., == 1                                               |                        | 13<br>5<br>1.5                          |          |                  | 13<br>5<br>1.5                          |           |                        | 13<br>5<br>1.5                          |            | kΩ<br>pF<br>pF                          |
| CLOSED-LOOP OUTPUT<br>RESISTANCE                                                                                                    | $A_{V} = +1, f = 1 \text{ kHz}$                                                                                                                                             |                                                       |                        | 2                                       |          |                  | 2                                       | _         |                        | 2                                       |            | mΩ                                      |

-2- REV. F

|                   |                        |                | AD829JR |     | AD829AR  |      | AD829AQ/S |          |      |     |          |      |
|-------------------|------------------------|----------------|---------|-----|----------|------|-----------|----------|------|-----|----------|------|
| Model             | Conditions             | $\mathbf{v_s}$ | Min     | Typ | Max      | Min  | Typ       | Max      | Min  | Typ | Max      | Unit |
| POWER SUPPLY      |                        |                |         |     |          |      |           |          |      |     |          |      |
| Operating Range   |                        |                | ±4.5    |     | $\pm 18$ | ±4.5 |           | $\pm 18$ | ±4.5 |     | $\pm 18$ | V    |
| Quiescent Current |                        | ±15 V          |         | 5   | 6.5      |      | 5         | 6.5      |      | 5   | 6.5      | mA   |
|                   | $T_{MIN}$ to $T_{MAX}$ |                |         |     | 8.0      |      |           | 8.0      |      |     | 8.2/8.7  | mA   |
|                   |                        | ±15 V          |         | 5.3 | 6.8      |      | 5.3       | 6.8      |      | 5.3 | 6.8      | mA   |
|                   | $T_{MIN}$ to $T_{MAX}$ |                |         |     | 8.3      |      |           | 9.0      |      |     | 8.5/9.0  | mA   |
| TRANSISTOR COUNT  | Number of Transistors  |                |         | 46  |          |      | 46        |          |      | 46  |          |      |

### NOTES

Specifications subject to change without notice.

REV. F -3-

Full Power Bandwidth = Slew Rate/2  $\pi$  V<sub>PEAK</sub>.

<sup>2</sup>Tested at Gain = +20, C<sub>COMP</sub> = 0 pF.

<sup>3</sup>3.58 MHz (NTSC) and 4.43 MHz (PAL and SECAM).

<sup>4</sup>Differential input capacitance consists of 1.5 pF package capacitance plus 3.5 pF from the input differential pair.

## ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| Supply Voltage                                  |
|-------------------------------------------------|
| Internal Power Dissipation <sup>2</sup>         |
| PDIP (N)                                        |
| SOIC (R)                                        |
| CERDIP (Q)                                      |
| LCC (E)                                         |
| Input Voltage                                   |
| Differential Input Voltage <sup>3</sup> ±6 V    |
| Output Short Circuit Duration Indefinite        |
| Storage Temperature Range (Q, E)65°C to +150°C  |
| Storage Temperature Range (N, R)65°C to +125°C  |
| Operating Temperature Range                     |
| AD829J0°C to 70°C                               |
| AD829A                                          |
| AD829S                                          |
| Lead Temperature Range (Soldering 60 sec) 300°C |
|                                                 |

### NOTES

Thermal characteristics:

8-lead PDIP package:  $\theta_{JA}$  = 100°C/W (derate at 8.7 mW/°C) 8-lead CERDIP package:  $\theta_{JA}$  = 110°C/W (derate at 8.7 mW/°C) 20-lead LCC package:  $\theta_{JA}$  = 77°C/W

8-lead SOIC package:  $\theta_{JA} = 125^{\circ}\text{C/W}$  (derate at 6 mW/°C).

#### **METALLIZATION PHOTO**

Contact factory for latest dimensions. Dimensions shown in inches and (mm).



SUBSTRATE CONNECTED TO +Vs

## **ORDERING GUIDE**

| Model           | Temperature Range | Package Description | Package Option* |
|-----------------|-------------------|---------------------|-----------------|
| AD829JN         | 0°C to 70°C       | 8-Lead Plastic PDIP | N-8             |
| AD829AR         | −40°C to +125°C   | 8-Lead Plastic SOIC | R-8             |
| AD829JR         | 0°C to 70°C       | 8-Lead Plastic SOIC | R-8             |
| AD829AR-REEL7   | −40°C to +125°C   | Tape and Reel 7"    |                 |
| AD829AR-REEL    | −40°C to +125°C   | Tape and Reel 13"   |                 |
| AD829JR-REEL7   | 0°C to 70°C       | Tape and Reel 7"    |                 |
| AD829JR-REEL    | 0°C to 70°C       | Tape and Reel 13"   |                 |
| AD829AQ         | −40°C to +125°C   | 8-Lead CERDIP       | Q-8             |
| AD829SQ         | −55°C to +125°C   | 8-Lead CERDIP       | Q-8             |
| AD829SQ/883B    | −55°C to +125°C   | 8-Lead CERDIP       | Q-8             |
| 5962-9312901MPA | −55°C to +125°C   | 8-Lead CERDIP       | Q-8             |
| AD829SE/883B    | −55°C to +125°C   | 20-Lead LCC         | E-20A           |
| 5962-9312901M2A | −55°C to +125°C   | 20-Lead LCC         | E-20A           |
| AD829JCHIPS     | 0°C to 70°C       | Die                 |                 |
| AD829SCHIPS     | −55°C to +125°C   | Die                 |                 |

<sup>\*</sup>E = Leadless Chip Carrier (Ceramic); N = PDIP; Q = CERDIP; R = Small Outline IC (SOIC).

#### CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD829 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



<sup>&</sup>lt;sup>1</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; the functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

 $<sup>^2</sup>$  Maximum internal power dissipation is specified so that  $T_J$  does not exceed  $150\,^{\circ}\text{C}$  at an ambient temperature of  $25\,^{\circ}\text{C}.$ 

<sup>&</sup>lt;sup>3</sup> If the differential voltage exceeds 6 V, external series protection resistors should be added to limit the input current.

# **Typical Performance Characteristics—AD829**



TPC 1. Input Common-Mode Range vs. Supply Voltage



TPC 2. Output Voltage Swing vs. Supply Voltage



TPC 3. Output Voltage Swing vs. Resistive Load



TPC 4. Quiescent Current vs. Supply Voltage



TPC 5. Input Bias Current vs. Temperature



TPC 6. Closed-Loop Output Impedance vs. Frequency



TPC 7. Quiescent Current vs. Temperature



TPC 8. Short Circuit Current Limit vs. Temperature



TPC 9. –3 dB Bandwidth vs. Temperature

REV. F \_5\_



TPC 10. Open-Loop Gain and Phase Margin vs. Frequency



TPC 11. Open-Loop Gain vs. Resistive Load



TPC 12. Power Supply Rejection Ratio (PSRR) vs. Frequency



TPC 13. Common-Mode Rejection Ratio vs. Frequency



TPC 14. Large Signal Frequency Response



TPC 15. Output Swing and Error vs. Settling Time



TPC 16. Total Harmonic Distortion (THD) vs. Frequency



TPC 17. Second and Third Harmonic Distortion vs. Frequency



TPC 18. Input Voltage Noise Spectral Density

–6– REV. F



TPC 19. Slew Rate vs. Temperature



TPC 20. Differential Gain and Phase vs. Supply



Figure 1. Offset Null and External Shunt Compensation Connections



Figure 2a. Follower Connection. Gain = +2



Figure 2b. Gain-of-2 Follower Large Signal Pulse Response



Figure 2c. Gain-of-2 Follower Small Signal Pulse Response

REV. F -7-



Figure 3a. Follower Connection. Gain = +20



Figure 3b. Gain-of-20 Follower Large Signal Pulse Response



Figure 3c. Gain-of-20 Follower Small Signal Pulse Response



Figure 4a. Unity Gain Inverter Connection

-8-



Figure 4b. Unity Gain Inverter



Figure 4c. Unity Gain Inverter Small Signal Pulse Response

REV. F

#### THEORY OF OPERATION

The AD829 is fabricated on Analog Devices' proprietary complementary bipolar (CB) process, which provides PNP and NPN transistors with similar  $f_{TS}$  of 600 MHz. As shown in Figure 5, the AD829 input stage consists of an NPN differential pair in which each transistor operates at 600  $\mu$ A collector current. This gives the input devices a high transconductance, which in turn gives the AD829 a low noise figure of 2 nV/ $\sqrt{Hz}$  @ 1 kHz.

The input stage drives a folded cascode that consists of a fast pair of PNP transistors. These PNPs drive a current mirror that provides a differential-input-to-single-ended-output conversion. The high speed PNPs are also used in the current-amplifying output stage, which provides high current gain of 40,000. Even under conditions of heavy loading, the high  $f_{\rm T}s$  of the NPN and PNPs, produced using the CB process, permits cascading two stages of emitter followers while maintaining  $60^{\circ}$  phase margin at closed-loop bandwidths greater than 50 MHz.

Two stages of complementary emitter followers also effectively buffer the high impedance compensation node (at the  $C_{COMP}$  pin) from the output so the AD829 can maintain a high dc open-loop gain, even into low load impedances: 92 dB into a 150  $\Omega$  load and 100 dB into a 1 k $\Omega$  load. Laser trimming and PTAT biasing ensure low offset voltage and low offset voltage drift, enabling the user to eliminate ac coupling in many applications.

For added flexibility, the AD829 provides access to the internal frequency compensation node. This allows the user to customize frequency response characteristics for a particular application.

Unity gain stability requires a compensation capacitance of 68 pF (Pin 5 to ground), which will yield a small signal bandwidth of 66 MHz and slew rate of 16 V/ $\mu$ s. The slew rate and gain bandwidth product will vary inversely with compensation capacitance. Table I and Figure 8 show the optimum compensation capacitance and the resulting slew rate for a desired noise gain. For gains between 1 and 20, C<sub>COMP</sub> can be chosen to keep the small signal bandwidth relatively constant. The minimum gain that will still provide stability depends on the value of external compensation capacitance.

An RC network in the output stage (Figure 5) completely removes the effect of capacitive loading when the amplifier is compensated for closed-loop gains of 10 or higher. At low frequencies, and with low capacitive loads, the gain from the compensation node to the output is very close to unity. In this case, C is bootstrapped and does not contribute to the compensation capacitance of the device. As the capacitive load is increased, a pole is formed with the output impedance of the output stage this reduces the gain, and subsequently, C is incompletely bootstrapped. Therefore, some fraction of C contributes to the compensation capacitance, and the unity gain bandwidth falls. As the load capacitance is further increased, the bandwidth continues to fall and the amplifier remains stable.

### **Externally Compensating the AD829**

The AD829 is stable with no external compensation for noise gains greater than 20. For lower gains, two different methods of frequency compensating the amplifier can be used to achieve closed-loop stability; shunt and current feedback compensation.



Figure 5. Simplified Schematic

#### **Shunt Compensation**

Figures 6 and 7 show that shunt compensation has an external compensation capacitor,  $C_{\rm COMP}$ , connected between the compensation pin and ground. This external capacitor is tied in parallel with approximately 3 pF of internal capacitance at the compensation node. In addition, a small capacitance,  $C_{\rm LEAD}$ , in parallel with resistor R2, compensates for the capacitance at the amplifier's inverting input.



Figure 6. Inverting Amplifier Connection Using External Shunt Compensation



Figure 7. Noninverting Amplifier Connection Using External Shunt Compensation

REV. F –9–

| Follower<br>Gain | Inverter<br>Gain | R1<br>(Ω) | R2<br>(Ω) | C <sub>L</sub> (pF) | C <sub>COMP</sub> (pF) | Slew<br>Rate<br>(V/µs) | -3 dB Small Signal<br>Bandwidth (MHz) |
|------------------|------------------|-----------|-----------|---------------------|------------------------|------------------------|---------------------------------------|
| 1                |                  | Open      | 100       | 0                   | 68                     | 16                     | 66                                    |
| 2                | -1               | 1k        | 1k        | 5                   | 25                     | 38                     | 71                                    |
| 5                | -4               | 511       | 2.0k      | 1                   | 7                      | 90                     | 76                                    |
| 10               | <b>-9</b>        | 226       | 2.05k     | 0                   | 3                      | 130                    | 65                                    |
| 20               | -19              | 105       | 2k        | 0                   | 0                      | 230                    | 55                                    |
| 25               | -24              | 105       | 2.49      | 0                   | 0                      | 230                    | 39                                    |
| 100              | -99              | 20        | 2k        | 0                   | 0                      | 230                    | 7.5                                   |

Table I. Component Selection for Shunt Compensation

Table I gives the recommended  $C_{COMP}$  and  $C_{LEAD}$  values, as well as the corresponding slew rates and bandwidth. The capacitor values were selected to provide a small signal frequency response with less than 1 dB of peaking and less than 10% overshoot. For this table, supply voltages of  $\pm 15$  V should be used. Figure 8 is a graphical extension of the table that shows the slew rate/gain trade-off for lower closed-loop gains, when using the shunt compensation scheme.



Figure 8. Value of  $C_{COMP}$  and Slew Rate vs. Noise Gain

### **Current Feedback Compensation**

Bipolar, nondegenerated, single pole, and internally compensated amplifiers have their bandwidths defined as

$$f_T = \frac{1}{2 \pi r_e C_{COMP}} = \frac{I}{2 \pi \frac{kT}{q} C_{COMP}}$$

where

 $f_T$  is the unity gain bandwidth of the amplifier.

*I* is the collector current of the input transistor.

 $C_{COMP}$  is the compensation capacitance.

 $r_e$  is the inverse of the transconductance of the input transistors. kT/q approximately equals 26 mV @ 27°C.

Since both  $f_T$  and slew rate are functions of the same variables, the dynamic behavior of an amplifier is limited. Since

Slew Rate = 
$$\frac{2I}{C_{COMP}}$$

then

-10-

$$\frac{Slew\ Rate}{f_T} = 4 \pi \frac{kT}{q}$$

This shows that the slew rate will be only 0.314 V/ $\mu$ s for every MHz of bandwidth. The only way to increase slew rate is to increase the f<sub>T</sub>, and that is difficult because of process limitations. Unfortunately, an amplifier with a bandwidth of 10 MHz can only slew at 3.1 V/ $\mu$ s, which is barely enough to provide a full power bandwidth of 50 kHz.

The AD829 is especially suited to a new form of compensation that allows for the enhancement of both the full power bandwidth and slew rate of the amplifier. The voltage gain from the inverting input pin to the compensation pin is large; therefore, if a capacitance is inserted between these pins, the amplifier's bandwidth becomes a function of its feedback resistor and the capacitance. The slew rate of the amplifier is now a function of its internal bias (2I) and the compensation capacitance.

Since the closed-loop bandwidth is a function of  $R_F$  and  $C_{COMP}$  (Figure 9), it is independent of the amplifier closed-loop gain, as shown in Figure 11. To preserve stability, the time constant of  $R_F$  and  $C_{COMP}$  needs to provide a bandwidth of less than 65 MHz. For example, with  $C_{COMP}$  = 15 pF and  $R_F$  = 1 k $\Omega$ , the small signal bandwidth of the AD829 is 10 MHz. Figure 10 shows that the slew rate is in excess of 60 V/ $\mu$ s. As shown in Figure 11, the closed-loop bandwidth is constant for gains of -1 to -4; this is a property of current feedback amplifiers.



Figure 9. Inverting Amplifier Connection Using Current Feedback Compensation



Figure 10. Large Signal Pulse Response of Inverting Amplifier Using Current Feedback Compensation,  $C_{COMP} = 15 \text{ pF}, C1 = 15 \text{ pF}, R_F = 1 \text{ k}\Omega, R1 = 1 \text{ k}\Omega$ 



Figure 11. Closed-Loop Gain vs. Frequency for the Circuit of Figure 9

Figure 12 is an oscilloscope photo of the pulse response of a unity gain inverter that has been configured to provide a small signal bandwidth of 53 MHz and a subsequent slew rate of 180 V/µs; resistor  $R_F$  = 3 k $\Omega$  and capacitor  $C_{COMP}$  = 1 pF. Figure 13 shows the excellent pulse response as a unity gain inverter, this using component values of  $R_F$  = 1 k $\Omega$  and  $C_{COMP}$  = 4 pF.

Figures 14 and 15 show the closed-loop frequency response of the AD829 for different closed-loop gains and different supply voltages.

If a noninverting amplifier configuration using current feedback compensation is needed, the circuit of Figure 16 is recommended. This circuit provides a slew rate twice that of the shunt compensated noninverting amplifier of Figure 17 at the expense of gain flatness. Nonetheless, this circuit delivers 95 MHz bandwidth with  $\pm 1$  dB flatness into a back terminated cable, with a differential gain error of only 0.01% and a differential phase error of only  $0.015^{\circ}$  at 4.43 MHz.



Figure 12. Large Signal Pulse Response of the Inverting Amplifier Using Current Feedback Compensation,  $C_{COMP} = 1$  pF,  $R_F = 3$  k $\Omega$ , R1 = 3 k $\Omega$ 



Figure 13. Small Signal Pulse Response of Inverting Amplifier Using Current Feedback Compensation,  $C_{COMP} = 4$  pF,  $R_F = 1$  k $\Omega$ , R1 = 1 k $\Omega$ 



Figure 14. Closed-Loop Frequency Response for the Inverting Amplifier Using Current Feedback Compensation

REV. F –11–



Figure 15. Closed-Loop Frequency Response vs. Supply for the Inverting Amplifier Using Current Feedback Compensation

#### A Low Error Video Line Driver

The buffer circuit shown in Figure 17 will drive a back-terminated 75  $\Omega$  video line to standard video levels (1 V p-p) with 0.1 dB gain flatness to 30 MHz with only 0.04° and 0.02% differential phase and gain at the 4.43 MHz PAL color subcarrier frequency. This level of performance, which meets the requirements for high definition video displays and test equipment, is achieved using only 5 mA quiescent current.

### A High Gain, Video Bandwidth, Three Op Amp In Amp

Figure 18 shows a three op amp instrumentation amplifier circuit that provides a gain of 100 at video bandwidths. At a circuit gain of 100, the small signal bandwidth equals 18 MHz into a FET probe. Small signal bandwidth equals 6.6 MHz with a 50  $\Omega$  load. The 0.1% settling time is 300 ns.



Figure 16. Noninverting Amplifier Connection Using Current Feedback Compensation



Figure 17. A Video Line Driver with a Flatness over Frequency Adjustment

The input amplifiers operate at a gain of 20, while the output op amp runs at a gain of 5. In this circuit, the main bandwidth limitation is the gain/bandwidth product of the output amplifier. Extra care should be taken while breadboarding this circuit, since even a couple of extra picofarads of stray capacitance at the compensation pins of A1 and A2 will degrade circuit bandwidth.



Figure 18. A High Gain, Video Bandwidth, Three Op Amp In Amp Circuit

#### **OUTLINE DIMENSIONS**

# 8-Lead Plastic Dual-in-Line Package [PDIP] (N-8)

Dimensions shown in inches and (millimeters)



#### **COMPLIANT TO JEDEC STANDARDS MO-095AA**

CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

### 8-Lead Standard Small Outline Package [SOIC] Narrow Body

(R-8)

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-012AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

# 20-Terminal Ceramic Leadless Chip Carrier [LCC] (E-20A)

Dimensions shown in inches and (millimeters)



CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETERS DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

# 8-Lead Ceramic DIP - Glass Hermetic Seal [CERDIP] (Q-8)

Dimensions shown in inches and (millimeters)



CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETERS DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

REV. F –13–

# **Revision History**

| Location                                       | Page      |
|------------------------------------------------|-----------|
| 2/03—Data Sheet changed from REV. E to REV. F. |           |
| Renumbered Figures                             | Universal |
| Changes made to PRODUCT HIGHLIGHTS             | 1         |
| Changes made to SPECIFICATIONS                 | 2         |
| Changes made to ABSOLUTE MAXIMUM RATINGS       | 4         |
| Changes made to ORDERING GUIDE                 | 4         |
| Updated OUTLINE DIMENSIONS                     | 13        |

-14- REV. F