#### HIGH VOLTAGE POWER OPERATIONAL AMPLIFIER



# **PA243**

HTTP://WWW.APEXMICROTECH.COM (800) 546-APEX (800) 546-2739

### **FEATURES**

- SURFACE MOUNT PACKAGE
- MONOLITHIC MOS TECHNOLOGY
- LOW COST
- HIGH VOLTAGE OPERATION—350V
- LOW QUIESCENT CURRENT TYP.—2.2mA
- NO SECOND BREAKDOWN
- HIGH OUTPUT CURRENT—120 mA PEAK

#### **APPLICATIONS**

- TELEPHONE RING GENERATOR
- PIEZO ELECTRIC POSITIONING
- ELECTROSTATIC TRANSDUCER & DEFLECTION
- DEFORMABLE MIRROR FOCUSING

### **DESCRIPTION**

The PA243 is a dual high voltage monolithic MOSFET operational amplifier achieving performance features previously found only in hybrid designs while increasing reliability. This approach provides a cost-effective solution to applications where multiple amplifiers are required. Inputs are protected from excessive common mode and differential mode voltages. The safe operating area (SOA) has no secondary breakdown limitations and can be observed with all type loads by choosing an appropriate current limiting resistor. External compensation provides the user flexibility in choosing optimum gain and bandwidth for the application.

The PA243DF is packaged in a 24 pin PSOP (JEDEC MO-166) package. The heatslug of the PA243DF package is isolated in excess of full supply voltage.



#### TYPICAL APPLICATION

## **LOW COST 660V P-P PIEZO DRIVE**

A single PA243 amplifier operates as a bridge driver for a piezo transducer providing a low cost 660 volt total drive capability. The  $\rm R_N$   $\rm C_N$  network serves to raise the apparent gain of A2 at high frequencies. If  $\rm R_N$  is set equal to R the amplifiers can be compensated identically and will have matching bandwidths. See application note 20 for more details.



# 24-PIN PSOP PACKAGE STYLE DF

## **EQUIVALENT SCHEMATIC** (ONE OF TWO CHANNELS)



#### **EXTERNAL CONNECTIONS**



For  $C_C$  values, see graph on page 3. Note:  $C_C$  must be rated for full supply voltage.

\* Supply bypassing required. See general Operating Considerations.

# **PA243**

#### **ABSOLUTE MAXIMUM RATINGS**

SUPPLY VOLTAGE, +V<sub>S</sub> to -V<sub>S</sub>
OUTPUT CURRENT, continuous within SOA
OUTPUT CURRENT, peak 350V 60 mA 120 mA POWER DISSIPATION, continuous @  $T_C = 25$ °C 12W INPUT VOLTAGE, differential INPUT VOLTAGE, common mode ±16 V ±V<sub>S</sub> 220°C TEMPERATURE, pin solder – 10 sec 150°C TEMPERATURE, junction<sup>2</sup> TEMPERATURE, storage -65 to +150°C TEMPERATURE RANGE, powered (case) -40 to +125°C

### **SPECIFICATIONS**

| PARAMETER                                                                                                                                                                                                                                                                                                                                           | TEST CONDITIONS <sup>1</sup>                                                                             | MIN                                              | TYP                                                            | MAX                            | UNITS                                                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------|
| INPUT OFFSET VOLTAGE, initial OFFSET VOLTAGE, vs. temperature³ OFFSET VOLTAGE, vs supply OFFSET VOLTAGE, vs time BIAS CURRENT, initial BIAS CURRENT, vs supply OFFSET CURRENT, initial INPUT IMPEDANCE, DC INPUT CAPACITANCE COMMON MODE, voltage range COMMON MODE, voltage range COMMON MODE REJECTION, DC NOISE, broad band NOISE, low frequency | Full temperature range $V_{\rm CM} = \pm 90 \rm V \ DC \\ 10 \rm kHz \ BW, \ R_S = 1 \rm K \\ 1-10 \ Hz$ | +V <sub>s</sub> -14<br>-V <sub>s</sub> +12<br>84 | 25<br>100<br>3<br>70<br>50<br>2<br>50<br>10 <sup>11</sup><br>6 | 40<br>500<br>130<br>200<br>200 | mV<br>μV/°C<br>μV/V<br>μV/kh<br>pA<br>pA/V<br>pA<br>PF<br>V<br>V<br>dB<br>μV RMS<br>μV p-p |
| GAIN OPEN LOOP at 15Hz BANDWIDTH, gain bandwidth product POWER BANDWIDTH                                                                                                                                                                                                                                                                            | R <sub>L</sub> = 5K<br>280V p-p                                                                          | 94                                               | 106<br>3<br>30                                                 |                                | dB<br>MHz<br>kHz                                                                           |
| OUTPUT VOLTAGE SWING CURRENT, peak³ CURRENT, continuous SETTLING TIME to .1% SLEW RATE RESISTANCE⁴, 1mA RESISTANCE⁴, 40 mA                                                                                                                                                                                                                          | $I_{O} = 40\text{mA}$ $10\text{V step, A}_{V} = -10$ $C_{C} = 3.3\text{pF}$ $R_{CL} = 0$ $R_{Cl} = 0$    | ±V <sub>S</sub> =12<br>120<br>60                 | ±V <sub>S</sub> -10  TBD 30 150 5                              |                                | V<br>mA<br>mA<br>μs<br>V/μs<br>Ω                                                           |
| POWER SUPPLY<br>VOLTAGE<br>CURRENT, quiescent                                                                                                                                                                                                                                                                                                       | <u> </u>                                                                                                 | ±50                                              | ±150<br>2.2                                                    | ±175<br>2.5                    | V<br>mA                                                                                    |
| THERMAL RESISTANCE, junction to case AC, single amplifier DC, single amplifier AC, both amplifiers DC, both amplifiers RESISTANCE, junction to air6 TEMPERATURE RANGE, case                                                                                                                                                                         | F > 60Hz<br>F < 60Hz<br>Full temperature range<br>Meets full range specifications                        | -25                                              | 6<br>9<br>3.3<br>5.0<br>25                                     | 7<br>11<br>4.0<br>6.0<br>+85   | °C/W<br>°C/W<br>°C/W<br>°C/W<br>°C/W<br>°C                                                 |

- NOTES: 1. Unless otherwise noted  $T_C = 25^{\circ}C$ ,  $C_C = 6.8pF$ . DC input specifications are  $\pm$  value given. Power supply voltage is typical rat-
  - Long term operation at the maximum junction temperature will result in reduced product life. Derate internal power dissipation to achieve high MTTF. For guidance, refer to heatsink data sheet.
  - 3. Guaranteed but not tested.
  - The selected value of  $R_{\text{CL}}$  must be added to the values given for total output resistance.
  - Rating applies when power dissipation is equal in the two amplifiers.
  - Rating applies with solder connection of heatslug to a minimum 1in2 foil area of the printed circuit board.

**CAUTION** 

The PA243 is constructed from MOSFET transistors. ESD handling procedures must be observed.



## **PA243**

#### **GENERAL**

Please read Application Note 1 "General Operating Considerations" which covers stability, power supplies, heat sinking, mounting, current limit, SOA interpretation, and specification interpretation. Visit www.apexmicrotech.com for design tools that help automate tasks such as calculations for stability, internal power dissipation, current limit, heat sink selection, Apex's complete Application Notes library, Technical Seminar Workbook and Evaluation Kits.

#### PHASE COMPENSATION

Open loop gain and phase shift both increase with increasing temperature. The PHASE COMPENSATION typical graph shows closed loop gain and phase compensation capacitor value relationships for four case temperatures. The curves are based on achieving a phase margin of 50°. Calculate the highest case temperature for the application (maximum ambient temperature and highest internal power dissipation) before choosing the compensation. Keep in mind that when working with small values of compensation, parasitics may play a large role in performance of the finished circuit. The compensation capacitor must be rated for at least the total voltage applied to the amplifier and should be a temperature stable type such as NPO or COG.

#### **OTHER STABILITY CONCERNS**

There are two important concepts about closed loop gain when choosing compensation. They stem from the fact that while "gain" is the most commonly used term,  $\beta$  (the feedback factor) is really what counts when designing for stability.

- 1. Gain must be calculated as a non-inverting circuit (equal input and feedback resistors can provide a signal gain of -1, but for calculating offset errors, noise, and stability, this is a gain of 2).
- Including a feedback capacitor changes the feedback factor or gain of the circuit. Consider Rin=4.7k, Rf=47k for a gain of 11. Compensation of 4.7 to 6.8pF would be reasonable. Adding 33pF parallel to the 47k rolls off the circuit at 103kHz, and at 2MHz has reduced gain from 11 to roughly 1.5 and the circuit is likely to oscillate.

As a general rule the DC summing junction impedance (parallel combination of the feedback resistor and all input resistors) should be limited to 5k ohms or less. The amplifier input capacitance of about 6pF, plus capacitance of connecting traces or wires and (if used) a socket will cause undesirable circuit performance and even oscillation if these resistances are too high. In circuits requiring high resistances, measure or estimate the total sum point capacitance, multiply by Rin/Rf, and parallel Rf with this value. Capacitors included for this purpose are usually in the single digit pF range. This technique results in equal feedback factor calculations for AC and DC cases. It does not produce a roll off, but merely keeps  $\beta$  constant over a wide frequency range. Paragraph 6 of Application Note 19 details suitable stability tests for the finished circuit.

#### **CURRENT LIMIT**

For proper operation, the current limit resistor, Rcl, must be connected as shown in the external connection diagram. The minimum value is 3.9 ohms, however for optimum reliability, the resistor should be set as high as possible. The maximum practical value is 110 ohms. Current limit values can be predicted as follows:

Where Vbe is shown in the CURRENT LIMIT typical graph.

Note that +Vbe should be used to predict current through the +Vs pin, -Vbe for current through the -Vs pin, and that they vary with case temperature. Value of the current limit resistor at a case temperature of 25° can be estimated as follows:

$$RcI = \frac{0.7}{Ilimit}$$

When the amplifier is current limiting, there may be spurious oscillation present during the current limited portion of the negative half cycle. The frequency of the oscillation is not predictable and depends on the compensation, gain of the amplifier, value of the current limit resistor, and the load. The oscillation will cease as the amplifier comes out of current limit.

#### SAFE OPERATING AREA

The MOSFET output stage of the PA243 is not limited by second breakdown considerations as in bipolar output stages. However there are still three distinct limitations:

- 1. Voltage withstand capability of the transistors.
- 2. Current handling capability of the die metalization.
- 3. Temperature of the output MOSFETS.



OPERATING CONSIDERATIONS PA243

These limitations can be seen in the SOA (see Safe Operating Area graphs). Note that each pulse capability line shows a constant power level (unlike second breakdown limitations where power varies with voltage stress). These lines are shown for a case temperature of 25°C and correspond to thermal resistances of 5.2°C/W for the PA243DF. Pulse stress levels for other case temperatures can be calculated in the same manner as DC power levels at different temperatures. The output stage is protected against transient flyback by the parasitic diodes of the output stage MOSFET structure. However, for protection against sustained high energy flyback external fast-recovery diodes must be used.

#### HEATSINKING

The PA243DF package has a large exposed integrated copper heatslug to which the monolithic amplifier is directly attached. The solder connection of the heatslug to a minimum of 1 square inch foil area on the printed circuit board will result in thermal performance of 25°C/W junction to air rating of the PA243DF. Solder connection to an area of 1 to 2 square inches is recommended. This may be adequate heatsinking but the large number of variables involved suggest temperature measurements be made on the top of the package. Do not allow the temperature to exceed 85°C.

#### FIGURE 1



#### OVERVOLTAGE PROTECTION

Although the PA241 can withstand differential input voltages up to 16V, in some applications additional external protection may be needed. Differential inputs exceeding 16V will be clipped by the protection circuitry. However, if more than a few milliamps of current is available from the overload source, the protection circuitry could be destroyed. For differential sources above 16V, adding series resistance limiting input current to 1mA will prevent damage. Alternatively, 1N4148 signal diodes connected anti-parallel across the input pins is usually sufficient. In more demanding applications where bias current is important, diode connected JFETs such as 2N4416 will be required. See Q1 and Q2 in Figure 1. In either case the differential input voltage will be clamped to 0.7V. This is sufficient overdrive to produce the maximum power bandwidth.

In the case of inverting circuits where the +IN pin is grounded, the diodes mentioned above will also afford protection from excessive common mode voltage. In the case of non-inverting circuits, clamp diodes from each input to each supply will provide protection. Note that these diodes will have substantial reverse bias voltage under normal operation and diode leakage will produce errors.

Some applications will also need over-voltage protection devices connected to the power supply rails. Unidirectional zener diode transient suppressors are recommended. The zeners clamp transients to voltages within the power supply rating and also clamp power supply reversals to ground. Whether the zeners are used or not the system power supply should be evaluated for transient performance including power-on overshoot and power-off polarity reversals as well as line regulation. See Z1 and Z2 in Figure 1.

#### **APPLICATION REFERENCES:**

For additional technical information please refer to the following Application Notes:

AN1: General Operating Considerations

AN3: Bridge Circuit Drives AN25: Driving Capacitive Loads

AN38: Loop Stability with Reactive Loads