

# **M66257FP** 5120 × 8-Bit × 2 Line Memory (FIFO)

REJ03F0251-0200 Rev.2.00 Sep 14, 2007

### Description

The M66257FP is a high-speed line memory with a FIFO (First In First Out) structure of 5120-word  $\times$  8-bit double configuration which uses high-performance silicon gate CMOS process technology.

It allows simultaneous output of 1-line delay data and 2-line delay data, and is most suitable for data correction over multiple lines.

It has separate clock, enable and reset signals for write and read, and is most suitable as a buffer memory between devices with different data processing throughput.

## Features

- Memory configuration: 5120 words × 8 bits × 2 (dynamic memory)
- High-speed cycle: 25 ns (Min)
- High-speed access: 18 ns (Max)
- Output hold: 3 ns (Min)
- Fully independent, asynchronous write and read operations
- Output: 3 states
- $Q_{00}$  to  $Q_{07}$ : 1-line delay
- $Q_{10}$  to  $Q_{17}$ : 2-line delay

## Application

Digital photocopiers, high-speed facsimile, laser beam printers.

## **Block Diagram**



RENESAS

## **Pin Arrangement**



## Absolute Maximum Ratings

 $(Ta = 0 \text{ to } 70^{\circ}C, \text{ unless otherwise noted})$ 

| Item                | Symbol          | Ratings                       | Unit | Conditions       |
|---------------------|-----------------|-------------------------------|------|------------------|
| Supply voltage      | V <sub>CC</sub> | –0.5 to +7.0                  | V    | A value based on |
| Input voltage       | VI              | -0.5 to V <sub>CC</sub> + 0.5 | V    | GND pin          |
| Output voltage      | Vo              | -0.5 to V <sub>CC</sub> + 0.5 | V    |                  |
| Power dissipation   | Pd              | 660                           | mW   | Ta = 25°C        |
| Storage temperature | Tstg            | -65 to 150                    | °C   |                  |

## **Recommended Operating Conditions**

| Item                          | Symbol | Min | Тур | Max | Unit |
|-------------------------------|--------|-----|-----|-----|------|
| Supply voltage                | Vcc    | 4.5 | 5   | 5.5 | V    |
| Supply voltage                | GND    | _   | 0   | _   | V    |
| Operating ambient temperature | Topr   | 0   |     | 70  | °C   |

## **Electrical Characteristics**

|                                    | (                | Ta = 0 to 70° | °C, V <sub>CC</sub> | $= 5 \text{ V} \pm 1$ | 10%, GN | ND = 0 V, ur                          | lless otherwise noted)                                                                                                      |
|------------------------------------|------------------|---------------|---------------------|-----------------------|---------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Item                               | Symbol           | Min           | Тур                 | Max                   | Unit    | Tes                                   | st Conditions                                                                                                               |
| "H" input voltage                  | VIH              | 2.0           |                     |                       | V       |                                       |                                                                                                                             |
| "L" input voltage                  | VIL              |               | _                   | 0.8                   | V       |                                       |                                                                                                                             |
| "H" output voltage                 | V <sub>OH</sub>  | $V_{CC}-0.8$  | _                   | _                     | V       | I <sub>OH</sub> = -4 m                | A                                                                                                                           |
| "L" output voltage                 | V <sub>OL</sub>  |               |                     | 0.55                  | V       | $I_{OL} = 4 \text{ mA}$               |                                                                                                                             |
| "H" input current                  | Iн               | _             |                     | 1.0                   | μA      | V <sub>I</sub> = V <sub>CC</sub>      | $\begin{tabular}{c} \hline \hline WE, \hline WRES, WCK, \\ \hline RE, \hline RRES, RCK, \\ \hline D_0 to D_7 \end{tabular}$ |
| "L" input current                  | I∟               | _             | _                   | -1.0                  | μA      | V <sub>I</sub> = GND                  | $\overline{WE}$ , $\overline{WRES}$ , WCK,<br>RE, RRES, RCK,<br>D <sub>0</sub> to D <sub>7</sub>                            |
| Off state "H" output current       | I <sub>OZH</sub> |               |                     | 5.0                   | μA      | $V_{O} = V_{CC}$                      |                                                                                                                             |
| Off state "L" output current       | I <sub>OZL</sub> |               | _                   | -5.0                  | μΑ      | $V_0 = GND$                           |                                                                                                                             |
| Operating mean current dissipation | Icc              |               | _                   | 120                   | mA      | $V_I = V_{CC}$ , GND, Output open     |                                                                                                                             |
|                                    |                  |               |                     |                       |         | t <sub>wcк</sub> , t <sub>RCK</sub> = | = 25 NS                                                                                                                     |
| Input capacitance                  | Cı               |               |                     | 10                    | рF      | f = 1 MHz                             |                                                                                                                             |
| Off state output capacitance       | Co               |               |                     | 15                    | рF      | f = 1 MHz                             |                                                                                                                             |

## Function

When write enable input  $\overline{\text{WE}}$  is "L", the contents of data inputs D<sub>0</sub> to D<sub>7</sub> are written into 1-line delay data only memory in synchronization with rise edge of write clock input WCK. At this time, the write address counter of 1-line delay data only memory is also incremented simultaneously.

The write functions given below are also performed in synchronization with rise edge of WCK.

When  $\overline{\text{WE}}$  is "H", a write operation to 1-line delay data only memory is inhibited and the write address counter of 1-line delay data only memory is stopped.

When write reset input WRES is "L", the write address counter of 1-line delay data only memory is initialized.

When read enable input  $\overline{\text{RE}}$  is "L", the contents of 1-line delay data only memory are output to data outputs  $Q_{00}$  to  $Q_{07}$  and those of 2-line delay data only memory to data outputs  $Q_{10}$  to  $Q_{17}$  in synchronization with the rise of read clock input RCK. At this time, the read address counters of 1-line and 2-line delay data only memories is also incremented simultaneously.

Moreover, data of  $Q_{00}$  to  $Q_{07}$  are written into 2-line delay data only memory in synchronization with rise edge of RCK. At this time, the write address of 2-line delay data only memory is incremented.

The read functions given below are also performed in synchronization with rise edge of RCK.

When  $\overline{\text{RE}}$  is "H", a read operation from both of 1-line delay data only memory and 2-line delay data only memory is inhibited and the read address counter of each memory is stopped. The outputs of  $Q_{00}$  to  $Q_{07}$  and  $Q_{10}$  to  $Q_{17}$  are in the high impedance state.

Moreover, a write operation to 2-line delay data only memory is inhibited and the write address counter of 2-line delay data only memory is stopped.

When read reset input  $\overline{RRES}$  is "L", the read address counter of 1-line delay data only memory, and the write address counter and read address counter of 2-line delay data only memory are initialized.

## **Switching Characteristics**

|                     | (Ta = 0 to )     | $70^{\circ}C, V_{CC} = 5$ | $V \pm 10\%$ , GN | D = 0 V, unles | ss otherwise noted) |
|---------------------|------------------|---------------------------|-------------------|----------------|---------------------|
| ltem                | Symbol           | Min                       | Тур               | Max            | Unit                |
| Access time         | t <sub>AC</sub>  | —                         |                   | 18             | ns                  |
| Output hold time    | t <sub>OH</sub>  | 3                         |                   |                | ns                  |
| Output enable time  | t <sub>OEN</sub> | 3                         |                   | 18             | ns                  |
| Output disable time | todis            | 3                         |                   | 18             | ns                  |

## **Timing Conditions**

|                                          | (Ta = 0 to         | $70^{\circ}C, V_{CC} = 3$ | $5 \text{ V} \pm 10\%, \text{GN}$ | D = 0 V, unle | ss otherwise noted) |
|------------------------------------------|--------------------|---------------------------|-----------------------------------|---------------|---------------------|
| ltem                                     | Symbol             | Min                       | Тур                               | Max           | Unit                |
| Write clock (WCK) cycle                  | t <sub>WCK</sub>   | 25                        |                                   |               | ns                  |
| Write clock (WCK) "H" pulse width        | t <sub>wcкн</sub>  | 11                        | —                                 |               | ns                  |
| Write clock (WCK) "L" pulse width        | t <sub>WCKL</sub>  | 11                        | —                                 |               | ns                  |
| Read clock (RCK) cycle                   | t <sub>RCK</sub>   | 25                        | —                                 |               | ns                  |
| Read clock (RCK) "H" pulse width         | t <sub>RCKH</sub>  | 11                        | _                                 |               | ns                  |
| Read clock (RCK) "L" pulse width         | t <sub>RCKL</sub>  | 11                        | —                                 |               | ns                  |
| Input data setup time to WCK             | t <sub>DS</sub>    | 7                         | _                                 |               | ns                  |
| Input data hold time to WCK              | t <sub>DH</sub>    | 3                         | —                                 |               | ns                  |
| Reset setup time to WCK or RCK           | t <sub>RESS</sub>  | 7                         | _                                 |               | ns                  |
| Reset hold time to WCK or RCK            | t <sub>RESH</sub>  | 3                         | _                                 |               | ns                  |
| Reset nonselect setup time to WCK or RCK | t <sub>NRESS</sub> | 7                         | _                                 |               | ns                  |
| Reset nonselect hold time to WCK or RCK  | t <sub>NRESH</sub> | 3                         | —                                 |               | ns                  |
| WE setup time to WCK                     | t <sub>WES</sub>   | 7                         | _                                 |               | ns                  |
| WE hold time to WCK                      | t <sub>WEH</sub>   | 3                         | —                                 |               | ns                  |
| WE nonselect setup time to WCK           | t <sub>NWES</sub>  | 7                         | _                                 |               | ns                  |
| WE nonselect hold time to WCK            | t <sub>NWEH</sub>  | 3                         | —                                 |               | ns                  |
| RE setup time to RCK                     | t <sub>RES</sub>   | 7                         | _                                 |               | ns                  |
| RE hold time to RCK                      | t <sub>REH</sub>   | 3                         | —                                 |               | ns                  |
| RE nonselect setup time to RCK           | t <sub>NRES</sub>  | 7                         |                                   |               | ns                  |
| RE nonselect hold time to RCK            | t <sub>NREH</sub>  | 3                         | _                                 |               | ns                  |
| Input pulse rise/fall time               | tr, tf             |                           |                                   | 20            | ns                  |
| Data hold time*                          | t <sub>H</sub>     |                           |                                   | 20            | ms                  |

Notes: Reset the IC after power is turned on.

\* For 1-line access, the following should be satisfied:

 $\overline{\text{WE}}$  "H" level period < 20 ms - 5120  $t_{\text{WCK}}-\overline{\text{WRES}}$  "L" level period

 $\overline{\text{RE}}$  "H" level period  $< 20\mbox{ ms} - 5120\mbox{ }t_{\text{RCK}} - \overline{\text{RRES}}$  "L" level period

## **Test Circuit**



Input pulse level: 0 to 3 V

Input pulse rise/fall time: 3 ns

Decision voltage input: 1.3 V

Decision voltage output: 1.3 V (However, t<sub>ODIS (LZ)</sub> is 10% of output amplitude and t<sub>ODIS (HZ)</sub> is 90% of that for decision)

The load capacitance C<sub>L</sub> includes the floating capacitance of connection and the input capacitance of probe.

| Parameter              | SW1    | SW2    |
|------------------------|--------|--------|
| t <sub>odis (LZ)</sub> | Closed | Open   |
| t <sub>odis (HZ)</sub> | Open   | Closed |
| t <sub>OEN (ZL)</sub>  | Closed | Open   |
| t <sub>OEN (ZH)</sub>  | Open   | Closed |



## t<sub>ODIS</sub>/t<sub>OEN</sub> Test Condition

RENESAS

## **Operating Timing**

## Write Cycle



### Write Reset Cycle



#### M66257FP

### **Read Cycle**



### **Read Reset Cycle**



RENESAS

### Note at WCK Stop



Input data Dn of n cycle is read at the rising edge after WCK of n cycle. Writing operation starts in the "L" period of WCK of n + 1 cycle and ends at the rising edge after n + 1 cycle.

To stop reading write data at n cycle, input WCK for up to the rising edge of n + 1 cycle.

When the cycle next to n cycle is a disable cycle, input of WCK for a cycle is required after a disable cycle as well.

#### Shortest Read of Data "n" Written in Cycle n

(Cycle n - 1 on read side should be started after end of cycle n + 1 on write side)

When the start of cycle n - 1 on read side is earlier than the end of cycle n + 1 on write side, output Qn of cycle n becomes invalid. In the figure shown below, the read of cycle n - 1 is invalid.



#### Longest Read of Data "n" Written in Cycle n: 1-line Delay

(Cycle n < 1 > \* on read side should be started when cycle n < 2 > \* on write is started)

Output Qn of n cycle <1>\* can be read until the start of reading side n cycle <1> and the start of writing side n cycle <2>\* overlap each other.



Note: <0>\*, <1>\* and <2>\* indicates a line value.

## **Application Example**



#### Laplacian Filter Circuit for Correction of Resolution in the Secondary Scanning Direction

## **Package Dimensions**



## RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  But not infinited to, product data. diagrams, charts, programs, algorithms, and application scule as the development of weapons of mass and regulations, and proceedures required by such laws and regulation.
  All information in the purpose of any other military use. When exporting the products or the technology described herein, you should follow the applicable export control laws and regulations, and proceedures required by such laws and regulations.
  All information included in this document, such as product data, diagrams, charts, programs, algorithms, and application oracit useraphes, is current as of the date this document, but has product data, diagrams, charts, programs, algorithms, and application is activated in this document, but has product data, diagrams, charts, programs, algorithms, and application is a the development of the date this document, but here applicable export control laws and regulations.
  Renesas has used reasonable care in compiling the information in this document, but Renesas assumes no liability whatsoever for any damages incurred as a disclosed by Renesas study and product specified by Renesas and the study application specific by and application specific by and application in the document, and applications and regulation.
  When using or otherwise regulation the information in this document, but Renesas assumes no liability whatsoever for any damages incurred as a study and reliability of the total system before deciding about the applicability or otherwise in systems the failure on malformation in this document.
  <



#### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

http://www.renesas.com